Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_svm.c revision 1.8
      1  1.8  maxv /*	$NetBSD: nvmm_x86_svm.c,v 1.8 2019/01/02 12:18:08 maxv Exp $	*/
      2  1.1  maxv 
      3  1.1  maxv /*
      4  1.1  maxv  * Copyright (c) 2018 The NetBSD Foundation, Inc.
      5  1.1  maxv  * All rights reserved.
      6  1.1  maxv  *
      7  1.1  maxv  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  maxv  * by Maxime Villard.
      9  1.1  maxv  *
     10  1.1  maxv  * Redistribution and use in source and binary forms, with or without
     11  1.1  maxv  * modification, are permitted provided that the following conditions
     12  1.1  maxv  * are met:
     13  1.1  maxv  * 1. Redistributions of source code must retain the above copyright
     14  1.1  maxv  *    notice, this list of conditions and the following disclaimer.
     15  1.1  maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  maxv  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  maxv  *    documentation and/or other materials provided with the distribution.
     18  1.1  maxv  *
     19  1.1  maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1  maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1  maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1  maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1  maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1  maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1  maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1  maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1  maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1  maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1  maxv  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1  maxv  */
     31  1.1  maxv 
     32  1.1  maxv #include <sys/cdefs.h>
     33  1.8  maxv __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_svm.c,v 1.8 2019/01/02 12:18:08 maxv Exp $");
     34  1.1  maxv 
     35  1.1  maxv #include <sys/param.h>
     36  1.1  maxv #include <sys/systm.h>
     37  1.1  maxv #include <sys/kernel.h>
     38  1.1  maxv #include <sys/kmem.h>
     39  1.1  maxv #include <sys/cpu.h>
     40  1.1  maxv #include <sys/xcall.h>
     41  1.1  maxv 
     42  1.1  maxv #include <uvm/uvm.h>
     43  1.1  maxv #include <uvm/uvm_page.h>
     44  1.1  maxv 
     45  1.1  maxv #include <x86/cputypes.h>
     46  1.1  maxv #include <x86/specialreg.h>
     47  1.1  maxv #include <x86/pmap.h>
     48  1.1  maxv #include <x86/dbregs.h>
     49  1.1  maxv #include <machine/cpuvar.h>
     50  1.1  maxv 
     51  1.1  maxv #include <dev/nvmm/nvmm.h>
     52  1.1  maxv #include <dev/nvmm/nvmm_internal.h>
     53  1.1  maxv #include <dev/nvmm/x86/nvmm_x86.h>
     54  1.1  maxv 
     55  1.1  maxv int svm_vmrun(paddr_t, uint64_t *);
     56  1.1  maxv 
     57  1.1  maxv #define	MSR_VM_HSAVE_PA	0xC0010117
     58  1.1  maxv 
     59  1.1  maxv /* -------------------------------------------------------------------------- */
     60  1.1  maxv 
     61  1.1  maxv #define VMCB_EXITCODE_CR0_READ		0x0000
     62  1.1  maxv #define VMCB_EXITCODE_CR1_READ		0x0001
     63  1.1  maxv #define VMCB_EXITCODE_CR2_READ		0x0002
     64  1.1  maxv #define VMCB_EXITCODE_CR3_READ		0x0003
     65  1.1  maxv #define VMCB_EXITCODE_CR4_READ		0x0004
     66  1.1  maxv #define VMCB_EXITCODE_CR5_READ		0x0005
     67  1.1  maxv #define VMCB_EXITCODE_CR6_READ		0x0006
     68  1.1  maxv #define VMCB_EXITCODE_CR7_READ		0x0007
     69  1.1  maxv #define VMCB_EXITCODE_CR8_READ		0x0008
     70  1.1  maxv #define VMCB_EXITCODE_CR9_READ		0x0009
     71  1.1  maxv #define VMCB_EXITCODE_CR10_READ		0x000A
     72  1.1  maxv #define VMCB_EXITCODE_CR11_READ		0x000B
     73  1.1  maxv #define VMCB_EXITCODE_CR12_READ		0x000C
     74  1.1  maxv #define VMCB_EXITCODE_CR13_READ		0x000D
     75  1.1  maxv #define VMCB_EXITCODE_CR14_READ		0x000E
     76  1.1  maxv #define VMCB_EXITCODE_CR15_READ		0x000F
     77  1.1  maxv #define VMCB_EXITCODE_CR0_WRITE		0x0010
     78  1.1  maxv #define VMCB_EXITCODE_CR1_WRITE		0x0011
     79  1.1  maxv #define VMCB_EXITCODE_CR2_WRITE		0x0012
     80  1.1  maxv #define VMCB_EXITCODE_CR3_WRITE		0x0013
     81  1.1  maxv #define VMCB_EXITCODE_CR4_WRITE		0x0014
     82  1.1  maxv #define VMCB_EXITCODE_CR5_WRITE		0x0015
     83  1.1  maxv #define VMCB_EXITCODE_CR6_WRITE		0x0016
     84  1.1  maxv #define VMCB_EXITCODE_CR7_WRITE		0x0017
     85  1.1  maxv #define VMCB_EXITCODE_CR8_WRITE		0x0018
     86  1.1  maxv #define VMCB_EXITCODE_CR9_WRITE		0x0019
     87  1.1  maxv #define VMCB_EXITCODE_CR10_WRITE	0x001A
     88  1.1  maxv #define VMCB_EXITCODE_CR11_WRITE	0x001B
     89  1.1  maxv #define VMCB_EXITCODE_CR12_WRITE	0x001C
     90  1.1  maxv #define VMCB_EXITCODE_CR13_WRITE	0x001D
     91  1.1  maxv #define VMCB_EXITCODE_CR14_WRITE	0x001E
     92  1.1  maxv #define VMCB_EXITCODE_CR15_WRITE	0x001F
     93  1.1  maxv #define VMCB_EXITCODE_DR0_READ		0x0020
     94  1.1  maxv #define VMCB_EXITCODE_DR1_READ		0x0021
     95  1.1  maxv #define VMCB_EXITCODE_DR2_READ		0x0022
     96  1.1  maxv #define VMCB_EXITCODE_DR3_READ		0x0023
     97  1.1  maxv #define VMCB_EXITCODE_DR4_READ		0x0024
     98  1.1  maxv #define VMCB_EXITCODE_DR5_READ		0x0025
     99  1.1  maxv #define VMCB_EXITCODE_DR6_READ		0x0026
    100  1.1  maxv #define VMCB_EXITCODE_DR7_READ		0x0027
    101  1.1  maxv #define VMCB_EXITCODE_DR8_READ		0x0028
    102  1.1  maxv #define VMCB_EXITCODE_DR9_READ		0x0029
    103  1.1  maxv #define VMCB_EXITCODE_DR10_READ		0x002A
    104  1.1  maxv #define VMCB_EXITCODE_DR11_READ		0x002B
    105  1.1  maxv #define VMCB_EXITCODE_DR12_READ		0x002C
    106  1.1  maxv #define VMCB_EXITCODE_DR13_READ		0x002D
    107  1.1  maxv #define VMCB_EXITCODE_DR14_READ		0x002E
    108  1.1  maxv #define VMCB_EXITCODE_DR15_READ		0x002F
    109  1.1  maxv #define VMCB_EXITCODE_DR0_WRITE		0x0030
    110  1.1  maxv #define VMCB_EXITCODE_DR1_WRITE		0x0031
    111  1.1  maxv #define VMCB_EXITCODE_DR2_WRITE		0x0032
    112  1.1  maxv #define VMCB_EXITCODE_DR3_WRITE		0x0033
    113  1.1  maxv #define VMCB_EXITCODE_DR4_WRITE		0x0034
    114  1.1  maxv #define VMCB_EXITCODE_DR5_WRITE		0x0035
    115  1.1  maxv #define VMCB_EXITCODE_DR6_WRITE		0x0036
    116  1.1  maxv #define VMCB_EXITCODE_DR7_WRITE		0x0037
    117  1.1  maxv #define VMCB_EXITCODE_DR8_WRITE		0x0038
    118  1.1  maxv #define VMCB_EXITCODE_DR9_WRITE		0x0039
    119  1.1  maxv #define VMCB_EXITCODE_DR10_WRITE	0x003A
    120  1.1  maxv #define VMCB_EXITCODE_DR11_WRITE	0x003B
    121  1.1  maxv #define VMCB_EXITCODE_DR12_WRITE	0x003C
    122  1.1  maxv #define VMCB_EXITCODE_DR13_WRITE	0x003D
    123  1.1  maxv #define VMCB_EXITCODE_DR14_WRITE	0x003E
    124  1.1  maxv #define VMCB_EXITCODE_DR15_WRITE	0x003F
    125  1.1  maxv #define VMCB_EXITCODE_EXCP0		0x0040
    126  1.1  maxv #define VMCB_EXITCODE_EXCP1		0x0041
    127  1.1  maxv #define VMCB_EXITCODE_EXCP2		0x0042
    128  1.1  maxv #define VMCB_EXITCODE_EXCP3		0x0043
    129  1.1  maxv #define VMCB_EXITCODE_EXCP4		0x0044
    130  1.1  maxv #define VMCB_EXITCODE_EXCP5		0x0045
    131  1.1  maxv #define VMCB_EXITCODE_EXCP6		0x0046
    132  1.1  maxv #define VMCB_EXITCODE_EXCP7		0x0047
    133  1.1  maxv #define VMCB_EXITCODE_EXCP8		0x0048
    134  1.1  maxv #define VMCB_EXITCODE_EXCP9		0x0049
    135  1.1  maxv #define VMCB_EXITCODE_EXCP10		0x004A
    136  1.1  maxv #define VMCB_EXITCODE_EXCP11		0x004B
    137  1.1  maxv #define VMCB_EXITCODE_EXCP12		0x004C
    138  1.1  maxv #define VMCB_EXITCODE_EXCP13		0x004D
    139  1.1  maxv #define VMCB_EXITCODE_EXCP14		0x004E
    140  1.1  maxv #define VMCB_EXITCODE_EXCP15		0x004F
    141  1.1  maxv #define VMCB_EXITCODE_EXCP16		0x0050
    142  1.1  maxv #define VMCB_EXITCODE_EXCP17		0x0051
    143  1.1  maxv #define VMCB_EXITCODE_EXCP18		0x0052
    144  1.1  maxv #define VMCB_EXITCODE_EXCP19		0x0053
    145  1.1  maxv #define VMCB_EXITCODE_EXCP20		0x0054
    146  1.1  maxv #define VMCB_EXITCODE_EXCP21		0x0055
    147  1.1  maxv #define VMCB_EXITCODE_EXCP22		0x0056
    148  1.1  maxv #define VMCB_EXITCODE_EXCP23		0x0057
    149  1.1  maxv #define VMCB_EXITCODE_EXCP24		0x0058
    150  1.1  maxv #define VMCB_EXITCODE_EXCP25		0x0059
    151  1.1  maxv #define VMCB_EXITCODE_EXCP26		0x005A
    152  1.1  maxv #define VMCB_EXITCODE_EXCP27		0x005B
    153  1.1  maxv #define VMCB_EXITCODE_EXCP28		0x005C
    154  1.1  maxv #define VMCB_EXITCODE_EXCP29		0x005D
    155  1.1  maxv #define VMCB_EXITCODE_EXCP30		0x005E
    156  1.1  maxv #define VMCB_EXITCODE_EXCP31		0x005F
    157  1.1  maxv #define VMCB_EXITCODE_INTR		0x0060
    158  1.1  maxv #define VMCB_EXITCODE_NMI		0x0061
    159  1.1  maxv #define VMCB_EXITCODE_SMI		0x0062
    160  1.1  maxv #define VMCB_EXITCODE_INIT		0x0063
    161  1.1  maxv #define VMCB_EXITCODE_VINTR		0x0064
    162  1.1  maxv #define VMCB_EXITCODE_CR0_SEL_WRITE	0x0065
    163  1.1  maxv #define VMCB_EXITCODE_IDTR_READ		0x0066
    164  1.1  maxv #define VMCB_EXITCODE_GDTR_READ		0x0067
    165  1.1  maxv #define VMCB_EXITCODE_LDTR_READ		0x0068
    166  1.1  maxv #define VMCB_EXITCODE_TR_READ		0x0069
    167  1.1  maxv #define VMCB_EXITCODE_IDTR_WRITE	0x006A
    168  1.1  maxv #define VMCB_EXITCODE_GDTR_WRITE	0x006B
    169  1.1  maxv #define VMCB_EXITCODE_LDTR_WRITE	0x006C
    170  1.1  maxv #define VMCB_EXITCODE_TR_WRITE		0x006D
    171  1.1  maxv #define VMCB_EXITCODE_RDTSC		0x006E
    172  1.1  maxv #define VMCB_EXITCODE_RDPMC		0x006F
    173  1.1  maxv #define VMCB_EXITCODE_PUSHF		0x0070
    174  1.1  maxv #define VMCB_EXITCODE_POPF		0x0071
    175  1.1  maxv #define VMCB_EXITCODE_CPUID		0x0072
    176  1.1  maxv #define VMCB_EXITCODE_RSM		0x0073
    177  1.1  maxv #define VMCB_EXITCODE_IRET		0x0074
    178  1.1  maxv #define VMCB_EXITCODE_SWINT		0x0075
    179  1.1  maxv #define VMCB_EXITCODE_INVD		0x0076
    180  1.1  maxv #define VMCB_EXITCODE_PAUSE		0x0077
    181  1.1  maxv #define VMCB_EXITCODE_HLT		0x0078
    182  1.1  maxv #define VMCB_EXITCODE_INVLPG		0x0079
    183  1.1  maxv #define VMCB_EXITCODE_INVLPGA		0x007A
    184  1.1  maxv #define VMCB_EXITCODE_IOIO		0x007B
    185  1.1  maxv #define VMCB_EXITCODE_MSR		0x007C
    186  1.1  maxv #define VMCB_EXITCODE_TASK_SWITCH	0x007D
    187  1.1  maxv #define VMCB_EXITCODE_FERR_FREEZE	0x007E
    188  1.1  maxv #define VMCB_EXITCODE_SHUTDOWN		0x007F
    189  1.1  maxv #define VMCB_EXITCODE_VMRUN		0x0080
    190  1.1  maxv #define VMCB_EXITCODE_VMMCALL		0x0081
    191  1.1  maxv #define VMCB_EXITCODE_VMLOAD		0x0082
    192  1.1  maxv #define VMCB_EXITCODE_VMSAVE		0x0083
    193  1.1  maxv #define VMCB_EXITCODE_STGI		0x0084
    194  1.1  maxv #define VMCB_EXITCODE_CLGI		0x0085
    195  1.1  maxv #define VMCB_EXITCODE_SKINIT		0x0086
    196  1.1  maxv #define VMCB_EXITCODE_RDTSCP		0x0087
    197  1.1  maxv #define VMCB_EXITCODE_ICEBP		0x0088
    198  1.1  maxv #define VMCB_EXITCODE_WBINVD		0x0089
    199  1.1  maxv #define VMCB_EXITCODE_MONITOR		0x008A
    200  1.1  maxv #define VMCB_EXITCODE_MWAIT		0x008B
    201  1.1  maxv #define VMCB_EXITCODE_MWAIT_CONDITIONAL	0x008C
    202  1.1  maxv #define VMCB_EXITCODE_XSETBV		0x008D
    203  1.1  maxv #define VMCB_EXITCODE_EFER_WRITE_TRAP	0x008F
    204  1.1  maxv #define VMCB_EXITCODE_CR0_WRITE_TRAP	0x0090
    205  1.1  maxv #define VMCB_EXITCODE_CR1_WRITE_TRAP	0x0091
    206  1.1  maxv #define VMCB_EXITCODE_CR2_WRITE_TRAP	0x0092
    207  1.1  maxv #define VMCB_EXITCODE_CR3_WRITE_TRAP	0x0093
    208  1.1  maxv #define VMCB_EXITCODE_CR4_WRITE_TRAP	0x0094
    209  1.1  maxv #define VMCB_EXITCODE_CR5_WRITE_TRAP	0x0095
    210  1.1  maxv #define VMCB_EXITCODE_CR6_WRITE_TRAP	0x0096
    211  1.1  maxv #define VMCB_EXITCODE_CR7_WRITE_TRAP	0x0097
    212  1.1  maxv #define VMCB_EXITCODE_CR8_WRITE_TRAP	0x0098
    213  1.1  maxv #define VMCB_EXITCODE_CR9_WRITE_TRAP	0x0099
    214  1.1  maxv #define VMCB_EXITCODE_CR10_WRITE_TRAP	0x009A
    215  1.1  maxv #define VMCB_EXITCODE_CR11_WRITE_TRAP	0x009B
    216  1.1  maxv #define VMCB_EXITCODE_CR12_WRITE_TRAP	0x009C
    217  1.1  maxv #define VMCB_EXITCODE_CR13_WRITE_TRAP	0x009D
    218  1.1  maxv #define VMCB_EXITCODE_CR14_WRITE_TRAP	0x009E
    219  1.1  maxv #define VMCB_EXITCODE_CR15_WRITE_TRAP	0x009F
    220  1.1  maxv #define VMCB_EXITCODE_NPF		0x0400
    221  1.1  maxv #define VMCB_EXITCODE_AVIC_INCOMP_IPI	0x0401
    222  1.1  maxv #define VMCB_EXITCODE_AVIC_NOACCEL	0x0402
    223  1.1  maxv #define VMCB_EXITCODE_VMGEXIT		0x0403
    224  1.1  maxv #define VMCB_EXITCODE_INVALID		-1
    225  1.1  maxv 
    226  1.1  maxv /* -------------------------------------------------------------------------- */
    227  1.1  maxv 
    228  1.1  maxv struct vmcb_ctrl {
    229  1.1  maxv 	uint32_t intercept_cr;
    230  1.1  maxv #define VMCB_CTRL_INTERCEPT_RCR(x)	__BIT( 0 + x)
    231  1.1  maxv #define VMCB_CTRL_INTERCEPT_WCR(x)	__BIT(16 + x)
    232  1.1  maxv 
    233  1.1  maxv 	uint32_t intercept_dr;
    234  1.1  maxv #define VMCB_CTRL_INTERCEPT_RDR(x)	__BIT( 0 + x)
    235  1.1  maxv #define VMCB_CTRL_INTERCEPT_WDR(x)	__BIT(16 + x)
    236  1.1  maxv 
    237  1.1  maxv 	uint32_t intercept_vec;
    238  1.1  maxv #define VMCB_CTRL_INTERCEPT_VEC(x)	__BIT(x)
    239  1.1  maxv 
    240  1.1  maxv 	uint32_t intercept_misc1;
    241  1.1  maxv #define VMCB_CTRL_INTERCEPT_INTR	__BIT(0)
    242  1.1  maxv #define VMCB_CTRL_INTERCEPT_NMI		__BIT(1)
    243  1.1  maxv #define VMCB_CTRL_INTERCEPT_SMI		__BIT(2)
    244  1.1  maxv #define VMCB_CTRL_INTERCEPT_INIT	__BIT(3)
    245  1.1  maxv #define VMCB_CTRL_INTERCEPT_VINTR	__BIT(4)
    246  1.1  maxv #define VMCB_CTRL_INTERCEPT_CR0_SPEC	__BIT(5)
    247  1.1  maxv #define VMCB_CTRL_INTERCEPT_RIDTR	__BIT(6)
    248  1.1  maxv #define VMCB_CTRL_INTERCEPT_RGDTR	__BIT(7)
    249  1.1  maxv #define VMCB_CTRL_INTERCEPT_RLDTR	__BIT(8)
    250  1.1  maxv #define VMCB_CTRL_INTERCEPT_RTR		__BIT(9)
    251  1.1  maxv #define VMCB_CTRL_INTERCEPT_WIDTR	__BIT(10)
    252  1.1  maxv #define VMCB_CTRL_INTERCEPT_WGDTR	__BIT(11)
    253  1.1  maxv #define VMCB_CTRL_INTERCEPT_WLDTR	__BIT(12)
    254  1.1  maxv #define VMCB_CTRL_INTERCEPT_WTR		__BIT(13)
    255  1.1  maxv #define VMCB_CTRL_INTERCEPT_RDTSC	__BIT(14)
    256  1.1  maxv #define VMCB_CTRL_INTERCEPT_RDPMC	__BIT(15)
    257  1.1  maxv #define VMCB_CTRL_INTERCEPT_PUSHF	__BIT(16)
    258  1.1  maxv #define VMCB_CTRL_INTERCEPT_POPF	__BIT(17)
    259  1.1  maxv #define VMCB_CTRL_INTERCEPT_CPUID	__BIT(18)
    260  1.1  maxv #define VMCB_CTRL_INTERCEPT_RSM		__BIT(19)
    261  1.1  maxv #define VMCB_CTRL_INTERCEPT_IRET	__BIT(20)
    262  1.1  maxv #define VMCB_CTRL_INTERCEPT_INTN	__BIT(21)
    263  1.1  maxv #define VMCB_CTRL_INTERCEPT_INVD	__BIT(22)
    264  1.1  maxv #define VMCB_CTRL_INTERCEPT_PAUSE	__BIT(23)
    265  1.1  maxv #define VMCB_CTRL_INTERCEPT_HLT		__BIT(24)
    266  1.1  maxv #define VMCB_CTRL_INTERCEPT_INVLPG	__BIT(25)
    267  1.1  maxv #define VMCB_CTRL_INTERCEPT_INVLPGA	__BIT(26)
    268  1.1  maxv #define VMCB_CTRL_INTERCEPT_IOIO_PROT	__BIT(27)
    269  1.1  maxv #define VMCB_CTRL_INTERCEPT_MSR_PROT	__BIT(28)
    270  1.1  maxv #define VMCB_CTRL_INTERCEPT_TASKSW	__BIT(29)
    271  1.1  maxv #define VMCB_CTRL_INTERCEPT_FERR_FREEZE	__BIT(30)
    272  1.1  maxv #define VMCB_CTRL_INTERCEPT_SHUTDOWN	__BIT(31)
    273  1.1  maxv 
    274  1.1  maxv 	uint32_t intercept_misc2;
    275  1.1  maxv #define VMCB_CTRL_INTERCEPT_VMRUN	__BIT(0)
    276  1.1  maxv #define VMCB_CTRL_INTERCEPT_VMMCALL	__BIT(1)
    277  1.1  maxv #define VMCB_CTRL_INTERCEPT_VMLOAD	__BIT(2)
    278  1.1  maxv #define VMCB_CTRL_INTERCEPT_VMSAVE	__BIT(3)
    279  1.1  maxv #define VMCB_CTRL_INTERCEPT_STGI	__BIT(4)
    280  1.1  maxv #define VMCB_CTRL_INTERCEPT_CLGI	__BIT(5)
    281  1.1  maxv #define VMCB_CTRL_INTERCEPT_SKINIT	__BIT(6)
    282  1.1  maxv #define VMCB_CTRL_INTERCEPT_RDTSCP	__BIT(7)
    283  1.1  maxv #define VMCB_CTRL_INTERCEPT_ICEBP	__BIT(8)
    284  1.1  maxv #define VMCB_CTRL_INTERCEPT_WBINVD	__BIT(9)
    285  1.1  maxv #define VMCB_CTRL_INTERCEPT_MONITOR	__BIT(10)
    286  1.1  maxv #define VMCB_CTRL_INTERCEPT_MWAIT	__BIT(12)
    287  1.1  maxv #define VMCB_CTRL_INTERCEPT_XSETBV	__BIT(13)
    288  1.1  maxv #define VMCB_CTRL_INTERCEPT_EFER_SPEC	__BIT(15)
    289  1.1  maxv #define VMCB_CTRL_INTERCEPT_WCR_SPEC(x)	__BIT(16 + x)
    290  1.1  maxv 
    291  1.1  maxv 	uint8_t  rsvd1[40];
    292  1.1  maxv 	uint16_t pause_filt_thresh;
    293  1.1  maxv 	uint16_t pause_filt_cnt;
    294  1.1  maxv 	uint64_t iopm_base_pa;
    295  1.1  maxv 	uint64_t msrpm_base_pa;
    296  1.1  maxv 	uint64_t tsc_offset;
    297  1.1  maxv 	uint32_t guest_asid;
    298  1.1  maxv 
    299  1.1  maxv 	uint32_t tlb_ctrl;
    300  1.1  maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_ALL			0x01
    301  1.1  maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST			0x03
    302  1.1  maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST_NONGLOBAL	0x07
    303  1.1  maxv 
    304  1.1  maxv 	uint64_t v;
    305  1.1  maxv #define VMCB_CTRL_V_TPR			__BITS(7,0)
    306  1.1  maxv #define VMCB_CTRL_V_IRQ			__BIT(8)
    307  1.1  maxv #define VMCB_CTRL_V_VGIF		__BIT(9)
    308  1.1  maxv #define VMCB_CTRL_V_INTR_PRIO		__BITS(19,16)
    309  1.1  maxv #define VMCB_CTRL_V_IGN_TPR		__BIT(20)
    310  1.1  maxv #define VMCB_CTRL_V_INTR_MASKING	__BIT(24)
    311  1.1  maxv #define VMCB_CTRL_V_GUEST_VGIF		__BIT(25)
    312  1.1  maxv #define VMCB_CTRL_V_AVIC_EN		__BIT(31)
    313  1.1  maxv #define VMCB_CTRL_V_INTR_VECTOR		__BITS(39,32)
    314  1.1  maxv 
    315  1.1  maxv 	uint64_t intr;
    316  1.1  maxv #define VMCB_CTRL_INTR_SHADOW		__BIT(0)
    317  1.1  maxv #define VMCB_CTRL_GUEST_INTR_MASK	__BIT(1)
    318  1.1  maxv 
    319  1.1  maxv 	uint64_t exitcode;
    320  1.1  maxv 	uint64_t exitinfo1;
    321  1.1  maxv 	uint64_t exitinfo2;
    322  1.1  maxv 
    323  1.1  maxv 	uint64_t exitintinfo;
    324  1.1  maxv #define VMCB_CTRL_EXITINTINFO_VECTOR	__BITS(7,0)
    325  1.1  maxv #define VMCB_CTRL_EXITINTINFO_TYPE	__BITS(10,8)
    326  1.1  maxv #define VMCB_CTRL_EXITINTINFO_EV	__BIT(11)
    327  1.1  maxv #define VMCB_CTRL_EXITINTINFO_V		__BIT(31)
    328  1.1  maxv #define VMCB_CTRL_EXITINTINFO_ERRORCODE	__BITS(63,32)
    329  1.1  maxv 
    330  1.1  maxv 	uint64_t enable1;
    331  1.1  maxv #define VMCB_CTRL_ENABLE_NP		__BIT(0)
    332  1.1  maxv #define VMCB_CTRL_ENABLE_SEV		__BIT(1)
    333  1.1  maxv #define VMCB_CTRL_ENABLE_ES_SEV		__BIT(2)
    334  1.1  maxv 
    335  1.1  maxv 	uint64_t avic;
    336  1.1  maxv #define VMCB_CTRL_AVIC_APIC_BAR		__BITS(51,0)
    337  1.1  maxv 
    338  1.1  maxv 	uint64_t ghcb;
    339  1.1  maxv 
    340  1.1  maxv 	uint64_t eventinj;
    341  1.1  maxv #define VMCB_CTRL_EVENTINJ_VECTOR	__BITS(7,0)
    342  1.1  maxv #define VMCB_CTRL_EVENTINJ_TYPE		__BITS(10,8)
    343  1.1  maxv #define VMCB_CTRL_EVENTINJ_EV		__BIT(11)
    344  1.1  maxv #define VMCB_CTRL_EVENTINJ_V		__BIT(31)
    345  1.1  maxv #define VMCB_CTRL_EVENTINJ_ERRORCODE	__BITS(63,32)
    346  1.1  maxv 
    347  1.1  maxv 	uint64_t n_cr3;
    348  1.1  maxv 
    349  1.1  maxv 	uint64_t enable2;
    350  1.1  maxv #define VMCB_CTRL_ENABLE_LBR		__BIT(0)
    351  1.1  maxv #define VMCB_CTRL_ENABLE_VVMSAVE	__BIT(1)
    352  1.1  maxv 
    353  1.1  maxv 	uint32_t vmcb_clean;
    354  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_I		__BIT(0)
    355  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_IOPM	__BIT(1)
    356  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_ASID	__BIT(2)
    357  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_TPR	__BIT(3)
    358  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_NP		__BIT(4)
    359  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_CR		__BIT(5)
    360  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_DR		__BIT(6)
    361  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_DT		__BIT(7)
    362  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_SEG	__BIT(8)
    363  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_CR2	__BIT(9)
    364  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_LBR	__BIT(10)
    365  1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_AVIC	__BIT(11)
    366  1.1  maxv 
    367  1.1  maxv 	uint32_t rsvd2;
    368  1.1  maxv 	uint64_t nrip;
    369  1.1  maxv 	uint8_t	inst_len;
    370  1.1  maxv 	uint8_t	inst_bytes[15];
    371  1.1  maxv 	uint8_t	pad[800];
    372  1.1  maxv } __packed;
    373  1.1  maxv 
    374  1.1  maxv CTASSERT(sizeof(struct vmcb_ctrl) == 1024);
    375  1.1  maxv 
    376  1.1  maxv struct vmcb_segment {
    377  1.1  maxv 	uint16_t selector;
    378  1.1  maxv 	uint16_t attrib;	/* hidden */
    379  1.1  maxv 	uint32_t limit;		/* hidden */
    380  1.1  maxv 	uint64_t base;		/* hidden */
    381  1.1  maxv } __packed;
    382  1.1  maxv 
    383  1.1  maxv CTASSERT(sizeof(struct vmcb_segment) == 16);
    384  1.1  maxv 
    385  1.1  maxv struct vmcb_state {
    386  1.1  maxv 	struct   vmcb_segment es;
    387  1.1  maxv 	struct   vmcb_segment cs;
    388  1.1  maxv 	struct   vmcb_segment ss;
    389  1.1  maxv 	struct   vmcb_segment ds;
    390  1.1  maxv 	struct   vmcb_segment fs;
    391  1.1  maxv 	struct   vmcb_segment gs;
    392  1.1  maxv 	struct   vmcb_segment gdt;
    393  1.1  maxv 	struct   vmcb_segment ldt;
    394  1.1  maxv 	struct   vmcb_segment idt;
    395  1.1  maxv 	struct   vmcb_segment tr;
    396  1.1  maxv 	uint8_t	 rsvd1[43];
    397  1.1  maxv 	uint8_t	 cpl;
    398  1.1  maxv 	uint8_t  rsvd2[4];
    399  1.1  maxv 	uint64_t efer;
    400  1.1  maxv 	uint8_t	 rsvd3[112];
    401  1.1  maxv 	uint64_t cr4;
    402  1.1  maxv 	uint64_t cr3;
    403  1.1  maxv 	uint64_t cr0;
    404  1.1  maxv 	uint64_t dr7;
    405  1.1  maxv 	uint64_t dr6;
    406  1.1  maxv 	uint64_t rflags;
    407  1.1  maxv 	uint64_t rip;
    408  1.1  maxv 	uint8_t	 rsvd4[88];
    409  1.1  maxv 	uint64_t rsp;
    410  1.1  maxv 	uint8_t	 rsvd5[24];
    411  1.1  maxv 	uint64_t rax;
    412  1.1  maxv 	uint64_t star;
    413  1.1  maxv 	uint64_t lstar;
    414  1.1  maxv 	uint64_t cstar;
    415  1.1  maxv 	uint64_t sfmask;
    416  1.1  maxv 	uint64_t kernelgsbase;
    417  1.1  maxv 	uint64_t sysenter_cs;
    418  1.1  maxv 	uint64_t sysenter_esp;
    419  1.1  maxv 	uint64_t sysenter_eip;
    420  1.1  maxv 	uint64_t cr2;
    421  1.1  maxv 	uint8_t	 rsvd6[32];
    422  1.1  maxv 	uint64_t g_pat;
    423  1.1  maxv 	uint64_t dbgctl;
    424  1.1  maxv 	uint64_t br_from;
    425  1.1  maxv 	uint64_t br_to;
    426  1.1  maxv 	uint64_t int_from;
    427  1.1  maxv 	uint64_t int_to;
    428  1.1  maxv 	uint8_t	 pad[2408];
    429  1.1  maxv } __packed;
    430  1.1  maxv 
    431  1.1  maxv CTASSERT(sizeof(struct vmcb_state) == 0xC00);
    432  1.1  maxv 
    433  1.1  maxv struct vmcb {
    434  1.1  maxv 	struct vmcb_ctrl ctrl;
    435  1.1  maxv 	struct vmcb_state state;
    436  1.1  maxv } __packed;
    437  1.1  maxv 
    438  1.1  maxv CTASSERT(sizeof(struct vmcb) == PAGE_SIZE);
    439  1.1  maxv CTASSERT(offsetof(struct vmcb, state) == 0x400);
    440  1.1  maxv 
    441  1.1  maxv /* -------------------------------------------------------------------------- */
    442  1.1  maxv 
    443  1.1  maxv struct svm_hsave {
    444  1.1  maxv 	paddr_t pa;
    445  1.1  maxv };
    446  1.1  maxv 
    447  1.1  maxv static struct svm_hsave hsave[MAXCPUS];
    448  1.1  maxv 
    449  1.1  maxv static uint8_t *svm_asidmap __read_mostly;
    450  1.1  maxv static uint32_t svm_maxasid __read_mostly;
    451  1.1  maxv static kmutex_t svm_asidlock __cacheline_aligned;
    452  1.1  maxv 
    453  1.1  maxv static bool svm_decode_assist __read_mostly;
    454  1.1  maxv static uint32_t svm_ctrl_tlb_flush __read_mostly;
    455  1.1  maxv 
    456  1.1  maxv #define SVM_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    457  1.1  maxv static uint64_t svm_xcr0_mask __read_mostly;
    458  1.1  maxv 
    459  1.1  maxv #define SVM_NCPUIDS	32
    460  1.1  maxv 
    461  1.1  maxv #define VMCB_NPAGES	1
    462  1.1  maxv 
    463  1.1  maxv #define MSRBM_NPAGES	2
    464  1.1  maxv #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    465  1.1  maxv 
    466  1.1  maxv #define IOBM_NPAGES	3
    467  1.1  maxv #define IOBM_SIZE	(IOBM_NPAGES * PAGE_SIZE)
    468  1.1  maxv 
    469  1.1  maxv /* Does not include EFER_LMSLE. */
    470  1.1  maxv #define EFER_VALID \
    471  1.1  maxv 	(EFER_SCE|EFER_LME|EFER_LMA|EFER_NXE|EFER_SVME|EFER_FFXSR|EFER_TCE)
    472  1.1  maxv 
    473  1.1  maxv #define EFER_TLB_FLUSH \
    474  1.1  maxv 	(EFER_NXE|EFER_LMA|EFER_LME)
    475  1.1  maxv #define CR0_TLB_FLUSH \
    476  1.1  maxv 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    477  1.1  maxv #define CR4_TLB_FLUSH \
    478  1.1  maxv 	(CR4_PGE|CR4_PAE|CR4_PSE)
    479  1.1  maxv 
    480  1.1  maxv /* -------------------------------------------------------------------------- */
    481  1.1  maxv 
    482  1.1  maxv struct svm_machdata {
    483  1.1  maxv 	bool cpuidpresent[SVM_NCPUIDS];
    484  1.1  maxv 	struct nvmm_x86_conf_cpuid cpuid[SVM_NCPUIDS];
    485  1.1  maxv };
    486  1.1  maxv 
    487  1.1  maxv static const size_t svm_conf_sizes[NVMM_X86_NCONF] = {
    488  1.1  maxv 	[NVMM_X86_CONF_CPUID] = sizeof(struct nvmm_x86_conf_cpuid)
    489  1.1  maxv };
    490  1.1  maxv 
    491  1.1  maxv struct svm_cpudata {
    492  1.1  maxv 	/* x64-specific */
    493  1.1  maxv 	struct nvmm_x64_state state;
    494  1.1  maxv 
    495  1.1  maxv 	/* General */
    496  1.1  maxv 	bool shared_asid;
    497  1.1  maxv 	bool tlb_want_flush;
    498  1.1  maxv 
    499  1.1  maxv 	/* VMCB */
    500  1.1  maxv 	struct vmcb *vmcb;
    501  1.1  maxv 	paddr_t vmcb_pa;
    502  1.1  maxv 
    503  1.1  maxv 	/* I/O bitmap */
    504  1.1  maxv 	uint8_t *iobm;
    505  1.1  maxv 	paddr_t iobm_pa;
    506  1.1  maxv 
    507  1.1  maxv 	/* MSR bitmap */
    508  1.1  maxv 	uint8_t *msrbm;
    509  1.1  maxv 	paddr_t msrbm_pa;
    510  1.1  maxv 
    511  1.1  maxv 	/* Host state */
    512  1.1  maxv 	uint64_t xcr0;
    513  1.1  maxv 	uint64_t star;
    514  1.1  maxv 	uint64_t lstar;
    515  1.1  maxv 	uint64_t cstar;
    516  1.1  maxv 	uint64_t sfmask;
    517  1.1  maxv 	uint64_t cr2;
    518  1.1  maxv 	bool ts_set;
    519  1.1  maxv 	struct xsave_header hfpu __aligned(16);
    520  1.1  maxv 
    521  1.1  maxv 	/* Guest state */
    522  1.1  maxv 	bool in_nmi;
    523  1.1  maxv 	uint64_t tsc_offset;
    524  1.1  maxv 	struct xsave_header gfpu __aligned(16);
    525  1.1  maxv };
    526  1.1  maxv 
    527  1.1  maxv #define SVM_EVENT_TYPE_HW_INT	0
    528  1.1  maxv #define SVM_EVENT_TYPE_NMI	2
    529  1.1  maxv #define SVM_EVENT_TYPE_EXC	3
    530  1.1  maxv #define SVM_EVENT_TYPE_SW_INT	4
    531  1.1  maxv 
    532  1.1  maxv static void
    533  1.1  maxv svm_event_waitexit_enable(struct vmcb *vmcb, bool nmi)
    534  1.1  maxv {
    535  1.1  maxv 	if (nmi) {
    536  1.1  maxv 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_IRET;
    537  1.1  maxv 	} else {
    538  1.1  maxv 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_VINTR;
    539  1.1  maxv 		vmcb->ctrl.v |= (VMCB_CTRL_V_IRQ |
    540  1.1  maxv 		    __SHIFTIN(0, VMCB_CTRL_V_INTR_VECTOR));
    541  1.1  maxv 	}
    542  1.1  maxv }
    543  1.1  maxv 
    544  1.1  maxv static void
    545  1.1  maxv svm_event_waitexit_disable(struct vmcb *vmcb, bool nmi)
    546  1.1  maxv {
    547  1.1  maxv 	if (nmi) {
    548  1.1  maxv 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_IRET;
    549  1.1  maxv 	} else {
    550  1.1  maxv 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_VINTR;
    551  1.1  maxv 		vmcb->ctrl.v &= ~(VMCB_CTRL_V_IRQ |
    552  1.1  maxv 		    __SHIFTIN(0, VMCB_CTRL_V_INTR_VECTOR));
    553  1.1  maxv 	}
    554  1.1  maxv }
    555  1.1  maxv 
    556  1.1  maxv static inline int
    557  1.1  maxv svm_event_has_error(uint64_t vector)
    558  1.1  maxv {
    559  1.1  maxv 	switch (vector) {
    560  1.1  maxv 	case 8:		/* #DF */
    561  1.1  maxv 	case 10:	/* #TS */
    562  1.1  maxv 	case 11:	/* #NP */
    563  1.1  maxv 	case 12:	/* #SS */
    564  1.1  maxv 	case 13:	/* #GP */
    565  1.1  maxv 	case 14:	/* #PF */
    566  1.1  maxv 	case 17:	/* #AC */
    567  1.1  maxv 	case 30:	/* #SX */
    568  1.1  maxv 		return 1;
    569  1.1  maxv 	default:
    570  1.1  maxv 		return 0;
    571  1.1  maxv 	}
    572  1.1  maxv }
    573  1.1  maxv 
    574  1.1  maxv static int
    575  1.1  maxv svm_vcpu_inject(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    576  1.1  maxv     struct nvmm_event *event)
    577  1.1  maxv {
    578  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    579  1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
    580  1.1  maxv 	uint64_t rflags = vmcb->state.rflags;
    581  1.1  maxv 	int type = 0, err = 0;
    582  1.1  maxv 	uint64_t tpr;
    583  1.1  maxv 
    584  1.1  maxv 	if (event->vector >= 256) {
    585  1.1  maxv 		return EINVAL;
    586  1.1  maxv 	}
    587  1.1  maxv 
    588  1.1  maxv 	switch (event->type) {
    589  1.1  maxv 	case NVMM_EVENT_INTERRUPT_HW:
    590  1.1  maxv 		type = SVM_EVENT_TYPE_HW_INT;
    591  1.1  maxv 		if (event->vector == 2) {
    592  1.1  maxv 			type = SVM_EVENT_TYPE_NMI;
    593  1.1  maxv 		}
    594  1.1  maxv 		if (type == SVM_EVENT_TYPE_NMI) {
    595  1.1  maxv 			if (cpudata->in_nmi) {
    596  1.1  maxv 				svm_event_waitexit_enable(vmcb, true);
    597  1.1  maxv 				return EAGAIN;
    598  1.1  maxv 			}
    599  1.1  maxv 			cpudata->in_nmi = true;
    600  1.1  maxv 		} else {
    601  1.1  maxv 			tpr = __SHIFTOUT(vmcb->ctrl.v, VMCB_CTRL_V_TPR);
    602  1.1  maxv 			if ((rflags & PSL_I) == 0 || event->u.prio <= tpr) {
    603  1.1  maxv 				svm_event_waitexit_enable(vmcb, false);
    604  1.1  maxv 				return EAGAIN;
    605  1.1  maxv 			}
    606  1.1  maxv 		}
    607  1.1  maxv 		err = 0;
    608  1.1  maxv 		break;
    609  1.1  maxv 	case NVMM_EVENT_INTERRUPT_SW:
    610  1.1  maxv 		type = SVM_EVENT_TYPE_SW_INT;
    611  1.1  maxv 		err = 0;
    612  1.1  maxv 		break;
    613  1.1  maxv 	case NVMM_EVENT_EXCEPTION:
    614  1.1  maxv 		type = SVM_EVENT_TYPE_EXC;
    615  1.1  maxv 		if (event->vector == 2 || event->vector >= 32)
    616  1.1  maxv 			return EINVAL;
    617  1.1  maxv 		err = svm_event_has_error(event->vector);
    618  1.1  maxv 		break;
    619  1.1  maxv 	default:
    620  1.1  maxv 		return EINVAL;
    621  1.1  maxv 	}
    622  1.1  maxv 
    623  1.1  maxv 	vmcb->ctrl.eventinj =
    624  1.1  maxv 	    __SHIFTIN(event->vector, VMCB_CTRL_EVENTINJ_VECTOR) |
    625  1.1  maxv 	    __SHIFTIN(type, VMCB_CTRL_EVENTINJ_TYPE) |
    626  1.1  maxv 	    __SHIFTIN(err, VMCB_CTRL_EVENTINJ_EV) |
    627  1.1  maxv 	    __SHIFTIN(1, VMCB_CTRL_EVENTINJ_V) |
    628  1.1  maxv 	    __SHIFTIN(event->u.error, VMCB_CTRL_EVENTINJ_ERRORCODE);
    629  1.1  maxv 
    630  1.1  maxv 	return 0;
    631  1.1  maxv }
    632  1.1  maxv 
    633  1.1  maxv static void
    634  1.1  maxv svm_inject_ud(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
    635  1.1  maxv {
    636  1.1  maxv 	struct nvmm_event event;
    637  1.1  maxv 	int ret __diagused;
    638  1.1  maxv 
    639  1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
    640  1.1  maxv 	event.vector = 6;
    641  1.1  maxv 	event.u.error = 0;
    642  1.1  maxv 
    643  1.1  maxv 	ret = svm_vcpu_inject(mach, vcpu, &event);
    644  1.1  maxv 	KASSERT(ret == 0);
    645  1.1  maxv }
    646  1.1  maxv 
    647  1.1  maxv static void
    648  1.1  maxv svm_inject_db(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
    649  1.1  maxv {
    650  1.1  maxv 	struct nvmm_event event;
    651  1.1  maxv 	int ret __diagused;
    652  1.1  maxv 
    653  1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
    654  1.1  maxv 	event.vector = 1;
    655  1.1  maxv 	event.u.error = 0;
    656  1.1  maxv 
    657  1.1  maxv 	ret = svm_vcpu_inject(mach, vcpu, &event);
    658  1.1  maxv 	KASSERT(ret == 0);
    659  1.1  maxv }
    660  1.1  maxv 
    661  1.1  maxv static void
    662  1.1  maxv svm_inject_gp(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
    663  1.1  maxv {
    664  1.1  maxv 	struct nvmm_event event;
    665  1.1  maxv 	int ret __diagused;
    666  1.1  maxv 
    667  1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
    668  1.1  maxv 	event.vector = 13;
    669  1.1  maxv 	event.u.error = 0;
    670  1.1  maxv 
    671  1.1  maxv 	ret = svm_vcpu_inject(mach, vcpu, &event);
    672  1.1  maxv 	KASSERT(ret == 0);
    673  1.1  maxv }
    674  1.1  maxv 
    675  1.1  maxv static void
    676  1.1  maxv svm_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
    677  1.1  maxv {
    678  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    679  1.1  maxv 	struct nvmm_x64_state *state = &cpudata->state;
    680  1.1  maxv 
    681  1.1  maxv 	switch (eax) {
    682  1.1  maxv 	case 0x00000001: /* APIC number in RBX. The rest is tunable. */
    683  1.1  maxv 		state->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
    684  1.1  maxv 		state->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
    685  1.1  maxv 		    CPUID_LOCAL_APIC_ID);
    686  1.1  maxv 		break;
    687  1.1  maxv 	case 0x0000000D: /* FPU description. Not tunable. */
    688  1.1  maxv 		if (ecx != 0 || svm_xcr0_mask == 0) {
    689  1.1  maxv 			break;
    690  1.1  maxv 		}
    691  1.1  maxv 		cpudata->vmcb->state.rax = svm_xcr0_mask & 0xFFFFFFFF;
    692  1.1  maxv 		if (state->crs[NVMM_X64_CR_XCR0] & XCR0_SSE) {
    693  1.1  maxv 			state->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
    694  1.1  maxv 		} else {
    695  1.1  maxv 			state->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
    696  1.1  maxv 		}
    697  1.1  maxv 		state->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
    698  1.1  maxv 		state->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave);
    699  1.1  maxv 		state->gprs[NVMM_X64_GPR_RDX] = svm_xcr0_mask >> 32;
    700  1.1  maxv 		break;
    701  1.1  maxv 	default:
    702  1.1  maxv 		break;
    703  1.1  maxv 	}
    704  1.1  maxv }
    705  1.1  maxv 
    706  1.1  maxv static void
    707  1.1  maxv svm_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    708  1.1  maxv     struct nvmm_exit *exit)
    709  1.1  maxv {
    710  1.1  maxv 	struct svm_machdata *machdata = mach->machdata;
    711  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    712  1.1  maxv 	struct nvmm_x64_state *state = &cpudata->state;
    713  1.1  maxv 	struct nvmm_x86_conf_cpuid *cpuid;
    714  1.1  maxv 	uint64_t eax, ecx;
    715  1.1  maxv 	u_int descs[4];
    716  1.1  maxv 	size_t i;
    717  1.1  maxv 
    718  1.1  maxv 	eax = cpudata->vmcb->state.rax;
    719  1.1  maxv 	ecx = state->gprs[NVMM_X64_GPR_RCX];
    720  1.1  maxv 	x86_cpuid2(eax, ecx, descs);
    721  1.1  maxv 
    722  1.1  maxv 	cpudata->vmcb->state.rax = descs[0];
    723  1.1  maxv 	state->gprs[NVMM_X64_GPR_RBX] = descs[1];
    724  1.1  maxv 	state->gprs[NVMM_X64_GPR_RCX] = descs[2];
    725  1.1  maxv 	state->gprs[NVMM_X64_GPR_RDX] = descs[3];
    726  1.1  maxv 
    727  1.1  maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
    728  1.1  maxv 		cpuid = &machdata->cpuid[i];
    729  1.1  maxv 		if (!machdata->cpuidpresent[i]) {
    730  1.1  maxv 			continue;
    731  1.1  maxv 		}
    732  1.1  maxv 		if (cpuid->leaf != eax) {
    733  1.1  maxv 			continue;
    734  1.1  maxv 		}
    735  1.1  maxv 
    736  1.1  maxv 		/* del */
    737  1.1  maxv 		cpudata->vmcb->state.rax &= ~cpuid->del.eax;
    738  1.1  maxv 		state->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->del.ebx;
    739  1.1  maxv 		state->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->del.ecx;
    740  1.1  maxv 		state->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->del.edx;
    741  1.1  maxv 
    742  1.1  maxv 		/* set */
    743  1.1  maxv 		cpudata->vmcb->state.rax |= cpuid->set.eax;
    744  1.1  maxv 		state->gprs[NVMM_X64_GPR_RBX] |= cpuid->set.ebx;
    745  1.1  maxv 		state->gprs[NVMM_X64_GPR_RCX] |= cpuid->set.ecx;
    746  1.1  maxv 		state->gprs[NVMM_X64_GPR_RDX] |= cpuid->set.edx;
    747  1.1  maxv 
    748  1.1  maxv 		break;
    749  1.1  maxv 	}
    750  1.1  maxv 
    751  1.1  maxv 	/* Overwrite non-tunable leaves. */
    752  1.1  maxv 	svm_inkernel_handle_cpuid(vcpu, eax, ecx);
    753  1.1  maxv 
    754  1.1  maxv 	/* For now we omit DBREGS. */
    755  1.1  maxv 	if (__predict_false(cpudata->vmcb->state.rflags & PSL_T)) {
    756  1.1  maxv 		svm_inject_db(mach, vcpu);
    757  1.1  maxv 	}
    758  1.1  maxv 
    759  1.1  maxv 	cpudata->vmcb->state.rip = cpudata->vmcb->ctrl.nrip;
    760  1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
    761  1.1  maxv }
    762  1.1  maxv 
    763  1.1  maxv #define SVM_EXIT_IO_PORT	__BITS(31,16)
    764  1.1  maxv #define SVM_EXIT_IO_SEG		__BITS(12,10)
    765  1.1  maxv #define SVM_EXIT_IO_A64		__BIT(9)
    766  1.1  maxv #define SVM_EXIT_IO_A32		__BIT(8)
    767  1.1  maxv #define SVM_EXIT_IO_A16		__BIT(7)
    768  1.1  maxv #define SVM_EXIT_IO_SZ32	__BIT(6)
    769  1.1  maxv #define SVM_EXIT_IO_SZ16	__BIT(5)
    770  1.1  maxv #define SVM_EXIT_IO_SZ8		__BIT(4)
    771  1.1  maxv #define SVM_EXIT_IO_REP		__BIT(3)
    772  1.1  maxv #define SVM_EXIT_IO_STR		__BIT(2)
    773  1.4  maxv #define SVM_EXIT_IO_IN		__BIT(0)
    774  1.1  maxv 
    775  1.1  maxv static const int seg_to_nvmm[] = {
    776  1.1  maxv 	[0] = NVMM_X64_SEG_ES,
    777  1.1  maxv 	[1] = NVMM_X64_SEG_CS,
    778  1.1  maxv 	[2] = NVMM_X64_SEG_SS,
    779  1.1  maxv 	[3] = NVMM_X64_SEG_DS,
    780  1.1  maxv 	[4] = NVMM_X64_SEG_FS,
    781  1.1  maxv 	[5] = NVMM_X64_SEG_GS
    782  1.1  maxv };
    783  1.1  maxv 
    784  1.1  maxv static void
    785  1.1  maxv svm_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    786  1.1  maxv     struct nvmm_exit *exit)
    787  1.1  maxv {
    788  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    789  1.1  maxv 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
    790  1.1  maxv 	uint64_t nextpc = cpudata->vmcb->ctrl.exitinfo2;
    791  1.1  maxv 
    792  1.1  maxv 	exit->reason = NVMM_EXIT_IO;
    793  1.1  maxv 
    794  1.4  maxv 	if (info & SVM_EXIT_IO_IN) {
    795  1.1  maxv 		exit->u.io.type = NVMM_EXIT_IO_IN;
    796  1.1  maxv 	} else {
    797  1.1  maxv 		exit->u.io.type = NVMM_EXIT_IO_OUT;
    798  1.1  maxv 	}
    799  1.1  maxv 
    800  1.1  maxv 	exit->u.io.port = __SHIFTOUT(info, SVM_EXIT_IO_PORT);
    801  1.1  maxv 
    802  1.1  maxv 	if (svm_decode_assist) {
    803  1.1  maxv 		KASSERT(__SHIFTOUT(info, SVM_EXIT_IO_SEG) < 6);
    804  1.1  maxv 		exit->u.io.seg = seg_to_nvmm[__SHIFTOUT(info, SVM_EXIT_IO_SEG)];
    805  1.1  maxv 	} else {
    806  1.8  maxv 		exit->u.io.seg = -1;
    807  1.1  maxv 	}
    808  1.1  maxv 
    809  1.1  maxv 	if (info & SVM_EXIT_IO_A64) {
    810  1.1  maxv 		exit->u.io.address_size = 8;
    811  1.1  maxv 	} else if (info & SVM_EXIT_IO_A32) {
    812  1.1  maxv 		exit->u.io.address_size = 4;
    813  1.1  maxv 	} else if (info & SVM_EXIT_IO_A16) {
    814  1.1  maxv 		exit->u.io.address_size = 2;
    815  1.1  maxv 	}
    816  1.1  maxv 
    817  1.1  maxv 	if (info & SVM_EXIT_IO_SZ32) {
    818  1.1  maxv 		exit->u.io.operand_size = 4;
    819  1.1  maxv 	} else if (info & SVM_EXIT_IO_SZ16) {
    820  1.1  maxv 		exit->u.io.operand_size = 2;
    821  1.1  maxv 	} else if (info & SVM_EXIT_IO_SZ8) {
    822  1.1  maxv 		exit->u.io.operand_size = 1;
    823  1.1  maxv 	}
    824  1.1  maxv 
    825  1.1  maxv 	exit->u.io.rep = (info & SVM_EXIT_IO_REP) != 0;
    826  1.1  maxv 	exit->u.io.str = (info & SVM_EXIT_IO_STR) != 0;
    827  1.1  maxv 	exit->u.io.npc = nextpc;
    828  1.1  maxv }
    829  1.1  maxv 
    830  1.1  maxv static bool
    831  1.1  maxv svm_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    832  1.1  maxv     struct nvmm_exit *exit)
    833  1.1  maxv {
    834  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    835  1.1  maxv 	struct nvmm_x64_state *state = &cpudata->state;
    836  1.1  maxv 	uint64_t pat;
    837  1.1  maxv 
    838  1.1  maxv 	switch (exit->u.msr.type) {
    839  1.1  maxv 	case NVMM_EXIT_MSR_RDMSR:
    840  1.1  maxv 		if (exit->u.msr.msr == MSR_CR_PAT) {
    841  1.1  maxv 			pat = cpudata->vmcb->state.g_pat;
    842  1.3  maxv 			cpudata->vmcb->state.rax = (pat & 0xFFFFFFFF);
    843  1.1  maxv 			state->gprs[NVMM_X64_GPR_RDX] = (pat >> 32);
    844  1.1  maxv 			goto handled;
    845  1.1  maxv 		}
    846  1.1  maxv 		break;
    847  1.1  maxv 	case NVMM_EXIT_MSR_WRMSR:
    848  1.1  maxv 		if (exit->u.msr.msr == MSR_EFER) {
    849  1.1  maxv 			if (__predict_false(exit->u.msr.val & ~EFER_VALID)) {
    850  1.1  maxv 				svm_inject_gp(mach, vcpu);
    851  1.1  maxv 				goto handled;
    852  1.1  maxv 			}
    853  1.1  maxv 			if ((cpudata->vmcb->state.efer ^ exit->u.msr.val) &
    854  1.1  maxv 			     EFER_TLB_FLUSH) {
    855  1.1  maxv 				cpudata->tlb_want_flush = true;
    856  1.1  maxv 			}
    857  1.1  maxv 			cpudata->vmcb->state.efer = exit->u.msr.val | EFER_SVME;
    858  1.1  maxv 			goto handled;
    859  1.1  maxv 		}
    860  1.1  maxv 		if (exit->u.msr.msr == MSR_CR_PAT) {
    861  1.1  maxv 			cpudata->vmcb->state.g_pat = exit->u.msr.val;
    862  1.1  maxv 			goto handled;
    863  1.1  maxv 		}
    864  1.1  maxv 		break;
    865  1.1  maxv 	}
    866  1.1  maxv 
    867  1.1  maxv 	return false;
    868  1.1  maxv 
    869  1.1  maxv handled:
    870  1.1  maxv 	cpudata->vmcb->state.rip = cpudata->vmcb->ctrl.nrip;
    871  1.1  maxv 	return true;
    872  1.1  maxv }
    873  1.1  maxv 
    874  1.1  maxv static void
    875  1.1  maxv svm_exit_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    876  1.1  maxv     struct nvmm_exit *exit)
    877  1.1  maxv {
    878  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    879  1.1  maxv 	struct nvmm_x64_state *state = &cpudata->state;
    880  1.1  maxv 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
    881  1.1  maxv 
    882  1.1  maxv 	if (info == 0) {
    883  1.1  maxv 		exit->u.msr.type = NVMM_EXIT_MSR_RDMSR;
    884  1.1  maxv 	} else {
    885  1.1  maxv 		exit->u.msr.type = NVMM_EXIT_MSR_WRMSR;
    886  1.1  maxv 	}
    887  1.1  maxv 
    888  1.1  maxv 	exit->u.msr.msr = state->gprs[NVMM_X64_GPR_RCX];
    889  1.1  maxv 
    890  1.1  maxv 	if (info == 1) {
    891  1.1  maxv 		uint64_t rdx, rax;
    892  1.1  maxv 		rdx = state->gprs[NVMM_X64_GPR_RDX];
    893  1.1  maxv 		rax = cpudata->vmcb->state.rax;
    894  1.1  maxv 		exit->u.msr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
    895  1.1  maxv 	} else {
    896  1.1  maxv 		exit->u.msr.val = 0;
    897  1.1  maxv 	}
    898  1.1  maxv 
    899  1.1  maxv 	if (svm_inkernel_handle_msr(mach, vcpu, exit)) {
    900  1.1  maxv 		exit->reason = NVMM_EXIT_NONE;
    901  1.1  maxv 		return;
    902  1.1  maxv 	}
    903  1.1  maxv 
    904  1.1  maxv 	exit->reason = NVMM_EXIT_MSR;
    905  1.1  maxv 	exit->u.msr.npc = cpudata->vmcb->ctrl.nrip;
    906  1.1  maxv }
    907  1.1  maxv 
    908  1.1  maxv static void
    909  1.1  maxv svm_exit_npf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    910  1.1  maxv     struct nvmm_exit *exit)
    911  1.1  maxv {
    912  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    913  1.1  maxv 	gpaddr_t gpa = cpudata->vmcb->ctrl.exitinfo2;
    914  1.1  maxv 	int error;
    915  1.1  maxv 
    916  1.1  maxv 	error = uvm_fault(&mach->vm->vm_map, gpa, VM_PROT_ALL);
    917  1.1  maxv 
    918  1.1  maxv 	if (error) {
    919  1.1  maxv 		exit->reason = NVMM_EXIT_MEMORY;
    920  1.1  maxv 		if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_W)
    921  1.1  maxv 			exit->u.mem.perm = NVMM_EXIT_MEMORY_WRITE;
    922  1.1  maxv 		else if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_X)
    923  1.1  maxv 			exit->u.mem.perm = NVMM_EXIT_MEMORY_EXEC;
    924  1.1  maxv 		else
    925  1.1  maxv 			exit->u.mem.perm = NVMM_EXIT_MEMORY_READ;
    926  1.1  maxv 		exit->u.mem.gpa = gpa;
    927  1.1  maxv 		exit->u.mem.inst_len = cpudata->vmcb->ctrl.inst_len;
    928  1.1  maxv 		memcpy(exit->u.mem.inst_bytes, cpudata->vmcb->ctrl.inst_bytes,
    929  1.1  maxv 		    sizeof(exit->u.mem.inst_bytes));
    930  1.1  maxv 		exit->u.mem.npc = cpudata->vmcb->ctrl.nrip;
    931  1.1  maxv 	} else {
    932  1.1  maxv 		exit->reason = NVMM_EXIT_NONE;
    933  1.1  maxv 	}
    934  1.1  maxv }
    935  1.1  maxv 
    936  1.1  maxv static void
    937  1.1  maxv svm_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    938  1.1  maxv     struct nvmm_exit *exit)
    939  1.1  maxv {
    940  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    941  1.1  maxv 	struct nvmm_x64_state *state = &cpudata->state;
    942  1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
    943  1.1  maxv 	uint64_t val;
    944  1.1  maxv 
    945  1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
    946  1.1  maxv 
    947  1.1  maxv 	val = (state->gprs[NVMM_X64_GPR_RDX] << 32) |
    948  1.3  maxv 	    (vmcb->state.rax & 0xFFFFFFFF);
    949  1.1  maxv 
    950  1.1  maxv 	if (__predict_false(state->gprs[NVMM_X64_GPR_RCX] != 0)) {
    951  1.1  maxv 		goto error;
    952  1.1  maxv 	} else if (__predict_false(vmcb->state.cpl != 0)) {
    953  1.1  maxv 		goto error;
    954  1.1  maxv 	} else if (__predict_false((val & ~svm_xcr0_mask) != 0)) {
    955  1.1  maxv 		goto error;
    956  1.1  maxv 	} else if (__predict_false((val & XCR0_X87) == 0)) {
    957  1.1  maxv 		goto error;
    958  1.1  maxv 	}
    959  1.1  maxv 
    960  1.1  maxv 	state->crs[NVMM_X64_CR_XCR0] = val;
    961  1.1  maxv 
    962  1.7  maxv 	cpudata->vmcb->state.rip = cpudata->vmcb->ctrl.nrip;
    963  1.1  maxv 	return;
    964  1.1  maxv 
    965  1.1  maxv error:
    966  1.1  maxv 	svm_inject_gp(mach, vcpu);
    967  1.1  maxv }
    968  1.1  maxv 
    969  1.1  maxv static void
    970  1.1  maxv svm_vmcb_cache_default(struct vmcb *vmcb)
    971  1.1  maxv {
    972  1.1  maxv 	vmcb->ctrl.vmcb_clean =
    973  1.1  maxv 	    VMCB_CTRL_VMCB_CLEAN_I |
    974  1.1  maxv 	    VMCB_CTRL_VMCB_CLEAN_IOPM |
    975  1.1  maxv 	    VMCB_CTRL_VMCB_CLEAN_ASID |
    976  1.1  maxv 	    VMCB_CTRL_VMCB_CLEAN_LBR |
    977  1.1  maxv 	    VMCB_CTRL_VMCB_CLEAN_AVIC;
    978  1.1  maxv }
    979  1.1  maxv 
    980  1.1  maxv static void
    981  1.1  maxv svm_vmcb_cache_flush(struct vmcb *vmcb)
    982  1.1  maxv {
    983  1.1  maxv 	vmcb->ctrl.vmcb_clean = 0;
    984  1.1  maxv }
    985  1.1  maxv 
    986  1.1  maxv static void
    987  1.1  maxv svm_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
    988  1.1  maxv {
    989  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    990  1.1  maxv 
    991  1.1  maxv 	if (x86_xsave_features != 0) {
    992  1.1  maxv 		cpudata->xcr0 = rdxcr(0);
    993  1.1  maxv 		wrxcr(0, cpudata->state.crs[NVMM_X64_CR_XCR0]);
    994  1.1  maxv 	}
    995  1.1  maxv 
    996  1.1  maxv 	cpudata->ts_set = (rcr0() & CR0_TS) != 0;
    997  1.1  maxv 
    998  1.1  maxv 	fpu_area_save(&cpudata->hfpu);
    999  1.1  maxv 	fpu_area_restore(&cpudata->gfpu);
   1000  1.1  maxv }
   1001  1.1  maxv 
   1002  1.1  maxv static void
   1003  1.1  maxv svm_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   1004  1.1  maxv {
   1005  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1006  1.1  maxv 
   1007  1.1  maxv 	fpu_area_save(&cpudata->gfpu);
   1008  1.1  maxv 	fpu_area_restore(&cpudata->hfpu);
   1009  1.1  maxv 
   1010  1.1  maxv 	if (cpudata->ts_set) {
   1011  1.1  maxv 		stts();
   1012  1.1  maxv 	}
   1013  1.1  maxv 
   1014  1.1  maxv 	if (x86_xsave_features != 0) {
   1015  1.1  maxv 		cpudata->state.crs[NVMM_X64_CR_XCR0] = rdxcr(0);
   1016  1.1  maxv 		wrxcr(0, cpudata->xcr0);
   1017  1.1  maxv 	}
   1018  1.1  maxv }
   1019  1.1  maxv 
   1020  1.1  maxv static void
   1021  1.1  maxv svm_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   1022  1.1  maxv {
   1023  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1024  1.1  maxv 	struct nvmm_x64_state *state = &cpudata->state;
   1025  1.1  maxv 
   1026  1.1  maxv 	x86_dbregs_save(curlwp);
   1027  1.1  maxv 
   1028  1.1  maxv 	ldr0(state->drs[NVMM_X64_DR_DR0]);
   1029  1.1  maxv 	ldr1(state->drs[NVMM_X64_DR_DR1]);
   1030  1.1  maxv 	ldr2(state->drs[NVMM_X64_DR_DR2]);
   1031  1.1  maxv 	ldr3(state->drs[NVMM_X64_DR_DR3]);
   1032  1.1  maxv }
   1033  1.1  maxv 
   1034  1.1  maxv static void
   1035  1.1  maxv svm_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   1036  1.1  maxv {
   1037  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1038  1.1  maxv 	struct nvmm_x64_state *state = &cpudata->state;
   1039  1.1  maxv 
   1040  1.1  maxv 	state->drs[NVMM_X64_DR_DR0] = rdr0();
   1041  1.1  maxv 	state->drs[NVMM_X64_DR_DR1] = rdr1();
   1042  1.1  maxv 	state->drs[NVMM_X64_DR_DR2] = rdr2();
   1043  1.1  maxv 	state->drs[NVMM_X64_DR_DR3] = rdr3();
   1044  1.1  maxv 
   1045  1.1  maxv 	x86_dbregs_restore(curlwp);
   1046  1.1  maxv }
   1047  1.1  maxv 
   1048  1.1  maxv static void
   1049  1.1  maxv svm_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   1050  1.1  maxv {
   1051  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1052  1.1  maxv 
   1053  1.1  maxv 	/* Save the fixed Host MSRs. */
   1054  1.1  maxv 	cpudata->star = rdmsr(MSR_STAR);
   1055  1.1  maxv 	cpudata->lstar = rdmsr(MSR_LSTAR);
   1056  1.1  maxv 	cpudata->cstar = rdmsr(MSR_CSTAR);
   1057  1.1  maxv 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   1058  1.1  maxv 
   1059  1.1  maxv 	/* Save the Host CR2. */
   1060  1.1  maxv 	cpudata->cr2 = rcr2();
   1061  1.1  maxv }
   1062  1.1  maxv 
   1063  1.1  maxv static void
   1064  1.1  maxv svm_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   1065  1.1  maxv {
   1066  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1067  1.1  maxv 
   1068  1.1  maxv 	/* Restore the fixed Host MSRs. */
   1069  1.1  maxv 	wrmsr(MSR_STAR, cpudata->star);
   1070  1.1  maxv 	wrmsr(MSR_LSTAR, cpudata->lstar);
   1071  1.1  maxv 	wrmsr(MSR_CSTAR, cpudata->cstar);
   1072  1.1  maxv 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   1073  1.1  maxv 
   1074  1.1  maxv 	/* Restore the Host CR2. */
   1075  1.1  maxv 	lcr2(cpudata->cr2);
   1076  1.1  maxv }
   1077  1.1  maxv 
   1078  1.1  maxv static int
   1079  1.1  maxv svm_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1080  1.1  maxv     struct nvmm_exit *exit)
   1081  1.1  maxv {
   1082  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1083  1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1084  1.1  maxv 	bool tlb_need_flush = false;
   1085  1.1  maxv 	int hcpu, s;
   1086  1.1  maxv 
   1087  1.1  maxv 	kpreempt_disable();
   1088  1.1  maxv 	hcpu = cpu_number();
   1089  1.1  maxv 
   1090  1.1  maxv 	if (vcpu->hcpu_last != hcpu || cpudata->shared_asid) {
   1091  1.1  maxv 		tlb_need_flush = true;
   1092  1.1  maxv 	}
   1093  1.1  maxv 
   1094  1.1  maxv 	if (cpudata->tlb_want_flush || tlb_need_flush) {
   1095  1.1  maxv 		vmcb->ctrl.tlb_ctrl = svm_ctrl_tlb_flush;
   1096  1.1  maxv 	} else {
   1097  1.1  maxv 		vmcb->ctrl.tlb_ctrl = 0;
   1098  1.1  maxv 	}
   1099  1.1  maxv 
   1100  1.1  maxv 	if (vcpu->hcpu_last != hcpu) {
   1101  1.1  maxv 		vmcb->ctrl.tsc_offset = cpudata->tsc_offset +
   1102  1.1  maxv 		    curcpu()->ci_data.cpu_cc_skew;
   1103  1.1  maxv 		svm_vmcb_cache_flush(vmcb);
   1104  1.1  maxv 	}
   1105  1.1  maxv 
   1106  1.1  maxv 	svm_vcpu_guest_dbregs_enter(vcpu);
   1107  1.1  maxv 	svm_vcpu_guest_misc_enter(vcpu);
   1108  1.1  maxv 
   1109  1.1  maxv 	while (1) {
   1110  1.1  maxv 		s = splhigh();
   1111  1.1  maxv 		svm_vcpu_guest_fpu_enter(vcpu);
   1112  1.1  maxv 		svm_vmrun(cpudata->vmcb_pa, cpudata->state.gprs);
   1113  1.1  maxv 		svm_vcpu_guest_fpu_leave(vcpu);
   1114  1.1  maxv 		splx(s);
   1115  1.1  maxv 
   1116  1.1  maxv 		svm_vmcb_cache_default(vmcb);
   1117  1.1  maxv 
   1118  1.1  maxv 		if (vmcb->ctrl.exitcode != VMCB_EXITCODE_INVALID) {
   1119  1.1  maxv 			if (cpudata->tlb_want_flush) {
   1120  1.1  maxv 				cpudata->tlb_want_flush = false;
   1121  1.1  maxv 			}
   1122  1.1  maxv 			vcpu->hcpu_last = hcpu;
   1123  1.1  maxv 		}
   1124  1.1  maxv 
   1125  1.1  maxv 		switch (vmcb->ctrl.exitcode) {
   1126  1.1  maxv 		case VMCB_EXITCODE_INTR:
   1127  1.1  maxv 		case VMCB_EXITCODE_NMI:
   1128  1.1  maxv 			exit->reason = NVMM_EXIT_NONE;
   1129  1.1  maxv 			break;
   1130  1.1  maxv 		case VMCB_EXITCODE_VINTR:
   1131  1.1  maxv 			svm_event_waitexit_disable(vmcb, false);
   1132  1.1  maxv 			exit->reason = NVMM_EXIT_INT_READY;
   1133  1.1  maxv 			break;
   1134  1.1  maxv 		case VMCB_EXITCODE_IRET:
   1135  1.1  maxv 			svm_event_waitexit_disable(vmcb, true);
   1136  1.1  maxv 			cpudata->in_nmi = false;
   1137  1.1  maxv 			exit->reason = NVMM_EXIT_NMI_READY;
   1138  1.1  maxv 			break;
   1139  1.1  maxv 		case VMCB_EXITCODE_CPUID:
   1140  1.1  maxv 			svm_exit_cpuid(mach, vcpu, exit);
   1141  1.1  maxv 			break;
   1142  1.1  maxv 		case VMCB_EXITCODE_HLT:
   1143  1.1  maxv 			exit->reason = NVMM_EXIT_HLT;
   1144  1.1  maxv 			break;
   1145  1.1  maxv 		case VMCB_EXITCODE_IOIO:
   1146  1.1  maxv 			svm_exit_io(mach, vcpu, exit);
   1147  1.1  maxv 			break;
   1148  1.1  maxv 		case VMCB_EXITCODE_MSR:
   1149  1.1  maxv 			svm_exit_msr(mach, vcpu, exit);
   1150  1.1  maxv 			break;
   1151  1.1  maxv 		case VMCB_EXITCODE_SHUTDOWN:
   1152  1.1  maxv 			exit->reason = NVMM_EXIT_SHUTDOWN;
   1153  1.1  maxv 			break;
   1154  1.1  maxv 		case VMCB_EXITCODE_RDPMC:
   1155  1.1  maxv 		case VMCB_EXITCODE_RSM:
   1156  1.1  maxv 		case VMCB_EXITCODE_INVLPGA:
   1157  1.1  maxv 		case VMCB_EXITCODE_VMRUN:
   1158  1.1  maxv 		case VMCB_EXITCODE_VMMCALL:
   1159  1.1  maxv 		case VMCB_EXITCODE_VMLOAD:
   1160  1.1  maxv 		case VMCB_EXITCODE_VMSAVE:
   1161  1.1  maxv 		case VMCB_EXITCODE_STGI:
   1162  1.1  maxv 		case VMCB_EXITCODE_CLGI:
   1163  1.1  maxv 		case VMCB_EXITCODE_SKINIT:
   1164  1.1  maxv 		case VMCB_EXITCODE_RDTSCP:
   1165  1.1  maxv 			svm_inject_ud(mach, vcpu);
   1166  1.1  maxv 			exit->reason = NVMM_EXIT_NONE;
   1167  1.1  maxv 			break;
   1168  1.1  maxv 		case VMCB_EXITCODE_MONITOR:
   1169  1.1  maxv 			exit->reason = NVMM_EXIT_MONITOR;
   1170  1.1  maxv 			break;
   1171  1.1  maxv 		case VMCB_EXITCODE_MWAIT:
   1172  1.1  maxv 			exit->reason = NVMM_EXIT_MWAIT;
   1173  1.1  maxv 			break;
   1174  1.1  maxv 		case VMCB_EXITCODE_MWAIT_CONDITIONAL:
   1175  1.1  maxv 			exit->reason = NVMM_EXIT_MWAIT_COND;
   1176  1.1  maxv 			break;
   1177  1.1  maxv 		case VMCB_EXITCODE_XSETBV:
   1178  1.1  maxv 			svm_exit_xsetbv(mach, vcpu, exit);
   1179  1.1  maxv 			break;
   1180  1.1  maxv 		case VMCB_EXITCODE_NPF:
   1181  1.1  maxv 			svm_exit_npf(mach, vcpu, exit);
   1182  1.1  maxv 			break;
   1183  1.1  maxv 		case VMCB_EXITCODE_FERR_FREEZE: /* ? */
   1184  1.1  maxv 		default:
   1185  1.1  maxv 			exit->reason = NVMM_EXIT_INVALID;
   1186  1.1  maxv 			break;
   1187  1.1  maxv 		}
   1188  1.1  maxv 
   1189  1.1  maxv 		/* If no reason to return to userland, keep rolling. */
   1190  1.1  maxv 		if (curcpu()->ci_schedstate.spc_flags & SPCF_SHOULDYIELD) {
   1191  1.1  maxv 			break;
   1192  1.1  maxv 		}
   1193  1.1  maxv 		if (exit->reason != NVMM_EXIT_NONE) {
   1194  1.1  maxv 			break;
   1195  1.1  maxv 		}
   1196  1.1  maxv 	}
   1197  1.1  maxv 
   1198  1.1  maxv 	svm_vcpu_guest_misc_leave(vcpu);
   1199  1.1  maxv 	svm_vcpu_guest_dbregs_leave(vcpu);
   1200  1.1  maxv 
   1201  1.1  maxv 	kpreempt_enable();
   1202  1.1  maxv 
   1203  1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_CR8] = __SHIFTOUT(vmcb->ctrl.v,
   1204  1.1  maxv 	    VMCB_CTRL_V_TPR);
   1205  1.6  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_RFLAGS] = vmcb->state.rflags;
   1206  1.1  maxv 
   1207  1.1  maxv 	return 0;
   1208  1.1  maxv }
   1209  1.1  maxv 
   1210  1.1  maxv /* -------------------------------------------------------------------------- */
   1211  1.1  maxv 
   1212  1.1  maxv static int
   1213  1.1  maxv svm_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   1214  1.1  maxv {
   1215  1.1  maxv 	struct pglist pglist;
   1216  1.1  maxv 	paddr_t _pa;
   1217  1.1  maxv 	vaddr_t _va;
   1218  1.1  maxv 	size_t i;
   1219  1.1  maxv 	int ret;
   1220  1.1  maxv 
   1221  1.1  maxv 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   1222  1.1  maxv 	    &pglist, 1, 0);
   1223  1.1  maxv 	if (ret != 0)
   1224  1.1  maxv 		return ENOMEM;
   1225  1.1  maxv 	_pa = TAILQ_FIRST(&pglist)->phys_addr;
   1226  1.1  maxv 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   1227  1.1  maxv 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   1228  1.1  maxv 	if (_va == 0)
   1229  1.1  maxv 		goto error;
   1230  1.1  maxv 
   1231  1.1  maxv 	for (i = 0; i < npages; i++) {
   1232  1.1  maxv 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   1233  1.1  maxv 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   1234  1.1  maxv 	}
   1235  1.5  maxv 	pmap_update(pmap_kernel());
   1236  1.1  maxv 
   1237  1.1  maxv 	memset((void *)_va, 0, npages * PAGE_SIZE);
   1238  1.1  maxv 
   1239  1.1  maxv 	*pa = _pa;
   1240  1.1  maxv 	*va = _va;
   1241  1.1  maxv 	return 0;
   1242  1.1  maxv 
   1243  1.1  maxv error:
   1244  1.1  maxv 	for (i = 0; i < npages; i++) {
   1245  1.1  maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   1246  1.1  maxv 	}
   1247  1.1  maxv 	return ENOMEM;
   1248  1.1  maxv }
   1249  1.1  maxv 
   1250  1.1  maxv static void
   1251  1.1  maxv svm_memfree(paddr_t pa, vaddr_t va, size_t npages)
   1252  1.1  maxv {
   1253  1.1  maxv 	size_t i;
   1254  1.1  maxv 
   1255  1.1  maxv 	pmap_kremove(va, npages * PAGE_SIZE);
   1256  1.1  maxv 	pmap_update(pmap_kernel());
   1257  1.1  maxv 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   1258  1.1  maxv 	for (i = 0; i < npages; i++) {
   1259  1.1  maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   1260  1.1  maxv 	}
   1261  1.1  maxv }
   1262  1.1  maxv 
   1263  1.1  maxv /* -------------------------------------------------------------------------- */
   1264  1.1  maxv 
   1265  1.1  maxv #define SVM_MSRBM_READ	__BIT(0)
   1266  1.1  maxv #define SVM_MSRBM_WRITE	__BIT(1)
   1267  1.1  maxv 
   1268  1.1  maxv static void
   1269  1.1  maxv svm_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   1270  1.1  maxv {
   1271  1.1  maxv 	uint64_t byte;
   1272  1.1  maxv 	uint8_t bitoff;
   1273  1.1  maxv 
   1274  1.1  maxv 	if (msr < 0x00002000) {
   1275  1.1  maxv 		/* Range 1 */
   1276  1.1  maxv 		byte = ((msr - 0x00000000) >> 2UL) + 0x0000;
   1277  1.1  maxv 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   1278  1.1  maxv 		/* Range 2 */
   1279  1.1  maxv 		byte = ((msr - 0xC0000000) >> 2UL) + 0x0800;
   1280  1.1  maxv 	} else if (msr >= 0xC0010000 && msr < 0xC0012000) {
   1281  1.1  maxv 		/* Range 3 */
   1282  1.1  maxv 		byte = ((msr - 0xC0010000) >> 2UL) + 0x1000;
   1283  1.1  maxv 	} else {
   1284  1.1  maxv 		panic("%s: wrong range", __func__);
   1285  1.1  maxv 	}
   1286  1.1  maxv 
   1287  1.1  maxv 	bitoff = (msr & 0x3) << 1;
   1288  1.1  maxv 
   1289  1.1  maxv 	if (read) {
   1290  1.1  maxv 		bitmap[byte] &= ~(SVM_MSRBM_READ << bitoff);
   1291  1.1  maxv 	}
   1292  1.1  maxv 	if (write) {
   1293  1.1  maxv 		bitmap[byte] &= ~(SVM_MSRBM_WRITE << bitoff);
   1294  1.1  maxv 	}
   1295  1.1  maxv }
   1296  1.1  maxv 
   1297  1.1  maxv static void
   1298  1.1  maxv svm_asid_alloc(struct nvmm_cpu *vcpu)
   1299  1.1  maxv {
   1300  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1301  1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1302  1.1  maxv 	size_t i, oct, bit;
   1303  1.1  maxv 
   1304  1.1  maxv 	mutex_enter(&svm_asidlock);
   1305  1.1  maxv 
   1306  1.1  maxv 	for (i = 0; i < svm_maxasid; i++) {
   1307  1.1  maxv 		oct = i / 8;
   1308  1.1  maxv 		bit = i % 8;
   1309  1.1  maxv 
   1310  1.1  maxv 		if (svm_asidmap[oct] & __BIT(bit)) {
   1311  1.1  maxv 			continue;
   1312  1.1  maxv 		}
   1313  1.1  maxv 
   1314  1.1  maxv 		svm_asidmap[oct] |= __BIT(bit);
   1315  1.1  maxv 		vmcb->ctrl.guest_asid = i;
   1316  1.1  maxv 		mutex_exit(&svm_asidlock);
   1317  1.1  maxv 		return;
   1318  1.1  maxv 	}
   1319  1.1  maxv 
   1320  1.1  maxv 	/*
   1321  1.1  maxv 	 * No free ASID. Use the last one, which is shared and requires
   1322  1.1  maxv 	 * special TLB handling.
   1323  1.1  maxv 	 */
   1324  1.1  maxv 	cpudata->shared_asid = true;
   1325  1.1  maxv 	vmcb->ctrl.guest_asid = svm_maxasid - 1;
   1326  1.1  maxv 	mutex_exit(&svm_asidlock);
   1327  1.1  maxv }
   1328  1.1  maxv 
   1329  1.1  maxv static void
   1330  1.1  maxv svm_asid_free(struct nvmm_cpu *vcpu)
   1331  1.1  maxv {
   1332  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1333  1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1334  1.1  maxv 	size_t oct, bit;
   1335  1.1  maxv 
   1336  1.1  maxv 	if (cpudata->shared_asid) {
   1337  1.1  maxv 		return;
   1338  1.1  maxv 	}
   1339  1.1  maxv 
   1340  1.1  maxv 	oct = vmcb->ctrl.guest_asid / 8;
   1341  1.1  maxv 	bit = vmcb->ctrl.guest_asid % 8;
   1342  1.1  maxv 
   1343  1.1  maxv 	mutex_enter(&svm_asidlock);
   1344  1.1  maxv 	svm_asidmap[oct] &= ~__BIT(bit);
   1345  1.1  maxv 	mutex_exit(&svm_asidlock);
   1346  1.1  maxv }
   1347  1.1  maxv 
   1348  1.1  maxv static void
   1349  1.1  maxv svm_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1350  1.1  maxv {
   1351  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1352  1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1353  1.1  maxv 
   1354  1.1  maxv 	/* Allow reads/writes of Control Registers. */
   1355  1.1  maxv 	vmcb->ctrl.intercept_cr = 0;
   1356  1.1  maxv 
   1357  1.1  maxv 	/* Allow reads/writes of Debug Registers. */
   1358  1.1  maxv 	vmcb->ctrl.intercept_dr = 0;
   1359  1.1  maxv 
   1360  1.1  maxv 	/* Allow exceptions 0 to 31. */
   1361  1.1  maxv 	vmcb->ctrl.intercept_vec = 0;
   1362  1.1  maxv 
   1363  1.1  maxv 	/*
   1364  1.1  maxv 	 * Allow:
   1365  1.1  maxv 	 *  - SMI [smm interrupts]
   1366  1.1  maxv 	 *  - VINTR [virtual interrupts]
   1367  1.1  maxv 	 *  - CR0_SPEC [CR0 writes changing other fields than CR0.TS or CR0.MP]
   1368  1.1  maxv 	 *  - RIDTR [reads of IDTR]
   1369  1.1  maxv 	 *  - RGDTR [reads of GDTR]
   1370  1.1  maxv 	 *  - RLDTR [reads of LDTR]
   1371  1.1  maxv 	 *  - RTR [reads of TR]
   1372  1.1  maxv 	 *  - WIDTR [writes of IDTR]
   1373  1.1  maxv 	 *  - WGDTR [writes of GDTR]
   1374  1.1  maxv 	 *  - WLDTR [writes of LDTR]
   1375  1.1  maxv 	 *  - WTR [writes of TR]
   1376  1.1  maxv 	 *  - RDTSC [rdtsc instruction]
   1377  1.1  maxv 	 *  - PUSHF [pushf instruction]
   1378  1.1  maxv 	 *  - POPF [popf instruction]
   1379  1.1  maxv 	 *  - IRET [iret instruction]
   1380  1.1  maxv 	 *  - INTN [int $n instructions]
   1381  1.1  maxv 	 *  - INVD [invd instruction]
   1382  1.1  maxv 	 *  - PAUSE [pause instruction]
   1383  1.1  maxv 	 *  - INVLPG [invplg instruction]
   1384  1.1  maxv 	 *  - TASKSW [task switches]
   1385  1.1  maxv 	 *
   1386  1.1  maxv 	 * Intercept the rest below.
   1387  1.1  maxv 	 */
   1388  1.1  maxv 	vmcb->ctrl.intercept_misc1 =
   1389  1.1  maxv 	    VMCB_CTRL_INTERCEPT_INTR |
   1390  1.1  maxv 	    VMCB_CTRL_INTERCEPT_NMI |
   1391  1.1  maxv 	    VMCB_CTRL_INTERCEPT_INIT |
   1392  1.1  maxv 	    VMCB_CTRL_INTERCEPT_RDPMC |
   1393  1.1  maxv 	    VMCB_CTRL_INTERCEPT_CPUID |
   1394  1.1  maxv 	    VMCB_CTRL_INTERCEPT_RSM |
   1395  1.1  maxv 	    VMCB_CTRL_INTERCEPT_HLT |
   1396  1.1  maxv 	    VMCB_CTRL_INTERCEPT_INVLPGA |
   1397  1.1  maxv 	    VMCB_CTRL_INTERCEPT_IOIO_PROT |
   1398  1.1  maxv 	    VMCB_CTRL_INTERCEPT_MSR_PROT |
   1399  1.1  maxv 	    VMCB_CTRL_INTERCEPT_FERR_FREEZE |
   1400  1.1  maxv 	    VMCB_CTRL_INTERCEPT_SHUTDOWN;
   1401  1.1  maxv 
   1402  1.1  maxv 	/*
   1403  1.1  maxv 	 * Allow:
   1404  1.1  maxv 	 *  - ICEBP [icebp instruction]
   1405  1.1  maxv 	 *  - WBINVD [wbinvd instruction]
   1406  1.1  maxv 	 *  - WCR_SPEC(0..15) [writes of CR0-15, received after instruction]
   1407  1.1  maxv 	 *
   1408  1.1  maxv 	 * Intercept the rest below.
   1409  1.1  maxv 	 */
   1410  1.1  maxv 	vmcb->ctrl.intercept_misc2 =
   1411  1.1  maxv 	    VMCB_CTRL_INTERCEPT_VMRUN |
   1412  1.1  maxv 	    VMCB_CTRL_INTERCEPT_VMMCALL |
   1413  1.1  maxv 	    VMCB_CTRL_INTERCEPT_VMLOAD |
   1414  1.1  maxv 	    VMCB_CTRL_INTERCEPT_VMSAVE |
   1415  1.1  maxv 	    VMCB_CTRL_INTERCEPT_STGI |
   1416  1.1  maxv 	    VMCB_CTRL_INTERCEPT_CLGI |
   1417  1.1  maxv 	    VMCB_CTRL_INTERCEPT_SKINIT |
   1418  1.1  maxv 	    VMCB_CTRL_INTERCEPT_RDTSCP |
   1419  1.1  maxv 	    VMCB_CTRL_INTERCEPT_MONITOR |
   1420  1.1  maxv 	    VMCB_CTRL_INTERCEPT_MWAIT |
   1421  1.1  maxv 	    VMCB_CTRL_INTERCEPT_XSETBV;
   1422  1.1  maxv 
   1423  1.1  maxv 	/* Intercept all I/O accesses. */
   1424  1.1  maxv 	memset(cpudata->iobm, 0xFF, IOBM_SIZE);
   1425  1.1  maxv 	vmcb->ctrl.iopm_base_pa = cpudata->iobm_pa;
   1426  1.1  maxv 
   1427  1.1  maxv 	/*
   1428  1.1  maxv 	 * Allow:
   1429  1.1  maxv 	 *  - EFER [read]
   1430  1.1  maxv 	 *  - STAR [read, write]
   1431  1.1  maxv 	 *  - LSTAR [read, write]
   1432  1.1  maxv 	 *  - CSTAR [read, write]
   1433  1.1  maxv 	 *  - SFMASK [read, write]
   1434  1.1  maxv 	 *  - KERNELGSBASE [read, write]
   1435  1.1  maxv 	 *  - SYSENTER_CS [read, write]
   1436  1.1  maxv 	 *  - SYSENTER_ESP [read, write]
   1437  1.1  maxv 	 *  - SYSENTER_EIP [read, write]
   1438  1.1  maxv 	 *  - FSBASE [read, write]
   1439  1.1  maxv 	 *  - GSBASE [read, write]
   1440  1.1  maxv 	 *
   1441  1.1  maxv 	 * Intercept the rest.
   1442  1.1  maxv 	 */
   1443  1.1  maxv 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   1444  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, false);
   1445  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   1446  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   1447  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   1448  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   1449  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   1450  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   1451  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   1452  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   1453  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   1454  1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   1455  1.1  maxv 	vmcb->ctrl.msrpm_base_pa = cpudata->msrbm_pa;
   1456  1.1  maxv 
   1457  1.1  maxv 	/* Generate ASID. */
   1458  1.1  maxv 	svm_asid_alloc(vcpu);
   1459  1.1  maxv 
   1460  1.1  maxv 	/* Virtual TPR. */
   1461  1.1  maxv 	vmcb->ctrl.v = VMCB_CTRL_V_INTR_MASKING;
   1462  1.1  maxv 
   1463  1.1  maxv 	/* Enable Nested Paging. */
   1464  1.1  maxv 	vmcb->ctrl.enable1 = VMCB_CTRL_ENABLE_NP;
   1465  1.1  maxv 	vmcb->ctrl.n_cr3 = mach->vm->vm_map.pmap->pm_pdirpa[0];
   1466  1.1  maxv 
   1467  1.1  maxv 	/* Must always be set. */
   1468  1.1  maxv 	vmcb->state.efer = EFER_SVME;
   1469  1.1  maxv 
   1470  1.1  maxv 	/* Init XSAVE header. */
   1471  1.1  maxv 	cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
   1472  1.1  maxv 	cpudata->gfpu.xsh_xcomp_bv = 0;
   1473  1.1  maxv 
   1474  1.1  maxv 	/* Bluntly hide the host TSC. */
   1475  1.1  maxv 	cpudata->tsc_offset = rdtsc();
   1476  1.1  maxv }
   1477  1.1  maxv 
   1478  1.1  maxv static int
   1479  1.1  maxv svm_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1480  1.1  maxv {
   1481  1.1  maxv 	struct svm_cpudata *cpudata;
   1482  1.1  maxv 	int error;
   1483  1.1  maxv 
   1484  1.1  maxv 	/* Allocate the SVM cpudata. */
   1485  1.1  maxv 	cpudata = (struct svm_cpudata *)uvm_km_alloc(kernel_map,
   1486  1.1  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   1487  1.1  maxv 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   1488  1.1  maxv 	vcpu->cpudata = cpudata;
   1489  1.1  maxv 
   1490  1.1  maxv 	/* VMCB */
   1491  1.1  maxv 	error = svm_memalloc(&cpudata->vmcb_pa, (vaddr_t *)&cpudata->vmcb,
   1492  1.1  maxv 	    VMCB_NPAGES);
   1493  1.1  maxv 	if (error)
   1494  1.1  maxv 		goto error;
   1495  1.1  maxv 
   1496  1.1  maxv 	/* I/O Bitmap */
   1497  1.1  maxv 	error = svm_memalloc(&cpudata->iobm_pa, (vaddr_t *)&cpudata->iobm,
   1498  1.1  maxv 	    IOBM_NPAGES);
   1499  1.1  maxv 	if (error)
   1500  1.1  maxv 		goto error;
   1501  1.1  maxv 
   1502  1.1  maxv 	/* MSR Bitmap */
   1503  1.1  maxv 	error = svm_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   1504  1.1  maxv 	    MSRBM_NPAGES);
   1505  1.1  maxv 	if (error)
   1506  1.1  maxv 		goto error;
   1507  1.1  maxv 
   1508  1.1  maxv 	/* Init the VCPU info. */
   1509  1.1  maxv 	svm_vcpu_init(mach, vcpu);
   1510  1.1  maxv 
   1511  1.1  maxv 	return 0;
   1512  1.1  maxv 
   1513  1.1  maxv error:
   1514  1.1  maxv 	if (cpudata->vmcb_pa) {
   1515  1.1  maxv 		svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb,
   1516  1.1  maxv 		    VMCB_NPAGES);
   1517  1.1  maxv 	}
   1518  1.1  maxv 	if (cpudata->iobm_pa) {
   1519  1.1  maxv 		svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm,
   1520  1.1  maxv 		    IOBM_NPAGES);
   1521  1.1  maxv 	}
   1522  1.1  maxv 	if (cpudata->msrbm_pa) {
   1523  1.1  maxv 		svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   1524  1.1  maxv 		    MSRBM_NPAGES);
   1525  1.1  maxv 	}
   1526  1.1  maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   1527  1.1  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   1528  1.1  maxv 	return error;
   1529  1.1  maxv }
   1530  1.1  maxv 
   1531  1.1  maxv static void
   1532  1.1  maxv svm_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1533  1.1  maxv {
   1534  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1535  1.1  maxv 
   1536  1.1  maxv 	svm_asid_free(vcpu);
   1537  1.1  maxv 
   1538  1.1  maxv 	svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb, VMCB_NPAGES);
   1539  1.1  maxv 	svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm, IOBM_NPAGES);
   1540  1.1  maxv 	svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   1541  1.1  maxv 
   1542  1.1  maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   1543  1.1  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   1544  1.1  maxv }
   1545  1.1  maxv 
   1546  1.1  maxv #define SVM_SEG_ATTRIB_TYPE		__BITS(4,0)
   1547  1.1  maxv #define SVM_SEG_ATTRIB_DPL		__BITS(6,5)
   1548  1.1  maxv #define SVM_SEG_ATTRIB_P		__BIT(7)
   1549  1.1  maxv #define SVM_SEG_ATTRIB_AVL		__BIT(8)
   1550  1.1  maxv #define SVM_SEG_ATTRIB_LONG		__BIT(9)
   1551  1.1  maxv #define SVM_SEG_ATTRIB_DEF32		__BIT(10)
   1552  1.1  maxv #define SVM_SEG_ATTRIB_GRAN		__BIT(11)
   1553  1.1  maxv 
   1554  1.1  maxv static void
   1555  1.1  maxv svm_vcpu_setstate_seg(struct nvmm_x64_state_seg *seg, struct vmcb_segment *vseg)
   1556  1.1  maxv {
   1557  1.1  maxv 	vseg->selector = seg->selector;
   1558  1.1  maxv 	vseg->attrib =
   1559  1.1  maxv 	    __SHIFTIN(seg->attrib.type, SVM_SEG_ATTRIB_TYPE) |
   1560  1.1  maxv 	    __SHIFTIN(seg->attrib.dpl, SVM_SEG_ATTRIB_DPL) |
   1561  1.1  maxv 	    __SHIFTIN(seg->attrib.p, SVM_SEG_ATTRIB_P) |
   1562  1.1  maxv 	    __SHIFTIN(seg->attrib.avl, SVM_SEG_ATTRIB_AVL) |
   1563  1.1  maxv 	    __SHIFTIN(seg->attrib.lng, SVM_SEG_ATTRIB_LONG) |
   1564  1.1  maxv 	    __SHIFTIN(seg->attrib.def32, SVM_SEG_ATTRIB_DEF32) |
   1565  1.1  maxv 	    __SHIFTIN(seg->attrib.gran, SVM_SEG_ATTRIB_GRAN);
   1566  1.1  maxv 	vseg->limit = seg->limit;
   1567  1.1  maxv 	vseg->base = seg->base;
   1568  1.1  maxv }
   1569  1.1  maxv 
   1570  1.1  maxv static void
   1571  1.1  maxv svm_vcpu_getstate_seg(struct nvmm_x64_state_seg *seg, struct vmcb_segment *vseg)
   1572  1.1  maxv {
   1573  1.1  maxv 	seg->selector = vseg->selector;
   1574  1.1  maxv 	seg->attrib.type = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_TYPE);
   1575  1.1  maxv 	seg->attrib.dpl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DPL);
   1576  1.1  maxv 	seg->attrib.p = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_P);
   1577  1.1  maxv 	seg->attrib.avl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_AVL);
   1578  1.1  maxv 	seg->attrib.lng = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_LONG);
   1579  1.1  maxv 	seg->attrib.def32 = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DEF32);
   1580  1.1  maxv 	seg->attrib.gran = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_GRAN);
   1581  1.1  maxv 	seg->limit = vseg->limit;
   1582  1.1  maxv 	seg->base = vseg->base;
   1583  1.1  maxv }
   1584  1.1  maxv 
   1585  1.1  maxv static bool
   1586  1.1  maxv svm_state_tlb_flush(struct nvmm_x64_state *cstate,
   1587  1.1  maxv     struct nvmm_x64_state *nstate, uint64_t flags)
   1588  1.1  maxv {
   1589  1.1  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1590  1.1  maxv 		if ((cstate->crs[NVMM_X64_CR_CR0] ^
   1591  1.1  maxv 		     nstate->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   1592  1.1  maxv 			return true;
   1593  1.1  maxv 		}
   1594  1.1  maxv 		if (cstate->crs[NVMM_X64_CR_CR3] !=
   1595  1.1  maxv 		    nstate->crs[NVMM_X64_CR_CR3]) {
   1596  1.1  maxv 			return true;
   1597  1.1  maxv 		}
   1598  1.1  maxv 		if ((cstate->crs[NVMM_X64_CR_CR4] ^
   1599  1.1  maxv 		     nstate->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   1600  1.1  maxv 			return true;
   1601  1.1  maxv 		}
   1602  1.1  maxv 	}
   1603  1.1  maxv 
   1604  1.1  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1605  1.1  maxv 		if ((cstate->msrs[NVMM_X64_MSR_EFER] ^
   1606  1.1  maxv 		     nstate->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   1607  1.1  maxv 			return true;
   1608  1.1  maxv 		}
   1609  1.1  maxv 	}
   1610  1.1  maxv 
   1611  1.1  maxv 	return false;
   1612  1.1  maxv }
   1613  1.1  maxv 
   1614  1.1  maxv static void
   1615  1.1  maxv svm_vcpu_setstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
   1616  1.1  maxv {
   1617  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1618  1.1  maxv 	struct nvmm_x64_state *cstate = &cpudata->state;
   1619  1.1  maxv 	struct nvmm_x64_state *nstate = (struct nvmm_x64_state *)data;
   1620  1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1621  1.1  maxv 	struct fxsave *fpustate;
   1622  1.1  maxv 
   1623  1.1  maxv 	if (svm_state_tlb_flush(cstate, nstate, flags)) {
   1624  1.1  maxv 		cpudata->tlb_want_flush = true;
   1625  1.1  maxv 	}
   1626  1.1  maxv 
   1627  1.1  maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   1628  1.1  maxv 		memcpy(cstate->segs, nstate->segs, sizeof(nstate->segs));
   1629  1.1  maxv 
   1630  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_CS],
   1631  1.1  maxv 		    &vmcb->state.cs);
   1632  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_DS],
   1633  1.1  maxv 		    &vmcb->state.ds);
   1634  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_ES],
   1635  1.1  maxv 		    &vmcb->state.es);
   1636  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_FS],
   1637  1.1  maxv 		    &vmcb->state.fs);
   1638  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_GS],
   1639  1.1  maxv 		    &vmcb->state.gs);
   1640  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_SS],
   1641  1.1  maxv 		    &vmcb->state.ss);
   1642  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_GDT],
   1643  1.1  maxv 		    &vmcb->state.gdt);
   1644  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_IDT],
   1645  1.1  maxv 		    &vmcb->state.idt);
   1646  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_LDT],
   1647  1.1  maxv 		    &vmcb->state.ldt);
   1648  1.1  maxv 		svm_vcpu_setstate_seg(&cstate->segs[NVMM_X64_SEG_TR],
   1649  1.1  maxv 		    &vmcb->state.tr);
   1650  1.1  maxv 	}
   1651  1.1  maxv 
   1652  1.1  maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   1653  1.1  maxv 		memcpy(cstate->gprs, nstate->gprs, sizeof(nstate->gprs));
   1654  1.1  maxv 
   1655  1.1  maxv 		vmcb->state.rip = cstate->gprs[NVMM_X64_GPR_RIP];
   1656  1.1  maxv 		vmcb->state.rsp = cstate->gprs[NVMM_X64_GPR_RSP];
   1657  1.1  maxv 		vmcb->state.rax = cstate->gprs[NVMM_X64_GPR_RAX];
   1658  1.1  maxv 		vmcb->state.rflags = cstate->gprs[NVMM_X64_GPR_RFLAGS];
   1659  1.1  maxv 	}
   1660  1.1  maxv 
   1661  1.1  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1662  1.1  maxv 		memcpy(cstate->crs, nstate->crs, sizeof(nstate->crs));
   1663  1.1  maxv 
   1664  1.1  maxv 		vmcb->state.cr0 = cstate->crs[NVMM_X64_CR_CR0];
   1665  1.1  maxv 		vmcb->state.cr2 = cstate->crs[NVMM_X64_CR_CR2];
   1666  1.1  maxv 		vmcb->state.cr3 = cstate->crs[NVMM_X64_CR_CR3];
   1667  1.1  maxv 		vmcb->state.cr4 = cstate->crs[NVMM_X64_CR_CR4];
   1668  1.1  maxv 
   1669  1.1  maxv 		vmcb->ctrl.v &= ~VMCB_CTRL_V_TPR;
   1670  1.1  maxv 		vmcb->ctrl.v |= __SHIFTIN(cstate->crs[NVMM_X64_CR_CR8],
   1671  1.1  maxv 		    VMCB_CTRL_V_TPR);
   1672  1.1  maxv 
   1673  1.1  maxv 		/* Clear unsupported XCR0 bits, set mandatory X87 bit. */
   1674  1.1  maxv 		if (svm_xcr0_mask != 0) {
   1675  1.1  maxv 			cstate->crs[NVMM_X64_CR_XCR0] &= svm_xcr0_mask;
   1676  1.1  maxv 			cstate->crs[NVMM_X64_CR_XCR0] |= XCR0_X87;
   1677  1.1  maxv 		} else {
   1678  1.1  maxv 			cstate->crs[NVMM_X64_CR_XCR0] = 0;
   1679  1.1  maxv 		}
   1680  1.1  maxv 	}
   1681  1.1  maxv 
   1682  1.1  maxv 	if (flags & NVMM_X64_STATE_DRS) {
   1683  1.1  maxv 		memcpy(cstate->drs, nstate->drs, sizeof(nstate->drs));
   1684  1.1  maxv 
   1685  1.1  maxv 		vmcb->state.dr6 = cstate->drs[NVMM_X64_DR_DR6];
   1686  1.1  maxv 		vmcb->state.dr7 = cstate->drs[NVMM_X64_DR_DR7];
   1687  1.1  maxv 	}
   1688  1.1  maxv 
   1689  1.1  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1690  1.1  maxv 		memcpy(cstate->msrs, nstate->msrs, sizeof(nstate->msrs));
   1691  1.1  maxv 
   1692  1.1  maxv 		/* Bit EFER_SVME is mandatory. */
   1693  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_EFER] |= EFER_SVME;
   1694  1.1  maxv 
   1695  1.1  maxv 		vmcb->state.efer = cstate->msrs[NVMM_X64_MSR_EFER];
   1696  1.1  maxv 		vmcb->state.star = cstate->msrs[NVMM_X64_MSR_STAR];
   1697  1.1  maxv 		vmcb->state.lstar = cstate->msrs[NVMM_X64_MSR_LSTAR];
   1698  1.1  maxv 		vmcb->state.cstar = cstate->msrs[NVMM_X64_MSR_CSTAR];
   1699  1.1  maxv 		vmcb->state.sfmask = cstate->msrs[NVMM_X64_MSR_SFMASK];
   1700  1.1  maxv 		vmcb->state.kernelgsbase =
   1701  1.1  maxv 		    cstate->msrs[NVMM_X64_MSR_KERNELGSBASE];
   1702  1.1  maxv 		vmcb->state.sysenter_cs =
   1703  1.1  maxv 		    cstate->msrs[NVMM_X64_MSR_SYSENTER_CS];
   1704  1.1  maxv 		vmcb->state.sysenter_esp =
   1705  1.1  maxv 		    cstate->msrs[NVMM_X64_MSR_SYSENTER_ESP];
   1706  1.1  maxv 		vmcb->state.sysenter_eip =
   1707  1.1  maxv 		    cstate->msrs[NVMM_X64_MSR_SYSENTER_EIP];
   1708  1.1  maxv 		vmcb->state.g_pat = cstate->msrs[NVMM_X64_MSR_PAT];
   1709  1.1  maxv 	}
   1710  1.1  maxv 
   1711  1.1  maxv 	if (flags & NVMM_X64_STATE_MISC) {
   1712  1.1  maxv 		memcpy(cstate->misc, nstate->misc, sizeof(nstate->misc));
   1713  1.1  maxv 
   1714  1.1  maxv 		vmcb->state.cpl = cstate->misc[NVMM_X64_MISC_CPL];
   1715  1.1  maxv 	}
   1716  1.1  maxv 
   1717  1.1  maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(cstate->fpu));
   1718  1.1  maxv 	if (flags & NVMM_X64_STATE_FPU) {
   1719  1.1  maxv 		memcpy(&cstate->fpu, &nstate->fpu, sizeof(nstate->fpu));
   1720  1.1  maxv 
   1721  1.1  maxv 		memcpy(cpudata->gfpu.xsh_fxsave, &cstate->fpu,
   1722  1.1  maxv 		    sizeof(cstate->fpu));
   1723  1.1  maxv 
   1724  1.1  maxv 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   1725  1.1  maxv 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   1726  1.1  maxv 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   1727  1.1  maxv 	}
   1728  1.1  maxv }
   1729  1.1  maxv 
   1730  1.1  maxv static void
   1731  1.1  maxv svm_vcpu_getstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
   1732  1.1  maxv {
   1733  1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1734  1.1  maxv 	struct nvmm_x64_state *cstate = &cpudata->state;
   1735  1.1  maxv 	struct nvmm_x64_state *nstate = (struct nvmm_x64_state *)data;
   1736  1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1737  1.1  maxv 
   1738  1.1  maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   1739  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_CS],
   1740  1.1  maxv 		    &vmcb->state.cs);
   1741  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_DS],
   1742  1.1  maxv 		    &vmcb->state.ds);
   1743  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_ES],
   1744  1.1  maxv 		    &vmcb->state.es);
   1745  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_FS],
   1746  1.1  maxv 		    &vmcb->state.fs);
   1747  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_GS],
   1748  1.1  maxv 		    &vmcb->state.gs);
   1749  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_SS],
   1750  1.1  maxv 		    &vmcb->state.ss);
   1751  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_GDT],
   1752  1.1  maxv 		    &vmcb->state.gdt);
   1753  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_IDT],
   1754  1.1  maxv 		    &vmcb->state.idt);
   1755  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_LDT],
   1756  1.1  maxv 		    &vmcb->state.ldt);
   1757  1.1  maxv 		svm_vcpu_getstate_seg(&cstate->segs[NVMM_X64_SEG_TR],
   1758  1.1  maxv 		    &vmcb->state.tr);
   1759  1.1  maxv 
   1760  1.1  maxv 		memcpy(nstate->segs, cstate->segs, sizeof(cstate->segs));
   1761  1.1  maxv 	}
   1762  1.1  maxv 
   1763  1.1  maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   1764  1.1  maxv 		cstate->gprs[NVMM_X64_GPR_RIP] = vmcb->state.rip;
   1765  1.1  maxv 		cstate->gprs[NVMM_X64_GPR_RSP] = vmcb->state.rsp;
   1766  1.1  maxv 		cstate->gprs[NVMM_X64_GPR_RAX] = vmcb->state.rax;
   1767  1.1  maxv 		cstate->gprs[NVMM_X64_GPR_RFLAGS] = vmcb->state.rflags;
   1768  1.1  maxv 
   1769  1.1  maxv 		memcpy(nstate->gprs, cstate->gprs, sizeof(cstate->gprs));
   1770  1.1  maxv 	}
   1771  1.1  maxv 
   1772  1.1  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1773  1.1  maxv 		cstate->crs[NVMM_X64_CR_CR0] = vmcb->state.cr0;
   1774  1.1  maxv 		cstate->crs[NVMM_X64_CR_CR2] = vmcb->state.cr2;
   1775  1.1  maxv 		cstate->crs[NVMM_X64_CR_CR3] = vmcb->state.cr3;
   1776  1.1  maxv 		cstate->crs[NVMM_X64_CR_CR4] = vmcb->state.cr4;
   1777  1.1  maxv 		cstate->crs[NVMM_X64_CR_CR8] = __SHIFTOUT(vmcb->ctrl.v,
   1778  1.1  maxv 		    VMCB_CTRL_V_TPR);
   1779  1.1  maxv 
   1780  1.1  maxv 		memcpy(nstate->crs, cstate->crs, sizeof(cstate->crs));
   1781  1.1  maxv 	}
   1782  1.1  maxv 
   1783  1.1  maxv 	if (flags & NVMM_X64_STATE_DRS) {
   1784  1.1  maxv 		cstate->drs[NVMM_X64_DR_DR6] = vmcb->state.dr6;
   1785  1.1  maxv 		cstate->drs[NVMM_X64_DR_DR7] = vmcb->state.dr7;
   1786  1.1  maxv 
   1787  1.1  maxv 		memcpy(nstate->drs, cstate->drs, sizeof(cstate->drs));
   1788  1.1  maxv 	}
   1789  1.1  maxv 
   1790  1.1  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1791  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_EFER] = vmcb->state.efer;
   1792  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_STAR] = vmcb->state.star;
   1793  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_LSTAR] = vmcb->state.lstar;
   1794  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_CSTAR] = vmcb->state.cstar;
   1795  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_SFMASK] = vmcb->state.sfmask;
   1796  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   1797  1.1  maxv 		    vmcb->state.kernelgsbase;
   1798  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_SYSENTER_CS] =
   1799  1.1  maxv 		    vmcb->state.sysenter_cs;
   1800  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
   1801  1.1  maxv 		    vmcb->state.sysenter_esp;
   1802  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
   1803  1.1  maxv 		    vmcb->state.sysenter_eip;
   1804  1.1  maxv 		cstate->msrs[NVMM_X64_MSR_PAT] = vmcb->state.g_pat;
   1805  1.1  maxv 
   1806  1.1  maxv 		memcpy(nstate->msrs, cstate->msrs, sizeof(cstate->msrs));
   1807  1.1  maxv 
   1808  1.1  maxv 		/* Hide SVME. */
   1809  1.1  maxv 		nstate->msrs[NVMM_X64_MSR_EFER] &= ~EFER_SVME;
   1810  1.1  maxv 	}
   1811  1.1  maxv 
   1812  1.1  maxv 	if (flags & NVMM_X64_STATE_MISC) {
   1813  1.1  maxv 		cstate->misc[NVMM_X64_MISC_CPL] = vmcb->state.cpl;
   1814  1.1  maxv 
   1815  1.1  maxv 		memcpy(nstate->misc, cstate->misc, sizeof(cstate->misc));
   1816  1.1  maxv 	}
   1817  1.1  maxv 
   1818  1.1  maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(cstate->fpu));
   1819  1.1  maxv 	if (flags & NVMM_X64_STATE_FPU) {
   1820  1.1  maxv 		memcpy(&cstate->fpu, cpudata->gfpu.xsh_fxsave,
   1821  1.1  maxv 		    sizeof(cstate->fpu));
   1822  1.1  maxv 
   1823  1.1  maxv 		memcpy(&cstate->fpu, &nstate->fpu, sizeof(cstate->fpu));
   1824  1.1  maxv 	}
   1825  1.1  maxv }
   1826  1.1  maxv 
   1827  1.1  maxv /* -------------------------------------------------------------------------- */
   1828  1.1  maxv 
   1829  1.1  maxv static void
   1830  1.1  maxv svm_tlb_flush(struct pmap *pm)
   1831  1.1  maxv {
   1832  1.1  maxv 	struct nvmm_machine *mach = pm->pm_data;
   1833  1.1  maxv 	struct svm_cpudata *cpudata;
   1834  1.1  maxv 	struct nvmm_cpu *vcpu;
   1835  1.1  maxv 	int error;
   1836  1.1  maxv 	size_t i;
   1837  1.1  maxv 
   1838  1.1  maxv 	/* Request TLB flushes. */
   1839  1.1  maxv 	for (i = 0; i < NVMM_MAX_VCPUS; i++) {
   1840  1.1  maxv 		error = nvmm_vcpu_get(mach, i, &vcpu);
   1841  1.1  maxv 		if (error)
   1842  1.1  maxv 			continue;
   1843  1.1  maxv 		cpudata = vcpu->cpudata;
   1844  1.1  maxv 		cpudata->tlb_want_flush = true;
   1845  1.1  maxv 		nvmm_vcpu_put(vcpu);
   1846  1.1  maxv 	}
   1847  1.1  maxv }
   1848  1.1  maxv 
   1849  1.1  maxv static void
   1850  1.1  maxv svm_machine_create(struct nvmm_machine *mach)
   1851  1.1  maxv {
   1852  1.1  maxv 	/* Fill in pmap info. */
   1853  1.1  maxv 	mach->vm->vm_map.pmap->pm_data = (void *)mach;
   1854  1.1  maxv 	mach->vm->vm_map.pmap->pm_tlb_flush = svm_tlb_flush;
   1855  1.1  maxv 
   1856  1.1  maxv 	mach->machdata = kmem_zalloc(sizeof(struct svm_machdata), KM_SLEEP);
   1857  1.1  maxv }
   1858  1.1  maxv 
   1859  1.1  maxv static void
   1860  1.1  maxv svm_machine_destroy(struct nvmm_machine *mach)
   1861  1.1  maxv {
   1862  1.1  maxv 	kmem_free(mach->machdata, sizeof(struct svm_machdata));
   1863  1.1  maxv }
   1864  1.1  maxv 
   1865  1.1  maxv static int
   1866  1.1  maxv svm_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   1867  1.1  maxv {
   1868  1.1  maxv 	struct nvmm_x86_conf_cpuid *cpuid = data;
   1869  1.1  maxv 	struct svm_machdata *machdata = (struct svm_machdata *)mach->machdata;
   1870  1.1  maxv 	size_t i;
   1871  1.1  maxv 
   1872  1.1  maxv 	if (__predict_false(op != NVMM_X86_CONF_CPUID)) {
   1873  1.1  maxv 		return EINVAL;
   1874  1.1  maxv 	}
   1875  1.1  maxv 
   1876  1.1  maxv 	if (__predict_false((cpuid->set.eax & cpuid->del.eax) ||
   1877  1.1  maxv 	    (cpuid->set.ebx & cpuid->del.ebx) ||
   1878  1.1  maxv 	    (cpuid->set.ecx & cpuid->del.ecx) ||
   1879  1.1  maxv 	    (cpuid->set.edx & cpuid->del.edx))) {
   1880  1.1  maxv 		return EINVAL;
   1881  1.1  maxv 	}
   1882  1.1  maxv 
   1883  1.1  maxv 	/* If already here, replace. */
   1884  1.1  maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
   1885  1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   1886  1.1  maxv 			continue;
   1887  1.1  maxv 		}
   1888  1.1  maxv 		if (machdata->cpuid[i].leaf == cpuid->leaf) {
   1889  1.1  maxv 			memcpy(&machdata->cpuid[i], cpuid,
   1890  1.1  maxv 			    sizeof(struct nvmm_x86_conf_cpuid));
   1891  1.1  maxv 			return 0;
   1892  1.1  maxv 		}
   1893  1.1  maxv 	}
   1894  1.1  maxv 
   1895  1.1  maxv 	/* Not here, insert. */
   1896  1.1  maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
   1897  1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   1898  1.1  maxv 			machdata->cpuidpresent[i] = true;
   1899  1.1  maxv 			memcpy(&machdata->cpuid[i], cpuid,
   1900  1.1  maxv 			    sizeof(struct nvmm_x86_conf_cpuid));
   1901  1.1  maxv 			return 0;
   1902  1.1  maxv 		}
   1903  1.1  maxv 	}
   1904  1.1  maxv 
   1905  1.1  maxv 	return ENOBUFS;
   1906  1.1  maxv }
   1907  1.1  maxv 
   1908  1.1  maxv /* -------------------------------------------------------------------------- */
   1909  1.1  maxv 
   1910  1.1  maxv static bool
   1911  1.1  maxv svm_ident(void)
   1912  1.1  maxv {
   1913  1.1  maxv 	u_int descs[4];
   1914  1.1  maxv 	uint64_t msr;
   1915  1.1  maxv 
   1916  1.1  maxv 	if (cpu_vendor != CPUVENDOR_AMD) {
   1917  1.1  maxv 		return false;
   1918  1.1  maxv 	}
   1919  1.1  maxv 	if (!(cpu_feature[3] & CPUID_SVM)) {
   1920  1.1  maxv 		return false;
   1921  1.1  maxv 	}
   1922  1.1  maxv 
   1923  1.1  maxv 	if (curcpu()->ci_max_ext_cpuid < 0x8000000a) {
   1924  1.1  maxv 		return false;
   1925  1.1  maxv 	}
   1926  1.1  maxv 	x86_cpuid(0x8000000a, descs);
   1927  1.1  maxv 
   1928  1.1  maxv 	/* Want Nested Paging. */
   1929  1.1  maxv 	if (!(descs[3] & CPUID_AMD_SVM_NP)) {
   1930  1.1  maxv 		return false;
   1931  1.1  maxv 	}
   1932  1.1  maxv 
   1933  1.1  maxv 	/* Want nRIP. */
   1934  1.1  maxv 	if (!(descs[3] & CPUID_AMD_SVM_NRIPS)) {
   1935  1.1  maxv 		return false;
   1936  1.1  maxv 	}
   1937  1.1  maxv 
   1938  1.1  maxv 	svm_decode_assist = (descs[3] & CPUID_AMD_SVM_DecodeAssist) != 0;
   1939  1.1  maxv 
   1940  1.1  maxv 	msr = rdmsr(MSR_VMCR);
   1941  1.1  maxv 	if ((msr & VMCR_SVMED) && (msr & VMCR_LOCK)) {
   1942  1.1  maxv 		return false;
   1943  1.1  maxv 	}
   1944  1.1  maxv 
   1945  1.1  maxv 	return true;
   1946  1.1  maxv }
   1947  1.1  maxv 
   1948  1.1  maxv static void
   1949  1.1  maxv svm_init_asid(uint32_t maxasid)
   1950  1.1  maxv {
   1951  1.1  maxv 	size_t i, j, allocsz;
   1952  1.1  maxv 
   1953  1.1  maxv 	mutex_init(&svm_asidlock, MUTEX_DEFAULT, IPL_NONE);
   1954  1.1  maxv 
   1955  1.1  maxv 	/* Arbitrarily limit. */
   1956  1.1  maxv 	maxasid = uimin(maxasid, 8192);
   1957  1.1  maxv 
   1958  1.1  maxv 	svm_maxasid = maxasid;
   1959  1.1  maxv 	allocsz = roundup(maxasid, 8) / 8;
   1960  1.1  maxv 	svm_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   1961  1.1  maxv 
   1962  1.1  maxv 	/* ASID 0 is reserved for the host. */
   1963  1.1  maxv 	svm_asidmap[0] |= __BIT(0);
   1964  1.1  maxv 
   1965  1.1  maxv 	/* ASID n-1 is special, we share it. */
   1966  1.1  maxv 	i = (maxasid - 1) / 8;
   1967  1.1  maxv 	j = (maxasid - 1) % 8;
   1968  1.1  maxv 	svm_asidmap[i] |= __BIT(j);
   1969  1.1  maxv }
   1970  1.1  maxv 
   1971  1.1  maxv static void
   1972  1.1  maxv svm_change_cpu(void *arg1, void *arg2)
   1973  1.1  maxv {
   1974  1.1  maxv 	bool enable = (bool)arg1;
   1975  1.1  maxv 	uint64_t msr;
   1976  1.1  maxv 
   1977  1.1  maxv 	msr = rdmsr(MSR_VMCR);
   1978  1.1  maxv 	if (msr & VMCR_SVMED) {
   1979  1.1  maxv 		wrmsr(MSR_VMCR, msr & ~VMCR_SVMED);
   1980  1.1  maxv 	}
   1981  1.1  maxv 
   1982  1.1  maxv 	if (!enable) {
   1983  1.1  maxv 		wrmsr(MSR_VM_HSAVE_PA, 0);
   1984  1.1  maxv 	}
   1985  1.1  maxv 
   1986  1.1  maxv 	msr = rdmsr(MSR_EFER);
   1987  1.1  maxv 	if (enable) {
   1988  1.1  maxv 		msr |= EFER_SVME;
   1989  1.1  maxv 	} else {
   1990  1.1  maxv 		msr &= ~EFER_SVME;
   1991  1.1  maxv 	}
   1992  1.1  maxv 	wrmsr(MSR_EFER, msr);
   1993  1.1  maxv 
   1994  1.1  maxv 	if (enable) {
   1995  1.1  maxv 		wrmsr(MSR_VM_HSAVE_PA, hsave[cpu_index(curcpu())].pa);
   1996  1.1  maxv 	}
   1997  1.1  maxv }
   1998  1.1  maxv 
   1999  1.1  maxv static void
   2000  1.1  maxv svm_init(void)
   2001  1.1  maxv {
   2002  1.1  maxv 	CPU_INFO_ITERATOR cii;
   2003  1.1  maxv 	struct cpu_info *ci;
   2004  1.1  maxv 	struct vm_page *pg;
   2005  1.1  maxv 	u_int descs[4];
   2006  1.1  maxv 	uint64_t xc;
   2007  1.1  maxv 
   2008  1.1  maxv 	x86_cpuid(0x8000000a, descs);
   2009  1.1  maxv 
   2010  1.1  maxv 	/* The guest TLB flush command. */
   2011  1.1  maxv 	if (descs[3] & CPUID_AMD_SVM_FlushByASID) {
   2012  1.1  maxv 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_GUEST;
   2013  1.1  maxv 	} else {
   2014  1.1  maxv 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_ALL;
   2015  1.1  maxv 	}
   2016  1.1  maxv 
   2017  1.1  maxv 	/* Init the ASID. */
   2018  1.1  maxv 	svm_init_asid(descs[1]);
   2019  1.1  maxv 
   2020  1.1  maxv 	/* Init the XCR0 mask. */
   2021  1.1  maxv 	svm_xcr0_mask = SVM_XCR0_MASK_DEFAULT & x86_xsave_features;
   2022  1.1  maxv 
   2023  1.1  maxv 	memset(hsave, 0, sizeof(hsave));
   2024  1.1  maxv 	for (CPU_INFO_FOREACH(cii, ci)) {
   2025  1.1  maxv 		pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_ZERO);
   2026  1.1  maxv 		hsave[cpu_index(ci)].pa = VM_PAGE_TO_PHYS(pg);
   2027  1.1  maxv 	}
   2028  1.1  maxv 
   2029  1.1  maxv 	xc = xc_broadcast(0, svm_change_cpu, (void *)true, NULL);
   2030  1.1  maxv 	xc_wait(xc);
   2031  1.1  maxv }
   2032  1.1  maxv 
   2033  1.1  maxv static void
   2034  1.1  maxv svm_fini_asid(void)
   2035  1.1  maxv {
   2036  1.1  maxv 	size_t allocsz;
   2037  1.1  maxv 
   2038  1.1  maxv 	allocsz = roundup(svm_maxasid, 8) / 8;
   2039  1.1  maxv 	kmem_free(svm_asidmap, allocsz);
   2040  1.1  maxv 
   2041  1.1  maxv 	mutex_destroy(&svm_asidlock);
   2042  1.1  maxv }
   2043  1.1  maxv 
   2044  1.1  maxv static void
   2045  1.1  maxv svm_fini(void)
   2046  1.1  maxv {
   2047  1.1  maxv 	uint64_t xc;
   2048  1.1  maxv 	size_t i;
   2049  1.1  maxv 
   2050  1.1  maxv 	xc = xc_broadcast(0, svm_change_cpu, (void *)false, NULL);
   2051  1.1  maxv 	xc_wait(xc);
   2052  1.1  maxv 
   2053  1.1  maxv 	for (i = 0; i < MAXCPUS; i++) {
   2054  1.1  maxv 		if (hsave[i].pa != 0)
   2055  1.1  maxv 			uvm_pagefree(PHYS_TO_VM_PAGE(hsave[i].pa));
   2056  1.1  maxv 	}
   2057  1.1  maxv 
   2058  1.1  maxv 	svm_fini_asid();
   2059  1.1  maxv }
   2060  1.1  maxv 
   2061  1.1  maxv static void
   2062  1.1  maxv svm_capability(struct nvmm_capability *cap)
   2063  1.1  maxv {
   2064  1.1  maxv 	cap->u.x86.xcr0_mask = svm_xcr0_mask;
   2065  1.1  maxv 	cap->u.x86.mxcsr_mask = x86_fpu_mxcsr_mask;
   2066  1.1  maxv 	cap->u.x86.conf_cpuid_maxops = SVM_NCPUIDS;
   2067  1.1  maxv }
   2068  1.1  maxv 
   2069  1.1  maxv const struct nvmm_impl nvmm_x86_svm = {
   2070  1.1  maxv 	.ident = svm_ident,
   2071  1.1  maxv 	.init = svm_init,
   2072  1.1  maxv 	.fini = svm_fini,
   2073  1.1  maxv 	.capability = svm_capability,
   2074  1.1  maxv 	.conf_max = NVMM_X86_NCONF,
   2075  1.1  maxv 	.conf_sizes = svm_conf_sizes,
   2076  1.1  maxv 	.state_size = sizeof(struct nvmm_x64_state),
   2077  1.1  maxv 	.machine_create = svm_machine_create,
   2078  1.1  maxv 	.machine_destroy = svm_machine_destroy,
   2079  1.1  maxv 	.machine_configure = svm_machine_configure,
   2080  1.1  maxv 	.vcpu_create = svm_vcpu_create,
   2081  1.1  maxv 	.vcpu_destroy = svm_vcpu_destroy,
   2082  1.1  maxv 	.vcpu_setstate = svm_vcpu_setstate,
   2083  1.1  maxv 	.vcpu_getstate = svm_vcpu_getstate,
   2084  1.1  maxv 	.vcpu_inject = svm_vcpu_inject,
   2085  1.1  maxv 	.vcpu_run = svm_vcpu_run
   2086  1.1  maxv };
   2087