Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_vmx.c revision 1.24
      1  1.24  maxv /*	$NetBSD: nvmm_x86_vmx.c,v 1.24 2019/04/06 11:49:53 maxv Exp $	*/
      2   1.1  maxv 
      3   1.1  maxv /*
      4   1.1  maxv  * Copyright (c) 2018 The NetBSD Foundation, Inc.
      5   1.1  maxv  * All rights reserved.
      6   1.1  maxv  *
      7   1.1  maxv  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1  maxv  * by Maxime Villard.
      9   1.1  maxv  *
     10   1.1  maxv  * Redistribution and use in source and binary forms, with or without
     11   1.1  maxv  * modification, are permitted provided that the following conditions
     12   1.1  maxv  * are met:
     13   1.1  maxv  * 1. Redistributions of source code must retain the above copyright
     14   1.1  maxv  *    notice, this list of conditions and the following disclaimer.
     15   1.1  maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1  maxv  *    notice, this list of conditions and the following disclaimer in the
     17   1.1  maxv  *    documentation and/or other materials provided with the distribution.
     18   1.1  maxv  *
     19   1.1  maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1  maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1  maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1  maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1  maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1  maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1  maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1  maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1  maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1  maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1  maxv  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1  maxv  */
     31   1.1  maxv 
     32   1.1  maxv #include <sys/cdefs.h>
     33  1.24  maxv __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.24 2019/04/06 11:49:53 maxv Exp $");
     34   1.1  maxv 
     35   1.1  maxv #include <sys/param.h>
     36   1.1  maxv #include <sys/systm.h>
     37   1.1  maxv #include <sys/kernel.h>
     38   1.1  maxv #include <sys/kmem.h>
     39   1.1  maxv #include <sys/cpu.h>
     40   1.1  maxv #include <sys/xcall.h>
     41  1.20  maxv #include <sys/mman.h>
     42   1.1  maxv 
     43   1.1  maxv #include <uvm/uvm.h>
     44   1.1  maxv #include <uvm/uvm_page.h>
     45   1.1  maxv 
     46   1.1  maxv #include <x86/cputypes.h>
     47   1.1  maxv #include <x86/specialreg.h>
     48   1.1  maxv #include <x86/pmap.h>
     49   1.1  maxv #include <x86/dbregs.h>
     50   1.4  maxv #include <x86/cpu_counter.h>
     51   1.1  maxv #include <machine/cpuvar.h>
     52   1.1  maxv 
     53   1.1  maxv #include <dev/nvmm/nvmm.h>
     54   1.1  maxv #include <dev/nvmm/nvmm_internal.h>
     55   1.1  maxv #include <dev/nvmm/x86/nvmm_x86.h>
     56   1.1  maxv 
     57   1.1  maxv int _vmx_vmxon(paddr_t *pa);
     58   1.1  maxv int _vmx_vmxoff(void);
     59   1.1  maxv int _vmx_invept(uint64_t op, void *desc);
     60   1.1  maxv int _vmx_invvpid(uint64_t op, void *desc);
     61   1.1  maxv int _vmx_vmread(uint64_t op, uint64_t *val);
     62   1.1  maxv int _vmx_vmwrite(uint64_t op, uint64_t val);
     63   1.1  maxv int _vmx_vmptrld(paddr_t *pa);
     64   1.1  maxv int _vmx_vmptrst(paddr_t *pa);
     65   1.1  maxv int _vmx_vmclear(paddr_t *pa);
     66   1.1  maxv int vmx_vmlaunch(uint64_t *gprs);
     67   1.1  maxv int vmx_vmresume(uint64_t *gprs);
     68   1.1  maxv 
     69   1.1  maxv #define vmx_vmxon(a) \
     70   1.1  maxv 	if (__predict_false(_vmx_vmxon(a) != 0)) { \
     71   1.1  maxv 		panic("%s: VMXON failed", __func__); \
     72   1.1  maxv 	}
     73   1.1  maxv #define vmx_vmxoff() \
     74   1.1  maxv 	if (__predict_false(_vmx_vmxoff() != 0)) { \
     75   1.1  maxv 		panic("%s: VMXOFF failed", __func__); \
     76   1.1  maxv 	}
     77   1.1  maxv #define vmx_invept(a, b) \
     78   1.1  maxv 	if (__predict_false(_vmx_invept(a, b) != 0)) { \
     79   1.1  maxv 		panic("%s: INVEPT failed", __func__); \
     80   1.1  maxv 	}
     81   1.1  maxv #define vmx_invvpid(a, b) \
     82   1.1  maxv 	if (__predict_false(_vmx_invvpid(a, b) != 0)) { \
     83   1.1  maxv 		panic("%s: INVVPID failed", __func__); \
     84   1.1  maxv 	}
     85   1.1  maxv #define vmx_vmread(a, b) \
     86   1.1  maxv 	if (__predict_false(_vmx_vmread(a, b) != 0)) { \
     87   1.1  maxv 		panic("%s: VMREAD failed", __func__); \
     88   1.1  maxv 	}
     89   1.1  maxv #define vmx_vmwrite(a, b) \
     90   1.1  maxv 	if (__predict_false(_vmx_vmwrite(a, b) != 0)) { \
     91   1.1  maxv 		panic("%s: VMWRITE failed", __func__); \
     92   1.1  maxv 	}
     93   1.1  maxv #define vmx_vmptrld(a) \
     94   1.1  maxv 	if (__predict_false(_vmx_vmptrld(a) != 0)) { \
     95   1.1  maxv 		panic("%s: VMPTRLD failed", __func__); \
     96   1.1  maxv 	}
     97   1.1  maxv #define vmx_vmptrst(a) \
     98   1.1  maxv 	if (__predict_false(_vmx_vmptrst(a) != 0)) { \
     99   1.1  maxv 		panic("%s: VMPTRST failed", __func__); \
    100   1.1  maxv 	}
    101   1.1  maxv #define vmx_vmclear(a) \
    102   1.1  maxv 	if (__predict_false(_vmx_vmclear(a) != 0)) { \
    103   1.1  maxv 		panic("%s: VMCLEAR failed", __func__); \
    104   1.1  maxv 	}
    105   1.1  maxv 
    106   1.1  maxv #define MSR_IA32_FEATURE_CONTROL	0x003A
    107   1.1  maxv #define		IA32_FEATURE_CONTROL_LOCK	__BIT(0)
    108   1.1  maxv #define		IA32_FEATURE_CONTROL_IN_SMX	__BIT(1)
    109   1.1  maxv #define		IA32_FEATURE_CONTROL_OUT_SMX	__BIT(2)
    110   1.1  maxv 
    111   1.1  maxv #define MSR_IA32_VMX_BASIC		0x0480
    112   1.1  maxv #define		IA32_VMX_BASIC_IDENT		__BITS(30,0)
    113   1.1  maxv #define		IA32_VMX_BASIC_DATA_SIZE	__BITS(44,32)
    114   1.1  maxv #define		IA32_VMX_BASIC_MEM_WIDTH	__BIT(48)
    115   1.1  maxv #define		IA32_VMX_BASIC_DUAL		__BIT(49)
    116   1.1  maxv #define		IA32_VMX_BASIC_MEM_TYPE		__BITS(53,50)
    117   1.1  maxv #define			MEM_TYPE_UC		0
    118   1.1  maxv #define			MEM_TYPE_WB		6
    119   1.1  maxv #define		IA32_VMX_BASIC_IO_REPORT	__BIT(54)
    120   1.1  maxv #define		IA32_VMX_BASIC_TRUE_CTLS	__BIT(55)
    121   1.1  maxv 
    122   1.1  maxv #define MSR_IA32_VMX_PINBASED_CTLS		0x0481
    123   1.1  maxv #define MSR_IA32_VMX_PROCBASED_CTLS		0x0482
    124   1.1  maxv #define MSR_IA32_VMX_EXIT_CTLS			0x0483
    125   1.1  maxv #define MSR_IA32_VMX_ENTRY_CTLS			0x0484
    126   1.1  maxv #define MSR_IA32_VMX_PROCBASED_CTLS2		0x048B
    127   1.1  maxv 
    128   1.1  maxv #define MSR_IA32_VMX_TRUE_PINBASED_CTLS		0x048D
    129   1.1  maxv #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS	0x048E
    130   1.1  maxv #define MSR_IA32_VMX_TRUE_EXIT_CTLS		0x048F
    131   1.1  maxv #define MSR_IA32_VMX_TRUE_ENTRY_CTLS		0x0490
    132   1.1  maxv 
    133   1.1  maxv #define MSR_IA32_VMX_CR0_FIXED0			0x0486
    134   1.1  maxv #define MSR_IA32_VMX_CR0_FIXED1			0x0487
    135   1.1  maxv #define MSR_IA32_VMX_CR4_FIXED0			0x0488
    136   1.1  maxv #define MSR_IA32_VMX_CR4_FIXED1			0x0489
    137   1.1  maxv 
    138   1.1  maxv #define MSR_IA32_VMX_EPT_VPID_CAP	0x048C
    139   1.1  maxv #define		IA32_VMX_EPT_VPID_WALKLENGTH_4		__BIT(6)
    140   1.1  maxv #define		IA32_VMX_EPT_VPID_UC			__BIT(8)
    141   1.1  maxv #define		IA32_VMX_EPT_VPID_WB			__BIT(14)
    142   1.1  maxv #define		IA32_VMX_EPT_VPID_INVEPT		__BIT(20)
    143   1.1  maxv #define		IA32_VMX_EPT_VPID_FLAGS_AD		__BIT(21)
    144   1.1  maxv #define		IA32_VMX_EPT_VPID_INVEPT_CONTEXT	__BIT(25)
    145   1.1  maxv #define		IA32_VMX_EPT_VPID_INVEPT_ALL		__BIT(26)
    146   1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID		__BIT(32)
    147   1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID_ADDR		__BIT(40)
    148   1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT	__BIT(41)
    149   1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID_ALL		__BIT(42)
    150   1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG	__BIT(43)
    151   1.1  maxv 
    152   1.1  maxv /* -------------------------------------------------------------------------- */
    153   1.1  maxv 
    154   1.1  maxv /* 16-bit control fields */
    155   1.1  maxv #define VMCS_VPID				0x00000000
    156   1.1  maxv #define VMCS_PIR_VECTOR				0x00000002
    157   1.1  maxv #define VMCS_EPTP_INDEX				0x00000004
    158   1.1  maxv /* 16-bit guest-state fields */
    159   1.1  maxv #define VMCS_GUEST_ES_SELECTOR			0x00000800
    160   1.1  maxv #define VMCS_GUEST_CS_SELECTOR			0x00000802
    161   1.1  maxv #define VMCS_GUEST_SS_SELECTOR			0x00000804
    162   1.1  maxv #define VMCS_GUEST_DS_SELECTOR			0x00000806
    163   1.1  maxv #define VMCS_GUEST_FS_SELECTOR			0x00000808
    164   1.1  maxv #define VMCS_GUEST_GS_SELECTOR			0x0000080A
    165   1.1  maxv #define VMCS_GUEST_LDTR_SELECTOR		0x0000080C
    166   1.1  maxv #define VMCS_GUEST_TR_SELECTOR			0x0000080E
    167   1.1  maxv #define VMCS_GUEST_INTR_STATUS			0x00000810
    168   1.1  maxv #define VMCS_PML_INDEX				0x00000812
    169   1.1  maxv /* 16-bit host-state fields */
    170   1.1  maxv #define VMCS_HOST_ES_SELECTOR			0x00000C00
    171   1.1  maxv #define VMCS_HOST_CS_SELECTOR			0x00000C02
    172   1.1  maxv #define VMCS_HOST_SS_SELECTOR			0x00000C04
    173   1.1  maxv #define VMCS_HOST_DS_SELECTOR			0x00000C06
    174   1.1  maxv #define VMCS_HOST_FS_SELECTOR			0x00000C08
    175   1.1  maxv #define VMCS_HOST_GS_SELECTOR			0x00000C0A
    176   1.1  maxv #define VMCS_HOST_TR_SELECTOR			0x00000C0C
    177   1.1  maxv /* 64-bit control fields */
    178   1.1  maxv #define VMCS_IO_BITMAP_A			0x00002000
    179   1.1  maxv #define VMCS_IO_BITMAP_B			0x00002002
    180   1.1  maxv #define VMCS_MSR_BITMAP				0x00002004
    181   1.1  maxv #define VMCS_EXIT_MSR_STORE_ADDRESS		0x00002006
    182   1.1  maxv #define VMCS_EXIT_MSR_LOAD_ADDRESS		0x00002008
    183   1.1  maxv #define VMCS_ENTRY_MSR_LOAD_ADDRESS		0x0000200A
    184   1.1  maxv #define VMCS_EXECUTIVE_VMCS			0x0000200C
    185   1.1  maxv #define VMCS_PML_ADDRESS			0x0000200E
    186   1.1  maxv #define VMCS_TSC_OFFSET				0x00002010
    187   1.1  maxv #define VMCS_VIRTUAL_APIC			0x00002012
    188   1.1  maxv #define VMCS_APIC_ACCESS			0x00002014
    189   1.1  maxv #define VMCS_PIR_DESC				0x00002016
    190   1.1  maxv #define VMCS_VM_CONTROL				0x00002018
    191   1.1  maxv #define VMCS_EPTP				0x0000201A
    192   1.1  maxv #define		EPTP_TYPE			__BITS(2,0)
    193   1.1  maxv #define			EPTP_TYPE_UC		0
    194   1.1  maxv #define			EPTP_TYPE_WB		6
    195   1.1  maxv #define		EPTP_WALKLEN			__BITS(5,3)
    196   1.1  maxv #define		EPTP_FLAGS_AD			__BIT(6)
    197   1.1  maxv #define		EPTP_PHYSADDR			__BITS(63,12)
    198   1.1  maxv #define VMCS_EOI_EXIT0				0x0000201C
    199   1.1  maxv #define VMCS_EOI_EXIT1				0x0000201E
    200   1.1  maxv #define VMCS_EOI_EXIT2				0x00002020
    201   1.1  maxv #define VMCS_EOI_EXIT3				0x00002022
    202   1.1  maxv #define VMCS_EPTP_LIST				0x00002024
    203   1.1  maxv #define VMCS_VMREAD_BITMAP			0x00002026
    204   1.1  maxv #define VMCS_VMWRITE_BITMAP			0x00002028
    205   1.1  maxv #define VMCS_VIRTUAL_EXCEPTION			0x0000202A
    206   1.1  maxv #define VMCS_XSS_EXIT_BITMAP			0x0000202C
    207   1.1  maxv #define VMCS_ENCLS_EXIT_BITMAP			0x0000202E
    208  1.22  maxv #define VMCS_SUBPAGE_PERM_TABLE_PTR		0x00002030
    209   1.1  maxv #define VMCS_TSC_MULTIPLIER			0x00002032
    210   1.1  maxv /* 64-bit read-only fields */
    211   1.1  maxv #define VMCS_GUEST_PHYSICAL_ADDRESS		0x00002400
    212   1.1  maxv /* 64-bit guest-state fields */
    213   1.1  maxv #define VMCS_LINK_POINTER			0x00002800
    214   1.1  maxv #define VMCS_GUEST_IA32_DEBUGCTL		0x00002802
    215   1.1  maxv #define VMCS_GUEST_IA32_PAT			0x00002804
    216   1.1  maxv #define VMCS_GUEST_IA32_EFER			0x00002806
    217   1.1  maxv #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL	0x00002808
    218   1.1  maxv #define VMCS_GUEST_PDPTE0			0x0000280A
    219   1.1  maxv #define VMCS_GUEST_PDPTE1			0x0000280C
    220   1.1  maxv #define VMCS_GUEST_PDPTE2			0x0000280E
    221   1.1  maxv #define VMCS_GUEST_PDPTE3			0x00002810
    222   1.1  maxv #define VMCS_GUEST_BNDCFGS			0x00002812
    223   1.1  maxv /* 64-bit host-state fields */
    224   1.1  maxv #define VMCS_HOST_IA32_PAT			0x00002C00
    225   1.1  maxv #define VMCS_HOST_IA32_EFER			0x00002C02
    226   1.1  maxv #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL		0x00002C04
    227   1.1  maxv /* 32-bit control fields */
    228   1.1  maxv #define VMCS_PINBASED_CTLS			0x00004000
    229   1.1  maxv #define		PIN_CTLS_INT_EXITING		__BIT(0)
    230   1.1  maxv #define		PIN_CTLS_NMI_EXITING		__BIT(3)
    231   1.1  maxv #define		PIN_CTLS_VIRTUAL_NMIS		__BIT(5)
    232   1.1  maxv #define		PIN_CTLS_ACTIVATE_PREEMPT_TIMER	__BIT(6)
    233  1.22  maxv #define		PIN_CTLS_PROCESS_POSTED_INTS	__BIT(7)
    234   1.1  maxv #define VMCS_PROCBASED_CTLS			0x00004002
    235   1.1  maxv #define		PROC_CTLS_INT_WINDOW_EXITING	__BIT(2)
    236   1.1  maxv #define		PROC_CTLS_USE_TSC_OFFSETTING	__BIT(3)
    237   1.1  maxv #define		PROC_CTLS_HLT_EXITING		__BIT(7)
    238   1.1  maxv #define		PROC_CTLS_INVLPG_EXITING	__BIT(9)
    239   1.1  maxv #define		PROC_CTLS_MWAIT_EXITING		__BIT(10)
    240   1.1  maxv #define		PROC_CTLS_RDPMC_EXITING		__BIT(11)
    241   1.1  maxv #define		PROC_CTLS_RDTSC_EXITING		__BIT(12)
    242   1.1  maxv #define		PROC_CTLS_RCR3_EXITING		__BIT(15)
    243   1.1  maxv #define		PROC_CTLS_LCR3_EXITING		__BIT(16)
    244   1.1  maxv #define		PROC_CTLS_RCR8_EXITING		__BIT(19)
    245   1.1  maxv #define		PROC_CTLS_LCR8_EXITING		__BIT(20)
    246   1.1  maxv #define		PROC_CTLS_USE_TPR_SHADOW	__BIT(21)
    247   1.1  maxv #define		PROC_CTLS_NMI_WINDOW_EXITING	__BIT(22)
    248   1.1  maxv #define		PROC_CTLS_DR_EXITING		__BIT(23)
    249   1.1  maxv #define		PROC_CTLS_UNCOND_IO_EXITING	__BIT(24)
    250   1.1  maxv #define		PROC_CTLS_USE_IO_BITMAPS	__BIT(25)
    251   1.1  maxv #define		PROC_CTLS_MONITOR_TRAP_FLAG	__BIT(27)
    252   1.1  maxv #define		PROC_CTLS_USE_MSR_BITMAPS	__BIT(28)
    253   1.1  maxv #define		PROC_CTLS_MONITOR_EXITING	__BIT(29)
    254   1.1  maxv #define		PROC_CTLS_PAUSE_EXITING		__BIT(30)
    255   1.1  maxv #define		PROC_CTLS_ACTIVATE_CTLS2	__BIT(31)
    256   1.1  maxv #define VMCS_EXCEPTION_BITMAP			0x00004004
    257   1.1  maxv #define VMCS_PF_ERROR_MASK			0x00004006
    258   1.1  maxv #define VMCS_PF_ERROR_MATCH			0x00004008
    259   1.1  maxv #define VMCS_CR3_TARGET_COUNT			0x0000400A
    260   1.1  maxv #define VMCS_EXIT_CTLS				0x0000400C
    261   1.1  maxv #define		EXIT_CTLS_SAVE_DEBUG_CONTROLS	__BIT(2)
    262   1.1  maxv #define		EXIT_CTLS_HOST_LONG_MODE	__BIT(9)
    263   1.1  maxv #define		EXIT_CTLS_LOAD_PERFGLOBALCTRL	__BIT(12)
    264   1.1  maxv #define		EXIT_CTLS_ACK_INTERRUPT		__BIT(15)
    265   1.1  maxv #define		EXIT_CTLS_SAVE_PAT		__BIT(18)
    266   1.1  maxv #define		EXIT_CTLS_LOAD_PAT		__BIT(19)
    267   1.1  maxv #define		EXIT_CTLS_SAVE_EFER		__BIT(20)
    268   1.1  maxv #define		EXIT_CTLS_LOAD_EFER		__BIT(21)
    269   1.1  maxv #define		EXIT_CTLS_SAVE_PREEMPT_TIMER	__BIT(22)
    270   1.1  maxv #define		EXIT_CTLS_CLEAR_BNDCFGS		__BIT(23)
    271   1.1  maxv #define		EXIT_CTLS_CONCEAL_PT		__BIT(24)
    272   1.1  maxv #define VMCS_EXIT_MSR_STORE_COUNT		0x0000400E
    273   1.1  maxv #define VMCS_EXIT_MSR_LOAD_COUNT		0x00004010
    274   1.1  maxv #define VMCS_ENTRY_CTLS				0x00004012
    275   1.1  maxv #define		ENTRY_CTLS_LOAD_DEBUG_CONTROLS	__BIT(2)
    276   1.1  maxv #define		ENTRY_CTLS_LONG_MODE		__BIT(9)
    277   1.1  maxv #define		ENTRY_CTLS_SMM			__BIT(10)
    278   1.1  maxv #define		ENTRY_CTLS_DISABLE_DUAL		__BIT(11)
    279   1.1  maxv #define		ENTRY_CTLS_LOAD_PERFGLOBALCTRL	__BIT(13)
    280   1.1  maxv #define		ENTRY_CTLS_LOAD_PAT		__BIT(14)
    281   1.1  maxv #define		ENTRY_CTLS_LOAD_EFER		__BIT(15)
    282   1.1  maxv #define		ENTRY_CTLS_LOAD_BNDCFGS		__BIT(16)
    283   1.1  maxv #define		ENTRY_CTLS_CONCEAL_PT		__BIT(17)
    284   1.1  maxv #define VMCS_ENTRY_MSR_LOAD_COUNT		0x00004014
    285   1.1  maxv #define VMCS_ENTRY_INTR_INFO			0x00004016
    286   1.1  maxv #define		INTR_INFO_VECTOR		__BITS(7,0)
    287  1.17  maxv #define		INTR_INFO_TYPE			__BITS(10,8)
    288  1.17  maxv #define			INTR_TYPE_EXT_INT	0
    289  1.17  maxv #define			INTR_TYPE_NMI		2
    290  1.17  maxv #define			INTR_TYPE_HW_EXC	3
    291  1.17  maxv #define			INTR_TYPE_SW_INT	4
    292  1.17  maxv #define			INTR_TYPE_PRIV_SW_EXC	5
    293  1.17  maxv #define			INTR_TYPE_SW_EXC	6
    294  1.17  maxv #define			INTR_TYPE_OTHER		7
    295   1.1  maxv #define		INTR_INFO_ERROR			__BIT(11)
    296   1.1  maxv #define		INTR_INFO_VALID			__BIT(31)
    297   1.1  maxv #define VMCS_ENTRY_EXCEPTION_ERROR		0x00004018
    298   1.1  maxv #define VMCS_ENTRY_INST_LENGTH			0x0000401A
    299   1.1  maxv #define VMCS_TPR_THRESHOLD			0x0000401C
    300   1.1  maxv #define VMCS_PROCBASED_CTLS2			0x0000401E
    301   1.1  maxv #define		PROC_CTLS2_VIRT_APIC_ACCESSES	__BIT(0)
    302   1.1  maxv #define		PROC_CTLS2_ENABLE_EPT		__BIT(1)
    303   1.1  maxv #define		PROC_CTLS2_DESC_TABLE_EXITING	__BIT(2)
    304   1.1  maxv #define		PROC_CTLS2_ENABLE_RDTSCP	__BIT(3)
    305   1.1  maxv #define		PROC_CTLS2_VIRT_X2APIC		__BIT(4)
    306   1.1  maxv #define		PROC_CTLS2_ENABLE_VPID		__BIT(5)
    307   1.1  maxv #define		PROC_CTLS2_WBINVD_EXITING	__BIT(6)
    308   1.1  maxv #define		PROC_CTLS2_UNRESTRICTED_GUEST	__BIT(7)
    309   1.1  maxv #define		PROC_CTLS2_APIC_REG_VIRT	__BIT(8)
    310   1.1  maxv #define		PROC_CTLS2_VIRT_INT_DELIVERY	__BIT(9)
    311   1.1  maxv #define		PROC_CTLS2_PAUSE_LOOP_EXITING	__BIT(10)
    312   1.1  maxv #define		PROC_CTLS2_RDRAND_EXITING	__BIT(11)
    313   1.1  maxv #define		PROC_CTLS2_INVPCID_ENABLE	__BIT(12)
    314   1.1  maxv #define		PROC_CTLS2_VMFUNC_ENABLE	__BIT(13)
    315   1.1  maxv #define		PROC_CTLS2_VMCS_SHADOWING	__BIT(14)
    316   1.1  maxv #define		PROC_CTLS2_ENCLS_EXITING	__BIT(15)
    317   1.1  maxv #define		PROC_CTLS2_RDSEED_EXITING	__BIT(16)
    318   1.1  maxv #define		PROC_CTLS2_PML_ENABLE		__BIT(17)
    319   1.1  maxv #define		PROC_CTLS2_EPT_VIOLATION	__BIT(18)
    320   1.1  maxv #define		PROC_CTLS2_CONCEAL_VMX_FROM_PT	__BIT(19)
    321   1.1  maxv #define		PROC_CTLS2_XSAVES_ENABLE	__BIT(20)
    322   1.1  maxv #define		PROC_CTLS2_MODE_BASED_EXEC_EPT	__BIT(22)
    323  1.22  maxv #define		PROC_CTLS2_SUBPAGE_PERMISSIONS	__BIT(23)
    324   1.1  maxv #define		PROC_CTLS2_USE_TSC_SCALING	__BIT(25)
    325  1.22  maxv #define		PROC_CTLS2_ENCLV_EXITING	__BIT(28)
    326   1.1  maxv #define VMCS_PLE_GAP				0x00004020
    327   1.1  maxv #define VMCS_PLE_WINDOW				0x00004022
    328   1.1  maxv /* 32-bit read-only data fields */
    329   1.1  maxv #define VMCS_INSTRUCTION_ERROR			0x00004400
    330   1.1  maxv #define VMCS_EXIT_REASON			0x00004402
    331   1.1  maxv #define VMCS_EXIT_INTR_INFO			0x00004404
    332   1.1  maxv #define VMCS_EXIT_INTR_ERRCODE			0x00004406
    333   1.1  maxv #define VMCS_IDT_VECTORING_INFO			0x00004408
    334   1.1  maxv #define VMCS_IDT_VECTORING_ERROR		0x0000440A
    335   1.1  maxv #define VMCS_EXIT_INSTRUCTION_LENGTH		0x0000440C
    336   1.1  maxv #define VMCS_EXIT_INSTRUCTION_INFO		0x0000440E
    337   1.1  maxv /* 32-bit guest-state fields */
    338   1.1  maxv #define VMCS_GUEST_ES_LIMIT			0x00004800
    339   1.1  maxv #define VMCS_GUEST_CS_LIMIT			0x00004802
    340   1.1  maxv #define VMCS_GUEST_SS_LIMIT			0x00004804
    341   1.1  maxv #define VMCS_GUEST_DS_LIMIT			0x00004806
    342   1.1  maxv #define VMCS_GUEST_FS_LIMIT			0x00004808
    343   1.1  maxv #define VMCS_GUEST_GS_LIMIT			0x0000480A
    344   1.1  maxv #define VMCS_GUEST_LDTR_LIMIT			0x0000480C
    345   1.1  maxv #define VMCS_GUEST_TR_LIMIT			0x0000480E
    346   1.1  maxv #define VMCS_GUEST_GDTR_LIMIT			0x00004810
    347   1.1  maxv #define VMCS_GUEST_IDTR_LIMIT			0x00004812
    348   1.1  maxv #define VMCS_GUEST_ES_ACCESS_RIGHTS		0x00004814
    349   1.1  maxv #define VMCS_GUEST_CS_ACCESS_RIGHTS		0x00004816
    350   1.1  maxv #define VMCS_GUEST_SS_ACCESS_RIGHTS		0x00004818
    351   1.1  maxv #define VMCS_GUEST_DS_ACCESS_RIGHTS		0x0000481A
    352   1.1  maxv #define VMCS_GUEST_FS_ACCESS_RIGHTS		0x0000481C
    353   1.1  maxv #define VMCS_GUEST_GS_ACCESS_RIGHTS		0x0000481E
    354   1.1  maxv #define VMCS_GUEST_LDTR_ACCESS_RIGHTS		0x00004820
    355   1.1  maxv #define VMCS_GUEST_TR_ACCESS_RIGHTS		0x00004822
    356   1.1  maxv #define VMCS_GUEST_INTERRUPTIBILITY		0x00004824
    357   1.1  maxv #define		INT_STATE_STI			__BIT(0)
    358   1.1  maxv #define		INT_STATE_MOVSS			__BIT(1)
    359   1.1  maxv #define		INT_STATE_SMI			__BIT(2)
    360   1.1  maxv #define		INT_STATE_NMI			__BIT(3)
    361   1.1  maxv #define		INT_STATE_ENCLAVE		__BIT(4)
    362   1.1  maxv #define VMCS_GUEST_ACTIVITY			0x00004826
    363   1.1  maxv #define VMCS_GUEST_SMBASE			0x00004828
    364   1.1  maxv #define VMCS_GUEST_IA32_SYSENTER_CS		0x0000482A
    365   1.1  maxv #define VMCS_PREEMPTION_TIMER_VALUE		0x0000482E
    366   1.1  maxv /* 32-bit host state fields */
    367   1.1  maxv #define VMCS_HOST_IA32_SYSENTER_CS		0x00004C00
    368   1.1  maxv /* Natural-Width control fields */
    369   1.1  maxv #define VMCS_CR0_MASK				0x00006000
    370   1.1  maxv #define VMCS_CR4_MASK				0x00006002
    371   1.1  maxv #define VMCS_CR0_SHADOW				0x00006004
    372   1.1  maxv #define VMCS_CR4_SHADOW				0x00006006
    373   1.1  maxv #define VMCS_CR3_TARGET0			0x00006008
    374   1.1  maxv #define VMCS_CR3_TARGET1			0x0000600A
    375   1.1  maxv #define VMCS_CR3_TARGET2			0x0000600C
    376   1.1  maxv #define VMCS_CR3_TARGET3			0x0000600E
    377   1.1  maxv /* Natural-Width read-only fields */
    378   1.1  maxv #define VMCS_EXIT_QUALIFICATION			0x00006400
    379   1.1  maxv #define VMCS_IO_RCX				0x00006402
    380   1.1  maxv #define VMCS_IO_RSI				0x00006404
    381   1.1  maxv #define VMCS_IO_RDI				0x00006406
    382   1.1  maxv #define VMCS_IO_RIP				0x00006408
    383   1.1  maxv #define VMCS_GUEST_LINEAR_ADDRESS		0x0000640A
    384   1.1  maxv /* Natural-Width guest-state fields */
    385   1.1  maxv #define VMCS_GUEST_CR0				0x00006800
    386   1.1  maxv #define VMCS_GUEST_CR3				0x00006802
    387   1.1  maxv #define VMCS_GUEST_CR4				0x00006804
    388   1.1  maxv #define VMCS_GUEST_ES_BASE			0x00006806
    389   1.1  maxv #define VMCS_GUEST_CS_BASE			0x00006808
    390   1.1  maxv #define VMCS_GUEST_SS_BASE			0x0000680A
    391   1.1  maxv #define VMCS_GUEST_DS_BASE			0x0000680C
    392   1.1  maxv #define VMCS_GUEST_FS_BASE			0x0000680E
    393   1.1  maxv #define VMCS_GUEST_GS_BASE			0x00006810
    394   1.1  maxv #define VMCS_GUEST_LDTR_BASE			0x00006812
    395   1.1  maxv #define VMCS_GUEST_TR_BASE			0x00006814
    396   1.1  maxv #define VMCS_GUEST_GDTR_BASE			0x00006816
    397   1.1  maxv #define VMCS_GUEST_IDTR_BASE			0x00006818
    398   1.1  maxv #define VMCS_GUEST_DR7				0x0000681A
    399   1.1  maxv #define VMCS_GUEST_RSP				0x0000681C
    400   1.1  maxv #define VMCS_GUEST_RIP				0x0000681E
    401   1.1  maxv #define VMCS_GUEST_RFLAGS			0x00006820
    402   1.1  maxv #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS	0x00006822
    403   1.1  maxv #define VMCS_GUEST_IA32_SYSENTER_ESP		0x00006824
    404   1.1  maxv #define VMCS_GUEST_IA32_SYSENTER_EIP		0x00006826
    405   1.1  maxv /* Natural-Width host-state fields */
    406   1.1  maxv #define VMCS_HOST_CR0				0x00006C00
    407   1.1  maxv #define VMCS_HOST_CR3				0x00006C02
    408   1.1  maxv #define VMCS_HOST_CR4				0x00006C04
    409   1.1  maxv #define VMCS_HOST_FS_BASE			0x00006C06
    410   1.1  maxv #define VMCS_HOST_GS_BASE			0x00006C08
    411   1.1  maxv #define VMCS_HOST_TR_BASE			0x00006C0A
    412   1.1  maxv #define VMCS_HOST_GDTR_BASE			0x00006C0C
    413   1.1  maxv #define VMCS_HOST_IDTR_BASE			0x00006C0E
    414   1.1  maxv #define VMCS_HOST_IA32_SYSENTER_ESP		0x00006C10
    415   1.1  maxv #define VMCS_HOST_IA32_SYSENTER_EIP		0x00006C12
    416   1.1  maxv #define VMCS_HOST_RSP				0x00006C14
    417   1.1  maxv #define VMCS_HOST_RIP				0x00006c16
    418   1.1  maxv 
    419   1.1  maxv /* VMX basic exit reasons. */
    420   1.1  maxv #define VMCS_EXITCODE_EXC_NMI			0
    421   1.1  maxv #define VMCS_EXITCODE_EXT_INT			1
    422   1.1  maxv #define VMCS_EXITCODE_SHUTDOWN			2
    423   1.1  maxv #define VMCS_EXITCODE_INIT			3
    424   1.1  maxv #define VMCS_EXITCODE_SIPI			4
    425   1.1  maxv #define VMCS_EXITCODE_SMI			5
    426   1.1  maxv #define VMCS_EXITCODE_OTHER_SMI			6
    427   1.1  maxv #define VMCS_EXITCODE_INT_WINDOW		7
    428   1.1  maxv #define VMCS_EXITCODE_NMI_WINDOW		8
    429   1.1  maxv #define VMCS_EXITCODE_TASK_SWITCH		9
    430   1.1  maxv #define VMCS_EXITCODE_CPUID			10
    431   1.1  maxv #define VMCS_EXITCODE_GETSEC			11
    432   1.1  maxv #define VMCS_EXITCODE_HLT			12
    433   1.1  maxv #define VMCS_EXITCODE_INVD			13
    434   1.1  maxv #define VMCS_EXITCODE_INVLPG			14
    435   1.1  maxv #define VMCS_EXITCODE_RDPMC			15
    436   1.1  maxv #define VMCS_EXITCODE_RDTSC			16
    437   1.1  maxv #define VMCS_EXITCODE_RSM			17
    438   1.1  maxv #define VMCS_EXITCODE_VMCALL			18
    439   1.1  maxv #define VMCS_EXITCODE_VMCLEAR			19
    440   1.1  maxv #define VMCS_EXITCODE_VMLAUNCH			20
    441   1.1  maxv #define VMCS_EXITCODE_VMPTRLD			21
    442   1.1  maxv #define VMCS_EXITCODE_VMPTRST			22
    443   1.1  maxv #define VMCS_EXITCODE_VMREAD			23
    444   1.1  maxv #define VMCS_EXITCODE_VMRESUME			24
    445   1.1  maxv #define VMCS_EXITCODE_VMWRITE			25
    446   1.1  maxv #define VMCS_EXITCODE_VMXOFF			26
    447   1.1  maxv #define VMCS_EXITCODE_VMXON			27
    448   1.1  maxv #define VMCS_EXITCODE_CR			28
    449   1.1  maxv #define VMCS_EXITCODE_DR			29
    450   1.1  maxv #define VMCS_EXITCODE_IO			30
    451   1.1  maxv #define VMCS_EXITCODE_RDMSR			31
    452   1.1  maxv #define VMCS_EXITCODE_WRMSR			32
    453   1.1  maxv #define VMCS_EXITCODE_FAIL_GUEST_INVALID	33
    454   1.1  maxv #define VMCS_EXITCODE_FAIL_MSR_INVALID		34
    455   1.1  maxv #define VMCS_EXITCODE_MWAIT			36
    456   1.1  maxv #define VMCS_EXITCODE_TRAP_FLAG			37
    457   1.1  maxv #define VMCS_EXITCODE_MONITOR			39
    458   1.1  maxv #define VMCS_EXITCODE_PAUSE			40
    459   1.1  maxv #define VMCS_EXITCODE_FAIL_MACHINE_CHECK	41
    460   1.1  maxv #define VMCS_EXITCODE_TPR_BELOW			43
    461   1.1  maxv #define VMCS_EXITCODE_APIC_ACCESS		44
    462   1.1  maxv #define VMCS_EXITCODE_VEOI			45
    463   1.1  maxv #define VMCS_EXITCODE_GDTR_IDTR			46
    464   1.1  maxv #define VMCS_EXITCODE_LDTR_TR			47
    465   1.1  maxv #define VMCS_EXITCODE_EPT_VIOLATION		48
    466   1.1  maxv #define VMCS_EXITCODE_EPT_MISCONFIG		49
    467   1.1  maxv #define VMCS_EXITCODE_INVEPT			50
    468   1.1  maxv #define VMCS_EXITCODE_RDTSCP			51
    469   1.1  maxv #define VMCS_EXITCODE_PREEMPT_TIMEOUT		52
    470   1.1  maxv #define VMCS_EXITCODE_INVVPID			53
    471   1.1  maxv #define VMCS_EXITCODE_WBINVD			54
    472   1.1  maxv #define VMCS_EXITCODE_XSETBV			55
    473   1.1  maxv #define VMCS_EXITCODE_APIC_WRITE		56
    474   1.1  maxv #define VMCS_EXITCODE_RDRAND			57
    475   1.1  maxv #define VMCS_EXITCODE_INVPCID			58
    476   1.1  maxv #define VMCS_EXITCODE_VMFUNC			59
    477   1.1  maxv #define VMCS_EXITCODE_ENCLS			60
    478   1.1  maxv #define VMCS_EXITCODE_RDSEED			61
    479   1.1  maxv #define VMCS_EXITCODE_PAGE_LOG_FULL		62
    480   1.1  maxv #define VMCS_EXITCODE_XSAVES			63
    481   1.1  maxv #define VMCS_EXITCODE_XRSTORS			64
    482   1.1  maxv 
    483   1.1  maxv /* -------------------------------------------------------------------------- */
    484   1.1  maxv 
    485   1.1  maxv #define VMX_MSRLIST_STAR		0
    486   1.1  maxv #define VMX_MSRLIST_LSTAR		1
    487   1.1  maxv #define VMX_MSRLIST_CSTAR		2
    488   1.1  maxv #define VMX_MSRLIST_SFMASK		3
    489   1.1  maxv #define VMX_MSRLIST_KERNELGSBASE	4
    490   1.1  maxv #define VMX_MSRLIST_EXIT_NMSR		5
    491   1.1  maxv #define VMX_MSRLIST_L1DFLUSH		5
    492   1.1  maxv 
    493   1.1  maxv /* On entry, we may do +1 to include L1DFLUSH. */
    494   1.1  maxv static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
    495   1.1  maxv 
    496   1.1  maxv struct vmxon {
    497   1.1  maxv 	uint32_t ident;
    498   1.1  maxv #define VMXON_IDENT_REVISION	__BITS(30,0)
    499   1.1  maxv 
    500   1.1  maxv 	uint8_t data[PAGE_SIZE - 4];
    501   1.1  maxv } __packed;
    502   1.1  maxv 
    503   1.1  maxv CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
    504   1.1  maxv 
    505   1.1  maxv struct vmxoncpu {
    506   1.1  maxv 	vaddr_t va;
    507   1.1  maxv 	paddr_t pa;
    508   1.1  maxv };
    509   1.1  maxv 
    510   1.1  maxv static struct vmxoncpu vmxoncpu[MAXCPUS];
    511   1.1  maxv 
    512   1.1  maxv struct vmcs {
    513   1.1  maxv 	uint32_t ident;
    514   1.1  maxv #define VMCS_IDENT_REVISION	__BITS(30,0)
    515   1.1  maxv #define VMCS_IDENT_SHADOW	__BIT(31)
    516   1.1  maxv 
    517   1.1  maxv 	uint32_t abort;
    518   1.1  maxv 	uint8_t data[PAGE_SIZE - 8];
    519   1.1  maxv } __packed;
    520   1.1  maxv 
    521   1.1  maxv CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
    522   1.1  maxv 
    523   1.1  maxv struct msr_entry {
    524   1.1  maxv 	uint32_t msr;
    525   1.1  maxv 	uint32_t rsvd;
    526   1.1  maxv 	uint64_t val;
    527   1.1  maxv } __packed;
    528   1.1  maxv 
    529   1.1  maxv struct ept_desc {
    530   1.1  maxv 	uint64_t eptp;
    531   1.1  maxv 	uint64_t mbz;
    532   1.1  maxv } __packed;
    533   1.1  maxv 
    534   1.1  maxv struct vpid_desc {
    535   1.1  maxv 	uint64_t vpid;
    536   1.1  maxv 	uint64_t addr;
    537   1.1  maxv } __packed;
    538   1.1  maxv 
    539   1.1  maxv #define VPID_MAX	0xFFFF
    540   1.1  maxv 
    541   1.1  maxv /* Make sure we never run out of VPIDs. */
    542   1.1  maxv CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
    543   1.1  maxv 
    544   1.1  maxv static uint64_t vmx_tlb_flush_op __read_mostly;
    545   1.1  maxv static uint64_t vmx_ept_flush_op __read_mostly;
    546   1.1  maxv static uint64_t vmx_eptp_type __read_mostly;
    547   1.1  maxv 
    548   1.1  maxv static uint64_t vmx_pinbased_ctls __read_mostly;
    549   1.1  maxv static uint64_t vmx_procbased_ctls __read_mostly;
    550   1.1  maxv static uint64_t vmx_procbased_ctls2 __read_mostly;
    551   1.1  maxv static uint64_t vmx_entry_ctls __read_mostly;
    552   1.1  maxv static uint64_t vmx_exit_ctls __read_mostly;
    553   1.1  maxv 
    554   1.1  maxv static uint64_t vmx_cr0_fixed0 __read_mostly;
    555   1.1  maxv static uint64_t vmx_cr0_fixed1 __read_mostly;
    556   1.1  maxv static uint64_t vmx_cr4_fixed0 __read_mostly;
    557   1.1  maxv static uint64_t vmx_cr4_fixed1 __read_mostly;
    558   1.1  maxv 
    559  1.13  maxv extern bool pmap_ept_has_ad;
    560  1.13  maxv 
    561   1.1  maxv #define VMX_PINBASED_CTLS_ONE	\
    562   1.1  maxv 	(PIN_CTLS_INT_EXITING| \
    563   1.1  maxv 	 PIN_CTLS_NMI_EXITING| \
    564   1.1  maxv 	 PIN_CTLS_VIRTUAL_NMIS)
    565   1.1  maxv 
    566   1.1  maxv #define VMX_PINBASED_CTLS_ZERO	0
    567   1.1  maxv 
    568   1.1  maxv #define VMX_PROCBASED_CTLS_ONE	\
    569   1.1  maxv 	(PROC_CTLS_USE_TSC_OFFSETTING| \
    570   1.1  maxv 	 PROC_CTLS_HLT_EXITING| \
    571   1.1  maxv 	 PROC_CTLS_MWAIT_EXITING | \
    572   1.1  maxv 	 PROC_CTLS_RDPMC_EXITING | \
    573   1.1  maxv 	 PROC_CTLS_RCR8_EXITING | \
    574   1.1  maxv 	 PROC_CTLS_LCR8_EXITING | \
    575   1.1  maxv 	 PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
    576   1.1  maxv 	 PROC_CTLS_USE_MSR_BITMAPS | \
    577   1.1  maxv 	 PROC_CTLS_MONITOR_EXITING | \
    578   1.1  maxv 	 PROC_CTLS_ACTIVATE_CTLS2)
    579   1.1  maxv 
    580   1.1  maxv #define VMX_PROCBASED_CTLS_ZERO	\
    581   1.1  maxv 	(PROC_CTLS_RCR3_EXITING| \
    582   1.1  maxv 	 PROC_CTLS_LCR3_EXITING)
    583   1.1  maxv 
    584   1.1  maxv #define VMX_PROCBASED_CTLS2_ONE	\
    585   1.1  maxv 	(PROC_CTLS2_ENABLE_EPT| \
    586   1.1  maxv 	 PROC_CTLS2_ENABLE_VPID| \
    587   1.1  maxv 	 PROC_CTLS2_UNRESTRICTED_GUEST)
    588   1.1  maxv 
    589   1.1  maxv #define VMX_PROCBASED_CTLS2_ZERO	0
    590   1.1  maxv 
    591   1.1  maxv #define VMX_ENTRY_CTLS_ONE	\
    592   1.1  maxv 	(ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
    593   1.1  maxv 	 ENTRY_CTLS_LOAD_EFER| \
    594   1.1  maxv 	 ENTRY_CTLS_LOAD_PAT)
    595   1.1  maxv 
    596   1.1  maxv #define VMX_ENTRY_CTLS_ZERO	\
    597   1.1  maxv 	(ENTRY_CTLS_SMM| \
    598   1.1  maxv 	 ENTRY_CTLS_DISABLE_DUAL)
    599   1.1  maxv 
    600   1.1  maxv #define VMX_EXIT_CTLS_ONE	\
    601   1.1  maxv 	(EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
    602   1.1  maxv 	 EXIT_CTLS_HOST_LONG_MODE| \
    603   1.1  maxv 	 EXIT_CTLS_SAVE_PAT| \
    604   1.1  maxv 	 EXIT_CTLS_LOAD_PAT| \
    605   1.1  maxv 	 EXIT_CTLS_SAVE_EFER| \
    606   1.1  maxv 	 EXIT_CTLS_LOAD_EFER)
    607   1.1  maxv 
    608   1.1  maxv #define VMX_EXIT_CTLS_ZERO	0
    609   1.1  maxv 
    610   1.1  maxv static uint8_t *vmx_asidmap __read_mostly;
    611   1.1  maxv static uint32_t vmx_maxasid __read_mostly;
    612   1.1  maxv static kmutex_t vmx_asidlock __cacheline_aligned;
    613   1.1  maxv 
    614   1.1  maxv #define VMX_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    615   1.1  maxv static uint64_t vmx_xcr0_mask __read_mostly;
    616   1.1  maxv 
    617   1.1  maxv #define VMX_NCPUIDS	32
    618   1.1  maxv 
    619   1.1  maxv #define VMCS_NPAGES	1
    620   1.1  maxv #define VMCS_SIZE	(VMCS_NPAGES * PAGE_SIZE)
    621   1.1  maxv 
    622   1.1  maxv #define MSRBM_NPAGES	1
    623   1.1  maxv #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    624   1.1  maxv 
    625   1.1  maxv #define EFER_TLB_FLUSH \
    626   1.1  maxv 	(EFER_NXE|EFER_LMA|EFER_LME)
    627   1.1  maxv #define CR0_TLB_FLUSH \
    628   1.1  maxv 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    629   1.1  maxv #define CR4_TLB_FLUSH \
    630   1.1  maxv 	(CR4_PGE|CR4_PAE|CR4_PSE)
    631   1.1  maxv 
    632   1.1  maxv /* -------------------------------------------------------------------------- */
    633   1.1  maxv 
    634   1.1  maxv struct vmx_machdata {
    635   1.1  maxv 	bool cpuidpresent[VMX_NCPUIDS];
    636   1.1  maxv 	struct nvmm_x86_conf_cpuid cpuid[VMX_NCPUIDS];
    637   1.9  maxv 	volatile uint64_t mach_htlb_gen;
    638   1.1  maxv };
    639   1.1  maxv 
    640   1.1  maxv static const size_t vmx_conf_sizes[NVMM_X86_NCONF] = {
    641   1.1  maxv 	[NVMM_X86_CONF_CPUID] = sizeof(struct nvmm_x86_conf_cpuid)
    642   1.1  maxv };
    643   1.1  maxv 
    644   1.1  maxv struct vmx_cpudata {
    645   1.1  maxv 	/* General */
    646   1.1  maxv 	uint64_t asid;
    647   1.8  maxv 	bool gtlb_want_flush;
    648  1.21  maxv 	bool gtsc_want_update;
    649   1.9  maxv 	uint64_t vcpu_htlb_gen;
    650   1.9  maxv 	kcpuset_t *htlb_want_flush;
    651   1.1  maxv 
    652   1.1  maxv 	/* VMCS */
    653   1.1  maxv 	struct vmcs *vmcs;
    654   1.1  maxv 	paddr_t vmcs_pa;
    655   1.1  maxv 	size_t vmcs_refcnt;
    656  1.19  maxv 	struct cpu_info *vmcs_ci;
    657  1.19  maxv 	bool vmcs_launched;
    658   1.1  maxv 
    659   1.1  maxv 	/* MSR bitmap */
    660   1.1  maxv 	uint8_t *msrbm;
    661   1.1  maxv 	paddr_t msrbm_pa;
    662   1.1  maxv 
    663   1.1  maxv 	/* Host state */
    664   1.1  maxv 	uint64_t hxcr0;
    665   1.1  maxv 	uint64_t star;
    666   1.1  maxv 	uint64_t lstar;
    667   1.1  maxv 	uint64_t cstar;
    668   1.1  maxv 	uint64_t sfmask;
    669   1.1  maxv 	uint64_t kernelgsbase;
    670   1.1  maxv 	bool ts_set;
    671   1.1  maxv 	struct xsave_header hfpu __aligned(64);
    672   1.1  maxv 
    673  1.24  maxv 	/* Intr state */
    674   1.1  maxv 	bool int_window_exit;
    675   1.1  maxv 	bool nmi_window_exit;
    676  1.24  maxv 	bool evt_pending;
    677   1.1  maxv 
    678   1.1  maxv 	/* Guest state */
    679   1.1  maxv 	struct msr_entry *gmsr;
    680   1.1  maxv 	paddr_t gmsr_pa;
    681   1.5  maxv 	uint64_t gmsr_misc_enable;
    682   1.1  maxv 	uint64_t gcr2;
    683   1.1  maxv 	uint64_t gcr8;
    684   1.1  maxv 	uint64_t gxcr0;
    685   1.1  maxv 	uint64_t gprs[NVMM_X64_NGPR];
    686   1.1  maxv 	uint64_t drs[NVMM_X64_NDR];
    687  1.21  maxv 	uint64_t gtsc;
    688   1.1  maxv 	struct xsave_header gfpu __aligned(64);
    689   1.1  maxv };
    690   1.1  maxv 
    691   1.1  maxv static const struct {
    692   1.2  maxv 	uint64_t selector;
    693   1.2  maxv 	uint64_t attrib;
    694   1.2  maxv 	uint64_t limit;
    695   1.1  maxv 	uint64_t base;
    696   1.1  maxv } vmx_guest_segs[NVMM_X64_NSEG] = {
    697   1.1  maxv 	[NVMM_X64_SEG_ES] = {
    698   1.1  maxv 		VMCS_GUEST_ES_SELECTOR,
    699   1.1  maxv 		VMCS_GUEST_ES_ACCESS_RIGHTS,
    700   1.1  maxv 		VMCS_GUEST_ES_LIMIT,
    701   1.1  maxv 		VMCS_GUEST_ES_BASE
    702   1.1  maxv 	},
    703   1.1  maxv 	[NVMM_X64_SEG_CS] = {
    704   1.1  maxv 		VMCS_GUEST_CS_SELECTOR,
    705   1.1  maxv 		VMCS_GUEST_CS_ACCESS_RIGHTS,
    706   1.1  maxv 		VMCS_GUEST_CS_LIMIT,
    707   1.1  maxv 		VMCS_GUEST_CS_BASE
    708   1.1  maxv 	},
    709   1.1  maxv 	[NVMM_X64_SEG_SS] = {
    710   1.1  maxv 		VMCS_GUEST_SS_SELECTOR,
    711   1.1  maxv 		VMCS_GUEST_SS_ACCESS_RIGHTS,
    712   1.1  maxv 		VMCS_GUEST_SS_LIMIT,
    713   1.1  maxv 		VMCS_GUEST_SS_BASE
    714   1.1  maxv 	},
    715   1.1  maxv 	[NVMM_X64_SEG_DS] = {
    716   1.1  maxv 		VMCS_GUEST_DS_SELECTOR,
    717   1.1  maxv 		VMCS_GUEST_DS_ACCESS_RIGHTS,
    718   1.1  maxv 		VMCS_GUEST_DS_LIMIT,
    719   1.1  maxv 		VMCS_GUEST_DS_BASE
    720   1.1  maxv 	},
    721   1.1  maxv 	[NVMM_X64_SEG_FS] = {
    722   1.1  maxv 		VMCS_GUEST_FS_SELECTOR,
    723   1.1  maxv 		VMCS_GUEST_FS_ACCESS_RIGHTS,
    724   1.1  maxv 		VMCS_GUEST_FS_LIMIT,
    725   1.1  maxv 		VMCS_GUEST_FS_BASE
    726   1.1  maxv 	},
    727   1.1  maxv 	[NVMM_X64_SEG_GS] = {
    728   1.1  maxv 		VMCS_GUEST_GS_SELECTOR,
    729   1.1  maxv 		VMCS_GUEST_GS_ACCESS_RIGHTS,
    730   1.1  maxv 		VMCS_GUEST_GS_LIMIT,
    731   1.1  maxv 		VMCS_GUEST_GS_BASE
    732   1.1  maxv 	},
    733   1.1  maxv 	[NVMM_X64_SEG_GDT] = {
    734   1.1  maxv 		0, /* doesn't exist */
    735   1.1  maxv 		0, /* doesn't exist */
    736   1.1  maxv 		VMCS_GUEST_GDTR_LIMIT,
    737   1.1  maxv 		VMCS_GUEST_GDTR_BASE
    738   1.1  maxv 	},
    739   1.1  maxv 	[NVMM_X64_SEG_IDT] = {
    740   1.1  maxv 		0, /* doesn't exist */
    741   1.1  maxv 		0, /* doesn't exist */
    742   1.1  maxv 		VMCS_GUEST_IDTR_LIMIT,
    743   1.1  maxv 		VMCS_GUEST_IDTR_BASE
    744   1.1  maxv 	},
    745   1.1  maxv 	[NVMM_X64_SEG_LDT] = {
    746   1.1  maxv 		VMCS_GUEST_LDTR_SELECTOR,
    747   1.1  maxv 		VMCS_GUEST_LDTR_ACCESS_RIGHTS,
    748   1.1  maxv 		VMCS_GUEST_LDTR_LIMIT,
    749   1.1  maxv 		VMCS_GUEST_LDTR_BASE
    750   1.1  maxv 	},
    751   1.1  maxv 	[NVMM_X64_SEG_TR] = {
    752   1.1  maxv 		VMCS_GUEST_TR_SELECTOR,
    753   1.1  maxv 		VMCS_GUEST_TR_ACCESS_RIGHTS,
    754   1.1  maxv 		VMCS_GUEST_TR_LIMIT,
    755   1.1  maxv 		VMCS_GUEST_TR_BASE
    756   1.1  maxv 	}
    757   1.1  maxv };
    758   1.1  maxv 
    759   1.1  maxv /* -------------------------------------------------------------------------- */
    760   1.1  maxv 
    761   1.1  maxv static uint64_t
    762   1.1  maxv vmx_get_revision(void)
    763   1.1  maxv {
    764   1.1  maxv 	uint64_t msr;
    765   1.1  maxv 
    766   1.1  maxv 	msr = rdmsr(MSR_IA32_VMX_BASIC);
    767   1.1  maxv 	msr &= IA32_VMX_BASIC_IDENT;
    768   1.1  maxv 
    769   1.1  maxv 	return msr;
    770   1.1  maxv }
    771   1.1  maxv 
    772   1.1  maxv static void
    773  1.19  maxv vmx_vmclear_ipi(void *arg1, void *arg2)
    774  1.19  maxv {
    775  1.19  maxv 	paddr_t vmcs_pa = (paddr_t)arg1;
    776  1.19  maxv 	vmx_vmclear(&vmcs_pa);
    777  1.19  maxv }
    778  1.19  maxv 
    779  1.19  maxv static void
    780  1.19  maxv vmx_vmclear_remote(struct cpu_info *ci, paddr_t vmcs_pa)
    781  1.19  maxv {
    782  1.19  maxv 	uint64_t xc;
    783  1.19  maxv 	int bound;
    784  1.19  maxv 
    785  1.19  maxv 	KASSERT(kpreempt_disabled());
    786  1.19  maxv 
    787  1.19  maxv 	bound = curlwp_bind();
    788  1.19  maxv 	kpreempt_enable();
    789  1.19  maxv 
    790  1.19  maxv 	xc = xc_unicast(XC_HIGHPRI, vmx_vmclear_ipi, (void *)vmcs_pa, NULL, ci);
    791  1.19  maxv 	xc_wait(xc);
    792  1.19  maxv 
    793  1.19  maxv 	kpreempt_disable();
    794  1.19  maxv 	curlwp_bindx(bound);
    795  1.19  maxv }
    796  1.19  maxv 
    797  1.19  maxv static void
    798   1.1  maxv vmx_vmcs_enter(struct nvmm_cpu *vcpu)
    799   1.1  maxv {
    800   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    801  1.19  maxv 	struct cpu_info *vmcs_ci;
    802   1.1  maxv 	paddr_t oldpa __diagused;
    803   1.1  maxv 
    804   1.1  maxv 	cpudata->vmcs_refcnt++;
    805   1.1  maxv 	if (cpudata->vmcs_refcnt > 1) {
    806   1.1  maxv #ifdef DIAGNOSTIC
    807   1.1  maxv 		KASSERT(kpreempt_disabled());
    808   1.1  maxv 		vmx_vmptrst(&oldpa);
    809   1.1  maxv 		KASSERT(oldpa == cpudata->vmcs_pa);
    810   1.1  maxv #endif
    811   1.1  maxv 		return;
    812   1.1  maxv 	}
    813   1.1  maxv 
    814  1.19  maxv 	vmcs_ci = cpudata->vmcs_ci;
    815  1.19  maxv 	cpudata->vmcs_ci = (void *)0x00FFFFFFFFFFFFFF; /* clobber */
    816  1.19  maxv 
    817   1.1  maxv 	kpreempt_disable();
    818   1.1  maxv 
    819  1.19  maxv 	if (vmcs_ci == NULL) {
    820  1.19  maxv 		/* This VMCS is loaded for the first time. */
    821  1.19  maxv 		vmx_vmclear(&cpudata->vmcs_pa);
    822  1.19  maxv 		cpudata->vmcs_launched = false;
    823  1.19  maxv 	} else if (vmcs_ci != curcpu()) {
    824  1.19  maxv 		/* This VMCS is active on a remote CPU. */
    825  1.19  maxv 		vmx_vmclear_remote(vmcs_ci, cpudata->vmcs_pa);
    826  1.19  maxv 		cpudata->vmcs_launched = false;
    827  1.19  maxv 	} else {
    828  1.19  maxv 		/* This VMCS is active on curcpu, nothing to do. */
    829  1.19  maxv 	}
    830   1.1  maxv 
    831   1.1  maxv 	vmx_vmptrld(&cpudata->vmcs_pa);
    832   1.1  maxv }
    833   1.1  maxv 
    834   1.1  maxv static void
    835   1.1  maxv vmx_vmcs_leave(struct nvmm_cpu *vcpu)
    836   1.1  maxv {
    837   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    838   1.1  maxv 	paddr_t oldpa __diagused;
    839   1.1  maxv 
    840   1.1  maxv 	KASSERT(kpreempt_disabled());
    841  1.18  maxv #ifdef DIAGNOSTIC
    842  1.18  maxv 	vmx_vmptrst(&oldpa);
    843  1.18  maxv 	KASSERT(oldpa == cpudata->vmcs_pa);
    844  1.18  maxv #endif
    845   1.1  maxv 	KASSERT(cpudata->vmcs_refcnt > 0);
    846   1.1  maxv 	cpudata->vmcs_refcnt--;
    847   1.1  maxv 
    848   1.1  maxv 	if (cpudata->vmcs_refcnt > 0) {
    849   1.1  maxv 		return;
    850   1.1  maxv 	}
    851   1.1  maxv 
    852  1.19  maxv 	cpudata->vmcs_ci = curcpu();
    853  1.19  maxv 	kpreempt_enable();
    854  1.19  maxv }
    855  1.19  maxv 
    856  1.19  maxv static void
    857  1.19  maxv vmx_vmcs_destroy(struct nvmm_cpu *vcpu)
    858  1.19  maxv {
    859  1.19  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    860  1.19  maxv 	paddr_t oldpa __diagused;
    861  1.19  maxv 
    862  1.19  maxv 	KASSERT(kpreempt_disabled());
    863  1.19  maxv #ifdef DIAGNOSTIC
    864  1.19  maxv 	vmx_vmptrst(&oldpa);
    865  1.19  maxv 	KASSERT(oldpa == cpudata->vmcs_pa);
    866  1.19  maxv #endif
    867  1.19  maxv 	KASSERT(cpudata->vmcs_refcnt == 1);
    868  1.19  maxv 	cpudata->vmcs_refcnt--;
    869  1.19  maxv 
    870   1.1  maxv 	vmx_vmclear(&cpudata->vmcs_pa);
    871   1.1  maxv 	kpreempt_enable();
    872   1.1  maxv }
    873   1.1  maxv 
    874   1.1  maxv /* -------------------------------------------------------------------------- */
    875   1.1  maxv 
    876   1.1  maxv static void
    877   1.1  maxv vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
    878   1.1  maxv {
    879   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    880   1.1  maxv 	uint64_t ctls1;
    881   1.1  maxv 
    882   1.1  maxv 	vmx_vmread(VMCS_PROCBASED_CTLS, &ctls1);
    883   1.1  maxv 
    884   1.1  maxv 	if (nmi) {
    885   1.1  maxv 		// XXX INT_STATE_NMI?
    886   1.1  maxv 		ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
    887   1.1  maxv 		cpudata->nmi_window_exit = true;
    888   1.1  maxv 	} else {
    889   1.1  maxv 		ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
    890   1.1  maxv 		cpudata->int_window_exit = true;
    891   1.1  maxv 	}
    892   1.1  maxv 
    893   1.1  maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
    894   1.1  maxv }
    895   1.1  maxv 
    896   1.1  maxv static void
    897   1.1  maxv vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
    898   1.1  maxv {
    899   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    900   1.1  maxv 	uint64_t ctls1;
    901   1.1  maxv 
    902   1.1  maxv 	vmx_vmread(VMCS_PROCBASED_CTLS, &ctls1);
    903   1.1  maxv 
    904   1.1  maxv 	if (nmi) {
    905   1.1  maxv 		ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
    906   1.1  maxv 		cpudata->nmi_window_exit = false;
    907   1.1  maxv 	} else {
    908   1.1  maxv 		ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
    909   1.1  maxv 		cpudata->int_window_exit = false;
    910   1.1  maxv 	}
    911   1.1  maxv 
    912   1.1  maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
    913   1.1  maxv }
    914   1.1  maxv 
    915   1.1  maxv static inline int
    916   1.1  maxv vmx_event_has_error(uint64_t vector)
    917   1.1  maxv {
    918   1.1  maxv 	switch (vector) {
    919   1.1  maxv 	case 8:		/* #DF */
    920   1.1  maxv 	case 10:	/* #TS */
    921   1.1  maxv 	case 11:	/* #NP */
    922   1.1  maxv 	case 12:	/* #SS */
    923   1.1  maxv 	case 13:	/* #GP */
    924   1.1  maxv 	case 14:	/* #PF */
    925   1.1  maxv 	case 17:	/* #AC */
    926   1.1  maxv 	case 30:	/* #SX */
    927   1.1  maxv 		return 1;
    928   1.1  maxv 	default:
    929   1.1  maxv 		return 0;
    930   1.1  maxv 	}
    931   1.1  maxv }
    932   1.1  maxv 
    933   1.1  maxv static int
    934   1.1  maxv vmx_vcpu_inject(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    935   1.1  maxv     struct nvmm_event *event)
    936   1.1  maxv {
    937   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    938   1.1  maxv 	int type = 0, err = 0, ret = 0;
    939   1.1  maxv 	uint64_t info, intstate, rflags;
    940   1.1  maxv 
    941   1.1  maxv 	if (event->vector >= 256) {
    942   1.1  maxv 		return EINVAL;
    943   1.1  maxv 	}
    944   1.1  maxv 
    945   1.1  maxv 	vmx_vmcs_enter(vcpu);
    946   1.1  maxv 
    947   1.1  maxv 	switch (event->type) {
    948   1.1  maxv 	case NVMM_EVENT_INTERRUPT_HW:
    949  1.17  maxv 		type = INTR_TYPE_EXT_INT;
    950   1.1  maxv 		if (event->vector == 2) {
    951  1.17  maxv 			type = INTR_TYPE_NMI;
    952   1.1  maxv 		}
    953   1.1  maxv 		vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
    954  1.17  maxv 		if (type == INTR_TYPE_NMI) {
    955   1.1  maxv 			if (cpudata->nmi_window_exit) {
    956   1.1  maxv 				ret = EAGAIN;
    957   1.1  maxv 				goto out;
    958   1.1  maxv 			}
    959   1.1  maxv 			vmx_event_waitexit_enable(vcpu, true);
    960   1.1  maxv 		} else {
    961   1.1  maxv 			vmx_vmread(VMCS_GUEST_RFLAGS, &rflags);
    962   1.1  maxv 			if ((rflags & PSL_I) == 0 ||
    963   1.1  maxv 			    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0) {
    964   1.1  maxv 				vmx_event_waitexit_enable(vcpu, false);
    965   1.1  maxv 				ret = EAGAIN;
    966   1.1  maxv 				goto out;
    967   1.1  maxv 			}
    968   1.1  maxv 		}
    969   1.1  maxv 		err = 0;
    970   1.1  maxv 		break;
    971   1.1  maxv 	case NVMM_EVENT_INTERRUPT_SW:
    972   1.1  maxv 		ret = EINVAL;
    973   1.1  maxv 		goto out;
    974   1.1  maxv 	case NVMM_EVENT_EXCEPTION:
    975   1.1  maxv 		if (event->vector == 2 || event->vector >= 32) {
    976   1.1  maxv 			ret = EINVAL;
    977   1.1  maxv 			goto out;
    978   1.1  maxv 		}
    979   1.1  maxv 		if (event->vector == 3 || event->vector == 0) {
    980   1.1  maxv 			ret = EINVAL;
    981   1.1  maxv 			goto out;
    982   1.1  maxv 		}
    983  1.17  maxv 		type = INTR_TYPE_HW_EXC;
    984   1.1  maxv 		err = vmx_event_has_error(event->vector);
    985   1.1  maxv 		break;
    986   1.1  maxv 	default:
    987   1.1  maxv 		ret = EAGAIN;
    988   1.1  maxv 		goto out;
    989   1.1  maxv 	}
    990   1.1  maxv 
    991   1.1  maxv 	info =
    992   1.1  maxv 	    __SHIFTIN(event->vector, INTR_INFO_VECTOR) |
    993  1.17  maxv 	    __SHIFTIN(type, INTR_INFO_TYPE) |
    994   1.1  maxv 	    __SHIFTIN(err, INTR_INFO_ERROR) |
    995   1.1  maxv 	    __SHIFTIN(1, INTR_INFO_VALID);
    996   1.1  maxv 	vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
    997   1.1  maxv 	vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, event->u.error);
    998   1.1  maxv 
    999  1.24  maxv 	cpudata->evt_pending = true;
   1000  1.24  maxv 
   1001   1.1  maxv out:
   1002   1.1  maxv 	vmx_vmcs_leave(vcpu);
   1003   1.1  maxv 	return ret;
   1004   1.1  maxv }
   1005   1.1  maxv 
   1006   1.1  maxv static void
   1007   1.1  maxv vmx_inject_ud(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1008   1.1  maxv {
   1009   1.1  maxv 	struct nvmm_event event;
   1010   1.1  maxv 	int ret __diagused;
   1011   1.1  maxv 
   1012   1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
   1013   1.1  maxv 	event.vector = 6;
   1014   1.1  maxv 	event.u.error = 0;
   1015   1.1  maxv 
   1016   1.1  maxv 	ret = vmx_vcpu_inject(mach, vcpu, &event);
   1017   1.1  maxv 	KASSERT(ret == 0);
   1018   1.1  maxv }
   1019   1.1  maxv 
   1020   1.1  maxv static void
   1021   1.1  maxv vmx_inject_gp(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1022   1.1  maxv {
   1023   1.1  maxv 	struct nvmm_event event;
   1024   1.1  maxv 	int ret __diagused;
   1025   1.1  maxv 
   1026   1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
   1027   1.1  maxv 	event.vector = 13;
   1028   1.1  maxv 	event.u.error = 0;
   1029   1.1  maxv 
   1030   1.1  maxv 	ret = vmx_vcpu_inject(mach, vcpu, &event);
   1031   1.1  maxv 	KASSERT(ret == 0);
   1032   1.1  maxv }
   1033   1.1  maxv 
   1034   1.1  maxv static inline void
   1035   1.1  maxv vmx_inkernel_advance(void)
   1036   1.1  maxv {
   1037   1.1  maxv 	uint64_t rip, inslen, intstate;
   1038   1.1  maxv 
   1039   1.1  maxv 	/*
   1040   1.1  maxv 	 * Maybe we should also apply single-stepping and debug exceptions.
   1041   1.1  maxv 	 * Matters for guest-ring3, because it can execute 'cpuid' under a
   1042   1.1  maxv 	 * debugger.
   1043   1.1  maxv 	 */
   1044   1.1  maxv 	vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH, &inslen);
   1045   1.1  maxv 	vmx_vmread(VMCS_GUEST_RIP, &rip);
   1046   1.1  maxv 	vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
   1047   1.1  maxv 	vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
   1048   1.1  maxv 	vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
   1049   1.1  maxv 	    intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
   1050   1.1  maxv }
   1051   1.1  maxv 
   1052   1.1  maxv static void
   1053  1.17  maxv vmx_exit_exc_nmi(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1054  1.17  maxv     struct nvmm_exit *exit)
   1055  1.17  maxv {
   1056  1.17  maxv 	uint64_t qual;
   1057  1.17  maxv 
   1058  1.17  maxv 	vmx_vmread(VMCS_EXIT_INTR_INFO, &qual);
   1059  1.17  maxv 
   1060  1.17  maxv 	if ((qual & INTR_INFO_VALID) == 0) {
   1061  1.17  maxv 		goto error;
   1062  1.17  maxv 	}
   1063  1.17  maxv 	if (__SHIFTOUT(qual, INTR_INFO_TYPE) != INTR_TYPE_NMI) {
   1064  1.17  maxv 		goto error;
   1065  1.17  maxv 	}
   1066  1.17  maxv 
   1067  1.17  maxv 	exit->reason = NVMM_EXIT_NONE;
   1068  1.17  maxv 	return;
   1069  1.17  maxv 
   1070  1.17  maxv error:
   1071  1.17  maxv 	exit->reason = NVMM_EXIT_INVALID;
   1072  1.17  maxv }
   1073  1.17  maxv 
   1074  1.17  maxv static void
   1075   1.1  maxv vmx_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
   1076   1.1  maxv {
   1077   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1078   1.6  maxv 	uint64_t cr4;
   1079   1.1  maxv 
   1080   1.1  maxv 	switch (eax) {
   1081   1.1  maxv 	case 0x00000001:
   1082  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000001.eax;
   1083  1.16  maxv 
   1084   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
   1085   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
   1086   1.1  maxv 		    CPUID_LOCAL_APIC_ID);
   1087  1.16  maxv 
   1088  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
   1089  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
   1090  1.16  maxv 
   1091  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
   1092   1.6  maxv 
   1093   1.6  maxv 		/* CPUID2_OSXSAVE depends on CR4. */
   1094   1.6  maxv 		vmx_vmread(VMCS_GUEST_CR4, &cr4);
   1095   1.6  maxv 		if (!(cr4 & CR4_OSXSAVE)) {
   1096   1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
   1097   1.6  maxv 		}
   1098   1.1  maxv 		break;
   1099   1.1  maxv 	case 0x00000005:
   1100   1.1  maxv 	case 0x00000006:
   1101   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1102   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1103   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1104   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1105   1.1  maxv 		break;
   1106   1.1  maxv 	case 0x00000007:
   1107  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000007.eax;
   1108  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
   1109  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
   1110  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
   1111   1.1  maxv 		break;
   1112   1.1  maxv 	case 0x0000000D:
   1113   1.6  maxv 		if (vmx_xcr0_mask == 0) {
   1114   1.1  maxv 			break;
   1115   1.1  maxv 		}
   1116   1.6  maxv 		switch (ecx) {
   1117   1.6  maxv 		case 0:
   1118   1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
   1119   1.6  maxv 			if (cpudata->gxcr0 & XCR0_SSE) {
   1120   1.6  maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
   1121   1.6  maxv 			} else {
   1122   1.6  maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
   1123   1.6  maxv 			}
   1124   1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
   1125   1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave);
   1126   1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
   1127   1.6  maxv 			break;
   1128   1.6  maxv 		case 1:
   1129   1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] &= ~CPUID_PES1_XSAVES;
   1130   1.6  maxv 			break;
   1131   1.1  maxv 		}
   1132   1.1  maxv 		break;
   1133   1.1  maxv 	case 0x40000000:
   1134   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1135   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1136   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1137   1.1  maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
   1138   1.1  maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
   1139   1.1  maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
   1140   1.1  maxv 		break;
   1141   1.1  maxv 	case 0x80000001:
   1142  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000001.eax;
   1143  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
   1144  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
   1145  1.16  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
   1146   1.1  maxv 		break;
   1147   1.1  maxv 	default:
   1148   1.1  maxv 		break;
   1149   1.1  maxv 	}
   1150   1.1  maxv }
   1151   1.1  maxv 
   1152   1.1  maxv static void
   1153   1.1  maxv vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1154   1.1  maxv     struct nvmm_exit *exit)
   1155   1.1  maxv {
   1156   1.1  maxv 	struct vmx_machdata *machdata = mach->machdata;
   1157   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1158   1.1  maxv 	struct nvmm_x86_conf_cpuid *cpuid;
   1159   1.1  maxv 	uint64_t eax, ecx;
   1160   1.1  maxv 	u_int descs[4];
   1161   1.1  maxv 	size_t i;
   1162   1.1  maxv 
   1163   1.1  maxv 	eax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1164   1.1  maxv 	ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
   1165   1.1  maxv 	x86_cpuid2(eax, ecx, descs);
   1166   1.1  maxv 
   1167   1.1  maxv 	cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
   1168   1.1  maxv 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
   1169   1.1  maxv 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
   1170   1.1  maxv 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
   1171   1.1  maxv 
   1172   1.1  maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   1173   1.1  maxv 		cpuid = &machdata->cpuid[i];
   1174   1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   1175   1.1  maxv 			continue;
   1176   1.1  maxv 		}
   1177   1.1  maxv 		if (cpuid->leaf != eax) {
   1178   1.1  maxv 			continue;
   1179   1.1  maxv 		}
   1180   1.1  maxv 
   1181   1.1  maxv 		/* del */
   1182   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->del.eax;
   1183   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->del.ebx;
   1184   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->del.ecx;
   1185   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->del.edx;
   1186   1.1  maxv 
   1187   1.1  maxv 		/* set */
   1188   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->set.eax;
   1189   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->set.ebx;
   1190   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->set.ecx;
   1191   1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->set.edx;
   1192   1.1  maxv 
   1193   1.1  maxv 		break;
   1194   1.1  maxv 	}
   1195   1.1  maxv 
   1196   1.1  maxv 	/* Overwrite non-tunable leaves. */
   1197   1.1  maxv 	vmx_inkernel_handle_cpuid(vcpu, eax, ecx);
   1198   1.1  maxv 
   1199   1.1  maxv 	vmx_inkernel_advance();
   1200   1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
   1201   1.1  maxv }
   1202   1.1  maxv 
   1203   1.1  maxv static void
   1204   1.1  maxv vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1205   1.1  maxv     struct nvmm_exit *exit)
   1206   1.1  maxv {
   1207   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1208   1.1  maxv 	uint64_t rflags;
   1209   1.1  maxv 
   1210   1.1  maxv 	if (cpudata->int_window_exit) {
   1211   1.1  maxv 		vmx_vmread(VMCS_GUEST_RFLAGS, &rflags);
   1212   1.1  maxv 		if (rflags & PSL_I) {
   1213   1.1  maxv 			vmx_event_waitexit_disable(vcpu, false);
   1214   1.1  maxv 		}
   1215   1.1  maxv 	}
   1216   1.1  maxv 
   1217   1.1  maxv 	vmx_inkernel_advance();
   1218   1.1  maxv 	exit->reason = NVMM_EXIT_HALTED;
   1219   1.1  maxv }
   1220   1.1  maxv 
   1221   1.1  maxv #define VMX_QUAL_CR_NUM		__BITS(3,0)
   1222   1.1  maxv #define VMX_QUAL_CR_TYPE	__BITS(5,4)
   1223   1.1  maxv #define		CR_TYPE_WRITE	0
   1224   1.1  maxv #define		CR_TYPE_READ	1
   1225   1.1  maxv #define		CR_TYPE_CLTS	2
   1226   1.1  maxv #define		CR_TYPE_LMSW	3
   1227   1.1  maxv #define VMX_QUAL_CR_LMSW_OPMEM	__BIT(6)
   1228   1.1  maxv #define VMX_QUAL_CR_GPR		__BITS(11,8)
   1229   1.1  maxv #define VMX_QUAL_CR_LMSW_SRC	__BIT(31,16)
   1230   1.1  maxv 
   1231   1.1  maxv static inline int
   1232   1.1  maxv vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
   1233   1.1  maxv {
   1234   1.1  maxv 	/* Bits set to 1 in fixed0 are fixed to 1. */
   1235   1.1  maxv 	if ((crval & fixed0) != fixed0) {
   1236   1.1  maxv 		return -1;
   1237   1.1  maxv 	}
   1238   1.1  maxv 	/* Bits set to 0 in fixed1 are fixed to 0. */
   1239   1.1  maxv 	if (crval & ~fixed1) {
   1240   1.1  maxv 		return -1;
   1241   1.1  maxv 	}
   1242   1.1  maxv 	return 0;
   1243   1.1  maxv }
   1244   1.1  maxv 
   1245   1.1  maxv static int
   1246   1.1  maxv vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1247   1.1  maxv     uint64_t qual)
   1248   1.1  maxv {
   1249   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1250   1.1  maxv 	uint64_t type, gpr, cr0;
   1251  1.11  maxv 	uint64_t efer, ctls1;
   1252   1.1  maxv 
   1253   1.1  maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1254   1.1  maxv 	if (type != CR_TYPE_WRITE) {
   1255   1.1  maxv 		return -1;
   1256   1.1  maxv 	}
   1257   1.1  maxv 
   1258   1.1  maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1259   1.1  maxv 	KASSERT(gpr < 16);
   1260   1.1  maxv 
   1261   1.1  maxv 	if (gpr == NVMM_X64_GPR_RSP) {
   1262   1.1  maxv 		vmx_vmread(VMCS_GUEST_RSP, &gpr);
   1263   1.1  maxv 	} else {
   1264   1.1  maxv 		gpr = cpudata->gprs[gpr];
   1265   1.1  maxv 	}
   1266   1.1  maxv 
   1267   1.1  maxv 	cr0 = gpr | CR0_NE | CR0_ET;
   1268   1.1  maxv 	cr0 &= ~(CR0_NW|CR0_CD);
   1269   1.1  maxv 
   1270   1.1  maxv 	if (vmx_check_cr(cr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
   1271   1.1  maxv 		return -1;
   1272   1.1  maxv 	}
   1273   1.1  maxv 
   1274  1.11  maxv 	/*
   1275  1.11  maxv 	 * XXX Handle 32bit PAE paging, need to set PDPTEs, fetched manually
   1276  1.11  maxv 	 * from CR3.
   1277  1.11  maxv 	 */
   1278  1.11  maxv 
   1279  1.11  maxv 	if (cr0 & CR0_PG) {
   1280  1.11  maxv 		vmx_vmread(VMCS_ENTRY_CTLS, &ctls1);
   1281  1.11  maxv 		vmx_vmread(VMCS_GUEST_IA32_EFER, &efer);
   1282  1.11  maxv 		if (efer & EFER_LME) {
   1283  1.11  maxv 			ctls1 |= ENTRY_CTLS_LONG_MODE;
   1284  1.11  maxv 			efer |= EFER_LMA;
   1285  1.11  maxv 		} else {
   1286  1.11  maxv 			ctls1 &= ~ENTRY_CTLS_LONG_MODE;
   1287  1.11  maxv 			efer &= ~EFER_LMA;
   1288  1.11  maxv 		}
   1289  1.11  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_EFER, efer);
   1290  1.11  maxv 		vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
   1291  1.11  maxv 	}
   1292  1.11  maxv 
   1293   1.1  maxv 	vmx_vmwrite(VMCS_GUEST_CR0, cr0);
   1294   1.1  maxv 	vmx_inkernel_advance();
   1295   1.1  maxv 	return 0;
   1296   1.1  maxv }
   1297   1.1  maxv 
   1298   1.1  maxv static int
   1299   1.1  maxv vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1300   1.1  maxv     uint64_t qual)
   1301   1.1  maxv {
   1302   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1303   1.1  maxv 	uint64_t type, gpr, cr4;
   1304   1.1  maxv 
   1305   1.1  maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1306   1.1  maxv 	if (type != CR_TYPE_WRITE) {
   1307   1.1  maxv 		return -1;
   1308   1.1  maxv 	}
   1309   1.1  maxv 
   1310   1.1  maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1311   1.1  maxv 	KASSERT(gpr < 16);
   1312   1.1  maxv 
   1313   1.1  maxv 	if (gpr == NVMM_X64_GPR_RSP) {
   1314   1.1  maxv 		vmx_vmread(VMCS_GUEST_RSP, &gpr);
   1315   1.1  maxv 	} else {
   1316   1.1  maxv 		gpr = cpudata->gprs[gpr];
   1317   1.1  maxv 	}
   1318   1.1  maxv 
   1319   1.1  maxv 	cr4 = gpr | CR4_VMXE;
   1320   1.1  maxv 
   1321   1.1  maxv 	if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
   1322   1.1  maxv 		return -1;
   1323   1.1  maxv 	}
   1324   1.1  maxv 
   1325   1.1  maxv 	vmx_vmwrite(VMCS_GUEST_CR4, cr4);
   1326   1.1  maxv 	vmx_inkernel_advance();
   1327   1.1  maxv 	return 0;
   1328   1.1  maxv }
   1329   1.1  maxv 
   1330   1.1  maxv static int
   1331   1.1  maxv vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1332   1.1  maxv     uint64_t qual)
   1333   1.1  maxv {
   1334   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1335   1.1  maxv 	uint64_t type, gpr;
   1336   1.1  maxv 	bool write;
   1337   1.1  maxv 
   1338   1.1  maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1339   1.1  maxv 	if (type == CR_TYPE_WRITE) {
   1340   1.1  maxv 		write = true;
   1341   1.1  maxv 	} else if (type == CR_TYPE_READ) {
   1342   1.1  maxv 		write = false;
   1343   1.1  maxv 	} else {
   1344   1.1  maxv 		return -1;
   1345   1.1  maxv 	}
   1346   1.1  maxv 
   1347   1.1  maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1348   1.1  maxv 	KASSERT(gpr < 16);
   1349   1.1  maxv 
   1350   1.1  maxv 	if (write) {
   1351   1.1  maxv 		if (gpr == NVMM_X64_GPR_RSP) {
   1352   1.1  maxv 			vmx_vmread(VMCS_GUEST_RSP, &cpudata->gcr8);
   1353   1.1  maxv 		} else {
   1354   1.1  maxv 			cpudata->gcr8 = cpudata->gprs[gpr];
   1355   1.1  maxv 		}
   1356   1.1  maxv 	} else {
   1357   1.1  maxv 		if (gpr == NVMM_X64_GPR_RSP) {
   1358   1.1  maxv 			vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
   1359   1.1  maxv 		} else {
   1360   1.1  maxv 			cpudata->gprs[gpr] = cpudata->gcr8;
   1361   1.1  maxv 		}
   1362   1.1  maxv 	}
   1363   1.1  maxv 
   1364   1.1  maxv 	vmx_inkernel_advance();
   1365   1.1  maxv 	return 0;
   1366   1.1  maxv }
   1367   1.1  maxv 
   1368   1.1  maxv static void
   1369   1.1  maxv vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1370   1.1  maxv     struct nvmm_exit *exit)
   1371   1.1  maxv {
   1372   1.1  maxv 	uint64_t qual;
   1373   1.1  maxv 	int ret;
   1374   1.1  maxv 
   1375   1.1  maxv 	vmx_vmread(VMCS_EXIT_QUALIFICATION, &qual);
   1376   1.1  maxv 
   1377   1.1  maxv 	switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
   1378   1.1  maxv 	case 0:
   1379   1.1  maxv 		ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
   1380   1.1  maxv 		break;
   1381   1.1  maxv 	case 4:
   1382   1.1  maxv 		ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
   1383   1.1  maxv 		break;
   1384   1.1  maxv 	case 8:
   1385   1.1  maxv 		ret = vmx_inkernel_handle_cr8(mach, vcpu, qual);
   1386   1.1  maxv 		break;
   1387   1.1  maxv 	default:
   1388   1.1  maxv 		ret = -1;
   1389   1.1  maxv 		break;
   1390   1.1  maxv 	}
   1391   1.1  maxv 
   1392   1.1  maxv 	if (ret == -1) {
   1393   1.1  maxv 		vmx_inject_gp(mach, vcpu);
   1394   1.1  maxv 	}
   1395   1.1  maxv 
   1396   1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
   1397   1.1  maxv }
   1398   1.1  maxv 
   1399   1.1  maxv #define VMX_QUAL_IO_SIZE	__BITS(2,0)
   1400   1.1  maxv #define		IO_SIZE_8	0
   1401   1.1  maxv #define		IO_SIZE_16	1
   1402   1.1  maxv #define		IO_SIZE_32	3
   1403   1.1  maxv #define VMX_QUAL_IO_IN		__BIT(3)
   1404   1.1  maxv #define VMX_QUAL_IO_STR		__BIT(4)
   1405   1.1  maxv #define VMX_QUAL_IO_REP		__BIT(5)
   1406   1.1  maxv #define VMX_QUAL_IO_DX		__BIT(6)
   1407   1.1  maxv #define VMX_QUAL_IO_PORT	__BITS(31,16)
   1408   1.1  maxv 
   1409   1.1  maxv #define VMX_INFO_IO_ADRSIZE	__BITS(9,7)
   1410   1.1  maxv #define		IO_ADRSIZE_16	0
   1411   1.1  maxv #define		IO_ADRSIZE_32	1
   1412   1.1  maxv #define		IO_ADRSIZE_64	2
   1413   1.1  maxv #define VMX_INFO_IO_SEG		__BITS(17,15)
   1414   1.1  maxv 
   1415   1.1  maxv static void
   1416   1.1  maxv vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1417   1.1  maxv     struct nvmm_exit *exit)
   1418   1.1  maxv {
   1419   1.1  maxv 	uint64_t qual, info, inslen, rip;
   1420   1.1  maxv 
   1421   1.1  maxv 	vmx_vmread(VMCS_EXIT_QUALIFICATION, &qual);
   1422   1.1  maxv 	vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO, &info);
   1423   1.1  maxv 
   1424   1.1  maxv 	exit->reason = NVMM_EXIT_IO;
   1425   1.1  maxv 
   1426   1.1  maxv 	if (qual & VMX_QUAL_IO_IN) {
   1427   1.1  maxv 		exit->u.io.type = NVMM_EXIT_IO_IN;
   1428   1.1  maxv 	} else {
   1429   1.1  maxv 		exit->u.io.type = NVMM_EXIT_IO_OUT;
   1430   1.1  maxv 	}
   1431   1.1  maxv 
   1432   1.1  maxv 	exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
   1433   1.1  maxv 
   1434   1.1  maxv 	KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
   1435  1.15  maxv 	exit->u.io.seg = __SHIFTOUT(info, VMX_INFO_IO_SEG);
   1436   1.1  maxv 
   1437   1.1  maxv 	if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
   1438   1.1  maxv 		exit->u.io.address_size = 8;
   1439   1.1  maxv 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
   1440   1.1  maxv 		exit->u.io.address_size = 4;
   1441   1.1  maxv 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
   1442   1.1  maxv 		exit->u.io.address_size = 2;
   1443   1.1  maxv 	}
   1444   1.1  maxv 
   1445   1.1  maxv 	if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
   1446   1.1  maxv 		exit->u.io.operand_size = 4;
   1447   1.1  maxv 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
   1448   1.1  maxv 		exit->u.io.operand_size = 2;
   1449   1.1  maxv 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
   1450   1.1  maxv 		exit->u.io.operand_size = 1;
   1451   1.1  maxv 	}
   1452   1.1  maxv 
   1453   1.1  maxv 	exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
   1454   1.1  maxv 	exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
   1455   1.1  maxv 
   1456   1.1  maxv 	if ((exit->u.io.type == NVMM_EXIT_IO_IN) && exit->u.io.str) {
   1457   1.1  maxv 		exit->u.io.seg = NVMM_X64_SEG_ES;
   1458   1.1  maxv 	}
   1459   1.1  maxv 
   1460   1.1  maxv 	vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH, &inslen);
   1461   1.1  maxv 	vmx_vmread(VMCS_GUEST_RIP, &rip);
   1462   1.1  maxv 	exit->u.io.npc = rip + inslen;
   1463   1.1  maxv }
   1464   1.1  maxv 
   1465   1.1  maxv static const uint64_t msr_ignore_list[] = {
   1466   1.1  maxv 	MSR_BIOS_SIGN,
   1467   1.1  maxv 	MSR_IA32_PLATFORM_ID
   1468   1.1  maxv };
   1469   1.1  maxv 
   1470   1.1  maxv static bool
   1471   1.1  maxv vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1472   1.1  maxv     struct nvmm_exit *exit)
   1473   1.1  maxv {
   1474   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1475   1.1  maxv 	uint64_t val;
   1476   1.1  maxv 	size_t i;
   1477   1.1  maxv 
   1478   1.1  maxv 	switch (exit->u.msr.type) {
   1479   1.1  maxv 	case NVMM_EXIT_MSR_RDMSR:
   1480   1.1  maxv 		if (exit->u.msr.msr == MSR_CR_PAT) {
   1481   1.1  maxv 			vmx_vmread(VMCS_GUEST_IA32_PAT, &val);
   1482   1.1  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1483   1.1  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1484   1.1  maxv 			goto handled;
   1485   1.1  maxv 		}
   1486   1.5  maxv 		if (exit->u.msr.msr == MSR_MISC_ENABLE) {
   1487   1.5  maxv 			val = cpudata->gmsr_misc_enable;
   1488   1.5  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1489   1.5  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1490   1.5  maxv 			goto handled;
   1491   1.5  maxv 		}
   1492   1.1  maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1493   1.1  maxv 			if (msr_ignore_list[i] != exit->u.msr.msr)
   1494   1.1  maxv 				continue;
   1495   1.1  maxv 			val = 0;
   1496   1.1  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1497   1.1  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1498   1.1  maxv 			goto handled;
   1499   1.1  maxv 		}
   1500   1.1  maxv 		break;
   1501   1.1  maxv 	case NVMM_EXIT_MSR_WRMSR:
   1502   1.4  maxv 		if (exit->u.msr.msr == MSR_TSC) {
   1503  1.21  maxv 			cpudata->gtsc = exit->u.msr.val;
   1504  1.21  maxv 			cpudata->gtsc_want_update = true;
   1505   1.4  maxv 			goto handled;
   1506   1.4  maxv 		}
   1507   1.1  maxv 		if (exit->u.msr.msr == MSR_CR_PAT) {
   1508  1.23  maxv 			val = exit->u.msr.val;
   1509  1.23  maxv 			if (__predict_false(!nvmm_x86_pat_validate(val))) {
   1510  1.23  maxv 				goto error;
   1511  1.23  maxv 			}
   1512  1.23  maxv 			vmx_vmwrite(VMCS_GUEST_IA32_PAT, val);
   1513   1.1  maxv 			goto handled;
   1514   1.1  maxv 		}
   1515   1.5  maxv 		if (exit->u.msr.msr == MSR_MISC_ENABLE) {
   1516   1.5  maxv 			/* Don't care. */
   1517   1.5  maxv 			goto handled;
   1518   1.5  maxv 		}
   1519   1.1  maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1520   1.1  maxv 			if (msr_ignore_list[i] != exit->u.msr.msr)
   1521   1.1  maxv 				continue;
   1522   1.1  maxv 			goto handled;
   1523   1.1  maxv 		}
   1524   1.1  maxv 		break;
   1525   1.1  maxv 	}
   1526   1.1  maxv 
   1527   1.1  maxv 	return false;
   1528   1.1  maxv 
   1529   1.1  maxv handled:
   1530   1.1  maxv 	vmx_inkernel_advance();
   1531   1.1  maxv 	return true;
   1532  1.23  maxv 
   1533  1.23  maxv error:
   1534  1.23  maxv 	vmx_inject_gp(mach, vcpu);
   1535  1.23  maxv 	return true;
   1536   1.1  maxv }
   1537   1.1  maxv 
   1538   1.1  maxv static void
   1539   1.1  maxv vmx_exit_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1540   1.1  maxv     struct nvmm_exit *exit, bool rdmsr)
   1541   1.1  maxv {
   1542   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1543   1.1  maxv 	uint64_t inslen, rip;
   1544   1.1  maxv 
   1545   1.1  maxv 	if (rdmsr) {
   1546   1.1  maxv 		exit->u.msr.type = NVMM_EXIT_MSR_RDMSR;
   1547   1.1  maxv 	} else {
   1548   1.1  maxv 		exit->u.msr.type = NVMM_EXIT_MSR_WRMSR;
   1549   1.1  maxv 	}
   1550   1.1  maxv 
   1551   1.1  maxv 	exit->u.msr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1552   1.1  maxv 
   1553   1.1  maxv 	if (rdmsr) {
   1554   1.1  maxv 		exit->u.msr.val = 0;
   1555   1.1  maxv 	} else {
   1556   1.1  maxv 		uint64_t rdx, rax;
   1557   1.1  maxv 		rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
   1558   1.1  maxv 		rax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1559   1.1  maxv 		exit->u.msr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
   1560   1.1  maxv 	}
   1561   1.1  maxv 
   1562   1.1  maxv 	if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
   1563   1.1  maxv 		exit->reason = NVMM_EXIT_NONE;
   1564   1.1  maxv 		return;
   1565   1.1  maxv 	}
   1566   1.1  maxv 
   1567   1.1  maxv 	exit->reason = NVMM_EXIT_MSR;
   1568   1.1  maxv 	vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH, &inslen);
   1569   1.1  maxv 	vmx_vmread(VMCS_GUEST_RIP, &rip);
   1570   1.1  maxv 	exit->u.msr.npc = rip + inslen;
   1571   1.1  maxv }
   1572   1.1  maxv 
   1573   1.1  maxv static void
   1574   1.1  maxv vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1575   1.1  maxv     struct nvmm_exit *exit)
   1576   1.1  maxv {
   1577   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1578   1.1  maxv 	uint16_t val;
   1579   1.1  maxv 
   1580   1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
   1581   1.1  maxv 
   1582   1.1  maxv 	val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
   1583   1.1  maxv 	    (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
   1584   1.1  maxv 
   1585   1.1  maxv 	if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
   1586   1.1  maxv 		goto error;
   1587   1.1  maxv 	} else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
   1588   1.1  maxv 		goto error;
   1589   1.1  maxv 	} else if (__predict_false((val & XCR0_X87) == 0)) {
   1590   1.1  maxv 		goto error;
   1591   1.1  maxv 	}
   1592   1.1  maxv 
   1593   1.1  maxv 	cpudata->gxcr0 = val;
   1594   1.1  maxv 
   1595   1.1  maxv 	vmx_inkernel_advance();
   1596   1.1  maxv 	return;
   1597   1.1  maxv 
   1598   1.1  maxv error:
   1599   1.1  maxv 	vmx_inject_gp(mach, vcpu);
   1600   1.1  maxv }
   1601   1.1  maxv 
   1602   1.1  maxv #define VMX_EPT_VIOLATION_READ		__BIT(0)
   1603   1.1  maxv #define VMX_EPT_VIOLATION_WRITE		__BIT(1)
   1604   1.1  maxv #define VMX_EPT_VIOLATION_EXECUTE	__BIT(2)
   1605   1.1  maxv 
   1606   1.1  maxv static void
   1607   1.1  maxv vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1608   1.1  maxv     struct nvmm_exit *exit)
   1609   1.1  maxv {
   1610   1.1  maxv 	uint64_t perm;
   1611   1.1  maxv 	gpaddr_t gpa;
   1612   1.1  maxv 
   1613   1.1  maxv 	vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS, &gpa);
   1614   1.1  maxv 
   1615   1.7  maxv 	exit->reason = NVMM_EXIT_MEMORY;
   1616   1.7  maxv 	vmx_vmread(VMCS_EXIT_QUALIFICATION, &perm);
   1617   1.7  maxv 	if (perm & VMX_EPT_VIOLATION_WRITE)
   1618  1.20  maxv 		exit->u.mem.prot = PROT_WRITE;
   1619   1.7  maxv 	else if (perm & VMX_EPT_VIOLATION_EXECUTE)
   1620  1.20  maxv 		exit->u.mem.prot = PROT_EXEC;
   1621   1.7  maxv 	else
   1622  1.20  maxv 		exit->u.mem.prot = PROT_READ;
   1623   1.7  maxv 	exit->u.mem.gpa = gpa;
   1624   1.7  maxv 	exit->u.mem.inst_len = 0;
   1625   1.1  maxv }
   1626   1.1  maxv 
   1627   1.9  maxv /* -------------------------------------------------------------------------- */
   1628   1.9  maxv 
   1629   1.1  maxv static void
   1630   1.1  maxv vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
   1631   1.1  maxv {
   1632   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1633   1.1  maxv 
   1634   1.1  maxv 	cpudata->ts_set = (rcr0() & CR0_TS) != 0;
   1635   1.1  maxv 
   1636   1.1  maxv 	fpu_area_save(&cpudata->hfpu, vmx_xcr0_mask);
   1637   1.1  maxv 	fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask);
   1638   1.1  maxv 
   1639   1.1  maxv 	if (vmx_xcr0_mask != 0) {
   1640   1.1  maxv 		cpudata->hxcr0 = rdxcr(0);
   1641   1.1  maxv 		wrxcr(0, cpudata->gxcr0);
   1642   1.1  maxv 	}
   1643   1.1  maxv }
   1644   1.1  maxv 
   1645   1.1  maxv static void
   1646   1.1  maxv vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   1647   1.1  maxv {
   1648   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1649   1.1  maxv 
   1650   1.1  maxv 	if (vmx_xcr0_mask != 0) {
   1651   1.1  maxv 		cpudata->gxcr0 = rdxcr(0);
   1652   1.1  maxv 		wrxcr(0, cpudata->hxcr0);
   1653   1.1  maxv 	}
   1654   1.1  maxv 
   1655   1.1  maxv 	fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask);
   1656   1.1  maxv 	fpu_area_restore(&cpudata->hfpu, vmx_xcr0_mask);
   1657   1.1  maxv 
   1658   1.1  maxv 	if (cpudata->ts_set) {
   1659   1.1  maxv 		stts();
   1660   1.1  maxv 	}
   1661   1.1  maxv }
   1662   1.1  maxv 
   1663   1.1  maxv static void
   1664   1.1  maxv vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   1665   1.1  maxv {
   1666   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1667   1.1  maxv 
   1668   1.1  maxv 	x86_dbregs_save(curlwp);
   1669   1.1  maxv 
   1670   1.1  maxv 	ldr7(0);
   1671   1.1  maxv 
   1672   1.1  maxv 	ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
   1673   1.1  maxv 	ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
   1674   1.1  maxv 	ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
   1675   1.1  maxv 	ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
   1676   1.1  maxv 	ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
   1677   1.1  maxv }
   1678   1.1  maxv 
   1679   1.1  maxv static void
   1680   1.1  maxv vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   1681   1.1  maxv {
   1682   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1683   1.1  maxv 
   1684   1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
   1685   1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
   1686   1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
   1687   1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
   1688   1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
   1689   1.1  maxv 
   1690   1.1  maxv 	x86_dbregs_restore(curlwp);
   1691   1.1  maxv }
   1692   1.1  maxv 
   1693   1.1  maxv static void
   1694   1.1  maxv vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   1695   1.1  maxv {
   1696   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1697   1.1  maxv 
   1698   1.1  maxv 	/* This gets restored automatically by the CPU. */
   1699   1.1  maxv 	vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
   1700   1.1  maxv 	vmx_vmwrite(VMCS_HOST_CR3, rcr3());
   1701   1.1  maxv 	vmx_vmwrite(VMCS_HOST_CR4, rcr4());
   1702   1.1  maxv 
   1703   1.1  maxv 	/* Note: MSR_LSTAR is not static, because of SVS. */
   1704   1.1  maxv 	cpudata->lstar = rdmsr(MSR_LSTAR);
   1705   1.1  maxv 	cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
   1706   1.1  maxv }
   1707   1.1  maxv 
   1708   1.1  maxv static void
   1709   1.1  maxv vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   1710   1.1  maxv {
   1711   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1712   1.1  maxv 
   1713   1.1  maxv 	wrmsr(MSR_STAR, cpudata->star);
   1714   1.1  maxv 	wrmsr(MSR_LSTAR, cpudata->lstar);
   1715   1.1  maxv 	wrmsr(MSR_CSTAR, cpudata->cstar);
   1716   1.1  maxv 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   1717   1.1  maxv 	wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
   1718   1.1  maxv }
   1719   1.1  maxv 
   1720   1.9  maxv /* -------------------------------------------------------------------------- */
   1721   1.8  maxv 
   1722   1.1  maxv #define VMX_INVVPID_ADDRESS		0
   1723   1.1  maxv #define VMX_INVVPID_CONTEXT		1
   1724   1.1  maxv #define VMX_INVVPID_ALL			2
   1725   1.1  maxv #define VMX_INVVPID_CONTEXT_NOGLOBAL	3
   1726   1.1  maxv 
   1727   1.1  maxv #define VMX_INVEPT_CONTEXT		1
   1728   1.1  maxv #define VMX_INVEPT_ALL			2
   1729   1.1  maxv 
   1730   1.8  maxv static inline void
   1731   1.8  maxv vmx_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   1732   1.8  maxv {
   1733   1.8  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1734   1.8  maxv 
   1735   1.8  maxv 	if (vcpu->hcpu_last != hcpu) {
   1736   1.8  maxv 		cpudata->gtlb_want_flush = true;
   1737   1.8  maxv 	}
   1738   1.8  maxv }
   1739   1.8  maxv 
   1740   1.9  maxv static inline void
   1741   1.9  maxv vmx_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   1742   1.9  maxv {
   1743   1.9  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1744   1.9  maxv 	struct ept_desc ept_desc;
   1745   1.9  maxv 
   1746   1.9  maxv 	if (__predict_true(!kcpuset_isset(cpudata->htlb_want_flush, hcpu))) {
   1747   1.9  maxv 		return;
   1748   1.9  maxv 	}
   1749   1.9  maxv 
   1750   1.9  maxv 	vmx_vmread(VMCS_EPTP, &ept_desc.eptp);
   1751   1.9  maxv 	ept_desc.mbz = 0;
   1752   1.9  maxv 	vmx_invept(vmx_ept_flush_op, &ept_desc);
   1753   1.9  maxv 	kcpuset_clear(cpudata->htlb_want_flush, hcpu);
   1754   1.9  maxv }
   1755   1.9  maxv 
   1756   1.9  maxv static inline uint64_t
   1757   1.9  maxv vmx_htlb_flush(struct vmx_machdata *machdata, struct vmx_cpudata *cpudata)
   1758   1.9  maxv {
   1759   1.9  maxv 	struct ept_desc ept_desc;
   1760   1.9  maxv 	uint64_t machgen;
   1761   1.9  maxv 
   1762   1.9  maxv 	machgen = machdata->mach_htlb_gen;
   1763   1.9  maxv 	if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
   1764   1.9  maxv 		return machgen;
   1765   1.9  maxv 	}
   1766   1.9  maxv 
   1767   1.9  maxv 	kcpuset_copy(cpudata->htlb_want_flush, kcpuset_running);
   1768   1.9  maxv 
   1769   1.9  maxv 	vmx_vmread(VMCS_EPTP, &ept_desc.eptp);
   1770   1.9  maxv 	ept_desc.mbz = 0;
   1771   1.9  maxv 	vmx_invept(vmx_ept_flush_op, &ept_desc);
   1772   1.9  maxv 
   1773   1.9  maxv 	return machgen;
   1774   1.9  maxv }
   1775   1.9  maxv 
   1776   1.9  maxv static inline void
   1777   1.9  maxv vmx_htlb_flush_ack(struct vmx_cpudata *cpudata, uint64_t machgen)
   1778   1.9  maxv {
   1779   1.9  maxv 	cpudata->vcpu_htlb_gen = machgen;
   1780   1.9  maxv 	kcpuset_clear(cpudata->htlb_want_flush, cpu_number());
   1781   1.9  maxv }
   1782   1.9  maxv 
   1783   1.1  maxv static int
   1784   1.1  maxv vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1785   1.1  maxv     struct nvmm_exit *exit)
   1786   1.1  maxv {
   1787   1.1  maxv 	struct vmx_machdata *machdata = mach->machdata;
   1788   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1789   1.1  maxv 	struct vpid_desc vpid_desc;
   1790   1.1  maxv 	struct cpu_info *ci;
   1791   1.1  maxv 	uint64_t exitcode;
   1792   1.1  maxv 	uint64_t intstate;
   1793   1.9  maxv 	uint64_t machgen;
   1794   1.1  maxv 	int hcpu, s, ret;
   1795  1.19  maxv 	bool launched;
   1796   1.1  maxv 
   1797   1.1  maxv 	vmx_vmcs_enter(vcpu);
   1798   1.1  maxv 	ci = curcpu();
   1799   1.1  maxv 	hcpu = cpu_number();
   1800  1.19  maxv 	launched = cpudata->vmcs_launched;
   1801   1.1  maxv 
   1802   1.8  maxv 	vmx_gtlb_catchup(vcpu, hcpu);
   1803   1.9  maxv 	vmx_htlb_catchup(vcpu, hcpu);
   1804   1.1  maxv 
   1805   1.1  maxv 	if (vcpu->hcpu_last != hcpu) {
   1806   1.1  maxv 		vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
   1807   1.1  maxv 		vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
   1808   1.1  maxv 		vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
   1809   1.1  maxv 		vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
   1810  1.21  maxv 		cpudata->gtsc_want_update = true;
   1811   1.1  maxv 		vcpu->hcpu_last = hcpu;
   1812   1.1  maxv 	}
   1813   1.1  maxv 
   1814   1.1  maxv 	vmx_vcpu_guest_dbregs_enter(vcpu);
   1815   1.1  maxv 	vmx_vcpu_guest_misc_enter(vcpu);
   1816   1.1  maxv 
   1817   1.1  maxv 	while (1) {
   1818   1.8  maxv 		if (cpudata->gtlb_want_flush) {
   1819   1.1  maxv 			vpid_desc.vpid = cpudata->asid;
   1820   1.1  maxv 			vpid_desc.addr = 0;
   1821   1.1  maxv 			vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
   1822   1.8  maxv 			cpudata->gtlb_want_flush = false;
   1823   1.1  maxv 		}
   1824   1.1  maxv 
   1825  1.21  maxv 		if (__predict_false(cpudata->gtsc_want_update)) {
   1826  1.21  maxv 			vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->gtsc - rdtsc());
   1827  1.21  maxv 			cpudata->gtsc_want_update = false;
   1828  1.21  maxv 		}
   1829  1.21  maxv 
   1830   1.1  maxv 		s = splhigh();
   1831   1.9  maxv 		machgen = vmx_htlb_flush(machdata, cpudata);
   1832   1.1  maxv 		vmx_vcpu_guest_fpu_enter(vcpu);
   1833   1.1  maxv 		lcr2(cpudata->gcr2);
   1834   1.1  maxv 		if (launched) {
   1835   1.1  maxv 			ret = vmx_vmresume(cpudata->gprs);
   1836   1.1  maxv 		} else {
   1837   1.1  maxv 			ret = vmx_vmlaunch(cpudata->gprs);
   1838   1.1  maxv 		}
   1839   1.1  maxv 		cpudata->gcr2 = rcr2();
   1840   1.1  maxv 		vmx_vcpu_guest_fpu_leave(vcpu);
   1841   1.9  maxv 		vmx_htlb_flush_ack(cpudata, machgen);
   1842   1.1  maxv 		splx(s);
   1843   1.1  maxv 
   1844   1.1  maxv 		if (__predict_false(ret != 0)) {
   1845   1.1  maxv 			exit->reason = NVMM_EXIT_INVALID;
   1846   1.1  maxv 			break;
   1847   1.1  maxv 		}
   1848  1.24  maxv 		cpudata->evt_pending = false;
   1849   1.1  maxv 
   1850   1.1  maxv 		launched = true;
   1851   1.1  maxv 
   1852   1.1  maxv 		vmx_vmread(VMCS_EXIT_REASON, &exitcode);
   1853   1.1  maxv 		exitcode &= __BITS(15,0);
   1854   1.1  maxv 
   1855   1.1  maxv 		switch (exitcode) {
   1856  1.17  maxv 		case VMCS_EXITCODE_EXC_NMI:
   1857  1.17  maxv 			vmx_exit_exc_nmi(mach, vcpu, exit);
   1858  1.17  maxv 			break;
   1859   1.1  maxv 		case VMCS_EXITCODE_EXT_INT:
   1860   1.1  maxv 			exit->reason = NVMM_EXIT_NONE;
   1861   1.1  maxv 			break;
   1862   1.1  maxv 		case VMCS_EXITCODE_CPUID:
   1863   1.1  maxv 			vmx_exit_cpuid(mach, vcpu, exit);
   1864   1.1  maxv 			break;
   1865   1.1  maxv 		case VMCS_EXITCODE_HLT:
   1866   1.1  maxv 			vmx_exit_hlt(mach, vcpu, exit);
   1867   1.1  maxv 			break;
   1868   1.1  maxv 		case VMCS_EXITCODE_CR:
   1869   1.1  maxv 			vmx_exit_cr(mach, vcpu, exit);
   1870   1.1  maxv 			break;
   1871   1.1  maxv 		case VMCS_EXITCODE_IO:
   1872   1.1  maxv 			vmx_exit_io(mach, vcpu, exit);
   1873   1.1  maxv 			break;
   1874   1.1  maxv 		case VMCS_EXITCODE_RDMSR:
   1875   1.1  maxv 			vmx_exit_msr(mach, vcpu, exit, true);
   1876   1.1  maxv 			break;
   1877   1.1  maxv 		case VMCS_EXITCODE_WRMSR:
   1878   1.1  maxv 			vmx_exit_msr(mach, vcpu, exit, false);
   1879   1.1  maxv 			break;
   1880   1.1  maxv 		case VMCS_EXITCODE_SHUTDOWN:
   1881   1.1  maxv 			exit->reason = NVMM_EXIT_SHUTDOWN;
   1882   1.1  maxv 			break;
   1883   1.1  maxv 		case VMCS_EXITCODE_MONITOR:
   1884   1.1  maxv 			exit->reason = NVMM_EXIT_MONITOR;
   1885   1.1  maxv 			break;
   1886   1.1  maxv 		case VMCS_EXITCODE_MWAIT:
   1887   1.1  maxv 			exit->reason = NVMM_EXIT_MWAIT;
   1888   1.1  maxv 			break;
   1889   1.1  maxv 		case VMCS_EXITCODE_XSETBV:
   1890   1.1  maxv 			vmx_exit_xsetbv(mach, vcpu, exit);
   1891   1.1  maxv 			break;
   1892   1.1  maxv 		case VMCS_EXITCODE_RDPMC:
   1893   1.1  maxv 		case VMCS_EXITCODE_RDTSCP:
   1894   1.1  maxv 		case VMCS_EXITCODE_INVVPID:
   1895   1.1  maxv 		case VMCS_EXITCODE_INVEPT:
   1896   1.1  maxv 		case VMCS_EXITCODE_VMCALL:
   1897   1.1  maxv 		case VMCS_EXITCODE_VMCLEAR:
   1898   1.1  maxv 		case VMCS_EXITCODE_VMLAUNCH:
   1899   1.1  maxv 		case VMCS_EXITCODE_VMPTRLD:
   1900   1.1  maxv 		case VMCS_EXITCODE_VMPTRST:
   1901   1.1  maxv 		case VMCS_EXITCODE_VMREAD:
   1902   1.1  maxv 		case VMCS_EXITCODE_VMRESUME:
   1903   1.1  maxv 		case VMCS_EXITCODE_VMWRITE:
   1904   1.1  maxv 		case VMCS_EXITCODE_VMXOFF:
   1905   1.1  maxv 		case VMCS_EXITCODE_VMXON:
   1906   1.1  maxv 			vmx_inject_ud(mach, vcpu);
   1907   1.1  maxv 			exit->reason = NVMM_EXIT_NONE;
   1908   1.1  maxv 			break;
   1909   1.1  maxv 		case VMCS_EXITCODE_EPT_VIOLATION:
   1910   1.1  maxv 			vmx_exit_epf(mach, vcpu, exit);
   1911   1.1  maxv 			break;
   1912   1.1  maxv 		case VMCS_EXITCODE_INT_WINDOW:
   1913   1.1  maxv 			vmx_event_waitexit_disable(vcpu, false);
   1914   1.1  maxv 			exit->reason = NVMM_EXIT_INT_READY;
   1915   1.1  maxv 			break;
   1916   1.1  maxv 		case VMCS_EXITCODE_NMI_WINDOW:
   1917   1.1  maxv 			vmx_event_waitexit_disable(vcpu, true);
   1918   1.1  maxv 			exit->reason = NVMM_EXIT_NMI_READY;
   1919   1.1  maxv 			break;
   1920   1.1  maxv 		default:
   1921   1.1  maxv 			exit->reason = NVMM_EXIT_INVALID;
   1922   1.1  maxv 			break;
   1923   1.1  maxv 		}
   1924   1.1  maxv 
   1925   1.1  maxv 		/* If no reason to return to userland, keep rolling. */
   1926   1.1  maxv 		if (curcpu()->ci_schedstate.spc_flags & SPCF_SHOULDYIELD) {
   1927   1.1  maxv 			break;
   1928   1.1  maxv 		}
   1929   1.1  maxv 		if (curcpu()->ci_data.cpu_softints != 0) {
   1930   1.1  maxv 			break;
   1931   1.1  maxv 		}
   1932   1.1  maxv 		if (curlwp->l_flag & LW_USERRET) {
   1933   1.1  maxv 			break;
   1934   1.1  maxv 		}
   1935   1.1  maxv 		if (exit->reason != NVMM_EXIT_NONE) {
   1936   1.1  maxv 			break;
   1937   1.1  maxv 		}
   1938   1.1  maxv 	}
   1939   1.1  maxv 
   1940  1.19  maxv 	cpudata->vmcs_launched = launched;
   1941  1.19  maxv 
   1942  1.21  maxv 	vmx_vmread(VMCS_TSC_OFFSET, &cpudata->gtsc);
   1943  1.21  maxv 	cpudata->gtsc += rdtsc();
   1944  1.21  maxv 
   1945   1.1  maxv 	vmx_vcpu_guest_misc_leave(vcpu);
   1946   1.1  maxv 	vmx_vcpu_guest_dbregs_leave(vcpu);
   1947   1.1  maxv 
   1948   1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_CR8] = cpudata->gcr8;
   1949   1.1  maxv 	vmx_vmread(VMCS_GUEST_RFLAGS,
   1950   1.1  maxv 	    &exit->exitstate[NVMM_X64_EXITSTATE_RFLAGS]);
   1951   1.1  maxv 	vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
   1952   1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_INT_SHADOW] =
   1953   1.1  maxv 	    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   1954   1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_INT_WINDOW_EXIT] =
   1955   1.1  maxv 	    cpudata->int_window_exit;
   1956   1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_NMI_WINDOW_EXIT] =
   1957   1.1  maxv 	    cpudata->nmi_window_exit;
   1958  1.24  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_EVT_PENDING] =
   1959  1.24  maxv 	    cpudata->evt_pending;
   1960   1.1  maxv 
   1961   1.1  maxv 	vmx_vmcs_leave(vcpu);
   1962   1.1  maxv 
   1963   1.1  maxv 	return 0;
   1964   1.1  maxv }
   1965   1.1  maxv 
   1966   1.1  maxv /* -------------------------------------------------------------------------- */
   1967   1.1  maxv 
   1968   1.1  maxv static int
   1969   1.1  maxv vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   1970   1.1  maxv {
   1971   1.1  maxv 	struct pglist pglist;
   1972   1.1  maxv 	paddr_t _pa;
   1973   1.1  maxv 	vaddr_t _va;
   1974   1.1  maxv 	size_t i;
   1975   1.1  maxv 	int ret;
   1976   1.1  maxv 
   1977   1.1  maxv 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   1978   1.1  maxv 	    &pglist, 1, 0);
   1979   1.1  maxv 	if (ret != 0)
   1980   1.1  maxv 		return ENOMEM;
   1981   1.1  maxv 	_pa = TAILQ_FIRST(&pglist)->phys_addr;
   1982   1.1  maxv 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   1983   1.1  maxv 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   1984   1.1  maxv 	if (_va == 0)
   1985   1.1  maxv 		goto error;
   1986   1.1  maxv 
   1987   1.1  maxv 	for (i = 0; i < npages; i++) {
   1988   1.1  maxv 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   1989   1.1  maxv 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   1990   1.1  maxv 	}
   1991   1.1  maxv 	pmap_update(pmap_kernel());
   1992   1.1  maxv 
   1993   1.1  maxv 	memset((void *)_va, 0, npages * PAGE_SIZE);
   1994   1.1  maxv 
   1995   1.1  maxv 	*pa = _pa;
   1996   1.1  maxv 	*va = _va;
   1997   1.1  maxv 	return 0;
   1998   1.1  maxv 
   1999   1.1  maxv error:
   2000   1.1  maxv 	for (i = 0; i < npages; i++) {
   2001   1.1  maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   2002   1.1  maxv 	}
   2003   1.1  maxv 	return ENOMEM;
   2004   1.1  maxv }
   2005   1.1  maxv 
   2006   1.1  maxv static void
   2007   1.1  maxv vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
   2008   1.1  maxv {
   2009   1.1  maxv 	size_t i;
   2010   1.1  maxv 
   2011   1.1  maxv 	pmap_kremove(va, npages * PAGE_SIZE);
   2012   1.1  maxv 	pmap_update(pmap_kernel());
   2013   1.1  maxv 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   2014   1.1  maxv 	for (i = 0; i < npages; i++) {
   2015   1.1  maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   2016   1.1  maxv 	}
   2017   1.1  maxv }
   2018   1.1  maxv 
   2019   1.1  maxv /* -------------------------------------------------------------------------- */
   2020   1.1  maxv 
   2021   1.1  maxv static void
   2022   1.1  maxv vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   2023   1.1  maxv {
   2024   1.1  maxv 	uint64_t byte;
   2025   1.1  maxv 	uint8_t bitoff;
   2026   1.1  maxv 
   2027   1.1  maxv 	if (msr < 0x00002000) {
   2028   1.1  maxv 		/* Range 1 */
   2029   1.1  maxv 		byte = ((msr - 0x00000000) / 8) + 0;
   2030   1.1  maxv 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   2031   1.1  maxv 		/* Range 2 */
   2032   1.1  maxv 		byte = ((msr - 0xC0000000) / 8) + 1024;
   2033   1.1  maxv 	} else {
   2034   1.1  maxv 		panic("%s: wrong range", __func__);
   2035   1.1  maxv 	}
   2036   1.1  maxv 
   2037   1.1  maxv 	bitoff = (msr & 0x7);
   2038   1.1  maxv 
   2039   1.1  maxv 	if (read) {
   2040   1.1  maxv 		bitmap[byte] &= ~__BIT(bitoff);
   2041   1.1  maxv 	}
   2042   1.1  maxv 	if (write) {
   2043   1.1  maxv 		bitmap[2048 + byte] &= ~__BIT(bitoff);
   2044   1.1  maxv 	}
   2045   1.1  maxv }
   2046   1.1  maxv 
   2047  1.15  maxv #define VMX_SEG_ATTRIB_TYPE		__BITS(3,0)
   2048  1.15  maxv #define VMX_SEG_ATTRIB_S		__BIT(4)
   2049  1.12  maxv #define VMX_SEG_ATTRIB_DPL		__BITS(6,5)
   2050  1.12  maxv #define VMX_SEG_ATTRIB_P		__BIT(7)
   2051  1.12  maxv #define VMX_SEG_ATTRIB_AVL		__BIT(12)
   2052  1.15  maxv #define VMX_SEG_ATTRIB_L		__BIT(13)
   2053  1.15  maxv #define VMX_SEG_ATTRIB_DEF		__BIT(14)
   2054  1.15  maxv #define VMX_SEG_ATTRIB_G		__BIT(15)
   2055  1.12  maxv #define VMX_SEG_ATTRIB_UNUSABLE		__BIT(16)
   2056  1.12  maxv 
   2057   1.1  maxv static void
   2058  1.12  maxv vmx_vcpu_setstate_seg(const struct nvmm_x64_state_seg *segs, int idx)
   2059   1.1  maxv {
   2060  1.12  maxv 	uint64_t attrib;
   2061   1.1  maxv 
   2062  1.12  maxv 	attrib =
   2063  1.12  maxv 	    __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
   2064  1.15  maxv 	    __SHIFTIN(segs[idx].attrib.s, VMX_SEG_ATTRIB_S) |
   2065  1.12  maxv 	    __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
   2066  1.12  maxv 	    __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
   2067  1.12  maxv 	    __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
   2068  1.15  maxv 	    __SHIFTIN(segs[idx].attrib.l, VMX_SEG_ATTRIB_L) |
   2069  1.15  maxv 	    __SHIFTIN(segs[idx].attrib.def, VMX_SEG_ATTRIB_DEF) |
   2070  1.15  maxv 	    __SHIFTIN(segs[idx].attrib.g, VMX_SEG_ATTRIB_G) |
   2071  1.12  maxv 	    (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
   2072   1.1  maxv 
   2073  1.12  maxv 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2074  1.12  maxv 		vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
   2075  1.12  maxv 		vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
   2076  1.12  maxv 	}
   2077  1.12  maxv 	vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
   2078  1.12  maxv 	vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
   2079  1.12  maxv }
   2080   1.1  maxv 
   2081  1.12  maxv static void
   2082  1.12  maxv vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
   2083  1.12  maxv {
   2084  1.15  maxv 	uint64_t selector, base, limit, attrib = 0;
   2085   1.1  maxv 
   2086  1.12  maxv 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2087  1.15  maxv 		vmx_vmread(vmx_guest_segs[idx].selector, &selector);
   2088  1.12  maxv 		vmx_vmread(vmx_guest_segs[idx].attrib, &attrib);
   2089  1.12  maxv 	}
   2090  1.15  maxv 	vmx_vmread(vmx_guest_segs[idx].limit, &limit);
   2091  1.15  maxv 	vmx_vmread(vmx_guest_segs[idx].base, &base);
   2092   1.1  maxv 
   2093  1.15  maxv 	segs[idx].selector = selector;
   2094  1.15  maxv 	segs[idx].limit = limit;
   2095  1.15  maxv 	segs[idx].base = base;
   2096  1.12  maxv 	segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
   2097  1.15  maxv 	segs[idx].attrib.s = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_S);
   2098  1.12  maxv 	segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
   2099  1.12  maxv 	segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
   2100  1.12  maxv 	segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
   2101  1.15  maxv 	segs[idx].attrib.l = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_L);
   2102  1.15  maxv 	segs[idx].attrib.def = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF);
   2103  1.15  maxv 	segs[idx].attrib.g = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_G);
   2104  1.12  maxv 	if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
   2105  1.12  maxv 		segs[idx].attrib.p = 0;
   2106  1.12  maxv 	}
   2107  1.12  maxv }
   2108   1.1  maxv 
   2109  1.12  maxv static inline bool
   2110  1.12  maxv vmx_state_tlb_flush(const struct nvmm_x64_state *state, uint64_t flags)
   2111  1.12  maxv {
   2112  1.12  maxv 	uint64_t cr0, cr3, cr4, efer;
   2113   1.1  maxv 
   2114  1.12  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2115  1.12  maxv 		vmx_vmread(VMCS_GUEST_CR0, &cr0);
   2116  1.12  maxv 		if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   2117  1.12  maxv 			return true;
   2118  1.12  maxv 		}
   2119  1.12  maxv 		vmx_vmread(VMCS_GUEST_CR3, &cr3);
   2120  1.12  maxv 		if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
   2121  1.12  maxv 			return true;
   2122  1.12  maxv 		}
   2123  1.12  maxv 		vmx_vmread(VMCS_GUEST_CR4, &cr4);
   2124  1.12  maxv 		if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   2125  1.12  maxv 			return true;
   2126  1.12  maxv 		}
   2127  1.12  maxv 	}
   2128   1.1  maxv 
   2129  1.12  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2130  1.12  maxv 		vmx_vmread(VMCS_GUEST_IA32_EFER, &efer);
   2131  1.12  maxv 		if ((efer ^
   2132  1.12  maxv 		     state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   2133  1.12  maxv 			return true;
   2134  1.12  maxv 		}
   2135  1.12  maxv 	}
   2136   1.1  maxv 
   2137  1.12  maxv 	return false;
   2138  1.12  maxv }
   2139   1.1  maxv 
   2140  1.12  maxv static void
   2141  1.14  maxv vmx_vcpu_setstate(struct nvmm_cpu *vcpu, const void *data, uint64_t flags)
   2142  1.12  maxv {
   2143  1.12  maxv 	const struct nvmm_x64_state *state = data;
   2144  1.12  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2145  1.12  maxv 	struct fxsave *fpustate;
   2146  1.12  maxv 	uint64_t ctls1, intstate;
   2147   1.1  maxv 
   2148  1.12  maxv 	vmx_vmcs_enter(vcpu);
   2149   1.1  maxv 
   2150  1.12  maxv 	if (vmx_state_tlb_flush(state, flags)) {
   2151  1.12  maxv 		cpudata->gtlb_want_flush = true;
   2152  1.12  maxv 	}
   2153   1.1  maxv 
   2154  1.12  maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   2155  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
   2156  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
   2157  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
   2158  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
   2159  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
   2160  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
   2161  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2162  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2163  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2164  1.12  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
   2165  1.12  maxv 	}
   2166   1.5  maxv 
   2167  1.12  maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2168  1.12  maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   2169  1.12  maxv 		memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
   2170   1.1  maxv 
   2171  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
   2172  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
   2173  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
   2174  1.12  maxv 	}
   2175  1.12  maxv 
   2176  1.12  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2177  1.12  maxv 		/*
   2178  1.12  maxv 		 * CR0_NE and CR4_VMXE are mandatory.
   2179  1.12  maxv 		 */
   2180  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_CR0,
   2181  1.12  maxv 		    state->crs[NVMM_X64_CR_CR0] | CR0_NE);
   2182  1.12  maxv 		cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
   2183  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]); // XXX PDPTE?
   2184  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_CR4,
   2185  1.12  maxv 		    state->crs[NVMM_X64_CR_CR4] | CR4_VMXE);
   2186  1.12  maxv 		cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
   2187   1.1  maxv 
   2188  1.12  maxv 		if (vmx_xcr0_mask != 0) {
   2189  1.12  maxv 			/* Clear illegal XCR0 bits, set mandatory X87 bit. */
   2190  1.12  maxv 			cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
   2191  1.12  maxv 			cpudata->gxcr0 &= vmx_xcr0_mask;
   2192  1.12  maxv 			cpudata->gxcr0 |= XCR0_X87;
   2193  1.12  maxv 		}
   2194  1.12  maxv 	}
   2195   1.1  maxv 
   2196  1.12  maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2197  1.12  maxv 	if (flags & NVMM_X64_STATE_DRS) {
   2198  1.12  maxv 		memcpy(cpudata->drs, state->drs, sizeof(state->drs));
   2199   1.1  maxv 
   2200  1.12  maxv 		cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
   2201  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
   2202  1.12  maxv 	}
   2203   1.1  maxv 
   2204  1.12  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2205  1.12  maxv 		cpudata->gmsr[VMX_MSRLIST_STAR].val =
   2206  1.12  maxv 		    state->msrs[NVMM_X64_MSR_STAR];
   2207  1.12  maxv 		cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
   2208  1.12  maxv 		    state->msrs[NVMM_X64_MSR_LSTAR];
   2209  1.12  maxv 		cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
   2210  1.12  maxv 		    state->msrs[NVMM_X64_MSR_CSTAR];
   2211  1.12  maxv 		cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
   2212  1.12  maxv 		    state->msrs[NVMM_X64_MSR_SFMASK];
   2213  1.12  maxv 		cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
   2214  1.12  maxv 		    state->msrs[NVMM_X64_MSR_KERNELGSBASE];
   2215   1.1  maxv 
   2216  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_EFER,
   2217  1.12  maxv 		    state->msrs[NVMM_X64_MSR_EFER]);
   2218  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_PAT,
   2219  1.12  maxv 		    state->msrs[NVMM_X64_MSR_PAT]);
   2220  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
   2221  1.12  maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
   2222  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
   2223  1.12  maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
   2224  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
   2225  1.12  maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
   2226   1.1  maxv 
   2227  1.21  maxv 		cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
   2228  1.21  maxv 		cpudata->gtsc_want_update = true;
   2229  1.21  maxv 
   2230  1.12  maxv 		/* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
   2231  1.12  maxv 		vmx_vmread(VMCS_ENTRY_CTLS, &ctls1);
   2232  1.12  maxv 		if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
   2233  1.12  maxv 			ctls1 |= ENTRY_CTLS_LONG_MODE;
   2234  1.12  maxv 		} else {
   2235  1.12  maxv 			ctls1 &= ~ENTRY_CTLS_LONG_MODE;
   2236  1.12  maxv 		}
   2237  1.12  maxv 		vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
   2238  1.12  maxv 	}
   2239   1.1  maxv 
   2240  1.24  maxv 	if (flags & NVMM_X64_STATE_INTR) {
   2241  1.12  maxv 		vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
   2242  1.12  maxv 		intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
   2243  1.24  maxv 		if (state->intr.int_shadow) {
   2244  1.12  maxv 			intstate |= INT_STATE_MOVSS;
   2245  1.12  maxv 		}
   2246  1.12  maxv 		vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
   2247   1.1  maxv 
   2248  1.24  maxv 		if (state->intr.int_window_exiting) {
   2249  1.12  maxv 			vmx_event_waitexit_enable(vcpu, false);
   2250  1.12  maxv 		} else {
   2251  1.12  maxv 			vmx_event_waitexit_disable(vcpu, false);
   2252  1.12  maxv 		}
   2253   1.1  maxv 
   2254  1.24  maxv 		if (state->intr.nmi_window_exiting) {
   2255  1.12  maxv 			vmx_event_waitexit_enable(vcpu, true);
   2256  1.12  maxv 		} else {
   2257  1.12  maxv 			vmx_event_waitexit_disable(vcpu, true);
   2258  1.12  maxv 		}
   2259  1.12  maxv 	}
   2260   1.9  maxv 
   2261  1.12  maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2262  1.12  maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2263  1.12  maxv 		memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
   2264  1.12  maxv 		    sizeof(state->fpu));
   2265   1.1  maxv 
   2266  1.12  maxv 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   2267  1.12  maxv 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   2268  1.12  maxv 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   2269   1.1  maxv 
   2270  1.12  maxv 		if (vmx_xcr0_mask != 0) {
   2271  1.12  maxv 			/* Reset XSTATE_BV, to force a reload. */
   2272  1.12  maxv 			cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2273  1.12  maxv 		}
   2274   1.1  maxv 	}
   2275   1.1  maxv 
   2276  1.12  maxv 	vmx_vmcs_leave(vcpu);
   2277   1.1  maxv }
   2278   1.1  maxv 
   2279   1.1  maxv static void
   2280  1.12  maxv vmx_vcpu_getstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
   2281   1.1  maxv {
   2282  1.12  maxv 	struct nvmm_x64_state *state = (struct nvmm_x64_state *)data;
   2283   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2284  1.12  maxv 	uint64_t intstate;
   2285   1.1  maxv 
   2286   1.1  maxv 	vmx_vmcs_enter(vcpu);
   2287   1.1  maxv 
   2288  1.12  maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   2289  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
   2290  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
   2291  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
   2292  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
   2293  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
   2294  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
   2295  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2296  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2297  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2298  1.12  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
   2299  1.12  maxv 	}
   2300  1.12  maxv 
   2301  1.12  maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2302  1.12  maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   2303  1.12  maxv 		memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
   2304  1.12  maxv 
   2305  1.12  maxv 		vmx_vmread(VMCS_GUEST_RIP, &state->gprs[NVMM_X64_GPR_RIP]);
   2306  1.12  maxv 		vmx_vmread(VMCS_GUEST_RSP, &state->gprs[NVMM_X64_GPR_RSP]);
   2307  1.12  maxv 		vmx_vmread(VMCS_GUEST_RFLAGS, &state->gprs[NVMM_X64_GPR_RFLAGS]);
   2308  1.12  maxv 	}
   2309  1.12  maxv 
   2310  1.12  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2311  1.12  maxv 		vmx_vmread(VMCS_GUEST_CR0, &state->crs[NVMM_X64_CR_CR0]);
   2312  1.12  maxv 		state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
   2313  1.12  maxv 		vmx_vmread(VMCS_GUEST_CR3, &state->crs[NVMM_X64_CR_CR3]);
   2314  1.12  maxv 		vmx_vmread(VMCS_GUEST_CR4, &state->crs[NVMM_X64_CR_CR4]);
   2315  1.12  maxv 		state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
   2316  1.12  maxv 		state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
   2317  1.12  maxv 
   2318  1.12  maxv 		/* Hide VMXE. */
   2319  1.12  maxv 		state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
   2320  1.12  maxv 	}
   2321  1.12  maxv 
   2322  1.12  maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2323  1.12  maxv 	if (flags & NVMM_X64_STATE_DRS) {
   2324  1.12  maxv 		memcpy(state->drs, cpudata->drs, sizeof(state->drs));
   2325  1.12  maxv 
   2326  1.12  maxv 		vmx_vmread(VMCS_GUEST_DR7, &state->drs[NVMM_X64_DR_DR7]);
   2327  1.12  maxv 	}
   2328   1.9  maxv 
   2329  1.12  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2330  1.12  maxv 		state->msrs[NVMM_X64_MSR_STAR] =
   2331  1.12  maxv 		    cpudata->gmsr[VMX_MSRLIST_STAR].val;
   2332  1.12  maxv 		state->msrs[NVMM_X64_MSR_LSTAR] =
   2333  1.12  maxv 		    cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
   2334  1.12  maxv 		state->msrs[NVMM_X64_MSR_CSTAR] =
   2335  1.12  maxv 		    cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
   2336  1.12  maxv 		state->msrs[NVMM_X64_MSR_SFMASK] =
   2337  1.12  maxv 		    cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
   2338  1.12  maxv 		state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   2339  1.12  maxv 		    cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
   2340   1.1  maxv 
   2341  1.12  maxv 		vmx_vmread(VMCS_GUEST_IA32_EFER,
   2342  1.12  maxv 		    &state->msrs[NVMM_X64_MSR_EFER]);
   2343  1.12  maxv 		vmx_vmread(VMCS_GUEST_IA32_PAT,
   2344  1.12  maxv 		    &state->msrs[NVMM_X64_MSR_PAT]);
   2345  1.12  maxv 		vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS,
   2346  1.12  maxv 		    &state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
   2347  1.12  maxv 		vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP,
   2348  1.12  maxv 		    &state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
   2349  1.12  maxv 		vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP,
   2350  1.12  maxv 		    &state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
   2351  1.21  maxv 
   2352  1.21  maxv 		state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
   2353  1.12  maxv 	}
   2354   1.1  maxv 
   2355  1.24  maxv 	if (flags & NVMM_X64_STATE_INTR) {
   2356  1.12  maxv 		vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
   2357  1.24  maxv 		state->intr.int_shadow =
   2358  1.12  maxv 		    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   2359  1.24  maxv 		state->intr.int_window_exiting = cpudata->int_window_exit;
   2360  1.24  maxv 		state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
   2361  1.24  maxv 		state->intr.evt_pending = cpudata->evt_pending;
   2362  1.12  maxv 	}
   2363   1.1  maxv 
   2364  1.12  maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2365  1.12  maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2366  1.12  maxv 		memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
   2367  1.12  maxv 		    sizeof(state->fpu));
   2368   1.1  maxv 	}
   2369  1.12  maxv 
   2370  1.12  maxv 	vmx_vmcs_leave(vcpu);
   2371   1.1  maxv }
   2372   1.1  maxv 
   2373  1.12  maxv /* -------------------------------------------------------------------------- */
   2374  1.12  maxv 
   2375   1.1  maxv static void
   2376  1.12  maxv vmx_asid_alloc(struct nvmm_cpu *vcpu)
   2377   1.1  maxv {
   2378  1.12  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2379  1.12  maxv 	size_t i, oct, bit;
   2380  1.12  maxv 
   2381  1.12  maxv 	mutex_enter(&vmx_asidlock);
   2382  1.12  maxv 
   2383  1.12  maxv 	for (i = 0; i < vmx_maxasid; i++) {
   2384  1.12  maxv 		oct = i / 8;
   2385  1.12  maxv 		bit = i % 8;
   2386  1.12  maxv 
   2387  1.12  maxv 		if (vmx_asidmap[oct] & __BIT(bit)) {
   2388  1.12  maxv 			continue;
   2389  1.12  maxv 		}
   2390  1.12  maxv 
   2391  1.12  maxv 		cpudata->asid = i;
   2392   1.1  maxv 
   2393  1.12  maxv 		vmx_asidmap[oct] |= __BIT(bit);
   2394  1.12  maxv 		vmx_vmwrite(VMCS_VPID, i);
   2395  1.12  maxv 		mutex_exit(&vmx_asidlock);
   2396  1.12  maxv 		return;
   2397   1.1  maxv 	}
   2398   1.1  maxv 
   2399  1.12  maxv 	mutex_exit(&vmx_asidlock);
   2400  1.12  maxv 
   2401  1.12  maxv 	panic("%s: impossible", __func__);
   2402   1.1  maxv }
   2403   1.1  maxv 
   2404  1.12  maxv static void
   2405  1.12  maxv vmx_asid_free(struct nvmm_cpu *vcpu)
   2406   1.1  maxv {
   2407  1.12  maxv 	size_t oct, bit;
   2408  1.12  maxv 	uint64_t asid;
   2409   1.1  maxv 
   2410  1.12  maxv 	vmx_vmread(VMCS_VPID, &asid);
   2411   1.1  maxv 
   2412  1.12  maxv 	oct = asid / 8;
   2413  1.12  maxv 	bit = asid % 8;
   2414   1.1  maxv 
   2415  1.12  maxv 	mutex_enter(&vmx_asidlock);
   2416  1.12  maxv 	vmx_asidmap[oct] &= ~__BIT(bit);
   2417  1.12  maxv 	mutex_exit(&vmx_asidlock);
   2418   1.1  maxv }
   2419   1.1  maxv 
   2420   1.1  maxv static void
   2421  1.12  maxv vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2422   1.1  maxv {
   2423   1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2424  1.12  maxv 	struct vmcs *vmcs = cpudata->vmcs;
   2425  1.12  maxv 	struct msr_entry *gmsr = cpudata->gmsr;
   2426  1.12  maxv 	extern uint8_t vmx_resume_rip;
   2427  1.12  maxv 	uint64_t rev, eptp;
   2428   1.1  maxv 
   2429  1.12  maxv 	rev = vmx_get_revision();
   2430   1.1  maxv 
   2431  1.12  maxv 	memset(vmcs, 0, VMCS_SIZE);
   2432  1.12  maxv 	vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
   2433  1.12  maxv 	vmcs->abort = 0;
   2434   1.1  maxv 
   2435  1.12  maxv 	vmx_vmcs_enter(vcpu);
   2436   1.1  maxv 
   2437  1.12  maxv 	/* No link pointer. */
   2438  1.12  maxv 	vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
   2439   1.1  maxv 
   2440  1.12  maxv 	/* Install the CTLSs. */
   2441  1.12  maxv 	vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
   2442  1.12  maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
   2443  1.12  maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
   2444  1.12  maxv 	vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
   2445  1.12  maxv 	vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
   2446   1.1  maxv 
   2447  1.12  maxv 	/* Allow direct access to certain MSRs. */
   2448  1.12  maxv 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   2449  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
   2450  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   2451  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   2452  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   2453  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   2454  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   2455  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   2456  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   2457  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   2458  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   2459  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   2460  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
   2461  1.12  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_IA32_ARCH_CAPABILITIES,
   2462  1.12  maxv 	    true, false);
   2463  1.12  maxv 	vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
   2464   1.1  maxv 
   2465  1.12  maxv 	/*
   2466  1.12  maxv 	 * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
   2467  1.12  maxv 	 * includes the L1D_FLUSH MSR, to mitigate L1TF.
   2468  1.12  maxv 	 */
   2469  1.12  maxv 	gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
   2470  1.12  maxv 	gmsr[VMX_MSRLIST_STAR].val = 0;
   2471  1.12  maxv 	gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
   2472  1.12  maxv 	gmsr[VMX_MSRLIST_LSTAR].val = 0;
   2473  1.12  maxv 	gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
   2474  1.12  maxv 	gmsr[VMX_MSRLIST_CSTAR].val = 0;
   2475  1.12  maxv 	gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
   2476  1.12  maxv 	gmsr[VMX_MSRLIST_SFMASK].val = 0;
   2477  1.12  maxv 	gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
   2478  1.12  maxv 	gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
   2479  1.12  maxv 	gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
   2480  1.12  maxv 	gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
   2481  1.12  maxv 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
   2482  1.12  maxv 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
   2483  1.12  maxv 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
   2484  1.12  maxv 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
   2485   1.1  maxv 
   2486  1.12  maxv 	/* Force CR0_NW and CR0_CD to zero, CR0_ET to one. */
   2487  1.12  maxv 	vmx_vmwrite(VMCS_CR0_MASK, CR0_NW|CR0_CD|CR0_ET);
   2488  1.12  maxv 	vmx_vmwrite(VMCS_CR0_SHADOW, CR0_ET);
   2489   1.1  maxv 
   2490  1.12  maxv 	/* Force CR4_VMXE to zero. */
   2491  1.12  maxv 	vmx_vmwrite(VMCS_CR4_MASK, CR4_VMXE);
   2492   1.1  maxv 
   2493  1.12  maxv 	/* Set the Host state for resuming. */
   2494  1.12  maxv 	vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
   2495  1.12  maxv 	vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
   2496  1.12  maxv 	vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2497  1.12  maxv 	vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2498  1.12  maxv 	vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2499  1.12  maxv 	vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
   2500  1.12  maxv 	vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
   2501  1.12  maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
   2502  1.12  maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
   2503  1.12  maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
   2504  1.12  maxv 	vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)idt);
   2505  1.12  maxv 	vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
   2506  1.12  maxv 	vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
   2507  1.12  maxv 	vmx_vmwrite(VMCS_HOST_CR0, rcr0());
   2508   1.1  maxv 
   2509  1.12  maxv 	/* Generate ASID. */
   2510  1.12  maxv 	vmx_asid_alloc(vcpu);
   2511   1.1  maxv 
   2512  1.12  maxv 	/* Enable Extended Paging, 4-Level. */
   2513  1.12  maxv 	eptp =
   2514  1.12  maxv 	    __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
   2515  1.12  maxv 	    __SHIFTIN(4-1, EPTP_WALKLEN) |
   2516  1.13  maxv 	    (pmap_ept_has_ad ? EPTP_FLAGS_AD : 0) |
   2517  1.12  maxv 	    mach->vm->vm_map.pmap->pm_pdirpa[0];
   2518  1.12  maxv 	vmx_vmwrite(VMCS_EPTP, eptp);
   2519   1.1  maxv 
   2520  1.12  maxv 	/* Init IA32_MISC_ENABLE. */
   2521  1.12  maxv 	cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
   2522  1.12  maxv 	cpudata->gmsr_misc_enable &=
   2523  1.12  maxv 	    ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
   2524  1.12  maxv 	cpudata->gmsr_misc_enable |=
   2525  1.12  maxv 	    (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
   2526   1.1  maxv 
   2527  1.12  maxv 	/* Init XSAVE header. */
   2528  1.12  maxv 	cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2529  1.12  maxv 	cpudata->gfpu.xsh_xcomp_bv = 0;
   2530   1.1  maxv 
   2531  1.12  maxv 	/* These MSRs are static. */
   2532  1.12  maxv 	cpudata->star = rdmsr(MSR_STAR);
   2533  1.12  maxv 	cpudata->cstar = rdmsr(MSR_CSTAR);
   2534  1.12  maxv 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   2535   1.1  maxv 
   2536  1.14  maxv 	/* Install the RESET state. */
   2537  1.14  maxv 	vmx_vcpu_setstate(vcpu, &nvmm_x86_reset_state, NVMM_X64_STATE_ALL);
   2538  1.14  maxv 
   2539   1.1  maxv 	vmx_vmcs_leave(vcpu);
   2540   1.1  maxv }
   2541   1.1  maxv 
   2542  1.12  maxv static int
   2543  1.12  maxv vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2544   1.1  maxv {
   2545  1.12  maxv 	struct vmx_cpudata *cpudata;
   2546  1.12  maxv 	int error;
   2547   1.1  maxv 
   2548  1.12  maxv 	/* Allocate the VMX cpudata. */
   2549  1.12  maxv 	cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
   2550  1.12  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   2551  1.12  maxv 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   2552  1.12  maxv 	vcpu->cpudata = cpudata;
   2553   1.1  maxv 
   2554  1.12  maxv 	/* VMCS */
   2555  1.12  maxv 	error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
   2556  1.12  maxv 	    VMCS_NPAGES);
   2557  1.12  maxv 	if (error)
   2558  1.12  maxv 		goto error;
   2559   1.1  maxv 
   2560  1.12  maxv 	/* MSR Bitmap */
   2561  1.12  maxv 	error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   2562  1.12  maxv 	    MSRBM_NPAGES);
   2563  1.12  maxv 	if (error)
   2564  1.12  maxv 		goto error;
   2565   1.1  maxv 
   2566  1.12  maxv 	/* Guest MSR List */
   2567  1.12  maxv 	error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
   2568  1.12  maxv 	if (error)
   2569  1.12  maxv 		goto error;
   2570   1.1  maxv 
   2571  1.12  maxv 	kcpuset_create(&cpudata->htlb_want_flush, true);
   2572   1.1  maxv 
   2573  1.12  maxv 	/* Init the VCPU info. */
   2574  1.12  maxv 	vmx_vcpu_init(mach, vcpu);
   2575   1.1  maxv 
   2576  1.12  maxv 	return 0;
   2577   1.1  maxv 
   2578  1.12  maxv error:
   2579  1.12  maxv 	if (cpudata->vmcs_pa) {
   2580  1.12  maxv 		vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
   2581  1.12  maxv 		    VMCS_NPAGES);
   2582  1.12  maxv 	}
   2583  1.12  maxv 	if (cpudata->msrbm_pa) {
   2584  1.12  maxv 		vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   2585  1.12  maxv 		    MSRBM_NPAGES);
   2586  1.12  maxv 	}
   2587  1.12  maxv 	if (cpudata->gmsr_pa) {
   2588  1.12  maxv 		vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   2589   1.1  maxv 	}
   2590   1.1  maxv 
   2591  1.12  maxv 	kmem_free(cpudata, sizeof(*cpudata));
   2592  1.12  maxv 	return error;
   2593  1.12  maxv }
   2594   1.1  maxv 
   2595  1.12  maxv static void
   2596  1.12  maxv vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2597  1.12  maxv {
   2598  1.12  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2599   1.1  maxv 
   2600  1.12  maxv 	vmx_vmcs_enter(vcpu);
   2601  1.12  maxv 	vmx_asid_free(vcpu);
   2602  1.19  maxv 	vmx_vmcs_destroy(vcpu);
   2603   1.1  maxv 
   2604  1.12  maxv 	kcpuset_destroy(cpudata->htlb_want_flush);
   2605   1.1  maxv 
   2606  1.12  maxv 	vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
   2607  1.12  maxv 	vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   2608  1.12  maxv 	vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   2609  1.12  maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   2610  1.12  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   2611   1.1  maxv }
   2612   1.1  maxv 
   2613   1.1  maxv /* -------------------------------------------------------------------------- */
   2614   1.1  maxv 
   2615   1.1  maxv static void
   2616   1.1  maxv vmx_tlb_flush(struct pmap *pm)
   2617   1.1  maxv {
   2618   1.1  maxv 	struct nvmm_machine *mach = pm->pm_data;
   2619   1.1  maxv 	struct vmx_machdata *machdata = mach->machdata;
   2620   1.1  maxv 
   2621   1.9  maxv 	atomic_inc_64(&machdata->mach_htlb_gen);
   2622   1.1  maxv 
   2623   1.9  maxv 	/* Generates IPIs, which cause #VMEXITs. */
   2624   1.9  maxv 	pmap_tlb_shootdown(pmap_kernel(), -1, PG_G, TLBSHOOT_UPDATE);
   2625   1.1  maxv }
   2626   1.1  maxv 
   2627   1.1  maxv static void
   2628   1.1  maxv vmx_machine_create(struct nvmm_machine *mach)
   2629   1.1  maxv {
   2630   1.1  maxv 	struct pmap *pmap = mach->vm->vm_map.pmap;
   2631   1.1  maxv 	struct vmx_machdata *machdata;
   2632   1.1  maxv 
   2633   1.1  maxv 	/* Convert to EPT. */
   2634   1.1  maxv 	pmap_ept_transform(pmap);
   2635   1.1  maxv 
   2636   1.1  maxv 	/* Fill in pmap info. */
   2637   1.1  maxv 	pmap->pm_data = (void *)mach;
   2638   1.1  maxv 	pmap->pm_tlb_flush = vmx_tlb_flush;
   2639   1.1  maxv 
   2640   1.1  maxv 	machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
   2641   1.1  maxv 	mach->machdata = machdata;
   2642   1.1  maxv 
   2643   1.9  maxv 	/* Start with an hTLB flush everywhere. */
   2644   1.9  maxv 	machdata->mach_htlb_gen = 1;
   2645   1.1  maxv }
   2646   1.1  maxv 
   2647   1.1  maxv static void
   2648   1.1  maxv vmx_machine_destroy(struct nvmm_machine *mach)
   2649   1.1  maxv {
   2650   1.1  maxv 	struct vmx_machdata *machdata = mach->machdata;
   2651   1.1  maxv 
   2652   1.1  maxv 	kmem_free(machdata, sizeof(struct vmx_machdata));
   2653   1.1  maxv }
   2654   1.1  maxv 
   2655   1.1  maxv static int
   2656   1.1  maxv vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   2657   1.1  maxv {
   2658   1.1  maxv 	struct nvmm_x86_conf_cpuid *cpuid = data;
   2659   1.1  maxv 	struct vmx_machdata *machdata = (struct vmx_machdata *)mach->machdata;
   2660   1.1  maxv 	size_t i;
   2661   1.1  maxv 
   2662   1.1  maxv 	if (__predict_false(op != NVMM_X86_CONF_CPUID)) {
   2663   1.1  maxv 		return EINVAL;
   2664   1.1  maxv 	}
   2665   1.1  maxv 
   2666   1.1  maxv 	if (__predict_false((cpuid->set.eax & cpuid->del.eax) ||
   2667   1.1  maxv 	    (cpuid->set.ebx & cpuid->del.ebx) ||
   2668   1.1  maxv 	    (cpuid->set.ecx & cpuid->del.ecx) ||
   2669   1.1  maxv 	    (cpuid->set.edx & cpuid->del.edx))) {
   2670   1.1  maxv 		return EINVAL;
   2671   1.1  maxv 	}
   2672   1.1  maxv 
   2673   1.1  maxv 	/* If already here, replace. */
   2674   1.1  maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   2675   1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   2676   1.1  maxv 			continue;
   2677   1.1  maxv 		}
   2678   1.1  maxv 		if (machdata->cpuid[i].leaf == cpuid->leaf) {
   2679   1.1  maxv 			memcpy(&machdata->cpuid[i], cpuid,
   2680   1.1  maxv 			    sizeof(struct nvmm_x86_conf_cpuid));
   2681   1.1  maxv 			return 0;
   2682   1.1  maxv 		}
   2683   1.1  maxv 	}
   2684   1.1  maxv 
   2685   1.1  maxv 	/* Not here, insert. */
   2686   1.1  maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   2687   1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   2688   1.1  maxv 			machdata->cpuidpresent[i] = true;
   2689   1.1  maxv 			memcpy(&machdata->cpuid[i], cpuid,
   2690   1.1  maxv 			    sizeof(struct nvmm_x86_conf_cpuid));
   2691   1.1  maxv 			return 0;
   2692   1.1  maxv 		}
   2693   1.1  maxv 	}
   2694   1.1  maxv 
   2695   1.1  maxv 	return ENOBUFS;
   2696   1.1  maxv }
   2697   1.1  maxv 
   2698   1.1  maxv /* -------------------------------------------------------------------------- */
   2699   1.1  maxv 
   2700   1.1  maxv static int
   2701   1.1  maxv vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
   2702   1.1  maxv     uint64_t set_one, uint64_t set_zero, uint64_t *res)
   2703   1.1  maxv {
   2704   1.1  maxv 	uint64_t basic, val, true_val;
   2705   1.1  maxv 	bool one_allowed, zero_allowed, has_true;
   2706   1.1  maxv 	size_t i;
   2707   1.1  maxv 
   2708   1.1  maxv 	basic = rdmsr(MSR_IA32_VMX_BASIC);
   2709   1.1  maxv 	has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
   2710   1.1  maxv 
   2711   1.1  maxv 	val = rdmsr(msr_ctls);
   2712   1.1  maxv 	if (has_true) {
   2713   1.1  maxv 		true_val = rdmsr(msr_true_ctls);
   2714   1.1  maxv 	} else {
   2715   1.1  maxv 		true_val = val;
   2716   1.1  maxv 	}
   2717   1.1  maxv 
   2718   1.1  maxv #define ONE_ALLOWED(msrval, bitoff) \
   2719   1.1  maxv 	((msrval & __BIT(32 + bitoff)) != 0)
   2720   1.1  maxv #define ZERO_ALLOWED(msrval, bitoff) \
   2721   1.1  maxv 	((msrval & __BIT(bitoff)) == 0)
   2722   1.1  maxv 
   2723   1.1  maxv 	for (i = 0; i < 32; i++) {
   2724   1.1  maxv 		one_allowed = ONE_ALLOWED(true_val, i);
   2725   1.1  maxv 		zero_allowed = ZERO_ALLOWED(true_val, i);
   2726   1.1  maxv 
   2727   1.1  maxv 		if (zero_allowed && !one_allowed) {
   2728   1.1  maxv 			if (set_one & __BIT(i))
   2729   1.1  maxv 				return -1;
   2730   1.1  maxv 			*res &= ~__BIT(i);
   2731   1.1  maxv 		} else if (one_allowed && !zero_allowed) {
   2732   1.1  maxv 			if (set_zero & __BIT(i))
   2733   1.1  maxv 				return -1;
   2734   1.1  maxv 			*res |= __BIT(i);
   2735   1.1  maxv 		} else {
   2736   1.1  maxv 			if (set_zero & __BIT(i)) {
   2737   1.1  maxv 				*res &= ~__BIT(i);
   2738   1.1  maxv 			} else if (set_one & __BIT(i)) {
   2739   1.1  maxv 				*res |= __BIT(i);
   2740   1.1  maxv 			} else if (!has_true) {
   2741   1.1  maxv 				*res &= ~__BIT(i);
   2742   1.1  maxv 			} else if (ZERO_ALLOWED(val, i)) {
   2743   1.1  maxv 				*res &= ~__BIT(i);
   2744   1.1  maxv 			} else if (ONE_ALLOWED(val, i)) {
   2745   1.1  maxv 				*res |= __BIT(i);
   2746   1.1  maxv 			} else {
   2747   1.1  maxv 				return -1;
   2748   1.1  maxv 			}
   2749   1.1  maxv 		}
   2750   1.1  maxv 	}
   2751   1.1  maxv 
   2752   1.1  maxv 	return 0;
   2753   1.1  maxv }
   2754   1.1  maxv 
   2755   1.1  maxv static bool
   2756   1.1  maxv vmx_ident(void)
   2757   1.1  maxv {
   2758   1.1  maxv 	uint64_t msr;
   2759   1.1  maxv 	int ret;
   2760   1.1  maxv 
   2761   1.1  maxv 	if (!(cpu_feature[1] & CPUID2_VMX)) {
   2762   1.1  maxv 		return false;
   2763   1.1  maxv 	}
   2764   1.1  maxv 
   2765   1.1  maxv 	msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
   2766   1.1  maxv 	if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
   2767   1.1  maxv 		return false;
   2768   1.1  maxv 	}
   2769   1.1  maxv 
   2770   1.1  maxv 	msr = rdmsr(MSR_IA32_VMX_BASIC);
   2771   1.1  maxv 	if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
   2772   1.1  maxv 		return false;
   2773   1.1  maxv 	}
   2774   1.1  maxv 	if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
   2775   1.1  maxv 		return false;
   2776   1.1  maxv 	}
   2777   1.1  maxv 
   2778   1.1  maxv 	/* PG and PE are reported, even if Unrestricted Guests is supported. */
   2779   1.1  maxv 	vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
   2780   1.1  maxv 	vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
   2781   1.1  maxv 	ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
   2782   1.1  maxv 	if (ret == -1) {
   2783   1.1  maxv 		return false;
   2784   1.1  maxv 	}
   2785   1.1  maxv 
   2786   1.1  maxv 	vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
   2787   1.1  maxv 	vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
   2788   1.1  maxv 	ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
   2789   1.1  maxv 	if (ret == -1) {
   2790   1.1  maxv 		return false;
   2791   1.1  maxv 	}
   2792   1.1  maxv 
   2793   1.1  maxv 	/* Init the CTLSs right now, and check for errors. */
   2794   1.1  maxv 	ret = vmx_init_ctls(
   2795   1.1  maxv 	    MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
   2796   1.1  maxv 	    VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
   2797   1.1  maxv 	    &vmx_pinbased_ctls);
   2798   1.1  maxv 	if (ret == -1) {
   2799   1.1  maxv 		return false;
   2800   1.1  maxv 	}
   2801   1.1  maxv 	ret = vmx_init_ctls(
   2802   1.1  maxv 	    MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
   2803   1.1  maxv 	    VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
   2804   1.1  maxv 	    &vmx_procbased_ctls);
   2805   1.1  maxv 	if (ret == -1) {
   2806   1.1  maxv 		return false;
   2807   1.1  maxv 	}
   2808   1.1  maxv 	ret = vmx_init_ctls(
   2809   1.1  maxv 	    MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
   2810   1.1  maxv 	    VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
   2811   1.1  maxv 	    &vmx_procbased_ctls2);
   2812   1.1  maxv 	if (ret == -1) {
   2813   1.1  maxv 		return false;
   2814   1.1  maxv 	}
   2815   1.1  maxv 	ret = vmx_init_ctls(
   2816   1.1  maxv 	    MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
   2817   1.1  maxv 	    VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
   2818   1.1  maxv 	    &vmx_entry_ctls);
   2819   1.1  maxv 	if (ret == -1) {
   2820   1.1  maxv 		return false;
   2821   1.1  maxv 	}
   2822   1.1  maxv 	ret = vmx_init_ctls(
   2823   1.1  maxv 	    MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
   2824   1.1  maxv 	    VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
   2825   1.1  maxv 	    &vmx_exit_ctls);
   2826   1.1  maxv 	if (ret == -1) {
   2827   1.1  maxv 		return false;
   2828   1.1  maxv 	}
   2829   1.1  maxv 
   2830  1.10  maxv 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   2831  1.10  maxv 	if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
   2832  1.10  maxv 		return false;
   2833  1.10  maxv 	}
   2834  1.10  maxv 	if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
   2835  1.10  maxv 		return false;
   2836  1.10  maxv 	}
   2837  1.10  maxv 	if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
   2838  1.10  maxv 		return false;
   2839  1.10  maxv 	}
   2840  1.13  maxv 	if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) != 0) {
   2841  1.13  maxv 		pmap_ept_has_ad = true;
   2842  1.13  maxv 	} else {
   2843  1.13  maxv 		pmap_ept_has_ad = false;
   2844  1.10  maxv 	}
   2845  1.10  maxv 	if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
   2846  1.10  maxv 		return false;
   2847  1.10  maxv 	}
   2848  1.10  maxv 
   2849   1.1  maxv 	return true;
   2850   1.1  maxv }
   2851   1.1  maxv 
   2852   1.1  maxv static void
   2853  1.12  maxv vmx_init_asid(uint32_t maxasid)
   2854  1.12  maxv {
   2855  1.12  maxv 	size_t allocsz;
   2856  1.12  maxv 
   2857  1.12  maxv 	mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
   2858  1.12  maxv 
   2859  1.12  maxv 	vmx_maxasid = maxasid;
   2860  1.12  maxv 	allocsz = roundup(maxasid, 8) / 8;
   2861  1.12  maxv 	vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   2862  1.12  maxv 
   2863  1.12  maxv 	/* ASID 0 is reserved for the host. */
   2864  1.12  maxv 	vmx_asidmap[0] |= __BIT(0);
   2865  1.12  maxv }
   2866  1.12  maxv 
   2867  1.12  maxv static void
   2868   1.1  maxv vmx_change_cpu(void *arg1, void *arg2)
   2869   1.1  maxv {
   2870   1.1  maxv 	struct cpu_info *ci = curcpu();
   2871   1.1  maxv 	bool enable = (bool)arg1;
   2872   1.1  maxv 	uint64_t cr4;
   2873   1.1  maxv 
   2874   1.1  maxv 	if (!enable) {
   2875   1.1  maxv 		vmx_vmxoff();
   2876   1.1  maxv 	}
   2877   1.1  maxv 
   2878   1.1  maxv 	cr4 = rcr4();
   2879   1.1  maxv 	if (enable) {
   2880   1.1  maxv 		cr4 |= CR4_VMXE;
   2881   1.1  maxv 	} else {
   2882   1.1  maxv 		cr4 &= ~CR4_VMXE;
   2883   1.1  maxv 	}
   2884   1.1  maxv 	lcr4(cr4);
   2885   1.1  maxv 
   2886   1.1  maxv 	if (enable) {
   2887   1.1  maxv 		vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
   2888   1.1  maxv 	}
   2889   1.1  maxv }
   2890   1.1  maxv 
   2891   1.1  maxv static void
   2892   1.1  maxv vmx_init_l1tf(void)
   2893   1.1  maxv {
   2894   1.1  maxv 	u_int descs[4];
   2895   1.1  maxv 	uint64_t msr;
   2896   1.1  maxv 
   2897   1.1  maxv 	if (cpuid_level < 7) {
   2898   1.1  maxv 		return;
   2899   1.1  maxv 	}
   2900   1.1  maxv 
   2901   1.1  maxv 	x86_cpuid(7, descs);
   2902   1.1  maxv 
   2903   1.1  maxv 	if (descs[3] & CPUID_SEF_ARCH_CAP) {
   2904   1.1  maxv 		msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
   2905   1.1  maxv 		if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
   2906   1.1  maxv 			/* No mitigation needed. */
   2907   1.1  maxv 			return;
   2908   1.1  maxv 		}
   2909   1.1  maxv 	}
   2910   1.1  maxv 
   2911   1.1  maxv 	if (descs[3] & CPUID_SEF_L1D_FLUSH) {
   2912   1.1  maxv 		/* Enable hardware mitigation. */
   2913   1.1  maxv 		vmx_msrlist_entry_nmsr += 1;
   2914   1.1  maxv 	}
   2915   1.1  maxv }
   2916   1.1  maxv 
   2917   1.1  maxv static void
   2918   1.1  maxv vmx_init(void)
   2919   1.1  maxv {
   2920   1.1  maxv 	CPU_INFO_ITERATOR cii;
   2921   1.1  maxv 	struct cpu_info *ci;
   2922   1.1  maxv 	uint64_t xc, msr;
   2923   1.1  maxv 	struct vmxon *vmxon;
   2924   1.1  maxv 	uint32_t revision;
   2925   1.1  maxv 	paddr_t pa;
   2926   1.1  maxv 	vaddr_t va;
   2927   1.1  maxv 	int error;
   2928   1.1  maxv 
   2929   1.1  maxv 	/* Init the ASID bitmap (VPID). */
   2930   1.1  maxv 	vmx_init_asid(VPID_MAX);
   2931   1.1  maxv 
   2932   1.1  maxv 	/* Init the XCR0 mask. */
   2933   1.1  maxv 	vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
   2934   1.1  maxv 
   2935   1.1  maxv 	/* Init the TLB flush op, the EPT flush op and the EPTP type. */
   2936   1.1  maxv 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   2937   1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
   2938   1.1  maxv 		vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
   2939   1.1  maxv 	} else {
   2940   1.1  maxv 		vmx_tlb_flush_op = VMX_INVVPID_ALL;
   2941   1.1  maxv 	}
   2942   1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
   2943   1.1  maxv 		vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
   2944   1.1  maxv 	} else {
   2945   1.1  maxv 		vmx_ept_flush_op = VMX_INVEPT_ALL;
   2946   1.1  maxv 	}
   2947   1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
   2948   1.1  maxv 		vmx_eptp_type = EPTP_TYPE_WB;
   2949   1.1  maxv 	} else {
   2950   1.1  maxv 		vmx_eptp_type = EPTP_TYPE_UC;
   2951   1.1  maxv 	}
   2952   1.1  maxv 
   2953   1.1  maxv 	/* Init the L1TF mitigation. */
   2954   1.1  maxv 	vmx_init_l1tf();
   2955   1.1  maxv 
   2956   1.1  maxv 	memset(vmxoncpu, 0, sizeof(vmxoncpu));
   2957   1.1  maxv 	revision = vmx_get_revision();
   2958   1.1  maxv 
   2959   1.1  maxv 	for (CPU_INFO_FOREACH(cii, ci)) {
   2960   1.1  maxv 		error = vmx_memalloc(&pa, &va, 1);
   2961   1.1  maxv 		if (error) {
   2962   1.1  maxv 			panic("%s: out of memory", __func__);
   2963   1.1  maxv 		}
   2964   1.1  maxv 		vmxoncpu[cpu_index(ci)].pa = pa;
   2965   1.1  maxv 		vmxoncpu[cpu_index(ci)].va = va;
   2966   1.1  maxv 
   2967   1.1  maxv 		vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
   2968   1.1  maxv 		vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
   2969   1.1  maxv 	}
   2970   1.1  maxv 
   2971   1.1  maxv 	xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
   2972   1.1  maxv 	xc_wait(xc);
   2973   1.1  maxv }
   2974   1.1  maxv 
   2975   1.1  maxv static void
   2976   1.1  maxv vmx_fini_asid(void)
   2977   1.1  maxv {
   2978   1.1  maxv 	size_t allocsz;
   2979   1.1  maxv 
   2980   1.1  maxv 	allocsz = roundup(vmx_maxasid, 8) / 8;
   2981   1.1  maxv 	kmem_free(vmx_asidmap, allocsz);
   2982   1.1  maxv 
   2983   1.1  maxv 	mutex_destroy(&vmx_asidlock);
   2984   1.1  maxv }
   2985   1.1  maxv 
   2986   1.1  maxv static void
   2987   1.1  maxv vmx_fini(void)
   2988   1.1  maxv {
   2989   1.1  maxv 	uint64_t xc;
   2990   1.1  maxv 	size_t i;
   2991   1.1  maxv 
   2992   1.1  maxv 	xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
   2993   1.1  maxv 	xc_wait(xc);
   2994   1.1  maxv 
   2995   1.1  maxv 	for (i = 0; i < MAXCPUS; i++) {
   2996   1.1  maxv 		if (vmxoncpu[i].pa != 0)
   2997   1.1  maxv 			vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
   2998   1.1  maxv 	}
   2999   1.1  maxv 
   3000   1.1  maxv 	vmx_fini_asid();
   3001   1.1  maxv }
   3002   1.1  maxv 
   3003   1.1  maxv static void
   3004   1.1  maxv vmx_capability(struct nvmm_capability *cap)
   3005   1.1  maxv {
   3006   1.1  maxv 	cap->u.x86.xcr0_mask = vmx_xcr0_mask;
   3007   1.1  maxv 	cap->u.x86.mxcsr_mask = x86_fpu_mxcsr_mask;
   3008   1.1  maxv 	cap->u.x86.conf_cpuid_maxops = VMX_NCPUIDS;
   3009   1.1  maxv }
   3010   1.1  maxv 
   3011   1.1  maxv const struct nvmm_impl nvmm_x86_vmx = {
   3012   1.1  maxv 	.ident = vmx_ident,
   3013   1.1  maxv 	.init = vmx_init,
   3014   1.1  maxv 	.fini = vmx_fini,
   3015   1.1  maxv 	.capability = vmx_capability,
   3016   1.1  maxv 	.conf_max = NVMM_X86_NCONF,
   3017   1.1  maxv 	.conf_sizes = vmx_conf_sizes,
   3018   1.1  maxv 	.state_size = sizeof(struct nvmm_x64_state),
   3019   1.1  maxv 	.machine_create = vmx_machine_create,
   3020   1.1  maxv 	.machine_destroy = vmx_machine_destroy,
   3021   1.1  maxv 	.machine_configure = vmx_machine_configure,
   3022   1.1  maxv 	.vcpu_create = vmx_vcpu_create,
   3023   1.1  maxv 	.vcpu_destroy = vmx_vcpu_destroy,
   3024   1.1  maxv 	.vcpu_setstate = vmx_vcpu_setstate,
   3025   1.1  maxv 	.vcpu_getstate = vmx_vcpu_getstate,
   3026   1.1  maxv 	.vcpu_inject = vmx_vcpu_inject,
   3027   1.1  maxv 	.vcpu_run = vmx_vcpu_run
   3028   1.1  maxv };
   3029