nvmm_x86_vmx.c revision 1.35.2.3 1 1.35.2.3 martin /* $NetBSD: nvmm_x86_vmx.c,v 1.35.2.3 2020/04/13 08:04:25 martin Exp $ */
2 1.35.2.2 christos
3 1.35.2.2 christos /*
4 1.35.2.3 martin * Copyright (c) 2018-2020 The NetBSD Foundation, Inc.
5 1.35.2.2 christos * All rights reserved.
6 1.35.2.2 christos *
7 1.35.2.2 christos * This code is derived from software contributed to The NetBSD Foundation
8 1.35.2.2 christos * by Maxime Villard.
9 1.35.2.2 christos *
10 1.35.2.2 christos * Redistribution and use in source and binary forms, with or without
11 1.35.2.2 christos * modification, are permitted provided that the following conditions
12 1.35.2.2 christos * are met:
13 1.35.2.2 christos * 1. Redistributions of source code must retain the above copyright
14 1.35.2.2 christos * notice, this list of conditions and the following disclaimer.
15 1.35.2.2 christos * 2. Redistributions in binary form must reproduce the above copyright
16 1.35.2.2 christos * notice, this list of conditions and the following disclaimer in the
17 1.35.2.2 christos * documentation and/or other materials provided with the distribution.
18 1.35.2.2 christos *
19 1.35.2.2 christos * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.35.2.2 christos * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.35.2.2 christos * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.35.2.2 christos * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.35.2.2 christos * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.35.2.2 christos * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.35.2.2 christos * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.35.2.2 christos * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.35.2.2 christos * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.35.2.2 christos * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.35.2.2 christos * POSSIBILITY OF SUCH DAMAGE.
30 1.35.2.2 christos */
31 1.35.2.2 christos
32 1.35.2.2 christos #include <sys/cdefs.h>
33 1.35.2.3 martin __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.35.2.3 2020/04/13 08:04:25 martin Exp $");
34 1.35.2.2 christos
35 1.35.2.2 christos #include <sys/param.h>
36 1.35.2.2 christos #include <sys/systm.h>
37 1.35.2.2 christos #include <sys/kernel.h>
38 1.35.2.2 christos #include <sys/kmem.h>
39 1.35.2.2 christos #include <sys/cpu.h>
40 1.35.2.2 christos #include <sys/xcall.h>
41 1.35.2.2 christos #include <sys/mman.h>
42 1.35.2.2 christos
43 1.35.2.2 christos #include <uvm/uvm.h>
44 1.35.2.2 christos #include <uvm/uvm_page.h>
45 1.35.2.2 christos
46 1.35.2.2 christos #include <x86/cputypes.h>
47 1.35.2.2 christos #include <x86/specialreg.h>
48 1.35.2.2 christos #include <x86/pmap.h>
49 1.35.2.2 christos #include <x86/dbregs.h>
50 1.35.2.2 christos #include <x86/cpu_counter.h>
51 1.35.2.2 christos #include <machine/cpuvar.h>
52 1.35.2.2 christos
53 1.35.2.2 christos #include <dev/nvmm/nvmm.h>
54 1.35.2.2 christos #include <dev/nvmm/nvmm_internal.h>
55 1.35.2.2 christos #include <dev/nvmm/x86/nvmm_x86.h>
56 1.35.2.2 christos
57 1.35.2.2 christos int _vmx_vmxon(paddr_t *pa);
58 1.35.2.2 christos int _vmx_vmxoff(void);
59 1.35.2.2 christos int vmx_vmlaunch(uint64_t *gprs);
60 1.35.2.2 christos int vmx_vmresume(uint64_t *gprs);
61 1.35.2.2 christos
62 1.35.2.2 christos #define vmx_vmxon(a) \
63 1.35.2.2 christos if (__predict_false(_vmx_vmxon(a) != 0)) { \
64 1.35.2.2 christos panic("%s: VMXON failed", __func__); \
65 1.35.2.2 christos }
66 1.35.2.2 christos #define vmx_vmxoff() \
67 1.35.2.2 christos if (__predict_false(_vmx_vmxoff() != 0)) { \
68 1.35.2.2 christos panic("%s: VMXOFF failed", __func__); \
69 1.35.2.2 christos }
70 1.35.2.2 christos
71 1.35.2.2 christos struct ept_desc {
72 1.35.2.2 christos uint64_t eptp;
73 1.35.2.2 christos uint64_t mbz;
74 1.35.2.2 christos } __packed;
75 1.35.2.2 christos
76 1.35.2.2 christos struct vpid_desc {
77 1.35.2.2 christos uint64_t vpid;
78 1.35.2.2 christos uint64_t addr;
79 1.35.2.2 christos } __packed;
80 1.35.2.2 christos
81 1.35.2.2 christos static inline void
82 1.35.2.2 christos vmx_invept(uint64_t op, struct ept_desc *desc)
83 1.35.2.2 christos {
84 1.35.2.2 christos asm volatile (
85 1.35.2.2 christos "invept %[desc],%[op];"
86 1.35.2.2 christos "jz vmx_insn_failvalid;"
87 1.35.2.2 christos "jc vmx_insn_failinvalid;"
88 1.35.2.2 christos :
89 1.35.2.2 christos : [desc] "m" (*desc), [op] "r" (op)
90 1.35.2.2 christos : "memory", "cc"
91 1.35.2.2 christos );
92 1.35.2.2 christos }
93 1.35.2.2 christos
94 1.35.2.2 christos static inline void
95 1.35.2.2 christos vmx_invvpid(uint64_t op, struct vpid_desc *desc)
96 1.35.2.2 christos {
97 1.35.2.2 christos asm volatile (
98 1.35.2.2 christos "invvpid %[desc],%[op];"
99 1.35.2.2 christos "jz vmx_insn_failvalid;"
100 1.35.2.2 christos "jc vmx_insn_failinvalid;"
101 1.35.2.2 christos :
102 1.35.2.2 christos : [desc] "m" (*desc), [op] "r" (op)
103 1.35.2.2 christos : "memory", "cc"
104 1.35.2.2 christos );
105 1.35.2.2 christos }
106 1.35.2.2 christos
107 1.35.2.2 christos static inline uint64_t
108 1.35.2.2 christos vmx_vmread(uint64_t field)
109 1.35.2.2 christos {
110 1.35.2.2 christos uint64_t value;
111 1.35.2.2 christos
112 1.35.2.2 christos asm volatile (
113 1.35.2.2 christos "vmread %[field],%[value];"
114 1.35.2.2 christos "jz vmx_insn_failvalid;"
115 1.35.2.2 christos "jc vmx_insn_failinvalid;"
116 1.35.2.2 christos : [value] "=r" (value)
117 1.35.2.2 christos : [field] "r" (field)
118 1.35.2.2 christos : "cc"
119 1.35.2.2 christos );
120 1.35.2.2 christos
121 1.35.2.2 christos return value;
122 1.35.2.2 christos }
123 1.35.2.2 christos
124 1.35.2.2 christos static inline void
125 1.35.2.2 christos vmx_vmwrite(uint64_t field, uint64_t value)
126 1.35.2.2 christos {
127 1.35.2.2 christos asm volatile (
128 1.35.2.2 christos "vmwrite %[value],%[field];"
129 1.35.2.2 christos "jz vmx_insn_failvalid;"
130 1.35.2.2 christos "jc vmx_insn_failinvalid;"
131 1.35.2.2 christos :
132 1.35.2.2 christos : [field] "r" (field), [value] "r" (value)
133 1.35.2.2 christos : "cc"
134 1.35.2.2 christos );
135 1.35.2.2 christos }
136 1.35.2.2 christos
137 1.35.2.3 martin #ifdef DIAGNOSTIC
138 1.35.2.2 christos static inline paddr_t
139 1.35.2.2 christos vmx_vmptrst(void)
140 1.35.2.2 christos {
141 1.35.2.2 christos paddr_t pa;
142 1.35.2.2 christos
143 1.35.2.2 christos asm volatile (
144 1.35.2.2 christos "vmptrst %[pa];"
145 1.35.2.2 christos :
146 1.35.2.2 christos : [pa] "m" (*(paddr_t *)&pa)
147 1.35.2.2 christos : "memory"
148 1.35.2.2 christos );
149 1.35.2.2 christos
150 1.35.2.2 christos return pa;
151 1.35.2.2 christos }
152 1.35.2.3 martin #endif
153 1.35.2.2 christos
154 1.35.2.2 christos static inline void
155 1.35.2.2 christos vmx_vmptrld(paddr_t *pa)
156 1.35.2.2 christos {
157 1.35.2.2 christos asm volatile (
158 1.35.2.2 christos "vmptrld %[pa];"
159 1.35.2.2 christos "jz vmx_insn_failvalid;"
160 1.35.2.2 christos "jc vmx_insn_failinvalid;"
161 1.35.2.2 christos :
162 1.35.2.2 christos : [pa] "m" (*pa)
163 1.35.2.2 christos : "memory", "cc"
164 1.35.2.2 christos );
165 1.35.2.2 christos }
166 1.35.2.2 christos
167 1.35.2.2 christos static inline void
168 1.35.2.2 christos vmx_vmclear(paddr_t *pa)
169 1.35.2.2 christos {
170 1.35.2.2 christos asm volatile (
171 1.35.2.2 christos "vmclear %[pa];"
172 1.35.2.2 christos "jz vmx_insn_failvalid;"
173 1.35.2.2 christos "jc vmx_insn_failinvalid;"
174 1.35.2.2 christos :
175 1.35.2.2 christos : [pa] "m" (*pa)
176 1.35.2.2 christos : "memory", "cc"
177 1.35.2.2 christos );
178 1.35.2.2 christos }
179 1.35.2.2 christos
180 1.35.2.2 christos #define MSR_IA32_FEATURE_CONTROL 0x003A
181 1.35.2.2 christos #define IA32_FEATURE_CONTROL_LOCK __BIT(0)
182 1.35.2.2 christos #define IA32_FEATURE_CONTROL_IN_SMX __BIT(1)
183 1.35.2.2 christos #define IA32_FEATURE_CONTROL_OUT_SMX __BIT(2)
184 1.35.2.2 christos
185 1.35.2.2 christos #define MSR_IA32_VMX_BASIC 0x0480
186 1.35.2.2 christos #define IA32_VMX_BASIC_IDENT __BITS(30,0)
187 1.35.2.2 christos #define IA32_VMX_BASIC_DATA_SIZE __BITS(44,32)
188 1.35.2.2 christos #define IA32_VMX_BASIC_MEM_WIDTH __BIT(48)
189 1.35.2.2 christos #define IA32_VMX_BASIC_DUAL __BIT(49)
190 1.35.2.2 christos #define IA32_VMX_BASIC_MEM_TYPE __BITS(53,50)
191 1.35.2.2 christos #define MEM_TYPE_UC 0
192 1.35.2.2 christos #define MEM_TYPE_WB 6
193 1.35.2.2 christos #define IA32_VMX_BASIC_IO_REPORT __BIT(54)
194 1.35.2.2 christos #define IA32_VMX_BASIC_TRUE_CTLS __BIT(55)
195 1.35.2.2 christos
196 1.35.2.2 christos #define MSR_IA32_VMX_PINBASED_CTLS 0x0481
197 1.35.2.2 christos #define MSR_IA32_VMX_PROCBASED_CTLS 0x0482
198 1.35.2.2 christos #define MSR_IA32_VMX_EXIT_CTLS 0x0483
199 1.35.2.2 christos #define MSR_IA32_VMX_ENTRY_CTLS 0x0484
200 1.35.2.2 christos #define MSR_IA32_VMX_PROCBASED_CTLS2 0x048B
201 1.35.2.2 christos
202 1.35.2.2 christos #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x048D
203 1.35.2.2 christos #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x048E
204 1.35.2.2 christos #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x048F
205 1.35.2.2 christos #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x0490
206 1.35.2.2 christos
207 1.35.2.2 christos #define MSR_IA32_VMX_CR0_FIXED0 0x0486
208 1.35.2.2 christos #define MSR_IA32_VMX_CR0_FIXED1 0x0487
209 1.35.2.2 christos #define MSR_IA32_VMX_CR4_FIXED0 0x0488
210 1.35.2.2 christos #define MSR_IA32_VMX_CR4_FIXED1 0x0489
211 1.35.2.2 christos
212 1.35.2.2 christos #define MSR_IA32_VMX_EPT_VPID_CAP 0x048C
213 1.35.2.2 christos #define IA32_VMX_EPT_VPID_WALKLENGTH_4 __BIT(6)
214 1.35.2.2 christos #define IA32_VMX_EPT_VPID_UC __BIT(8)
215 1.35.2.2 christos #define IA32_VMX_EPT_VPID_WB __BIT(14)
216 1.35.2.2 christos #define IA32_VMX_EPT_VPID_INVEPT __BIT(20)
217 1.35.2.2 christos #define IA32_VMX_EPT_VPID_FLAGS_AD __BIT(21)
218 1.35.2.2 christos #define IA32_VMX_EPT_VPID_INVEPT_CONTEXT __BIT(25)
219 1.35.2.2 christos #define IA32_VMX_EPT_VPID_INVEPT_ALL __BIT(26)
220 1.35.2.2 christos #define IA32_VMX_EPT_VPID_INVVPID __BIT(32)
221 1.35.2.2 christos #define IA32_VMX_EPT_VPID_INVVPID_ADDR __BIT(40)
222 1.35.2.2 christos #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT __BIT(41)
223 1.35.2.2 christos #define IA32_VMX_EPT_VPID_INVVPID_ALL __BIT(42)
224 1.35.2.2 christos #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG __BIT(43)
225 1.35.2.2 christos
226 1.35.2.2 christos /* -------------------------------------------------------------------------- */
227 1.35.2.2 christos
228 1.35.2.2 christos /* 16-bit control fields */
229 1.35.2.2 christos #define VMCS_VPID 0x00000000
230 1.35.2.2 christos #define VMCS_PIR_VECTOR 0x00000002
231 1.35.2.2 christos #define VMCS_EPTP_INDEX 0x00000004
232 1.35.2.2 christos /* 16-bit guest-state fields */
233 1.35.2.2 christos #define VMCS_GUEST_ES_SELECTOR 0x00000800
234 1.35.2.2 christos #define VMCS_GUEST_CS_SELECTOR 0x00000802
235 1.35.2.2 christos #define VMCS_GUEST_SS_SELECTOR 0x00000804
236 1.35.2.2 christos #define VMCS_GUEST_DS_SELECTOR 0x00000806
237 1.35.2.2 christos #define VMCS_GUEST_FS_SELECTOR 0x00000808
238 1.35.2.2 christos #define VMCS_GUEST_GS_SELECTOR 0x0000080A
239 1.35.2.2 christos #define VMCS_GUEST_LDTR_SELECTOR 0x0000080C
240 1.35.2.2 christos #define VMCS_GUEST_TR_SELECTOR 0x0000080E
241 1.35.2.2 christos #define VMCS_GUEST_INTR_STATUS 0x00000810
242 1.35.2.2 christos #define VMCS_PML_INDEX 0x00000812
243 1.35.2.2 christos /* 16-bit host-state fields */
244 1.35.2.2 christos #define VMCS_HOST_ES_SELECTOR 0x00000C00
245 1.35.2.2 christos #define VMCS_HOST_CS_SELECTOR 0x00000C02
246 1.35.2.2 christos #define VMCS_HOST_SS_SELECTOR 0x00000C04
247 1.35.2.2 christos #define VMCS_HOST_DS_SELECTOR 0x00000C06
248 1.35.2.2 christos #define VMCS_HOST_FS_SELECTOR 0x00000C08
249 1.35.2.2 christos #define VMCS_HOST_GS_SELECTOR 0x00000C0A
250 1.35.2.2 christos #define VMCS_HOST_TR_SELECTOR 0x00000C0C
251 1.35.2.2 christos /* 64-bit control fields */
252 1.35.2.2 christos #define VMCS_IO_BITMAP_A 0x00002000
253 1.35.2.2 christos #define VMCS_IO_BITMAP_B 0x00002002
254 1.35.2.2 christos #define VMCS_MSR_BITMAP 0x00002004
255 1.35.2.2 christos #define VMCS_EXIT_MSR_STORE_ADDRESS 0x00002006
256 1.35.2.2 christos #define VMCS_EXIT_MSR_LOAD_ADDRESS 0x00002008
257 1.35.2.2 christos #define VMCS_ENTRY_MSR_LOAD_ADDRESS 0x0000200A
258 1.35.2.2 christos #define VMCS_EXECUTIVE_VMCS 0x0000200C
259 1.35.2.2 christos #define VMCS_PML_ADDRESS 0x0000200E
260 1.35.2.2 christos #define VMCS_TSC_OFFSET 0x00002010
261 1.35.2.2 christos #define VMCS_VIRTUAL_APIC 0x00002012
262 1.35.2.2 christos #define VMCS_APIC_ACCESS 0x00002014
263 1.35.2.2 christos #define VMCS_PIR_DESC 0x00002016
264 1.35.2.2 christos #define VMCS_VM_CONTROL 0x00002018
265 1.35.2.2 christos #define VMCS_EPTP 0x0000201A
266 1.35.2.2 christos #define EPTP_TYPE __BITS(2,0)
267 1.35.2.2 christos #define EPTP_TYPE_UC 0
268 1.35.2.2 christos #define EPTP_TYPE_WB 6
269 1.35.2.2 christos #define EPTP_WALKLEN __BITS(5,3)
270 1.35.2.2 christos #define EPTP_FLAGS_AD __BIT(6)
271 1.35.2.2 christos #define EPTP_PHYSADDR __BITS(63,12)
272 1.35.2.2 christos #define VMCS_EOI_EXIT0 0x0000201C
273 1.35.2.2 christos #define VMCS_EOI_EXIT1 0x0000201E
274 1.35.2.2 christos #define VMCS_EOI_EXIT2 0x00002020
275 1.35.2.2 christos #define VMCS_EOI_EXIT3 0x00002022
276 1.35.2.2 christos #define VMCS_EPTP_LIST 0x00002024
277 1.35.2.2 christos #define VMCS_VMREAD_BITMAP 0x00002026
278 1.35.2.2 christos #define VMCS_VMWRITE_BITMAP 0x00002028
279 1.35.2.2 christos #define VMCS_VIRTUAL_EXCEPTION 0x0000202A
280 1.35.2.2 christos #define VMCS_XSS_EXIT_BITMAP 0x0000202C
281 1.35.2.2 christos #define VMCS_ENCLS_EXIT_BITMAP 0x0000202E
282 1.35.2.2 christos #define VMCS_SUBPAGE_PERM_TABLE_PTR 0x00002030
283 1.35.2.2 christos #define VMCS_TSC_MULTIPLIER 0x00002032
284 1.35.2.2 christos /* 64-bit read-only fields */
285 1.35.2.2 christos #define VMCS_GUEST_PHYSICAL_ADDRESS 0x00002400
286 1.35.2.2 christos /* 64-bit guest-state fields */
287 1.35.2.2 christos #define VMCS_LINK_POINTER 0x00002800
288 1.35.2.2 christos #define VMCS_GUEST_IA32_DEBUGCTL 0x00002802
289 1.35.2.2 christos #define VMCS_GUEST_IA32_PAT 0x00002804
290 1.35.2.2 christos #define VMCS_GUEST_IA32_EFER 0x00002806
291 1.35.2.2 christos #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL 0x00002808
292 1.35.2.2 christos #define VMCS_GUEST_PDPTE0 0x0000280A
293 1.35.2.2 christos #define VMCS_GUEST_PDPTE1 0x0000280C
294 1.35.2.2 christos #define VMCS_GUEST_PDPTE2 0x0000280E
295 1.35.2.2 christos #define VMCS_GUEST_PDPTE3 0x00002810
296 1.35.2.2 christos #define VMCS_GUEST_BNDCFGS 0x00002812
297 1.35.2.2 christos /* 64-bit host-state fields */
298 1.35.2.2 christos #define VMCS_HOST_IA32_PAT 0x00002C00
299 1.35.2.2 christos #define VMCS_HOST_IA32_EFER 0x00002C02
300 1.35.2.2 christos #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL 0x00002C04
301 1.35.2.2 christos /* 32-bit control fields */
302 1.35.2.2 christos #define VMCS_PINBASED_CTLS 0x00004000
303 1.35.2.2 christos #define PIN_CTLS_INT_EXITING __BIT(0)
304 1.35.2.2 christos #define PIN_CTLS_NMI_EXITING __BIT(3)
305 1.35.2.2 christos #define PIN_CTLS_VIRTUAL_NMIS __BIT(5)
306 1.35.2.2 christos #define PIN_CTLS_ACTIVATE_PREEMPT_TIMER __BIT(6)
307 1.35.2.2 christos #define PIN_CTLS_PROCESS_POSTED_INTS __BIT(7)
308 1.35.2.2 christos #define VMCS_PROCBASED_CTLS 0x00004002
309 1.35.2.2 christos #define PROC_CTLS_INT_WINDOW_EXITING __BIT(2)
310 1.35.2.2 christos #define PROC_CTLS_USE_TSC_OFFSETTING __BIT(3)
311 1.35.2.2 christos #define PROC_CTLS_HLT_EXITING __BIT(7)
312 1.35.2.2 christos #define PROC_CTLS_INVLPG_EXITING __BIT(9)
313 1.35.2.2 christos #define PROC_CTLS_MWAIT_EXITING __BIT(10)
314 1.35.2.2 christos #define PROC_CTLS_RDPMC_EXITING __BIT(11)
315 1.35.2.2 christos #define PROC_CTLS_RDTSC_EXITING __BIT(12)
316 1.35.2.2 christos #define PROC_CTLS_RCR3_EXITING __BIT(15)
317 1.35.2.2 christos #define PROC_CTLS_LCR3_EXITING __BIT(16)
318 1.35.2.2 christos #define PROC_CTLS_RCR8_EXITING __BIT(19)
319 1.35.2.2 christos #define PROC_CTLS_LCR8_EXITING __BIT(20)
320 1.35.2.2 christos #define PROC_CTLS_USE_TPR_SHADOW __BIT(21)
321 1.35.2.2 christos #define PROC_CTLS_NMI_WINDOW_EXITING __BIT(22)
322 1.35.2.2 christos #define PROC_CTLS_DR_EXITING __BIT(23)
323 1.35.2.2 christos #define PROC_CTLS_UNCOND_IO_EXITING __BIT(24)
324 1.35.2.2 christos #define PROC_CTLS_USE_IO_BITMAPS __BIT(25)
325 1.35.2.2 christos #define PROC_CTLS_MONITOR_TRAP_FLAG __BIT(27)
326 1.35.2.2 christos #define PROC_CTLS_USE_MSR_BITMAPS __BIT(28)
327 1.35.2.2 christos #define PROC_CTLS_MONITOR_EXITING __BIT(29)
328 1.35.2.2 christos #define PROC_CTLS_PAUSE_EXITING __BIT(30)
329 1.35.2.2 christos #define PROC_CTLS_ACTIVATE_CTLS2 __BIT(31)
330 1.35.2.2 christos #define VMCS_EXCEPTION_BITMAP 0x00004004
331 1.35.2.2 christos #define VMCS_PF_ERROR_MASK 0x00004006
332 1.35.2.2 christos #define VMCS_PF_ERROR_MATCH 0x00004008
333 1.35.2.2 christos #define VMCS_CR3_TARGET_COUNT 0x0000400A
334 1.35.2.2 christos #define VMCS_EXIT_CTLS 0x0000400C
335 1.35.2.2 christos #define EXIT_CTLS_SAVE_DEBUG_CONTROLS __BIT(2)
336 1.35.2.2 christos #define EXIT_CTLS_HOST_LONG_MODE __BIT(9)
337 1.35.2.2 christos #define EXIT_CTLS_LOAD_PERFGLOBALCTRL __BIT(12)
338 1.35.2.2 christos #define EXIT_CTLS_ACK_INTERRUPT __BIT(15)
339 1.35.2.2 christos #define EXIT_CTLS_SAVE_PAT __BIT(18)
340 1.35.2.2 christos #define EXIT_CTLS_LOAD_PAT __BIT(19)
341 1.35.2.2 christos #define EXIT_CTLS_SAVE_EFER __BIT(20)
342 1.35.2.2 christos #define EXIT_CTLS_LOAD_EFER __BIT(21)
343 1.35.2.2 christos #define EXIT_CTLS_SAVE_PREEMPT_TIMER __BIT(22)
344 1.35.2.2 christos #define EXIT_CTLS_CLEAR_BNDCFGS __BIT(23)
345 1.35.2.2 christos #define EXIT_CTLS_CONCEAL_PT __BIT(24)
346 1.35.2.2 christos #define VMCS_EXIT_MSR_STORE_COUNT 0x0000400E
347 1.35.2.2 christos #define VMCS_EXIT_MSR_LOAD_COUNT 0x00004010
348 1.35.2.2 christos #define VMCS_ENTRY_CTLS 0x00004012
349 1.35.2.2 christos #define ENTRY_CTLS_LOAD_DEBUG_CONTROLS __BIT(2)
350 1.35.2.2 christos #define ENTRY_CTLS_LONG_MODE __BIT(9)
351 1.35.2.2 christos #define ENTRY_CTLS_SMM __BIT(10)
352 1.35.2.2 christos #define ENTRY_CTLS_DISABLE_DUAL __BIT(11)
353 1.35.2.2 christos #define ENTRY_CTLS_LOAD_PERFGLOBALCTRL __BIT(13)
354 1.35.2.2 christos #define ENTRY_CTLS_LOAD_PAT __BIT(14)
355 1.35.2.2 christos #define ENTRY_CTLS_LOAD_EFER __BIT(15)
356 1.35.2.2 christos #define ENTRY_CTLS_LOAD_BNDCFGS __BIT(16)
357 1.35.2.2 christos #define ENTRY_CTLS_CONCEAL_PT __BIT(17)
358 1.35.2.2 christos #define VMCS_ENTRY_MSR_LOAD_COUNT 0x00004014
359 1.35.2.2 christos #define VMCS_ENTRY_INTR_INFO 0x00004016
360 1.35.2.2 christos #define INTR_INFO_VECTOR __BITS(7,0)
361 1.35.2.2 christos #define INTR_INFO_TYPE __BITS(10,8)
362 1.35.2.2 christos #define INTR_TYPE_EXT_INT 0
363 1.35.2.2 christos #define INTR_TYPE_NMI 2
364 1.35.2.2 christos #define INTR_TYPE_HW_EXC 3
365 1.35.2.2 christos #define INTR_TYPE_SW_INT 4
366 1.35.2.2 christos #define INTR_TYPE_PRIV_SW_EXC 5
367 1.35.2.2 christos #define INTR_TYPE_SW_EXC 6
368 1.35.2.2 christos #define INTR_TYPE_OTHER 7
369 1.35.2.2 christos #define INTR_INFO_ERROR __BIT(11)
370 1.35.2.2 christos #define INTR_INFO_VALID __BIT(31)
371 1.35.2.2 christos #define VMCS_ENTRY_EXCEPTION_ERROR 0x00004018
372 1.35.2.2 christos #define VMCS_ENTRY_INST_LENGTH 0x0000401A
373 1.35.2.2 christos #define VMCS_TPR_THRESHOLD 0x0000401C
374 1.35.2.2 christos #define VMCS_PROCBASED_CTLS2 0x0000401E
375 1.35.2.2 christos #define PROC_CTLS2_VIRT_APIC_ACCESSES __BIT(0)
376 1.35.2.2 christos #define PROC_CTLS2_ENABLE_EPT __BIT(1)
377 1.35.2.2 christos #define PROC_CTLS2_DESC_TABLE_EXITING __BIT(2)
378 1.35.2.2 christos #define PROC_CTLS2_ENABLE_RDTSCP __BIT(3)
379 1.35.2.2 christos #define PROC_CTLS2_VIRT_X2APIC __BIT(4)
380 1.35.2.2 christos #define PROC_CTLS2_ENABLE_VPID __BIT(5)
381 1.35.2.2 christos #define PROC_CTLS2_WBINVD_EXITING __BIT(6)
382 1.35.2.2 christos #define PROC_CTLS2_UNRESTRICTED_GUEST __BIT(7)
383 1.35.2.2 christos #define PROC_CTLS2_APIC_REG_VIRT __BIT(8)
384 1.35.2.2 christos #define PROC_CTLS2_VIRT_INT_DELIVERY __BIT(9)
385 1.35.2.2 christos #define PROC_CTLS2_PAUSE_LOOP_EXITING __BIT(10)
386 1.35.2.2 christos #define PROC_CTLS2_RDRAND_EXITING __BIT(11)
387 1.35.2.2 christos #define PROC_CTLS2_INVPCID_ENABLE __BIT(12)
388 1.35.2.2 christos #define PROC_CTLS2_VMFUNC_ENABLE __BIT(13)
389 1.35.2.2 christos #define PROC_CTLS2_VMCS_SHADOWING __BIT(14)
390 1.35.2.2 christos #define PROC_CTLS2_ENCLS_EXITING __BIT(15)
391 1.35.2.2 christos #define PROC_CTLS2_RDSEED_EXITING __BIT(16)
392 1.35.2.2 christos #define PROC_CTLS2_PML_ENABLE __BIT(17)
393 1.35.2.2 christos #define PROC_CTLS2_EPT_VIOLATION __BIT(18)
394 1.35.2.2 christos #define PROC_CTLS2_CONCEAL_VMX_FROM_PT __BIT(19)
395 1.35.2.2 christos #define PROC_CTLS2_XSAVES_ENABLE __BIT(20)
396 1.35.2.2 christos #define PROC_CTLS2_MODE_BASED_EXEC_EPT __BIT(22)
397 1.35.2.2 christos #define PROC_CTLS2_SUBPAGE_PERMISSIONS __BIT(23)
398 1.35.2.2 christos #define PROC_CTLS2_USE_TSC_SCALING __BIT(25)
399 1.35.2.2 christos #define PROC_CTLS2_ENCLV_EXITING __BIT(28)
400 1.35.2.2 christos #define VMCS_PLE_GAP 0x00004020
401 1.35.2.2 christos #define VMCS_PLE_WINDOW 0x00004022
402 1.35.2.2 christos /* 32-bit read-only data fields */
403 1.35.2.2 christos #define VMCS_INSTRUCTION_ERROR 0x00004400
404 1.35.2.2 christos #define VMCS_EXIT_REASON 0x00004402
405 1.35.2.2 christos #define VMCS_EXIT_INTR_INFO 0x00004404
406 1.35.2.2 christos #define VMCS_EXIT_INTR_ERRCODE 0x00004406
407 1.35.2.2 christos #define VMCS_IDT_VECTORING_INFO 0x00004408
408 1.35.2.2 christos #define VMCS_IDT_VECTORING_ERROR 0x0000440A
409 1.35.2.2 christos #define VMCS_EXIT_INSTRUCTION_LENGTH 0x0000440C
410 1.35.2.2 christos #define VMCS_EXIT_INSTRUCTION_INFO 0x0000440E
411 1.35.2.2 christos /* 32-bit guest-state fields */
412 1.35.2.2 christos #define VMCS_GUEST_ES_LIMIT 0x00004800
413 1.35.2.2 christos #define VMCS_GUEST_CS_LIMIT 0x00004802
414 1.35.2.2 christos #define VMCS_GUEST_SS_LIMIT 0x00004804
415 1.35.2.2 christos #define VMCS_GUEST_DS_LIMIT 0x00004806
416 1.35.2.2 christos #define VMCS_GUEST_FS_LIMIT 0x00004808
417 1.35.2.2 christos #define VMCS_GUEST_GS_LIMIT 0x0000480A
418 1.35.2.2 christos #define VMCS_GUEST_LDTR_LIMIT 0x0000480C
419 1.35.2.2 christos #define VMCS_GUEST_TR_LIMIT 0x0000480E
420 1.35.2.2 christos #define VMCS_GUEST_GDTR_LIMIT 0x00004810
421 1.35.2.2 christos #define VMCS_GUEST_IDTR_LIMIT 0x00004812
422 1.35.2.2 christos #define VMCS_GUEST_ES_ACCESS_RIGHTS 0x00004814
423 1.35.2.2 christos #define VMCS_GUEST_CS_ACCESS_RIGHTS 0x00004816
424 1.35.2.2 christos #define VMCS_GUEST_SS_ACCESS_RIGHTS 0x00004818
425 1.35.2.2 christos #define VMCS_GUEST_DS_ACCESS_RIGHTS 0x0000481A
426 1.35.2.2 christos #define VMCS_GUEST_FS_ACCESS_RIGHTS 0x0000481C
427 1.35.2.2 christos #define VMCS_GUEST_GS_ACCESS_RIGHTS 0x0000481E
428 1.35.2.2 christos #define VMCS_GUEST_LDTR_ACCESS_RIGHTS 0x00004820
429 1.35.2.2 christos #define VMCS_GUEST_TR_ACCESS_RIGHTS 0x00004822
430 1.35.2.2 christos #define VMCS_GUEST_INTERRUPTIBILITY 0x00004824
431 1.35.2.2 christos #define INT_STATE_STI __BIT(0)
432 1.35.2.2 christos #define INT_STATE_MOVSS __BIT(1)
433 1.35.2.2 christos #define INT_STATE_SMI __BIT(2)
434 1.35.2.2 christos #define INT_STATE_NMI __BIT(3)
435 1.35.2.2 christos #define INT_STATE_ENCLAVE __BIT(4)
436 1.35.2.2 christos #define VMCS_GUEST_ACTIVITY 0x00004826
437 1.35.2.2 christos #define VMCS_GUEST_SMBASE 0x00004828
438 1.35.2.2 christos #define VMCS_GUEST_IA32_SYSENTER_CS 0x0000482A
439 1.35.2.2 christos #define VMCS_PREEMPTION_TIMER_VALUE 0x0000482E
440 1.35.2.2 christos /* 32-bit host state fields */
441 1.35.2.2 christos #define VMCS_HOST_IA32_SYSENTER_CS 0x00004C00
442 1.35.2.2 christos /* Natural-Width control fields */
443 1.35.2.2 christos #define VMCS_CR0_MASK 0x00006000
444 1.35.2.2 christos #define VMCS_CR4_MASK 0x00006002
445 1.35.2.2 christos #define VMCS_CR0_SHADOW 0x00006004
446 1.35.2.2 christos #define VMCS_CR4_SHADOW 0x00006006
447 1.35.2.2 christos #define VMCS_CR3_TARGET0 0x00006008
448 1.35.2.2 christos #define VMCS_CR3_TARGET1 0x0000600A
449 1.35.2.2 christos #define VMCS_CR3_TARGET2 0x0000600C
450 1.35.2.2 christos #define VMCS_CR3_TARGET3 0x0000600E
451 1.35.2.2 christos /* Natural-Width read-only fields */
452 1.35.2.2 christos #define VMCS_EXIT_QUALIFICATION 0x00006400
453 1.35.2.2 christos #define VMCS_IO_RCX 0x00006402
454 1.35.2.2 christos #define VMCS_IO_RSI 0x00006404
455 1.35.2.2 christos #define VMCS_IO_RDI 0x00006406
456 1.35.2.2 christos #define VMCS_IO_RIP 0x00006408
457 1.35.2.2 christos #define VMCS_GUEST_LINEAR_ADDRESS 0x0000640A
458 1.35.2.2 christos /* Natural-Width guest-state fields */
459 1.35.2.2 christos #define VMCS_GUEST_CR0 0x00006800
460 1.35.2.2 christos #define VMCS_GUEST_CR3 0x00006802
461 1.35.2.2 christos #define VMCS_GUEST_CR4 0x00006804
462 1.35.2.2 christos #define VMCS_GUEST_ES_BASE 0x00006806
463 1.35.2.2 christos #define VMCS_GUEST_CS_BASE 0x00006808
464 1.35.2.2 christos #define VMCS_GUEST_SS_BASE 0x0000680A
465 1.35.2.2 christos #define VMCS_GUEST_DS_BASE 0x0000680C
466 1.35.2.2 christos #define VMCS_GUEST_FS_BASE 0x0000680E
467 1.35.2.2 christos #define VMCS_GUEST_GS_BASE 0x00006810
468 1.35.2.2 christos #define VMCS_GUEST_LDTR_BASE 0x00006812
469 1.35.2.2 christos #define VMCS_GUEST_TR_BASE 0x00006814
470 1.35.2.2 christos #define VMCS_GUEST_GDTR_BASE 0x00006816
471 1.35.2.2 christos #define VMCS_GUEST_IDTR_BASE 0x00006818
472 1.35.2.2 christos #define VMCS_GUEST_DR7 0x0000681A
473 1.35.2.2 christos #define VMCS_GUEST_RSP 0x0000681C
474 1.35.2.2 christos #define VMCS_GUEST_RIP 0x0000681E
475 1.35.2.2 christos #define VMCS_GUEST_RFLAGS 0x00006820
476 1.35.2.2 christos #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS 0x00006822
477 1.35.2.2 christos #define VMCS_GUEST_IA32_SYSENTER_ESP 0x00006824
478 1.35.2.2 christos #define VMCS_GUEST_IA32_SYSENTER_EIP 0x00006826
479 1.35.2.2 christos /* Natural-Width host-state fields */
480 1.35.2.2 christos #define VMCS_HOST_CR0 0x00006C00
481 1.35.2.2 christos #define VMCS_HOST_CR3 0x00006C02
482 1.35.2.2 christos #define VMCS_HOST_CR4 0x00006C04
483 1.35.2.2 christos #define VMCS_HOST_FS_BASE 0x00006C06
484 1.35.2.2 christos #define VMCS_HOST_GS_BASE 0x00006C08
485 1.35.2.2 christos #define VMCS_HOST_TR_BASE 0x00006C0A
486 1.35.2.2 christos #define VMCS_HOST_GDTR_BASE 0x00006C0C
487 1.35.2.2 christos #define VMCS_HOST_IDTR_BASE 0x00006C0E
488 1.35.2.2 christos #define VMCS_HOST_IA32_SYSENTER_ESP 0x00006C10
489 1.35.2.2 christos #define VMCS_HOST_IA32_SYSENTER_EIP 0x00006C12
490 1.35.2.2 christos #define VMCS_HOST_RSP 0x00006C14
491 1.35.2.2 christos #define VMCS_HOST_RIP 0x00006c16
492 1.35.2.2 christos
493 1.35.2.2 christos /* VMX basic exit reasons. */
494 1.35.2.2 christos #define VMCS_EXITCODE_EXC_NMI 0
495 1.35.2.2 christos #define VMCS_EXITCODE_EXT_INT 1
496 1.35.2.2 christos #define VMCS_EXITCODE_SHUTDOWN 2
497 1.35.2.2 christos #define VMCS_EXITCODE_INIT 3
498 1.35.2.2 christos #define VMCS_EXITCODE_SIPI 4
499 1.35.2.2 christos #define VMCS_EXITCODE_SMI 5
500 1.35.2.2 christos #define VMCS_EXITCODE_OTHER_SMI 6
501 1.35.2.2 christos #define VMCS_EXITCODE_INT_WINDOW 7
502 1.35.2.2 christos #define VMCS_EXITCODE_NMI_WINDOW 8
503 1.35.2.2 christos #define VMCS_EXITCODE_TASK_SWITCH 9
504 1.35.2.2 christos #define VMCS_EXITCODE_CPUID 10
505 1.35.2.2 christos #define VMCS_EXITCODE_GETSEC 11
506 1.35.2.2 christos #define VMCS_EXITCODE_HLT 12
507 1.35.2.2 christos #define VMCS_EXITCODE_INVD 13
508 1.35.2.2 christos #define VMCS_EXITCODE_INVLPG 14
509 1.35.2.2 christos #define VMCS_EXITCODE_RDPMC 15
510 1.35.2.2 christos #define VMCS_EXITCODE_RDTSC 16
511 1.35.2.2 christos #define VMCS_EXITCODE_RSM 17
512 1.35.2.2 christos #define VMCS_EXITCODE_VMCALL 18
513 1.35.2.2 christos #define VMCS_EXITCODE_VMCLEAR 19
514 1.35.2.2 christos #define VMCS_EXITCODE_VMLAUNCH 20
515 1.35.2.2 christos #define VMCS_EXITCODE_VMPTRLD 21
516 1.35.2.2 christos #define VMCS_EXITCODE_VMPTRST 22
517 1.35.2.2 christos #define VMCS_EXITCODE_VMREAD 23
518 1.35.2.2 christos #define VMCS_EXITCODE_VMRESUME 24
519 1.35.2.2 christos #define VMCS_EXITCODE_VMWRITE 25
520 1.35.2.2 christos #define VMCS_EXITCODE_VMXOFF 26
521 1.35.2.2 christos #define VMCS_EXITCODE_VMXON 27
522 1.35.2.2 christos #define VMCS_EXITCODE_CR 28
523 1.35.2.2 christos #define VMCS_EXITCODE_DR 29
524 1.35.2.2 christos #define VMCS_EXITCODE_IO 30
525 1.35.2.2 christos #define VMCS_EXITCODE_RDMSR 31
526 1.35.2.2 christos #define VMCS_EXITCODE_WRMSR 32
527 1.35.2.2 christos #define VMCS_EXITCODE_FAIL_GUEST_INVALID 33
528 1.35.2.2 christos #define VMCS_EXITCODE_FAIL_MSR_INVALID 34
529 1.35.2.2 christos #define VMCS_EXITCODE_MWAIT 36
530 1.35.2.2 christos #define VMCS_EXITCODE_TRAP_FLAG 37
531 1.35.2.2 christos #define VMCS_EXITCODE_MONITOR 39
532 1.35.2.2 christos #define VMCS_EXITCODE_PAUSE 40
533 1.35.2.2 christos #define VMCS_EXITCODE_FAIL_MACHINE_CHECK 41
534 1.35.2.2 christos #define VMCS_EXITCODE_TPR_BELOW 43
535 1.35.2.2 christos #define VMCS_EXITCODE_APIC_ACCESS 44
536 1.35.2.2 christos #define VMCS_EXITCODE_VEOI 45
537 1.35.2.2 christos #define VMCS_EXITCODE_GDTR_IDTR 46
538 1.35.2.2 christos #define VMCS_EXITCODE_LDTR_TR 47
539 1.35.2.2 christos #define VMCS_EXITCODE_EPT_VIOLATION 48
540 1.35.2.2 christos #define VMCS_EXITCODE_EPT_MISCONFIG 49
541 1.35.2.2 christos #define VMCS_EXITCODE_INVEPT 50
542 1.35.2.2 christos #define VMCS_EXITCODE_RDTSCP 51
543 1.35.2.2 christos #define VMCS_EXITCODE_PREEMPT_TIMEOUT 52
544 1.35.2.2 christos #define VMCS_EXITCODE_INVVPID 53
545 1.35.2.2 christos #define VMCS_EXITCODE_WBINVD 54
546 1.35.2.2 christos #define VMCS_EXITCODE_XSETBV 55
547 1.35.2.2 christos #define VMCS_EXITCODE_APIC_WRITE 56
548 1.35.2.2 christos #define VMCS_EXITCODE_RDRAND 57
549 1.35.2.2 christos #define VMCS_EXITCODE_INVPCID 58
550 1.35.2.2 christos #define VMCS_EXITCODE_VMFUNC 59
551 1.35.2.2 christos #define VMCS_EXITCODE_ENCLS 60
552 1.35.2.2 christos #define VMCS_EXITCODE_RDSEED 61
553 1.35.2.2 christos #define VMCS_EXITCODE_PAGE_LOG_FULL 62
554 1.35.2.2 christos #define VMCS_EXITCODE_XSAVES 63
555 1.35.2.2 christos #define VMCS_EXITCODE_XRSTORS 64
556 1.35.2.2 christos
557 1.35.2.2 christos /* -------------------------------------------------------------------------- */
558 1.35.2.2 christos
559 1.35.2.2 christos static void vmx_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
560 1.35.2.2 christos static void vmx_vcpu_state_commit(struct nvmm_cpu *);
561 1.35.2.2 christos
562 1.35.2.2 christos #define VMX_MSRLIST_STAR 0
563 1.35.2.2 christos #define VMX_MSRLIST_LSTAR 1
564 1.35.2.2 christos #define VMX_MSRLIST_CSTAR 2
565 1.35.2.2 christos #define VMX_MSRLIST_SFMASK 3
566 1.35.2.2 christos #define VMX_MSRLIST_KERNELGSBASE 4
567 1.35.2.2 christos #define VMX_MSRLIST_EXIT_NMSR 5
568 1.35.2.2 christos #define VMX_MSRLIST_L1DFLUSH 5
569 1.35.2.2 christos
570 1.35.2.2 christos /* On entry, we may do +1 to include L1DFLUSH. */
571 1.35.2.2 christos static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
572 1.35.2.2 christos
573 1.35.2.2 christos struct vmxon {
574 1.35.2.2 christos uint32_t ident;
575 1.35.2.2 christos #define VMXON_IDENT_REVISION __BITS(30,0)
576 1.35.2.2 christos
577 1.35.2.2 christos uint8_t data[PAGE_SIZE - 4];
578 1.35.2.2 christos } __packed;
579 1.35.2.2 christos
580 1.35.2.2 christos CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
581 1.35.2.2 christos
582 1.35.2.2 christos struct vmxoncpu {
583 1.35.2.2 christos vaddr_t va;
584 1.35.2.2 christos paddr_t pa;
585 1.35.2.2 christos };
586 1.35.2.2 christos
587 1.35.2.2 christos static struct vmxoncpu vmxoncpu[MAXCPUS];
588 1.35.2.2 christos
589 1.35.2.2 christos struct vmcs {
590 1.35.2.2 christos uint32_t ident;
591 1.35.2.2 christos #define VMCS_IDENT_REVISION __BITS(30,0)
592 1.35.2.2 christos #define VMCS_IDENT_SHADOW __BIT(31)
593 1.35.2.2 christos
594 1.35.2.2 christos uint32_t abort;
595 1.35.2.2 christos uint8_t data[PAGE_SIZE - 8];
596 1.35.2.2 christos } __packed;
597 1.35.2.2 christos
598 1.35.2.2 christos CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
599 1.35.2.2 christos
600 1.35.2.2 christos struct msr_entry {
601 1.35.2.2 christos uint32_t msr;
602 1.35.2.2 christos uint32_t rsvd;
603 1.35.2.2 christos uint64_t val;
604 1.35.2.2 christos } __packed;
605 1.35.2.2 christos
606 1.35.2.2 christos #define VPID_MAX 0xFFFF
607 1.35.2.2 christos
608 1.35.2.2 christos /* Make sure we never run out of VPIDs. */
609 1.35.2.2 christos CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
610 1.35.2.2 christos
611 1.35.2.2 christos static uint64_t vmx_tlb_flush_op __read_mostly;
612 1.35.2.2 christos static uint64_t vmx_ept_flush_op __read_mostly;
613 1.35.2.2 christos static uint64_t vmx_eptp_type __read_mostly;
614 1.35.2.2 christos
615 1.35.2.2 christos static uint64_t vmx_pinbased_ctls __read_mostly;
616 1.35.2.2 christos static uint64_t vmx_procbased_ctls __read_mostly;
617 1.35.2.2 christos static uint64_t vmx_procbased_ctls2 __read_mostly;
618 1.35.2.2 christos static uint64_t vmx_entry_ctls __read_mostly;
619 1.35.2.2 christos static uint64_t vmx_exit_ctls __read_mostly;
620 1.35.2.2 christos
621 1.35.2.2 christos static uint64_t vmx_cr0_fixed0 __read_mostly;
622 1.35.2.2 christos static uint64_t vmx_cr0_fixed1 __read_mostly;
623 1.35.2.2 christos static uint64_t vmx_cr4_fixed0 __read_mostly;
624 1.35.2.2 christos static uint64_t vmx_cr4_fixed1 __read_mostly;
625 1.35.2.2 christos
626 1.35.2.2 christos extern bool pmap_ept_has_ad;
627 1.35.2.2 christos
628 1.35.2.2 christos #define VMX_PINBASED_CTLS_ONE \
629 1.35.2.2 christos (PIN_CTLS_INT_EXITING| \
630 1.35.2.2 christos PIN_CTLS_NMI_EXITING| \
631 1.35.2.2 christos PIN_CTLS_VIRTUAL_NMIS)
632 1.35.2.2 christos
633 1.35.2.2 christos #define VMX_PINBASED_CTLS_ZERO 0
634 1.35.2.2 christos
635 1.35.2.2 christos #define VMX_PROCBASED_CTLS_ONE \
636 1.35.2.2 christos (PROC_CTLS_USE_TSC_OFFSETTING| \
637 1.35.2.2 christos PROC_CTLS_HLT_EXITING| \
638 1.35.2.2 christos PROC_CTLS_MWAIT_EXITING | \
639 1.35.2.2 christos PROC_CTLS_RDPMC_EXITING | \
640 1.35.2.2 christos PROC_CTLS_RCR8_EXITING | \
641 1.35.2.2 christos PROC_CTLS_LCR8_EXITING | \
642 1.35.2.2 christos PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
643 1.35.2.2 christos PROC_CTLS_USE_MSR_BITMAPS | \
644 1.35.2.2 christos PROC_CTLS_MONITOR_EXITING | \
645 1.35.2.2 christos PROC_CTLS_ACTIVATE_CTLS2)
646 1.35.2.2 christos
647 1.35.2.2 christos #define VMX_PROCBASED_CTLS_ZERO \
648 1.35.2.2 christos (PROC_CTLS_RCR3_EXITING| \
649 1.35.2.2 christos PROC_CTLS_LCR3_EXITING)
650 1.35.2.2 christos
651 1.35.2.2 christos #define VMX_PROCBASED_CTLS2_ONE \
652 1.35.2.2 christos (PROC_CTLS2_ENABLE_EPT| \
653 1.35.2.2 christos PROC_CTLS2_ENABLE_VPID| \
654 1.35.2.2 christos PROC_CTLS2_UNRESTRICTED_GUEST)
655 1.35.2.2 christos
656 1.35.2.2 christos #define VMX_PROCBASED_CTLS2_ZERO 0
657 1.35.2.2 christos
658 1.35.2.2 christos #define VMX_ENTRY_CTLS_ONE \
659 1.35.2.2 christos (ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
660 1.35.2.2 christos ENTRY_CTLS_LOAD_EFER| \
661 1.35.2.2 christos ENTRY_CTLS_LOAD_PAT)
662 1.35.2.2 christos
663 1.35.2.2 christos #define VMX_ENTRY_CTLS_ZERO \
664 1.35.2.2 christos (ENTRY_CTLS_SMM| \
665 1.35.2.2 christos ENTRY_CTLS_DISABLE_DUAL)
666 1.35.2.2 christos
667 1.35.2.2 christos #define VMX_EXIT_CTLS_ONE \
668 1.35.2.2 christos (EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
669 1.35.2.2 christos EXIT_CTLS_HOST_LONG_MODE| \
670 1.35.2.2 christos EXIT_CTLS_SAVE_PAT| \
671 1.35.2.2 christos EXIT_CTLS_LOAD_PAT| \
672 1.35.2.2 christos EXIT_CTLS_SAVE_EFER| \
673 1.35.2.2 christos EXIT_CTLS_LOAD_EFER)
674 1.35.2.2 christos
675 1.35.2.2 christos #define VMX_EXIT_CTLS_ZERO 0
676 1.35.2.2 christos
677 1.35.2.2 christos static uint8_t *vmx_asidmap __read_mostly;
678 1.35.2.2 christos static uint32_t vmx_maxasid __read_mostly;
679 1.35.2.2 christos static kmutex_t vmx_asidlock __cacheline_aligned;
680 1.35.2.2 christos
681 1.35.2.2 christos #define VMX_XCR0_MASK_DEFAULT (XCR0_X87|XCR0_SSE)
682 1.35.2.2 christos static uint64_t vmx_xcr0_mask __read_mostly;
683 1.35.2.2 christos
684 1.35.2.2 christos #define VMX_NCPUIDS 32
685 1.35.2.2 christos
686 1.35.2.2 christos #define VMCS_NPAGES 1
687 1.35.2.2 christos #define VMCS_SIZE (VMCS_NPAGES * PAGE_SIZE)
688 1.35.2.2 christos
689 1.35.2.2 christos #define MSRBM_NPAGES 1
690 1.35.2.2 christos #define MSRBM_SIZE (MSRBM_NPAGES * PAGE_SIZE)
691 1.35.2.2 christos
692 1.35.2.2 christos #define EFER_TLB_FLUSH \
693 1.35.2.2 christos (EFER_NXE|EFER_LMA|EFER_LME)
694 1.35.2.2 christos #define CR0_TLB_FLUSH \
695 1.35.2.2 christos (CR0_PG|CR0_WP|CR0_CD|CR0_NW)
696 1.35.2.2 christos #define CR4_TLB_FLUSH \
697 1.35.2.2 christos (CR4_PGE|CR4_PAE|CR4_PSE)
698 1.35.2.2 christos
699 1.35.2.2 christos /* -------------------------------------------------------------------------- */
700 1.35.2.2 christos
701 1.35.2.2 christos struct vmx_machdata {
702 1.35.2.2 christos volatile uint64_t mach_htlb_gen;
703 1.35.2.2 christos };
704 1.35.2.2 christos
705 1.35.2.3 martin static const size_t vmx_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
706 1.35.2.3 martin [NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
707 1.35.2.3 martin sizeof(struct nvmm_vcpu_conf_cpuid),
708 1.35.2.3 martin [NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
709 1.35.2.3 martin sizeof(struct nvmm_vcpu_conf_tpr)
710 1.35.2.2 christos };
711 1.35.2.2 christos
712 1.35.2.2 christos struct vmx_cpudata {
713 1.35.2.2 christos /* General */
714 1.35.2.2 christos uint64_t asid;
715 1.35.2.2 christos bool gtlb_want_flush;
716 1.35.2.2 christos bool gtsc_want_update;
717 1.35.2.2 christos uint64_t vcpu_htlb_gen;
718 1.35.2.2 christos kcpuset_t *htlb_want_flush;
719 1.35.2.2 christos
720 1.35.2.2 christos /* VMCS */
721 1.35.2.2 christos struct vmcs *vmcs;
722 1.35.2.2 christos paddr_t vmcs_pa;
723 1.35.2.2 christos size_t vmcs_refcnt;
724 1.35.2.2 christos struct cpu_info *vmcs_ci;
725 1.35.2.2 christos bool vmcs_launched;
726 1.35.2.2 christos
727 1.35.2.2 christos /* MSR bitmap */
728 1.35.2.2 christos uint8_t *msrbm;
729 1.35.2.2 christos paddr_t msrbm_pa;
730 1.35.2.2 christos
731 1.35.2.2 christos /* Host state */
732 1.35.2.2 christos uint64_t hxcr0;
733 1.35.2.2 christos uint64_t star;
734 1.35.2.2 christos uint64_t lstar;
735 1.35.2.2 christos uint64_t cstar;
736 1.35.2.2 christos uint64_t sfmask;
737 1.35.2.2 christos uint64_t kernelgsbase;
738 1.35.2.2 christos
739 1.35.2.2 christos /* Intr state */
740 1.35.2.2 christos bool int_window_exit;
741 1.35.2.2 christos bool nmi_window_exit;
742 1.35.2.2 christos bool evt_pending;
743 1.35.2.2 christos
744 1.35.2.2 christos /* Guest state */
745 1.35.2.2 christos struct msr_entry *gmsr;
746 1.35.2.2 christos paddr_t gmsr_pa;
747 1.35.2.2 christos uint64_t gmsr_misc_enable;
748 1.35.2.2 christos uint64_t gcr2;
749 1.35.2.2 christos uint64_t gcr8;
750 1.35.2.2 christos uint64_t gxcr0;
751 1.35.2.2 christos uint64_t gprs[NVMM_X64_NGPR];
752 1.35.2.2 christos uint64_t drs[NVMM_X64_NDR];
753 1.35.2.2 christos uint64_t gtsc;
754 1.35.2.2 christos struct xsave_header gfpu __aligned(64);
755 1.35.2.3 martin
756 1.35.2.3 martin /* VCPU configuration. */
757 1.35.2.3 martin bool cpuidpresent[VMX_NCPUIDS];
758 1.35.2.3 martin struct nvmm_vcpu_conf_cpuid cpuid[VMX_NCPUIDS];
759 1.35.2.3 martin struct nvmm_vcpu_conf_tpr tpr;
760 1.35.2.2 christos };
761 1.35.2.2 christos
762 1.35.2.2 christos static const struct {
763 1.35.2.2 christos uint64_t selector;
764 1.35.2.2 christos uint64_t attrib;
765 1.35.2.2 christos uint64_t limit;
766 1.35.2.2 christos uint64_t base;
767 1.35.2.2 christos } vmx_guest_segs[NVMM_X64_NSEG] = {
768 1.35.2.2 christos [NVMM_X64_SEG_ES] = {
769 1.35.2.2 christos VMCS_GUEST_ES_SELECTOR,
770 1.35.2.2 christos VMCS_GUEST_ES_ACCESS_RIGHTS,
771 1.35.2.2 christos VMCS_GUEST_ES_LIMIT,
772 1.35.2.2 christos VMCS_GUEST_ES_BASE
773 1.35.2.2 christos },
774 1.35.2.2 christos [NVMM_X64_SEG_CS] = {
775 1.35.2.2 christos VMCS_GUEST_CS_SELECTOR,
776 1.35.2.2 christos VMCS_GUEST_CS_ACCESS_RIGHTS,
777 1.35.2.2 christos VMCS_GUEST_CS_LIMIT,
778 1.35.2.2 christos VMCS_GUEST_CS_BASE
779 1.35.2.2 christos },
780 1.35.2.2 christos [NVMM_X64_SEG_SS] = {
781 1.35.2.2 christos VMCS_GUEST_SS_SELECTOR,
782 1.35.2.2 christos VMCS_GUEST_SS_ACCESS_RIGHTS,
783 1.35.2.2 christos VMCS_GUEST_SS_LIMIT,
784 1.35.2.2 christos VMCS_GUEST_SS_BASE
785 1.35.2.2 christos },
786 1.35.2.2 christos [NVMM_X64_SEG_DS] = {
787 1.35.2.2 christos VMCS_GUEST_DS_SELECTOR,
788 1.35.2.2 christos VMCS_GUEST_DS_ACCESS_RIGHTS,
789 1.35.2.2 christos VMCS_GUEST_DS_LIMIT,
790 1.35.2.2 christos VMCS_GUEST_DS_BASE
791 1.35.2.2 christos },
792 1.35.2.2 christos [NVMM_X64_SEG_FS] = {
793 1.35.2.2 christos VMCS_GUEST_FS_SELECTOR,
794 1.35.2.2 christos VMCS_GUEST_FS_ACCESS_RIGHTS,
795 1.35.2.2 christos VMCS_GUEST_FS_LIMIT,
796 1.35.2.2 christos VMCS_GUEST_FS_BASE
797 1.35.2.2 christos },
798 1.35.2.2 christos [NVMM_X64_SEG_GS] = {
799 1.35.2.2 christos VMCS_GUEST_GS_SELECTOR,
800 1.35.2.2 christos VMCS_GUEST_GS_ACCESS_RIGHTS,
801 1.35.2.2 christos VMCS_GUEST_GS_LIMIT,
802 1.35.2.2 christos VMCS_GUEST_GS_BASE
803 1.35.2.2 christos },
804 1.35.2.2 christos [NVMM_X64_SEG_GDT] = {
805 1.35.2.2 christos 0, /* doesn't exist */
806 1.35.2.2 christos 0, /* doesn't exist */
807 1.35.2.2 christos VMCS_GUEST_GDTR_LIMIT,
808 1.35.2.2 christos VMCS_GUEST_GDTR_BASE
809 1.35.2.2 christos },
810 1.35.2.2 christos [NVMM_X64_SEG_IDT] = {
811 1.35.2.2 christos 0, /* doesn't exist */
812 1.35.2.2 christos 0, /* doesn't exist */
813 1.35.2.2 christos VMCS_GUEST_IDTR_LIMIT,
814 1.35.2.2 christos VMCS_GUEST_IDTR_BASE
815 1.35.2.2 christos },
816 1.35.2.2 christos [NVMM_X64_SEG_LDT] = {
817 1.35.2.2 christos VMCS_GUEST_LDTR_SELECTOR,
818 1.35.2.2 christos VMCS_GUEST_LDTR_ACCESS_RIGHTS,
819 1.35.2.2 christos VMCS_GUEST_LDTR_LIMIT,
820 1.35.2.2 christos VMCS_GUEST_LDTR_BASE
821 1.35.2.2 christos },
822 1.35.2.2 christos [NVMM_X64_SEG_TR] = {
823 1.35.2.2 christos VMCS_GUEST_TR_SELECTOR,
824 1.35.2.2 christos VMCS_GUEST_TR_ACCESS_RIGHTS,
825 1.35.2.2 christos VMCS_GUEST_TR_LIMIT,
826 1.35.2.2 christos VMCS_GUEST_TR_BASE
827 1.35.2.2 christos }
828 1.35.2.2 christos };
829 1.35.2.2 christos
830 1.35.2.2 christos /* -------------------------------------------------------------------------- */
831 1.35.2.2 christos
832 1.35.2.2 christos static uint64_t
833 1.35.2.2 christos vmx_get_revision(void)
834 1.35.2.2 christos {
835 1.35.2.2 christos uint64_t msr;
836 1.35.2.2 christos
837 1.35.2.2 christos msr = rdmsr(MSR_IA32_VMX_BASIC);
838 1.35.2.2 christos msr &= IA32_VMX_BASIC_IDENT;
839 1.35.2.2 christos
840 1.35.2.2 christos return msr;
841 1.35.2.2 christos }
842 1.35.2.2 christos
843 1.35.2.2 christos static void
844 1.35.2.2 christos vmx_vmclear_ipi(void *arg1, void *arg2)
845 1.35.2.2 christos {
846 1.35.2.2 christos paddr_t vmcs_pa = (paddr_t)arg1;
847 1.35.2.2 christos vmx_vmclear(&vmcs_pa);
848 1.35.2.2 christos }
849 1.35.2.2 christos
850 1.35.2.2 christos static void
851 1.35.2.2 christos vmx_vmclear_remote(struct cpu_info *ci, paddr_t vmcs_pa)
852 1.35.2.2 christos {
853 1.35.2.2 christos uint64_t xc;
854 1.35.2.2 christos int bound;
855 1.35.2.2 christos
856 1.35.2.2 christos KASSERT(kpreempt_disabled());
857 1.35.2.2 christos
858 1.35.2.2 christos bound = curlwp_bind();
859 1.35.2.2 christos kpreempt_enable();
860 1.35.2.2 christos
861 1.35.2.2 christos xc = xc_unicast(XC_HIGHPRI, vmx_vmclear_ipi, (void *)vmcs_pa, NULL, ci);
862 1.35.2.2 christos xc_wait(xc);
863 1.35.2.2 christos
864 1.35.2.2 christos kpreempt_disable();
865 1.35.2.2 christos curlwp_bindx(bound);
866 1.35.2.2 christos }
867 1.35.2.2 christos
868 1.35.2.2 christos static void
869 1.35.2.2 christos vmx_vmcs_enter(struct nvmm_cpu *vcpu)
870 1.35.2.2 christos {
871 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
872 1.35.2.2 christos struct cpu_info *vmcs_ci;
873 1.35.2.2 christos paddr_t oldpa __diagused;
874 1.35.2.2 christos
875 1.35.2.2 christos cpudata->vmcs_refcnt++;
876 1.35.2.2 christos if (cpudata->vmcs_refcnt > 1) {
877 1.35.2.2 christos #ifdef DIAGNOSTIC
878 1.35.2.2 christos KASSERT(kpreempt_disabled());
879 1.35.2.2 christos oldpa = vmx_vmptrst();
880 1.35.2.2 christos KASSERT(oldpa == cpudata->vmcs_pa);
881 1.35.2.2 christos #endif
882 1.35.2.2 christos return;
883 1.35.2.2 christos }
884 1.35.2.2 christos
885 1.35.2.2 christos vmcs_ci = cpudata->vmcs_ci;
886 1.35.2.2 christos cpudata->vmcs_ci = (void *)0x00FFFFFFFFFFFFFF; /* clobber */
887 1.35.2.2 christos
888 1.35.2.2 christos kpreempt_disable();
889 1.35.2.2 christos
890 1.35.2.2 christos if (vmcs_ci == NULL) {
891 1.35.2.2 christos /* This VMCS is loaded for the first time. */
892 1.35.2.2 christos vmx_vmclear(&cpudata->vmcs_pa);
893 1.35.2.2 christos cpudata->vmcs_launched = false;
894 1.35.2.2 christos } else if (vmcs_ci != curcpu()) {
895 1.35.2.2 christos /* This VMCS is active on a remote CPU. */
896 1.35.2.2 christos vmx_vmclear_remote(vmcs_ci, cpudata->vmcs_pa);
897 1.35.2.2 christos cpudata->vmcs_launched = false;
898 1.35.2.2 christos } else {
899 1.35.2.2 christos /* This VMCS is active on curcpu, nothing to do. */
900 1.35.2.2 christos }
901 1.35.2.2 christos
902 1.35.2.2 christos vmx_vmptrld(&cpudata->vmcs_pa);
903 1.35.2.2 christos }
904 1.35.2.2 christos
905 1.35.2.2 christos static void
906 1.35.2.2 christos vmx_vmcs_leave(struct nvmm_cpu *vcpu)
907 1.35.2.2 christos {
908 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
909 1.35.2.2 christos
910 1.35.2.2 christos KASSERT(kpreempt_disabled());
911 1.35.2.2 christos #ifdef DIAGNOSTIC
912 1.35.2.2 christos KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
913 1.35.2.2 christos #endif
914 1.35.2.2 christos KASSERT(cpudata->vmcs_refcnt > 0);
915 1.35.2.2 christos cpudata->vmcs_refcnt--;
916 1.35.2.2 christos
917 1.35.2.2 christos if (cpudata->vmcs_refcnt > 0) {
918 1.35.2.2 christos return;
919 1.35.2.2 christos }
920 1.35.2.2 christos
921 1.35.2.2 christos cpudata->vmcs_ci = curcpu();
922 1.35.2.2 christos kpreempt_enable();
923 1.35.2.2 christos }
924 1.35.2.2 christos
925 1.35.2.2 christos static void
926 1.35.2.2 christos vmx_vmcs_destroy(struct nvmm_cpu *vcpu)
927 1.35.2.2 christos {
928 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
929 1.35.2.2 christos
930 1.35.2.2 christos KASSERT(kpreempt_disabled());
931 1.35.2.2 christos #ifdef DIAGNOSTIC
932 1.35.2.2 christos KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
933 1.35.2.2 christos #endif
934 1.35.2.2 christos KASSERT(cpudata->vmcs_refcnt == 1);
935 1.35.2.2 christos cpudata->vmcs_refcnt--;
936 1.35.2.2 christos
937 1.35.2.2 christos vmx_vmclear(&cpudata->vmcs_pa);
938 1.35.2.2 christos kpreempt_enable();
939 1.35.2.2 christos }
940 1.35.2.2 christos
941 1.35.2.2 christos /* -------------------------------------------------------------------------- */
942 1.35.2.2 christos
943 1.35.2.2 christos static void
944 1.35.2.2 christos vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
945 1.35.2.2 christos {
946 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
947 1.35.2.2 christos uint64_t ctls1;
948 1.35.2.2 christos
949 1.35.2.2 christos ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
950 1.35.2.2 christos
951 1.35.2.2 christos if (nmi) {
952 1.35.2.2 christos // XXX INT_STATE_NMI?
953 1.35.2.2 christos ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
954 1.35.2.2 christos cpudata->nmi_window_exit = true;
955 1.35.2.2 christos } else {
956 1.35.2.2 christos ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
957 1.35.2.2 christos cpudata->int_window_exit = true;
958 1.35.2.2 christos }
959 1.35.2.2 christos
960 1.35.2.2 christos vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
961 1.35.2.2 christos }
962 1.35.2.2 christos
963 1.35.2.2 christos static void
964 1.35.2.2 christos vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
965 1.35.2.2 christos {
966 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
967 1.35.2.2 christos uint64_t ctls1;
968 1.35.2.2 christos
969 1.35.2.2 christos ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
970 1.35.2.2 christos
971 1.35.2.2 christos if (nmi) {
972 1.35.2.2 christos ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
973 1.35.2.2 christos cpudata->nmi_window_exit = false;
974 1.35.2.2 christos } else {
975 1.35.2.2 christos ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
976 1.35.2.2 christos cpudata->int_window_exit = false;
977 1.35.2.2 christos }
978 1.35.2.2 christos
979 1.35.2.2 christos vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
980 1.35.2.2 christos }
981 1.35.2.2 christos
982 1.35.2.2 christos static inline int
983 1.35.2.3 martin vmx_event_has_error(uint8_t vector)
984 1.35.2.2 christos {
985 1.35.2.2 christos switch (vector) {
986 1.35.2.2 christos case 8: /* #DF */
987 1.35.2.2 christos case 10: /* #TS */
988 1.35.2.2 christos case 11: /* #NP */
989 1.35.2.2 christos case 12: /* #SS */
990 1.35.2.2 christos case 13: /* #GP */
991 1.35.2.2 christos case 14: /* #PF */
992 1.35.2.2 christos case 17: /* #AC */
993 1.35.2.2 christos case 30: /* #SX */
994 1.35.2.2 christos return 1;
995 1.35.2.2 christos default:
996 1.35.2.2 christos return 0;
997 1.35.2.2 christos }
998 1.35.2.2 christos }
999 1.35.2.2 christos
1000 1.35.2.2 christos static int
1001 1.35.2.2 christos vmx_vcpu_inject(struct nvmm_cpu *vcpu)
1002 1.35.2.2 christos {
1003 1.35.2.2 christos struct nvmm_comm_page *comm = vcpu->comm;
1004 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1005 1.35.2.2 christos int type = 0, err = 0, ret = EINVAL;
1006 1.35.2.3 martin u_int evtype;
1007 1.35.2.3 martin uint8_t vector;
1008 1.35.2.3 martin uint64_t info, error;
1009 1.35.2.2 christos
1010 1.35.2.2 christos evtype = comm->event.type;
1011 1.35.2.2 christos vector = comm->event.vector;
1012 1.35.2.3 martin error = comm->event.u.excp.error;
1013 1.35.2.2 christos __insn_barrier();
1014 1.35.2.2 christos
1015 1.35.2.2 christos vmx_vmcs_enter(vcpu);
1016 1.35.2.2 christos
1017 1.35.2.2 christos switch (evtype) {
1018 1.35.2.3 martin case NVMM_VCPU_EVENT_EXCP:
1019 1.35.2.2 christos if (vector == 2 || vector >= 32)
1020 1.35.2.2 christos goto out;
1021 1.35.2.2 christos if (vector == 3 || vector == 0)
1022 1.35.2.2 christos goto out;
1023 1.35.2.2 christos type = INTR_TYPE_HW_EXC;
1024 1.35.2.2 christos err = vmx_event_has_error(vector);
1025 1.35.2.2 christos break;
1026 1.35.2.3 martin case NVMM_VCPU_EVENT_INTR:
1027 1.35.2.3 martin type = INTR_TYPE_EXT_INT;
1028 1.35.2.3 martin if (vector == 2) {
1029 1.35.2.3 martin type = INTR_TYPE_NMI;
1030 1.35.2.3 martin vmx_event_waitexit_enable(vcpu, true);
1031 1.35.2.3 martin }
1032 1.35.2.3 martin err = 0;
1033 1.35.2.3 martin break;
1034 1.35.2.2 christos default:
1035 1.35.2.2 christos goto out;
1036 1.35.2.2 christos }
1037 1.35.2.2 christos
1038 1.35.2.2 christos info =
1039 1.35.2.3 martin __SHIFTIN((uint64_t)vector, INTR_INFO_VECTOR) |
1040 1.35.2.3 martin __SHIFTIN((uint64_t)type, INTR_INFO_TYPE) |
1041 1.35.2.3 martin __SHIFTIN((uint64_t)err, INTR_INFO_ERROR) |
1042 1.35.2.3 martin __SHIFTIN((uint64_t)1, INTR_INFO_VALID);
1043 1.35.2.2 christos vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
1044 1.35.2.2 christos vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, error);
1045 1.35.2.2 christos
1046 1.35.2.2 christos cpudata->evt_pending = true;
1047 1.35.2.2 christos ret = 0;
1048 1.35.2.2 christos
1049 1.35.2.2 christos out:
1050 1.35.2.2 christos vmx_vmcs_leave(vcpu);
1051 1.35.2.2 christos return ret;
1052 1.35.2.2 christos }
1053 1.35.2.2 christos
1054 1.35.2.2 christos static void
1055 1.35.2.2 christos vmx_inject_ud(struct nvmm_cpu *vcpu)
1056 1.35.2.2 christos {
1057 1.35.2.2 christos struct nvmm_comm_page *comm = vcpu->comm;
1058 1.35.2.2 christos int ret __diagused;
1059 1.35.2.2 christos
1060 1.35.2.3 martin comm->event.type = NVMM_VCPU_EVENT_EXCP;
1061 1.35.2.2 christos comm->event.vector = 6;
1062 1.35.2.3 martin comm->event.u.excp.error = 0;
1063 1.35.2.2 christos
1064 1.35.2.2 christos ret = vmx_vcpu_inject(vcpu);
1065 1.35.2.2 christos KASSERT(ret == 0);
1066 1.35.2.2 christos }
1067 1.35.2.2 christos
1068 1.35.2.2 christos static void
1069 1.35.2.2 christos vmx_inject_gp(struct nvmm_cpu *vcpu)
1070 1.35.2.2 christos {
1071 1.35.2.2 christos struct nvmm_comm_page *comm = vcpu->comm;
1072 1.35.2.2 christos int ret __diagused;
1073 1.35.2.2 christos
1074 1.35.2.3 martin comm->event.type = NVMM_VCPU_EVENT_EXCP;
1075 1.35.2.2 christos comm->event.vector = 13;
1076 1.35.2.3 martin comm->event.u.excp.error = 0;
1077 1.35.2.2 christos
1078 1.35.2.2 christos ret = vmx_vcpu_inject(vcpu);
1079 1.35.2.2 christos KASSERT(ret == 0);
1080 1.35.2.2 christos }
1081 1.35.2.2 christos
1082 1.35.2.2 christos static inline int
1083 1.35.2.2 christos vmx_vcpu_event_commit(struct nvmm_cpu *vcpu)
1084 1.35.2.2 christos {
1085 1.35.2.2 christos if (__predict_true(!vcpu->comm->event_commit)) {
1086 1.35.2.2 christos return 0;
1087 1.35.2.2 christos }
1088 1.35.2.2 christos vcpu->comm->event_commit = false;
1089 1.35.2.2 christos return vmx_vcpu_inject(vcpu);
1090 1.35.2.2 christos }
1091 1.35.2.2 christos
1092 1.35.2.2 christos static inline void
1093 1.35.2.2 christos vmx_inkernel_advance(void)
1094 1.35.2.2 christos {
1095 1.35.2.2 christos uint64_t rip, inslen, intstate;
1096 1.35.2.2 christos
1097 1.35.2.2 christos /*
1098 1.35.2.2 christos * Maybe we should also apply single-stepping and debug exceptions.
1099 1.35.2.2 christos * Matters for guest-ring3, because it can execute 'cpuid' under a
1100 1.35.2.2 christos * debugger.
1101 1.35.2.2 christos */
1102 1.35.2.2 christos inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1103 1.35.2.2 christos rip = vmx_vmread(VMCS_GUEST_RIP);
1104 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
1105 1.35.2.2 christos intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
1106 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
1107 1.35.2.2 christos intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
1108 1.35.2.2 christos }
1109 1.35.2.2 christos
1110 1.35.2.2 christos static void
1111 1.35.2.3 martin vmx_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
1112 1.35.2.3 martin {
1113 1.35.2.3 martin exit->u.inv.hwcode = code;
1114 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_INVALID;
1115 1.35.2.3 martin }
1116 1.35.2.3 martin
1117 1.35.2.3 martin static void
1118 1.35.2.2 christos vmx_exit_exc_nmi(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1119 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1120 1.35.2.2 christos {
1121 1.35.2.2 christos uint64_t qual;
1122 1.35.2.2 christos
1123 1.35.2.2 christos qual = vmx_vmread(VMCS_EXIT_INTR_INFO);
1124 1.35.2.2 christos
1125 1.35.2.2 christos if ((qual & INTR_INFO_VALID) == 0) {
1126 1.35.2.2 christos goto error;
1127 1.35.2.2 christos }
1128 1.35.2.2 christos if (__SHIFTOUT(qual, INTR_INFO_TYPE) != INTR_TYPE_NMI) {
1129 1.35.2.2 christos goto error;
1130 1.35.2.2 christos }
1131 1.35.2.2 christos
1132 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_NONE;
1133 1.35.2.2 christos return;
1134 1.35.2.2 christos
1135 1.35.2.2 christos error:
1136 1.35.2.3 martin vmx_exit_invalid(exit, VMCS_EXITCODE_EXC_NMI);
1137 1.35.2.2 christos }
1138 1.35.2.2 christos
1139 1.35.2.2 christos static void
1140 1.35.2.2 christos vmx_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
1141 1.35.2.2 christos {
1142 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1143 1.35.2.2 christos uint64_t cr4;
1144 1.35.2.2 christos
1145 1.35.2.2 christos switch (eax) {
1146 1.35.2.2 christos case 0x00000001:
1147 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000001.eax;
1148 1.35.2.2 christos
1149 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
1150 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
1151 1.35.2.2 christos CPUID_LOCAL_APIC_ID);
1152 1.35.2.2 christos
1153 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
1154 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
1155 1.35.2.3 martin if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
1156 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_PCID;
1157 1.35.2.3 martin }
1158 1.35.2.2 christos
1159 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
1160 1.35.2.2 christos
1161 1.35.2.2 christos /* CPUID2_OSXSAVE depends on CR4. */
1162 1.35.2.2 christos cr4 = vmx_vmread(VMCS_GUEST_CR4);
1163 1.35.2.2 christos if (!(cr4 & CR4_OSXSAVE)) {
1164 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
1165 1.35.2.2 christos }
1166 1.35.2.2 christos break;
1167 1.35.2.2 christos case 0x00000005:
1168 1.35.2.2 christos case 0x00000006:
1169 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1170 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1171 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1172 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1173 1.35.2.2 christos break;
1174 1.35.2.2 christos case 0x00000007:
1175 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000007.eax;
1176 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
1177 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
1178 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
1179 1.35.2.3 martin if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
1180 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RBX] |= CPUID_SEF_INVPCID;
1181 1.35.2.3 martin }
1182 1.35.2.3 martin break;
1183 1.35.2.3 martin case 0x0000000A:
1184 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1185 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1186 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1187 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1188 1.35.2.2 christos break;
1189 1.35.2.2 christos case 0x0000000D:
1190 1.35.2.2 christos if (vmx_xcr0_mask == 0) {
1191 1.35.2.2 christos break;
1192 1.35.2.2 christos }
1193 1.35.2.2 christos switch (ecx) {
1194 1.35.2.2 christos case 0:
1195 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
1196 1.35.2.2 christos if (cpudata->gxcr0 & XCR0_SSE) {
1197 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
1198 1.35.2.2 christos } else {
1199 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
1200 1.35.2.2 christos }
1201 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
1202 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
1203 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
1204 1.35.2.2 christos break;
1205 1.35.2.2 christos case 1:
1206 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RAX] &=
1207 1.35.2.3 martin (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
1208 1.35.2.3 martin CPUID_PES1_XGETBV);
1209 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1210 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1211 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1212 1.35.2.3 martin break;
1213 1.35.2.3 martin default:
1214 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1215 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1216 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1217 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1218 1.35.2.2 christos break;
1219 1.35.2.2 christos }
1220 1.35.2.2 christos break;
1221 1.35.2.2 christos case 0x40000000:
1222 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1223 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1224 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1225 1.35.2.2 christos memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
1226 1.35.2.2 christos memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
1227 1.35.2.2 christos memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
1228 1.35.2.2 christos break;
1229 1.35.2.2 christos case 0x80000001:
1230 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000001.eax;
1231 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
1232 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
1233 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
1234 1.35.2.2 christos break;
1235 1.35.2.2 christos default:
1236 1.35.2.2 christos break;
1237 1.35.2.2 christos }
1238 1.35.2.2 christos }
1239 1.35.2.2 christos
1240 1.35.2.2 christos static void
1241 1.35.2.3 martin vmx_exit_insn(struct nvmm_vcpu_exit *exit, uint64_t reason)
1242 1.35.2.3 martin {
1243 1.35.2.3 martin uint64_t inslen, rip;
1244 1.35.2.3 martin
1245 1.35.2.3 martin inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1246 1.35.2.3 martin rip = vmx_vmread(VMCS_GUEST_RIP);
1247 1.35.2.3 martin exit->u.insn.npc = rip + inslen;
1248 1.35.2.3 martin exit->reason = reason;
1249 1.35.2.3 martin }
1250 1.35.2.3 martin
1251 1.35.2.3 martin static void
1252 1.35.2.2 christos vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1253 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1254 1.35.2.2 christos {
1255 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1256 1.35.2.3 martin struct nvmm_vcpu_conf_cpuid *cpuid;
1257 1.35.2.2 christos uint64_t eax, ecx;
1258 1.35.2.2 christos u_int descs[4];
1259 1.35.2.2 christos size_t i;
1260 1.35.2.2 christos
1261 1.35.2.2 christos eax = cpudata->gprs[NVMM_X64_GPR_RAX];
1262 1.35.2.2 christos ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
1263 1.35.2.2 christos x86_cpuid2(eax, ecx, descs);
1264 1.35.2.2 christos
1265 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
1266 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
1267 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
1268 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
1269 1.35.2.2 christos
1270 1.35.2.2 christos vmx_inkernel_handle_cpuid(vcpu, eax, ecx);
1271 1.35.2.2 christos
1272 1.35.2.2 christos for (i = 0; i < VMX_NCPUIDS; i++) {
1273 1.35.2.3 martin if (!cpudata->cpuidpresent[i]) {
1274 1.35.2.2 christos continue;
1275 1.35.2.2 christos }
1276 1.35.2.3 martin cpuid = &cpudata->cpuid[i];
1277 1.35.2.2 christos if (cpuid->leaf != eax) {
1278 1.35.2.2 christos continue;
1279 1.35.2.2 christos }
1280 1.35.2.2 christos
1281 1.35.2.3 martin if (cpuid->exit) {
1282 1.35.2.3 martin vmx_exit_insn(exit, NVMM_VCPU_EXIT_CPUID);
1283 1.35.2.3 martin return;
1284 1.35.2.3 martin }
1285 1.35.2.3 martin KASSERT(cpuid->mask);
1286 1.35.2.3 martin
1287 1.35.2.2 christos /* del */
1288 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->u.mask.del.eax;
1289 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
1290 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
1291 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
1292 1.35.2.2 christos
1293 1.35.2.2 christos /* set */
1294 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->u.mask.set.eax;
1295 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
1296 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
1297 1.35.2.3 martin cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
1298 1.35.2.2 christos
1299 1.35.2.2 christos break;
1300 1.35.2.2 christos }
1301 1.35.2.2 christos
1302 1.35.2.2 christos vmx_inkernel_advance();
1303 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_NONE;
1304 1.35.2.2 christos }
1305 1.35.2.2 christos
1306 1.35.2.2 christos static void
1307 1.35.2.2 christos vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1308 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1309 1.35.2.2 christos {
1310 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1311 1.35.2.2 christos uint64_t rflags;
1312 1.35.2.2 christos
1313 1.35.2.2 christos if (cpudata->int_window_exit) {
1314 1.35.2.2 christos rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
1315 1.35.2.2 christos if (rflags & PSL_I) {
1316 1.35.2.2 christos vmx_event_waitexit_disable(vcpu, false);
1317 1.35.2.2 christos }
1318 1.35.2.2 christos }
1319 1.35.2.2 christos
1320 1.35.2.2 christos vmx_inkernel_advance();
1321 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_HALTED;
1322 1.35.2.2 christos }
1323 1.35.2.2 christos
1324 1.35.2.2 christos #define VMX_QUAL_CR_NUM __BITS(3,0)
1325 1.35.2.2 christos #define VMX_QUAL_CR_TYPE __BITS(5,4)
1326 1.35.2.2 christos #define CR_TYPE_WRITE 0
1327 1.35.2.2 christos #define CR_TYPE_READ 1
1328 1.35.2.2 christos #define CR_TYPE_CLTS 2
1329 1.35.2.2 christos #define CR_TYPE_LMSW 3
1330 1.35.2.2 christos #define VMX_QUAL_CR_LMSW_OPMEM __BIT(6)
1331 1.35.2.2 christos #define VMX_QUAL_CR_GPR __BITS(11,8)
1332 1.35.2.2 christos #define VMX_QUAL_CR_LMSW_SRC __BIT(31,16)
1333 1.35.2.2 christos
1334 1.35.2.2 christos static inline int
1335 1.35.2.2 christos vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
1336 1.35.2.2 christos {
1337 1.35.2.2 christos /* Bits set to 1 in fixed0 are fixed to 1. */
1338 1.35.2.2 christos if ((crval & fixed0) != fixed0) {
1339 1.35.2.2 christos return -1;
1340 1.35.2.2 christos }
1341 1.35.2.2 christos /* Bits set to 0 in fixed1 are fixed to 0. */
1342 1.35.2.2 christos if (crval & ~fixed1) {
1343 1.35.2.2 christos return -1;
1344 1.35.2.2 christos }
1345 1.35.2.2 christos return 0;
1346 1.35.2.2 christos }
1347 1.35.2.2 christos
1348 1.35.2.2 christos static int
1349 1.35.2.2 christos vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1350 1.35.2.2 christos uint64_t qual)
1351 1.35.2.2 christos {
1352 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1353 1.35.2.2 christos uint64_t type, gpr, cr0;
1354 1.35.2.2 christos uint64_t efer, ctls1;
1355 1.35.2.2 christos
1356 1.35.2.2 christos type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1357 1.35.2.2 christos if (type != CR_TYPE_WRITE) {
1358 1.35.2.2 christos return -1;
1359 1.35.2.2 christos }
1360 1.35.2.2 christos
1361 1.35.2.2 christos gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1362 1.35.2.2 christos KASSERT(gpr < 16);
1363 1.35.2.2 christos
1364 1.35.2.2 christos if (gpr == NVMM_X64_GPR_RSP) {
1365 1.35.2.2 christos gpr = vmx_vmread(VMCS_GUEST_RSP);
1366 1.35.2.2 christos } else {
1367 1.35.2.2 christos gpr = cpudata->gprs[gpr];
1368 1.35.2.2 christos }
1369 1.35.2.2 christos
1370 1.35.2.2 christos cr0 = gpr | CR0_NE | CR0_ET;
1371 1.35.2.2 christos cr0 &= ~(CR0_NW|CR0_CD);
1372 1.35.2.2 christos
1373 1.35.2.2 christos if (vmx_check_cr(cr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
1374 1.35.2.2 christos return -1;
1375 1.35.2.2 christos }
1376 1.35.2.2 christos
1377 1.35.2.2 christos /*
1378 1.35.2.2 christos * XXX Handle 32bit PAE paging, need to set PDPTEs, fetched manually
1379 1.35.2.2 christos * from CR3.
1380 1.35.2.2 christos */
1381 1.35.2.2 christos
1382 1.35.2.2 christos if (cr0 & CR0_PG) {
1383 1.35.2.2 christos ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
1384 1.35.2.2 christos efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
1385 1.35.2.2 christos if (efer & EFER_LME) {
1386 1.35.2.2 christos ctls1 |= ENTRY_CTLS_LONG_MODE;
1387 1.35.2.2 christos efer |= EFER_LMA;
1388 1.35.2.2 christos } else {
1389 1.35.2.2 christos ctls1 &= ~ENTRY_CTLS_LONG_MODE;
1390 1.35.2.2 christos efer &= ~EFER_LMA;
1391 1.35.2.2 christos }
1392 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_IA32_EFER, efer);
1393 1.35.2.2 christos vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
1394 1.35.2.2 christos }
1395 1.35.2.2 christos
1396 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_CR0, cr0);
1397 1.35.2.2 christos vmx_inkernel_advance();
1398 1.35.2.2 christos return 0;
1399 1.35.2.2 christos }
1400 1.35.2.2 christos
1401 1.35.2.2 christos static int
1402 1.35.2.2 christos vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1403 1.35.2.2 christos uint64_t qual)
1404 1.35.2.2 christos {
1405 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1406 1.35.2.2 christos uint64_t type, gpr, cr4;
1407 1.35.2.2 christos
1408 1.35.2.2 christos type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1409 1.35.2.2 christos if (type != CR_TYPE_WRITE) {
1410 1.35.2.2 christos return -1;
1411 1.35.2.2 christos }
1412 1.35.2.2 christos
1413 1.35.2.2 christos gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1414 1.35.2.2 christos KASSERT(gpr < 16);
1415 1.35.2.2 christos
1416 1.35.2.2 christos if (gpr == NVMM_X64_GPR_RSP) {
1417 1.35.2.2 christos gpr = vmx_vmread(VMCS_GUEST_RSP);
1418 1.35.2.2 christos } else {
1419 1.35.2.2 christos gpr = cpudata->gprs[gpr];
1420 1.35.2.2 christos }
1421 1.35.2.2 christos
1422 1.35.2.2 christos cr4 = gpr | CR4_VMXE;
1423 1.35.2.2 christos
1424 1.35.2.2 christos if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
1425 1.35.2.2 christos return -1;
1426 1.35.2.2 christos }
1427 1.35.2.2 christos
1428 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_CR4, cr4);
1429 1.35.2.2 christos vmx_inkernel_advance();
1430 1.35.2.2 christos return 0;
1431 1.35.2.2 christos }
1432 1.35.2.2 christos
1433 1.35.2.2 christos static int
1434 1.35.2.2 christos vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1435 1.35.2.3 martin uint64_t qual, struct nvmm_vcpu_exit *exit)
1436 1.35.2.2 christos {
1437 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1438 1.35.2.2 christos uint64_t type, gpr;
1439 1.35.2.2 christos bool write;
1440 1.35.2.2 christos
1441 1.35.2.2 christos type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1442 1.35.2.2 christos if (type == CR_TYPE_WRITE) {
1443 1.35.2.2 christos write = true;
1444 1.35.2.2 christos } else if (type == CR_TYPE_READ) {
1445 1.35.2.2 christos write = false;
1446 1.35.2.2 christos } else {
1447 1.35.2.2 christos return -1;
1448 1.35.2.2 christos }
1449 1.35.2.2 christos
1450 1.35.2.2 christos gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1451 1.35.2.2 christos KASSERT(gpr < 16);
1452 1.35.2.2 christos
1453 1.35.2.2 christos if (write) {
1454 1.35.2.2 christos if (gpr == NVMM_X64_GPR_RSP) {
1455 1.35.2.2 christos cpudata->gcr8 = vmx_vmread(VMCS_GUEST_RSP);
1456 1.35.2.2 christos } else {
1457 1.35.2.2 christos cpudata->gcr8 = cpudata->gprs[gpr];
1458 1.35.2.2 christos }
1459 1.35.2.3 martin if (cpudata->tpr.exit_changed) {
1460 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_TPR_CHANGED;
1461 1.35.2.3 martin }
1462 1.35.2.2 christos } else {
1463 1.35.2.2 christos if (gpr == NVMM_X64_GPR_RSP) {
1464 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
1465 1.35.2.2 christos } else {
1466 1.35.2.2 christos cpudata->gprs[gpr] = cpudata->gcr8;
1467 1.35.2.2 christos }
1468 1.35.2.2 christos }
1469 1.35.2.2 christos
1470 1.35.2.2 christos vmx_inkernel_advance();
1471 1.35.2.2 christos return 0;
1472 1.35.2.2 christos }
1473 1.35.2.2 christos
1474 1.35.2.2 christos static void
1475 1.35.2.2 christos vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1476 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1477 1.35.2.2 christos {
1478 1.35.2.2 christos uint64_t qual;
1479 1.35.2.2 christos int ret;
1480 1.35.2.2 christos
1481 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_NONE;
1482 1.35.2.3 martin
1483 1.35.2.2 christos qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1484 1.35.2.2 christos
1485 1.35.2.2 christos switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
1486 1.35.2.2 christos case 0:
1487 1.35.2.2 christos ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
1488 1.35.2.2 christos break;
1489 1.35.2.2 christos case 4:
1490 1.35.2.2 christos ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
1491 1.35.2.2 christos break;
1492 1.35.2.2 christos case 8:
1493 1.35.2.3 martin ret = vmx_inkernel_handle_cr8(mach, vcpu, qual, exit);
1494 1.35.2.2 christos break;
1495 1.35.2.2 christos default:
1496 1.35.2.2 christos ret = -1;
1497 1.35.2.2 christos break;
1498 1.35.2.2 christos }
1499 1.35.2.2 christos
1500 1.35.2.2 christos if (ret == -1) {
1501 1.35.2.2 christos vmx_inject_gp(vcpu);
1502 1.35.2.2 christos }
1503 1.35.2.2 christos }
1504 1.35.2.2 christos
1505 1.35.2.2 christos #define VMX_QUAL_IO_SIZE __BITS(2,0)
1506 1.35.2.2 christos #define IO_SIZE_8 0
1507 1.35.2.2 christos #define IO_SIZE_16 1
1508 1.35.2.2 christos #define IO_SIZE_32 3
1509 1.35.2.2 christos #define VMX_QUAL_IO_IN __BIT(3)
1510 1.35.2.2 christos #define VMX_QUAL_IO_STR __BIT(4)
1511 1.35.2.2 christos #define VMX_QUAL_IO_REP __BIT(5)
1512 1.35.2.2 christos #define VMX_QUAL_IO_DX __BIT(6)
1513 1.35.2.2 christos #define VMX_QUAL_IO_PORT __BITS(31,16)
1514 1.35.2.2 christos
1515 1.35.2.2 christos #define VMX_INFO_IO_ADRSIZE __BITS(9,7)
1516 1.35.2.2 christos #define IO_ADRSIZE_16 0
1517 1.35.2.2 christos #define IO_ADRSIZE_32 1
1518 1.35.2.2 christos #define IO_ADRSIZE_64 2
1519 1.35.2.2 christos #define VMX_INFO_IO_SEG __BITS(17,15)
1520 1.35.2.2 christos
1521 1.35.2.2 christos static void
1522 1.35.2.2 christos vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1523 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1524 1.35.2.2 christos {
1525 1.35.2.2 christos uint64_t qual, info, inslen, rip;
1526 1.35.2.2 christos
1527 1.35.2.2 christos qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1528 1.35.2.2 christos info = vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO);
1529 1.35.2.2 christos
1530 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_IO;
1531 1.35.2.2 christos
1532 1.35.2.3 martin exit->u.io.in = (qual & VMX_QUAL_IO_IN) != 0;
1533 1.35.2.2 christos exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
1534 1.35.2.2 christos
1535 1.35.2.2 christos KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
1536 1.35.2.2 christos exit->u.io.seg = __SHIFTOUT(info, VMX_INFO_IO_SEG);
1537 1.35.2.2 christos
1538 1.35.2.2 christos if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
1539 1.35.2.2 christos exit->u.io.address_size = 8;
1540 1.35.2.2 christos } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
1541 1.35.2.2 christos exit->u.io.address_size = 4;
1542 1.35.2.2 christos } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
1543 1.35.2.2 christos exit->u.io.address_size = 2;
1544 1.35.2.2 christos }
1545 1.35.2.2 christos
1546 1.35.2.2 christos if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
1547 1.35.2.2 christos exit->u.io.operand_size = 4;
1548 1.35.2.2 christos } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
1549 1.35.2.2 christos exit->u.io.operand_size = 2;
1550 1.35.2.2 christos } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
1551 1.35.2.2 christos exit->u.io.operand_size = 1;
1552 1.35.2.2 christos }
1553 1.35.2.2 christos
1554 1.35.2.2 christos exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
1555 1.35.2.2 christos exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
1556 1.35.2.2 christos
1557 1.35.2.3 martin if (exit->u.io.in && exit->u.io.str) {
1558 1.35.2.2 christos exit->u.io.seg = NVMM_X64_SEG_ES;
1559 1.35.2.2 christos }
1560 1.35.2.2 christos
1561 1.35.2.2 christos inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1562 1.35.2.2 christos rip = vmx_vmread(VMCS_GUEST_RIP);
1563 1.35.2.2 christos exit->u.io.npc = rip + inslen;
1564 1.35.2.2 christos
1565 1.35.2.2 christos vmx_vcpu_state_provide(vcpu,
1566 1.35.2.2 christos NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
1567 1.35.2.2 christos NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
1568 1.35.2.2 christos }
1569 1.35.2.2 christos
1570 1.35.2.2 christos static const uint64_t msr_ignore_list[] = {
1571 1.35.2.2 christos MSR_BIOS_SIGN,
1572 1.35.2.2 christos MSR_IA32_PLATFORM_ID
1573 1.35.2.2 christos };
1574 1.35.2.2 christos
1575 1.35.2.2 christos static bool
1576 1.35.2.2 christos vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1577 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1578 1.35.2.2 christos {
1579 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1580 1.35.2.2 christos uint64_t val;
1581 1.35.2.2 christos size_t i;
1582 1.35.2.2 christos
1583 1.35.2.3 martin if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
1584 1.35.2.3 martin if (exit->u.rdmsr.msr == MSR_CR_PAT) {
1585 1.35.2.2 christos val = vmx_vmread(VMCS_GUEST_IA32_PAT);
1586 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1587 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1588 1.35.2.2 christos goto handled;
1589 1.35.2.2 christos }
1590 1.35.2.3 martin if (exit->u.rdmsr.msr == MSR_MISC_ENABLE) {
1591 1.35.2.2 christos val = cpudata->gmsr_misc_enable;
1592 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1593 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1594 1.35.2.2 christos goto handled;
1595 1.35.2.2 christos }
1596 1.35.2.2 christos for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1597 1.35.2.3 martin if (msr_ignore_list[i] != exit->u.rdmsr.msr)
1598 1.35.2.2 christos continue;
1599 1.35.2.2 christos val = 0;
1600 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1601 1.35.2.2 christos cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1602 1.35.2.2 christos goto handled;
1603 1.35.2.2 christos }
1604 1.35.2.3 martin } else {
1605 1.35.2.3 martin if (exit->u.wrmsr.msr == MSR_TSC) {
1606 1.35.2.3 martin cpudata->gtsc = exit->u.wrmsr.val;
1607 1.35.2.2 christos cpudata->gtsc_want_update = true;
1608 1.35.2.2 christos goto handled;
1609 1.35.2.2 christos }
1610 1.35.2.3 martin if (exit->u.wrmsr.msr == MSR_CR_PAT) {
1611 1.35.2.3 martin val = exit->u.wrmsr.val;
1612 1.35.2.2 christos if (__predict_false(!nvmm_x86_pat_validate(val))) {
1613 1.35.2.2 christos goto error;
1614 1.35.2.2 christos }
1615 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_IA32_PAT, val);
1616 1.35.2.2 christos goto handled;
1617 1.35.2.2 christos }
1618 1.35.2.3 martin if (exit->u.wrmsr.msr == MSR_MISC_ENABLE) {
1619 1.35.2.2 christos /* Don't care. */
1620 1.35.2.2 christos goto handled;
1621 1.35.2.2 christos }
1622 1.35.2.2 christos for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1623 1.35.2.3 martin if (msr_ignore_list[i] != exit->u.wrmsr.msr)
1624 1.35.2.2 christos continue;
1625 1.35.2.2 christos goto handled;
1626 1.35.2.2 christos }
1627 1.35.2.2 christos }
1628 1.35.2.2 christos
1629 1.35.2.2 christos return false;
1630 1.35.2.2 christos
1631 1.35.2.2 christos handled:
1632 1.35.2.2 christos vmx_inkernel_advance();
1633 1.35.2.2 christos return true;
1634 1.35.2.2 christos
1635 1.35.2.2 christos error:
1636 1.35.2.2 christos vmx_inject_gp(vcpu);
1637 1.35.2.2 christos return true;
1638 1.35.2.2 christos }
1639 1.35.2.2 christos
1640 1.35.2.2 christos static void
1641 1.35.2.3 martin vmx_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1642 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1643 1.35.2.2 christos {
1644 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1645 1.35.2.2 christos uint64_t inslen, rip;
1646 1.35.2.2 christos
1647 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_RDMSR;
1648 1.35.2.3 martin exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1649 1.35.2.3 martin
1650 1.35.2.3 martin if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
1651 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_NONE;
1652 1.35.2.3 martin return;
1653 1.35.2.2 christos }
1654 1.35.2.2 christos
1655 1.35.2.3 martin inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1656 1.35.2.3 martin rip = vmx_vmread(VMCS_GUEST_RIP);
1657 1.35.2.3 martin exit->u.rdmsr.npc = rip + inslen;
1658 1.35.2.2 christos
1659 1.35.2.3 martin vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
1660 1.35.2.3 martin }
1661 1.35.2.3 martin
1662 1.35.2.3 martin static void
1663 1.35.2.3 martin vmx_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1664 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1665 1.35.2.3 martin {
1666 1.35.2.3 martin struct vmx_cpudata *cpudata = vcpu->cpudata;
1667 1.35.2.3 martin uint64_t rdx, rax, inslen, rip;
1668 1.35.2.3 martin
1669 1.35.2.3 martin rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
1670 1.35.2.3 martin rax = cpudata->gprs[NVMM_X64_GPR_RAX];
1671 1.35.2.3 martin
1672 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_WRMSR;
1673 1.35.2.3 martin exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1674 1.35.2.3 martin exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
1675 1.35.2.2 christos
1676 1.35.2.2 christos if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
1677 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_NONE;
1678 1.35.2.2 christos return;
1679 1.35.2.2 christos }
1680 1.35.2.2 christos
1681 1.35.2.2 christos inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1682 1.35.2.2 christos rip = vmx_vmread(VMCS_GUEST_RIP);
1683 1.35.2.3 martin exit->u.wrmsr.npc = rip + inslen;
1684 1.35.2.2 christos
1685 1.35.2.2 christos vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
1686 1.35.2.2 christos }
1687 1.35.2.2 christos
1688 1.35.2.2 christos static void
1689 1.35.2.2 christos vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1690 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1691 1.35.2.2 christos {
1692 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1693 1.35.2.3 martin uint64_t val;
1694 1.35.2.2 christos
1695 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_NONE;
1696 1.35.2.2 christos
1697 1.35.2.2 christos val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
1698 1.35.2.2 christos (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
1699 1.35.2.2 christos
1700 1.35.2.2 christos if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
1701 1.35.2.2 christos goto error;
1702 1.35.2.2 christos } else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
1703 1.35.2.2 christos goto error;
1704 1.35.2.2 christos } else if (__predict_false((val & XCR0_X87) == 0)) {
1705 1.35.2.2 christos goto error;
1706 1.35.2.2 christos }
1707 1.35.2.2 christos
1708 1.35.2.2 christos cpudata->gxcr0 = val;
1709 1.35.2.3 martin if (vmx_xcr0_mask != 0) {
1710 1.35.2.3 martin wrxcr(0, cpudata->gxcr0);
1711 1.35.2.3 martin }
1712 1.35.2.2 christos
1713 1.35.2.2 christos vmx_inkernel_advance();
1714 1.35.2.2 christos return;
1715 1.35.2.2 christos
1716 1.35.2.2 christos error:
1717 1.35.2.2 christos vmx_inject_gp(vcpu);
1718 1.35.2.2 christos }
1719 1.35.2.2 christos
1720 1.35.2.2 christos #define VMX_EPT_VIOLATION_READ __BIT(0)
1721 1.35.2.2 christos #define VMX_EPT_VIOLATION_WRITE __BIT(1)
1722 1.35.2.2 christos #define VMX_EPT_VIOLATION_EXECUTE __BIT(2)
1723 1.35.2.2 christos
1724 1.35.2.2 christos static void
1725 1.35.2.2 christos vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1726 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1727 1.35.2.2 christos {
1728 1.35.2.2 christos uint64_t perm;
1729 1.35.2.2 christos gpaddr_t gpa;
1730 1.35.2.2 christos
1731 1.35.2.2 christos gpa = vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS);
1732 1.35.2.2 christos
1733 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_MEMORY;
1734 1.35.2.2 christos perm = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1735 1.35.2.2 christos if (perm & VMX_EPT_VIOLATION_WRITE)
1736 1.35.2.2 christos exit->u.mem.prot = PROT_WRITE;
1737 1.35.2.2 christos else if (perm & VMX_EPT_VIOLATION_EXECUTE)
1738 1.35.2.2 christos exit->u.mem.prot = PROT_EXEC;
1739 1.35.2.2 christos else
1740 1.35.2.2 christos exit->u.mem.prot = PROT_READ;
1741 1.35.2.2 christos exit->u.mem.gpa = gpa;
1742 1.35.2.2 christos exit->u.mem.inst_len = 0;
1743 1.35.2.2 christos
1744 1.35.2.2 christos vmx_vcpu_state_provide(vcpu,
1745 1.35.2.2 christos NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
1746 1.35.2.2 christos NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
1747 1.35.2.2 christos }
1748 1.35.2.2 christos
1749 1.35.2.2 christos /* -------------------------------------------------------------------------- */
1750 1.35.2.2 christos
1751 1.35.2.2 christos static void
1752 1.35.2.2 christos vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
1753 1.35.2.2 christos {
1754 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1755 1.35.2.2 christos
1756 1.35.2.3 martin fpu_save();
1757 1.35.2.2 christos fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask);
1758 1.35.2.2 christos
1759 1.35.2.2 christos if (vmx_xcr0_mask != 0) {
1760 1.35.2.2 christos cpudata->hxcr0 = rdxcr(0);
1761 1.35.2.2 christos wrxcr(0, cpudata->gxcr0);
1762 1.35.2.2 christos }
1763 1.35.2.2 christos }
1764 1.35.2.2 christos
1765 1.35.2.2 christos static void
1766 1.35.2.2 christos vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
1767 1.35.2.2 christos {
1768 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1769 1.35.2.2 christos
1770 1.35.2.2 christos if (vmx_xcr0_mask != 0) {
1771 1.35.2.2 christos cpudata->gxcr0 = rdxcr(0);
1772 1.35.2.2 christos wrxcr(0, cpudata->hxcr0);
1773 1.35.2.2 christos }
1774 1.35.2.2 christos
1775 1.35.2.2 christos fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask);
1776 1.35.2.2 christos }
1777 1.35.2.2 christos
1778 1.35.2.2 christos static void
1779 1.35.2.2 christos vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
1780 1.35.2.2 christos {
1781 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1782 1.35.2.2 christos
1783 1.35.2.2 christos x86_dbregs_save(curlwp);
1784 1.35.2.2 christos
1785 1.35.2.2 christos ldr7(0);
1786 1.35.2.2 christos
1787 1.35.2.2 christos ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
1788 1.35.2.2 christos ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
1789 1.35.2.2 christos ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
1790 1.35.2.2 christos ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
1791 1.35.2.2 christos ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
1792 1.35.2.2 christos }
1793 1.35.2.2 christos
1794 1.35.2.2 christos static void
1795 1.35.2.2 christos vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
1796 1.35.2.2 christos {
1797 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1798 1.35.2.2 christos
1799 1.35.2.2 christos cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
1800 1.35.2.2 christos cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
1801 1.35.2.2 christos cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
1802 1.35.2.2 christos cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
1803 1.35.2.2 christos cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
1804 1.35.2.2 christos
1805 1.35.2.2 christos x86_dbregs_restore(curlwp);
1806 1.35.2.2 christos }
1807 1.35.2.2 christos
1808 1.35.2.2 christos static void
1809 1.35.2.2 christos vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
1810 1.35.2.2 christos {
1811 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1812 1.35.2.2 christos
1813 1.35.2.2 christos /* This gets restored automatically by the CPU. */
1814 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
1815 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_CR3, rcr3());
1816 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_CR4, rcr4());
1817 1.35.2.2 christos
1818 1.35.2.2 christos cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
1819 1.35.2.2 christos }
1820 1.35.2.2 christos
1821 1.35.2.2 christos static void
1822 1.35.2.2 christos vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
1823 1.35.2.2 christos {
1824 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1825 1.35.2.2 christos
1826 1.35.2.2 christos wrmsr(MSR_STAR, cpudata->star);
1827 1.35.2.2 christos wrmsr(MSR_LSTAR, cpudata->lstar);
1828 1.35.2.2 christos wrmsr(MSR_CSTAR, cpudata->cstar);
1829 1.35.2.2 christos wrmsr(MSR_SFMASK, cpudata->sfmask);
1830 1.35.2.2 christos wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
1831 1.35.2.2 christos }
1832 1.35.2.2 christos
1833 1.35.2.2 christos /* -------------------------------------------------------------------------- */
1834 1.35.2.2 christos
1835 1.35.2.2 christos #define VMX_INVVPID_ADDRESS 0
1836 1.35.2.2 christos #define VMX_INVVPID_CONTEXT 1
1837 1.35.2.2 christos #define VMX_INVVPID_ALL 2
1838 1.35.2.2 christos #define VMX_INVVPID_CONTEXT_NOGLOBAL 3
1839 1.35.2.2 christos
1840 1.35.2.2 christos #define VMX_INVEPT_CONTEXT 1
1841 1.35.2.2 christos #define VMX_INVEPT_ALL 2
1842 1.35.2.2 christos
1843 1.35.2.2 christos static inline void
1844 1.35.2.2 christos vmx_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
1845 1.35.2.2 christos {
1846 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1847 1.35.2.2 christos
1848 1.35.2.2 christos if (vcpu->hcpu_last != hcpu) {
1849 1.35.2.2 christos cpudata->gtlb_want_flush = true;
1850 1.35.2.2 christos }
1851 1.35.2.2 christos }
1852 1.35.2.2 christos
1853 1.35.2.2 christos static inline void
1854 1.35.2.2 christos vmx_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
1855 1.35.2.2 christos {
1856 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1857 1.35.2.2 christos struct ept_desc ept_desc;
1858 1.35.2.2 christos
1859 1.35.2.2 christos if (__predict_true(!kcpuset_isset(cpudata->htlb_want_flush, hcpu))) {
1860 1.35.2.2 christos return;
1861 1.35.2.2 christos }
1862 1.35.2.2 christos
1863 1.35.2.2 christos ept_desc.eptp = vmx_vmread(VMCS_EPTP);
1864 1.35.2.2 christos ept_desc.mbz = 0;
1865 1.35.2.2 christos vmx_invept(vmx_ept_flush_op, &ept_desc);
1866 1.35.2.2 christos kcpuset_clear(cpudata->htlb_want_flush, hcpu);
1867 1.35.2.2 christos }
1868 1.35.2.2 christos
1869 1.35.2.2 christos static inline uint64_t
1870 1.35.2.2 christos vmx_htlb_flush(struct vmx_machdata *machdata, struct vmx_cpudata *cpudata)
1871 1.35.2.2 christos {
1872 1.35.2.2 christos struct ept_desc ept_desc;
1873 1.35.2.2 christos uint64_t machgen;
1874 1.35.2.2 christos
1875 1.35.2.2 christos machgen = machdata->mach_htlb_gen;
1876 1.35.2.2 christos if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
1877 1.35.2.2 christos return machgen;
1878 1.35.2.2 christos }
1879 1.35.2.2 christos
1880 1.35.2.2 christos kcpuset_copy(cpudata->htlb_want_flush, kcpuset_running);
1881 1.35.2.2 christos
1882 1.35.2.2 christos ept_desc.eptp = vmx_vmread(VMCS_EPTP);
1883 1.35.2.2 christos ept_desc.mbz = 0;
1884 1.35.2.2 christos vmx_invept(vmx_ept_flush_op, &ept_desc);
1885 1.35.2.2 christos
1886 1.35.2.2 christos return machgen;
1887 1.35.2.2 christos }
1888 1.35.2.2 christos
1889 1.35.2.2 christos static inline void
1890 1.35.2.2 christos vmx_htlb_flush_ack(struct vmx_cpudata *cpudata, uint64_t machgen)
1891 1.35.2.2 christos {
1892 1.35.2.2 christos cpudata->vcpu_htlb_gen = machgen;
1893 1.35.2.2 christos kcpuset_clear(cpudata->htlb_want_flush, cpu_number());
1894 1.35.2.2 christos }
1895 1.35.2.2 christos
1896 1.35.2.2 christos static inline void
1897 1.35.2.2 christos vmx_exit_evt(struct vmx_cpudata *cpudata)
1898 1.35.2.2 christos {
1899 1.35.2.2 christos uint64_t info, err;
1900 1.35.2.2 christos
1901 1.35.2.2 christos cpudata->evt_pending = false;
1902 1.35.2.2 christos
1903 1.35.2.2 christos info = vmx_vmread(VMCS_IDT_VECTORING_INFO);
1904 1.35.2.2 christos if (__predict_true((info & INTR_INFO_VALID) == 0)) {
1905 1.35.2.2 christos return;
1906 1.35.2.2 christos }
1907 1.35.2.2 christos err = vmx_vmread(VMCS_IDT_VECTORING_ERROR);
1908 1.35.2.2 christos
1909 1.35.2.2 christos vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
1910 1.35.2.2 christos vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, err);
1911 1.35.2.2 christos
1912 1.35.2.2 christos cpudata->evt_pending = true;
1913 1.35.2.2 christos }
1914 1.35.2.2 christos
1915 1.35.2.2 christos static int
1916 1.35.2.2 christos vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1917 1.35.2.3 martin struct nvmm_vcpu_exit *exit)
1918 1.35.2.2 christos {
1919 1.35.2.2 christos struct nvmm_comm_page *comm = vcpu->comm;
1920 1.35.2.2 christos struct vmx_machdata *machdata = mach->machdata;
1921 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
1922 1.35.2.2 christos struct vpid_desc vpid_desc;
1923 1.35.2.2 christos struct cpu_info *ci;
1924 1.35.2.2 christos uint64_t exitcode;
1925 1.35.2.2 christos uint64_t intstate;
1926 1.35.2.2 christos uint64_t machgen;
1927 1.35.2.2 christos int hcpu, s, ret;
1928 1.35.2.2 christos bool launched;
1929 1.35.2.2 christos
1930 1.35.2.2 christos vmx_vmcs_enter(vcpu);
1931 1.35.2.2 christos
1932 1.35.2.2 christos if (__predict_false(vmx_vcpu_event_commit(vcpu) != 0)) {
1933 1.35.2.2 christos vmx_vmcs_leave(vcpu);
1934 1.35.2.2 christos return EINVAL;
1935 1.35.2.2 christos }
1936 1.35.2.2 christos vmx_vcpu_state_commit(vcpu);
1937 1.35.2.2 christos comm->state_cached = 0;
1938 1.35.2.2 christos
1939 1.35.2.2 christos ci = curcpu();
1940 1.35.2.2 christos hcpu = cpu_number();
1941 1.35.2.2 christos launched = cpudata->vmcs_launched;
1942 1.35.2.2 christos
1943 1.35.2.2 christos vmx_gtlb_catchup(vcpu, hcpu);
1944 1.35.2.2 christos vmx_htlb_catchup(vcpu, hcpu);
1945 1.35.2.2 christos
1946 1.35.2.2 christos if (vcpu->hcpu_last != hcpu) {
1947 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
1948 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
1949 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
1950 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
1951 1.35.2.2 christos cpudata->gtsc_want_update = true;
1952 1.35.2.2 christos vcpu->hcpu_last = hcpu;
1953 1.35.2.2 christos }
1954 1.35.2.2 christos
1955 1.35.2.2 christos vmx_vcpu_guest_dbregs_enter(vcpu);
1956 1.35.2.2 christos vmx_vcpu_guest_misc_enter(vcpu);
1957 1.35.2.3 martin vmx_vcpu_guest_fpu_enter(vcpu);
1958 1.35.2.2 christos
1959 1.35.2.2 christos while (1) {
1960 1.35.2.2 christos if (cpudata->gtlb_want_flush) {
1961 1.35.2.2 christos vpid_desc.vpid = cpudata->asid;
1962 1.35.2.2 christos vpid_desc.addr = 0;
1963 1.35.2.2 christos vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
1964 1.35.2.2 christos cpudata->gtlb_want_flush = false;
1965 1.35.2.2 christos }
1966 1.35.2.2 christos
1967 1.35.2.2 christos if (__predict_false(cpudata->gtsc_want_update)) {
1968 1.35.2.2 christos vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->gtsc - rdtsc());
1969 1.35.2.2 christos cpudata->gtsc_want_update = false;
1970 1.35.2.2 christos }
1971 1.35.2.2 christos
1972 1.35.2.2 christos s = splhigh();
1973 1.35.2.2 christos machgen = vmx_htlb_flush(machdata, cpudata);
1974 1.35.2.2 christos lcr2(cpudata->gcr2);
1975 1.35.2.2 christos if (launched) {
1976 1.35.2.2 christos ret = vmx_vmresume(cpudata->gprs);
1977 1.35.2.2 christos } else {
1978 1.35.2.2 christos ret = vmx_vmlaunch(cpudata->gprs);
1979 1.35.2.2 christos }
1980 1.35.2.2 christos cpudata->gcr2 = rcr2();
1981 1.35.2.2 christos vmx_htlb_flush_ack(cpudata, machgen);
1982 1.35.2.2 christos splx(s);
1983 1.35.2.2 christos
1984 1.35.2.2 christos if (__predict_false(ret != 0)) {
1985 1.35.2.3 martin vmx_exit_invalid(exit, -1);
1986 1.35.2.2 christos break;
1987 1.35.2.2 christos }
1988 1.35.2.2 christos vmx_exit_evt(cpudata);
1989 1.35.2.2 christos
1990 1.35.2.2 christos launched = true;
1991 1.35.2.2 christos
1992 1.35.2.2 christos exitcode = vmx_vmread(VMCS_EXIT_REASON);
1993 1.35.2.2 christos exitcode &= __BITS(15,0);
1994 1.35.2.2 christos
1995 1.35.2.2 christos switch (exitcode) {
1996 1.35.2.2 christos case VMCS_EXITCODE_EXC_NMI:
1997 1.35.2.2 christos vmx_exit_exc_nmi(mach, vcpu, exit);
1998 1.35.2.2 christos break;
1999 1.35.2.2 christos case VMCS_EXITCODE_EXT_INT:
2000 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_NONE;
2001 1.35.2.2 christos break;
2002 1.35.2.2 christos case VMCS_EXITCODE_CPUID:
2003 1.35.2.2 christos vmx_exit_cpuid(mach, vcpu, exit);
2004 1.35.2.2 christos break;
2005 1.35.2.2 christos case VMCS_EXITCODE_HLT:
2006 1.35.2.2 christos vmx_exit_hlt(mach, vcpu, exit);
2007 1.35.2.2 christos break;
2008 1.35.2.2 christos case VMCS_EXITCODE_CR:
2009 1.35.2.2 christos vmx_exit_cr(mach, vcpu, exit);
2010 1.35.2.2 christos break;
2011 1.35.2.2 christos case VMCS_EXITCODE_IO:
2012 1.35.2.2 christos vmx_exit_io(mach, vcpu, exit);
2013 1.35.2.2 christos break;
2014 1.35.2.2 christos case VMCS_EXITCODE_RDMSR:
2015 1.35.2.3 martin vmx_exit_rdmsr(mach, vcpu, exit);
2016 1.35.2.2 christos break;
2017 1.35.2.2 christos case VMCS_EXITCODE_WRMSR:
2018 1.35.2.3 martin vmx_exit_wrmsr(mach, vcpu, exit);
2019 1.35.2.2 christos break;
2020 1.35.2.2 christos case VMCS_EXITCODE_SHUTDOWN:
2021 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
2022 1.35.2.2 christos break;
2023 1.35.2.2 christos case VMCS_EXITCODE_MONITOR:
2024 1.35.2.3 martin vmx_exit_insn(exit, NVMM_VCPU_EXIT_MONITOR);
2025 1.35.2.2 christos break;
2026 1.35.2.2 christos case VMCS_EXITCODE_MWAIT:
2027 1.35.2.3 martin vmx_exit_insn(exit, NVMM_VCPU_EXIT_MWAIT);
2028 1.35.2.2 christos break;
2029 1.35.2.2 christos case VMCS_EXITCODE_XSETBV:
2030 1.35.2.2 christos vmx_exit_xsetbv(mach, vcpu, exit);
2031 1.35.2.2 christos break;
2032 1.35.2.2 christos case VMCS_EXITCODE_RDPMC:
2033 1.35.2.2 christos case VMCS_EXITCODE_RDTSCP:
2034 1.35.2.2 christos case VMCS_EXITCODE_INVVPID:
2035 1.35.2.2 christos case VMCS_EXITCODE_INVEPT:
2036 1.35.2.2 christos case VMCS_EXITCODE_VMCALL:
2037 1.35.2.2 christos case VMCS_EXITCODE_VMCLEAR:
2038 1.35.2.2 christos case VMCS_EXITCODE_VMLAUNCH:
2039 1.35.2.2 christos case VMCS_EXITCODE_VMPTRLD:
2040 1.35.2.2 christos case VMCS_EXITCODE_VMPTRST:
2041 1.35.2.2 christos case VMCS_EXITCODE_VMREAD:
2042 1.35.2.2 christos case VMCS_EXITCODE_VMRESUME:
2043 1.35.2.2 christos case VMCS_EXITCODE_VMWRITE:
2044 1.35.2.2 christos case VMCS_EXITCODE_VMXOFF:
2045 1.35.2.2 christos case VMCS_EXITCODE_VMXON:
2046 1.35.2.2 christos vmx_inject_ud(vcpu);
2047 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_NONE;
2048 1.35.2.2 christos break;
2049 1.35.2.2 christos case VMCS_EXITCODE_EPT_VIOLATION:
2050 1.35.2.2 christos vmx_exit_epf(mach, vcpu, exit);
2051 1.35.2.2 christos break;
2052 1.35.2.2 christos case VMCS_EXITCODE_INT_WINDOW:
2053 1.35.2.2 christos vmx_event_waitexit_disable(vcpu, false);
2054 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_INT_READY;
2055 1.35.2.2 christos break;
2056 1.35.2.2 christos case VMCS_EXITCODE_NMI_WINDOW:
2057 1.35.2.2 christos vmx_event_waitexit_disable(vcpu, true);
2058 1.35.2.3 martin exit->reason = NVMM_VCPU_EXIT_NMI_READY;
2059 1.35.2.2 christos break;
2060 1.35.2.2 christos default:
2061 1.35.2.2 christos vmx_exit_invalid(exit, exitcode);
2062 1.35.2.2 christos break;
2063 1.35.2.2 christos }
2064 1.35.2.2 christos
2065 1.35.2.2 christos /* If no reason to return to userland, keep rolling. */
2066 1.35.2.3 martin if (preempt_needed()) {
2067 1.35.2.2 christos break;
2068 1.35.2.2 christos }
2069 1.35.2.2 christos if (curlwp->l_flag & LW_USERRET) {
2070 1.35.2.2 christos break;
2071 1.35.2.2 christos }
2072 1.35.2.3 martin if (exit->reason != NVMM_VCPU_EXIT_NONE) {
2073 1.35.2.2 christos break;
2074 1.35.2.2 christos }
2075 1.35.2.2 christos }
2076 1.35.2.2 christos
2077 1.35.2.2 christos cpudata->vmcs_launched = launched;
2078 1.35.2.2 christos
2079 1.35.2.2 christos cpudata->gtsc = vmx_vmread(VMCS_TSC_OFFSET) + rdtsc();
2080 1.35.2.2 christos
2081 1.35.2.3 martin vmx_vcpu_guest_fpu_leave(vcpu);
2082 1.35.2.2 christos vmx_vcpu_guest_misc_leave(vcpu);
2083 1.35.2.2 christos vmx_vcpu_guest_dbregs_leave(vcpu);
2084 1.35.2.2 christos
2085 1.35.2.3 martin exit->exitstate.rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
2086 1.35.2.3 martin exit->exitstate.cr8 = cpudata->gcr8;
2087 1.35.2.2 christos intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2088 1.35.2.3 martin exit->exitstate.int_shadow =
2089 1.35.2.2 christos (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
2090 1.35.2.3 martin exit->exitstate.int_window_exiting = cpudata->int_window_exit;
2091 1.35.2.3 martin exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
2092 1.35.2.3 martin exit->exitstate.evt_pending = cpudata->evt_pending;
2093 1.35.2.2 christos
2094 1.35.2.2 christos vmx_vmcs_leave(vcpu);
2095 1.35.2.2 christos
2096 1.35.2.2 christos return 0;
2097 1.35.2.2 christos }
2098 1.35.2.2 christos
2099 1.35.2.2 christos /* -------------------------------------------------------------------------- */
2100 1.35.2.2 christos
2101 1.35.2.2 christos static int
2102 1.35.2.2 christos vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
2103 1.35.2.2 christos {
2104 1.35.2.2 christos struct pglist pglist;
2105 1.35.2.2 christos paddr_t _pa;
2106 1.35.2.2 christos vaddr_t _va;
2107 1.35.2.2 christos size_t i;
2108 1.35.2.2 christos int ret;
2109 1.35.2.2 christos
2110 1.35.2.2 christos ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
2111 1.35.2.2 christos &pglist, 1, 0);
2112 1.35.2.2 christos if (ret != 0)
2113 1.35.2.2 christos return ENOMEM;
2114 1.35.2.3 martin _pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
2115 1.35.2.2 christos _va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
2116 1.35.2.2 christos UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
2117 1.35.2.2 christos if (_va == 0)
2118 1.35.2.2 christos goto error;
2119 1.35.2.2 christos
2120 1.35.2.2 christos for (i = 0; i < npages; i++) {
2121 1.35.2.2 christos pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
2122 1.35.2.2 christos VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
2123 1.35.2.2 christos }
2124 1.35.2.2 christos pmap_update(pmap_kernel());
2125 1.35.2.2 christos
2126 1.35.2.2 christos memset((void *)_va, 0, npages * PAGE_SIZE);
2127 1.35.2.2 christos
2128 1.35.2.2 christos *pa = _pa;
2129 1.35.2.2 christos *va = _va;
2130 1.35.2.2 christos return 0;
2131 1.35.2.2 christos
2132 1.35.2.2 christos error:
2133 1.35.2.2 christos for (i = 0; i < npages; i++) {
2134 1.35.2.2 christos uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
2135 1.35.2.2 christos }
2136 1.35.2.2 christos return ENOMEM;
2137 1.35.2.2 christos }
2138 1.35.2.2 christos
2139 1.35.2.2 christos static void
2140 1.35.2.2 christos vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
2141 1.35.2.2 christos {
2142 1.35.2.2 christos size_t i;
2143 1.35.2.2 christos
2144 1.35.2.2 christos pmap_kremove(va, npages * PAGE_SIZE);
2145 1.35.2.2 christos pmap_update(pmap_kernel());
2146 1.35.2.2 christos uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
2147 1.35.2.2 christos for (i = 0; i < npages; i++) {
2148 1.35.2.2 christos uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
2149 1.35.2.2 christos }
2150 1.35.2.2 christos }
2151 1.35.2.2 christos
2152 1.35.2.2 christos /* -------------------------------------------------------------------------- */
2153 1.35.2.2 christos
2154 1.35.2.2 christos static void
2155 1.35.2.2 christos vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
2156 1.35.2.2 christos {
2157 1.35.2.2 christos uint64_t byte;
2158 1.35.2.2 christos uint8_t bitoff;
2159 1.35.2.2 christos
2160 1.35.2.2 christos if (msr < 0x00002000) {
2161 1.35.2.2 christos /* Range 1 */
2162 1.35.2.2 christos byte = ((msr - 0x00000000) / 8) + 0;
2163 1.35.2.2 christos } else if (msr >= 0xC0000000 && msr < 0xC0002000) {
2164 1.35.2.2 christos /* Range 2 */
2165 1.35.2.2 christos byte = ((msr - 0xC0000000) / 8) + 1024;
2166 1.35.2.2 christos } else {
2167 1.35.2.2 christos panic("%s: wrong range", __func__);
2168 1.35.2.2 christos }
2169 1.35.2.2 christos
2170 1.35.2.2 christos bitoff = (msr & 0x7);
2171 1.35.2.2 christos
2172 1.35.2.2 christos if (read) {
2173 1.35.2.2 christos bitmap[byte] &= ~__BIT(bitoff);
2174 1.35.2.2 christos }
2175 1.35.2.2 christos if (write) {
2176 1.35.2.2 christos bitmap[2048 + byte] &= ~__BIT(bitoff);
2177 1.35.2.2 christos }
2178 1.35.2.2 christos }
2179 1.35.2.2 christos
2180 1.35.2.2 christos #define VMX_SEG_ATTRIB_TYPE __BITS(3,0)
2181 1.35.2.2 christos #define VMX_SEG_ATTRIB_S __BIT(4)
2182 1.35.2.2 christos #define VMX_SEG_ATTRIB_DPL __BITS(6,5)
2183 1.35.2.2 christos #define VMX_SEG_ATTRIB_P __BIT(7)
2184 1.35.2.2 christos #define VMX_SEG_ATTRIB_AVL __BIT(12)
2185 1.35.2.2 christos #define VMX_SEG_ATTRIB_L __BIT(13)
2186 1.35.2.2 christos #define VMX_SEG_ATTRIB_DEF __BIT(14)
2187 1.35.2.2 christos #define VMX_SEG_ATTRIB_G __BIT(15)
2188 1.35.2.2 christos #define VMX_SEG_ATTRIB_UNUSABLE __BIT(16)
2189 1.35.2.2 christos
2190 1.35.2.2 christos static void
2191 1.35.2.2 christos vmx_vcpu_setstate_seg(const struct nvmm_x64_state_seg *segs, int idx)
2192 1.35.2.2 christos {
2193 1.35.2.2 christos uint64_t attrib;
2194 1.35.2.2 christos
2195 1.35.2.2 christos attrib =
2196 1.35.2.2 christos __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
2197 1.35.2.2 christos __SHIFTIN(segs[idx].attrib.s, VMX_SEG_ATTRIB_S) |
2198 1.35.2.2 christos __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
2199 1.35.2.2 christos __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
2200 1.35.2.2 christos __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
2201 1.35.2.2 christos __SHIFTIN(segs[idx].attrib.l, VMX_SEG_ATTRIB_L) |
2202 1.35.2.2 christos __SHIFTIN(segs[idx].attrib.def, VMX_SEG_ATTRIB_DEF) |
2203 1.35.2.2 christos __SHIFTIN(segs[idx].attrib.g, VMX_SEG_ATTRIB_G) |
2204 1.35.2.2 christos (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
2205 1.35.2.2 christos
2206 1.35.2.2 christos if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2207 1.35.2.2 christos vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
2208 1.35.2.2 christos vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
2209 1.35.2.2 christos }
2210 1.35.2.2 christos vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
2211 1.35.2.2 christos vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
2212 1.35.2.2 christos }
2213 1.35.2.2 christos
2214 1.35.2.2 christos static void
2215 1.35.2.2 christos vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
2216 1.35.2.2 christos {
2217 1.35.2.2 christos uint64_t selector = 0, attrib = 0, base, limit;
2218 1.35.2.2 christos
2219 1.35.2.2 christos if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2220 1.35.2.2 christos selector = vmx_vmread(vmx_guest_segs[idx].selector);
2221 1.35.2.2 christos attrib = vmx_vmread(vmx_guest_segs[idx].attrib);
2222 1.35.2.2 christos }
2223 1.35.2.2 christos limit = vmx_vmread(vmx_guest_segs[idx].limit);
2224 1.35.2.2 christos base = vmx_vmread(vmx_guest_segs[idx].base);
2225 1.35.2.2 christos
2226 1.35.2.2 christos segs[idx].selector = selector;
2227 1.35.2.2 christos segs[idx].limit = limit;
2228 1.35.2.2 christos segs[idx].base = base;
2229 1.35.2.2 christos segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
2230 1.35.2.2 christos segs[idx].attrib.s = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_S);
2231 1.35.2.2 christos segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
2232 1.35.2.2 christos segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
2233 1.35.2.2 christos segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
2234 1.35.2.2 christos segs[idx].attrib.l = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_L);
2235 1.35.2.2 christos segs[idx].attrib.def = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF);
2236 1.35.2.2 christos segs[idx].attrib.g = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_G);
2237 1.35.2.2 christos if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
2238 1.35.2.2 christos segs[idx].attrib.p = 0;
2239 1.35.2.2 christos }
2240 1.35.2.2 christos }
2241 1.35.2.2 christos
2242 1.35.2.2 christos static inline bool
2243 1.35.2.2 christos vmx_state_tlb_flush(const struct nvmm_x64_state *state, uint64_t flags)
2244 1.35.2.2 christos {
2245 1.35.2.2 christos uint64_t cr0, cr3, cr4, efer;
2246 1.35.2.2 christos
2247 1.35.2.2 christos if (flags & NVMM_X64_STATE_CRS) {
2248 1.35.2.2 christos cr0 = vmx_vmread(VMCS_GUEST_CR0);
2249 1.35.2.2 christos if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
2250 1.35.2.2 christos return true;
2251 1.35.2.2 christos }
2252 1.35.2.2 christos cr3 = vmx_vmread(VMCS_GUEST_CR3);
2253 1.35.2.2 christos if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
2254 1.35.2.2 christos return true;
2255 1.35.2.2 christos }
2256 1.35.2.2 christos cr4 = vmx_vmread(VMCS_GUEST_CR4);
2257 1.35.2.2 christos if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
2258 1.35.2.2 christos return true;
2259 1.35.2.2 christos }
2260 1.35.2.2 christos }
2261 1.35.2.2 christos
2262 1.35.2.2 christos if (flags & NVMM_X64_STATE_MSRS) {
2263 1.35.2.2 christos efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
2264 1.35.2.2 christos if ((efer ^
2265 1.35.2.2 christos state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
2266 1.35.2.2 christos return true;
2267 1.35.2.2 christos }
2268 1.35.2.2 christos }
2269 1.35.2.2 christos
2270 1.35.2.2 christos return false;
2271 1.35.2.2 christos }
2272 1.35.2.2 christos
2273 1.35.2.2 christos static void
2274 1.35.2.2 christos vmx_vcpu_setstate(struct nvmm_cpu *vcpu)
2275 1.35.2.2 christos {
2276 1.35.2.2 christos struct nvmm_comm_page *comm = vcpu->comm;
2277 1.35.2.2 christos const struct nvmm_x64_state *state = &comm->state;
2278 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
2279 1.35.2.2 christos struct fxsave *fpustate;
2280 1.35.2.2 christos uint64_t ctls1, intstate;
2281 1.35.2.2 christos uint64_t flags;
2282 1.35.2.2 christos
2283 1.35.2.2 christos flags = comm->state_wanted;
2284 1.35.2.2 christos
2285 1.35.2.2 christos vmx_vmcs_enter(vcpu);
2286 1.35.2.2 christos
2287 1.35.2.2 christos if (vmx_state_tlb_flush(state, flags)) {
2288 1.35.2.2 christos cpudata->gtlb_want_flush = true;
2289 1.35.2.2 christos }
2290 1.35.2.2 christos
2291 1.35.2.2 christos if (flags & NVMM_X64_STATE_SEGS) {
2292 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
2293 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
2294 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
2295 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
2296 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
2297 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
2298 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
2299 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
2300 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
2301 1.35.2.2 christos vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
2302 1.35.2.2 christos }
2303 1.35.2.2 christos
2304 1.35.2.2 christos CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2305 1.35.2.2 christos if (flags & NVMM_X64_STATE_GPRS) {
2306 1.35.2.2 christos memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
2307 1.35.2.2 christos
2308 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
2309 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
2310 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
2311 1.35.2.2 christos }
2312 1.35.2.2 christos
2313 1.35.2.2 christos if (flags & NVMM_X64_STATE_CRS) {
2314 1.35.2.2 christos /*
2315 1.35.2.2 christos * CR0_NE and CR4_VMXE are mandatory.
2316 1.35.2.2 christos */
2317 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_CR0,
2318 1.35.2.2 christos state->crs[NVMM_X64_CR_CR0] | CR0_NE);
2319 1.35.2.2 christos cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
2320 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]); // XXX PDPTE?
2321 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_CR4,
2322 1.35.2.2 christos state->crs[NVMM_X64_CR_CR4] | CR4_VMXE);
2323 1.35.2.2 christos cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
2324 1.35.2.2 christos
2325 1.35.2.2 christos if (vmx_xcr0_mask != 0) {
2326 1.35.2.2 christos /* Clear illegal XCR0 bits, set mandatory X87 bit. */
2327 1.35.2.2 christos cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
2328 1.35.2.2 christos cpudata->gxcr0 &= vmx_xcr0_mask;
2329 1.35.2.2 christos cpudata->gxcr0 |= XCR0_X87;
2330 1.35.2.2 christos }
2331 1.35.2.2 christos }
2332 1.35.2.2 christos
2333 1.35.2.2 christos CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2334 1.35.2.2 christos if (flags & NVMM_X64_STATE_DRS) {
2335 1.35.2.2 christos memcpy(cpudata->drs, state->drs, sizeof(state->drs));
2336 1.35.2.2 christos
2337 1.35.2.2 christos cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
2338 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
2339 1.35.2.2 christos }
2340 1.35.2.2 christos
2341 1.35.2.2 christos if (flags & NVMM_X64_STATE_MSRS) {
2342 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_STAR].val =
2343 1.35.2.2 christos state->msrs[NVMM_X64_MSR_STAR];
2344 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
2345 1.35.2.2 christos state->msrs[NVMM_X64_MSR_LSTAR];
2346 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
2347 1.35.2.2 christos state->msrs[NVMM_X64_MSR_CSTAR];
2348 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
2349 1.35.2.2 christos state->msrs[NVMM_X64_MSR_SFMASK];
2350 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
2351 1.35.2.2 christos state->msrs[NVMM_X64_MSR_KERNELGSBASE];
2352 1.35.2.2 christos
2353 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_IA32_EFER,
2354 1.35.2.2 christos state->msrs[NVMM_X64_MSR_EFER]);
2355 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_IA32_PAT,
2356 1.35.2.2 christos state->msrs[NVMM_X64_MSR_PAT]);
2357 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
2358 1.35.2.2 christos state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
2359 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
2360 1.35.2.2 christos state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
2361 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
2362 1.35.2.2 christos state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
2363 1.35.2.2 christos
2364 1.35.2.2 christos cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
2365 1.35.2.2 christos cpudata->gtsc_want_update = true;
2366 1.35.2.2 christos
2367 1.35.2.2 christos /* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
2368 1.35.2.2 christos ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
2369 1.35.2.2 christos if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
2370 1.35.2.2 christos ctls1 |= ENTRY_CTLS_LONG_MODE;
2371 1.35.2.2 christos } else {
2372 1.35.2.2 christos ctls1 &= ~ENTRY_CTLS_LONG_MODE;
2373 1.35.2.2 christos }
2374 1.35.2.2 christos vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
2375 1.35.2.2 christos }
2376 1.35.2.2 christos
2377 1.35.2.2 christos if (flags & NVMM_X64_STATE_INTR) {
2378 1.35.2.2 christos intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2379 1.35.2.2 christos intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
2380 1.35.2.2 christos if (state->intr.int_shadow) {
2381 1.35.2.2 christos intstate |= INT_STATE_MOVSS;
2382 1.35.2.2 christos }
2383 1.35.2.2 christos vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
2384 1.35.2.2 christos
2385 1.35.2.2 christos if (state->intr.int_window_exiting) {
2386 1.35.2.2 christos vmx_event_waitexit_enable(vcpu, false);
2387 1.35.2.2 christos } else {
2388 1.35.2.2 christos vmx_event_waitexit_disable(vcpu, false);
2389 1.35.2.2 christos }
2390 1.35.2.2 christos
2391 1.35.2.2 christos if (state->intr.nmi_window_exiting) {
2392 1.35.2.2 christos vmx_event_waitexit_enable(vcpu, true);
2393 1.35.2.2 christos } else {
2394 1.35.2.2 christos vmx_event_waitexit_disable(vcpu, true);
2395 1.35.2.2 christos }
2396 1.35.2.2 christos }
2397 1.35.2.2 christos
2398 1.35.2.2 christos CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2399 1.35.2.2 christos if (flags & NVMM_X64_STATE_FPU) {
2400 1.35.2.2 christos memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
2401 1.35.2.2 christos sizeof(state->fpu));
2402 1.35.2.2 christos
2403 1.35.2.2 christos fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
2404 1.35.2.2 christos fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
2405 1.35.2.2 christos fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
2406 1.35.2.2 christos
2407 1.35.2.2 christos if (vmx_xcr0_mask != 0) {
2408 1.35.2.2 christos /* Reset XSTATE_BV, to force a reload. */
2409 1.35.2.2 christos cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2410 1.35.2.2 christos }
2411 1.35.2.2 christos }
2412 1.35.2.2 christos
2413 1.35.2.2 christos vmx_vmcs_leave(vcpu);
2414 1.35.2.2 christos
2415 1.35.2.2 christos comm->state_wanted = 0;
2416 1.35.2.2 christos comm->state_cached |= flags;
2417 1.35.2.2 christos }
2418 1.35.2.2 christos
2419 1.35.2.2 christos static void
2420 1.35.2.2 christos vmx_vcpu_getstate(struct nvmm_cpu *vcpu)
2421 1.35.2.2 christos {
2422 1.35.2.2 christos struct nvmm_comm_page *comm = vcpu->comm;
2423 1.35.2.2 christos struct nvmm_x64_state *state = &comm->state;
2424 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
2425 1.35.2.2 christos uint64_t intstate, flags;
2426 1.35.2.2 christos
2427 1.35.2.2 christos flags = comm->state_wanted;
2428 1.35.2.2 christos
2429 1.35.2.2 christos vmx_vmcs_enter(vcpu);
2430 1.35.2.2 christos
2431 1.35.2.2 christos if (flags & NVMM_X64_STATE_SEGS) {
2432 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
2433 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
2434 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
2435 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
2436 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
2437 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
2438 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
2439 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
2440 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
2441 1.35.2.2 christos vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
2442 1.35.2.2 christos }
2443 1.35.2.2 christos
2444 1.35.2.2 christos CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2445 1.35.2.2 christos if (flags & NVMM_X64_STATE_GPRS) {
2446 1.35.2.2 christos memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
2447 1.35.2.2 christos
2448 1.35.2.2 christos state->gprs[NVMM_X64_GPR_RIP] = vmx_vmread(VMCS_GUEST_RIP);
2449 1.35.2.2 christos state->gprs[NVMM_X64_GPR_RSP] = vmx_vmread(VMCS_GUEST_RSP);
2450 1.35.2.2 christos state->gprs[NVMM_X64_GPR_RFLAGS] = vmx_vmread(VMCS_GUEST_RFLAGS);
2451 1.35.2.2 christos }
2452 1.35.2.2 christos
2453 1.35.2.2 christos if (flags & NVMM_X64_STATE_CRS) {
2454 1.35.2.2 christos state->crs[NVMM_X64_CR_CR0] = vmx_vmread(VMCS_GUEST_CR0);
2455 1.35.2.2 christos state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
2456 1.35.2.2 christos state->crs[NVMM_X64_CR_CR3] = vmx_vmread(VMCS_GUEST_CR3);
2457 1.35.2.2 christos state->crs[NVMM_X64_CR_CR4] = vmx_vmread(VMCS_GUEST_CR4);
2458 1.35.2.2 christos state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
2459 1.35.2.2 christos state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
2460 1.35.2.2 christos
2461 1.35.2.2 christos /* Hide VMXE. */
2462 1.35.2.2 christos state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
2463 1.35.2.2 christos }
2464 1.35.2.2 christos
2465 1.35.2.2 christos CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2466 1.35.2.2 christos if (flags & NVMM_X64_STATE_DRS) {
2467 1.35.2.2 christos memcpy(state->drs, cpudata->drs, sizeof(state->drs));
2468 1.35.2.2 christos
2469 1.35.2.2 christos state->drs[NVMM_X64_DR_DR7] = vmx_vmread(VMCS_GUEST_DR7);
2470 1.35.2.2 christos }
2471 1.35.2.2 christos
2472 1.35.2.2 christos if (flags & NVMM_X64_STATE_MSRS) {
2473 1.35.2.2 christos state->msrs[NVMM_X64_MSR_STAR] =
2474 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_STAR].val;
2475 1.35.2.2 christos state->msrs[NVMM_X64_MSR_LSTAR] =
2476 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
2477 1.35.2.2 christos state->msrs[NVMM_X64_MSR_CSTAR] =
2478 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
2479 1.35.2.2 christos state->msrs[NVMM_X64_MSR_SFMASK] =
2480 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
2481 1.35.2.2 christos state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
2482 1.35.2.2 christos cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
2483 1.35.2.2 christos state->msrs[NVMM_X64_MSR_EFER] =
2484 1.35.2.2 christos vmx_vmread(VMCS_GUEST_IA32_EFER);
2485 1.35.2.2 christos state->msrs[NVMM_X64_MSR_PAT] =
2486 1.35.2.2 christos vmx_vmread(VMCS_GUEST_IA32_PAT);
2487 1.35.2.2 christos state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
2488 1.35.2.2 christos vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS);
2489 1.35.2.2 christos state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
2490 1.35.2.2 christos vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP);
2491 1.35.2.2 christos state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
2492 1.35.2.2 christos vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP);
2493 1.35.2.2 christos state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
2494 1.35.2.2 christos }
2495 1.35.2.2 christos
2496 1.35.2.2 christos if (flags & NVMM_X64_STATE_INTR) {
2497 1.35.2.2 christos intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2498 1.35.2.2 christos state->intr.int_shadow =
2499 1.35.2.2 christos (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
2500 1.35.2.2 christos state->intr.int_window_exiting = cpudata->int_window_exit;
2501 1.35.2.2 christos state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
2502 1.35.2.2 christos state->intr.evt_pending = cpudata->evt_pending;
2503 1.35.2.2 christos }
2504 1.35.2.2 christos
2505 1.35.2.2 christos CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2506 1.35.2.2 christos if (flags & NVMM_X64_STATE_FPU) {
2507 1.35.2.2 christos memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
2508 1.35.2.2 christos sizeof(state->fpu));
2509 1.35.2.2 christos }
2510 1.35.2.2 christos
2511 1.35.2.2 christos vmx_vmcs_leave(vcpu);
2512 1.35.2.2 christos
2513 1.35.2.2 christos comm->state_wanted = 0;
2514 1.35.2.2 christos comm->state_cached |= flags;
2515 1.35.2.2 christos }
2516 1.35.2.2 christos
2517 1.35.2.2 christos static void
2518 1.35.2.2 christos vmx_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
2519 1.35.2.2 christos {
2520 1.35.2.2 christos vcpu->comm->state_wanted = flags;
2521 1.35.2.2 christos vmx_vcpu_getstate(vcpu);
2522 1.35.2.2 christos }
2523 1.35.2.2 christos
2524 1.35.2.2 christos static void
2525 1.35.2.2 christos vmx_vcpu_state_commit(struct nvmm_cpu *vcpu)
2526 1.35.2.2 christos {
2527 1.35.2.2 christos vcpu->comm->state_wanted = vcpu->comm->state_commit;
2528 1.35.2.2 christos vcpu->comm->state_commit = 0;
2529 1.35.2.2 christos vmx_vcpu_setstate(vcpu);
2530 1.35.2.2 christos }
2531 1.35.2.2 christos
2532 1.35.2.2 christos /* -------------------------------------------------------------------------- */
2533 1.35.2.2 christos
2534 1.35.2.2 christos static void
2535 1.35.2.2 christos vmx_asid_alloc(struct nvmm_cpu *vcpu)
2536 1.35.2.2 christos {
2537 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
2538 1.35.2.2 christos size_t i, oct, bit;
2539 1.35.2.2 christos
2540 1.35.2.2 christos mutex_enter(&vmx_asidlock);
2541 1.35.2.2 christos
2542 1.35.2.2 christos for (i = 0; i < vmx_maxasid; i++) {
2543 1.35.2.2 christos oct = i / 8;
2544 1.35.2.2 christos bit = i % 8;
2545 1.35.2.2 christos
2546 1.35.2.2 christos if (vmx_asidmap[oct] & __BIT(bit)) {
2547 1.35.2.2 christos continue;
2548 1.35.2.2 christos }
2549 1.35.2.2 christos
2550 1.35.2.2 christos cpudata->asid = i;
2551 1.35.2.2 christos
2552 1.35.2.2 christos vmx_asidmap[oct] |= __BIT(bit);
2553 1.35.2.2 christos vmx_vmwrite(VMCS_VPID, i);
2554 1.35.2.2 christos mutex_exit(&vmx_asidlock);
2555 1.35.2.2 christos return;
2556 1.35.2.2 christos }
2557 1.35.2.2 christos
2558 1.35.2.2 christos mutex_exit(&vmx_asidlock);
2559 1.35.2.2 christos
2560 1.35.2.2 christos panic("%s: impossible", __func__);
2561 1.35.2.2 christos }
2562 1.35.2.2 christos
2563 1.35.2.2 christos static void
2564 1.35.2.2 christos vmx_asid_free(struct nvmm_cpu *vcpu)
2565 1.35.2.2 christos {
2566 1.35.2.2 christos size_t oct, bit;
2567 1.35.2.2 christos uint64_t asid;
2568 1.35.2.2 christos
2569 1.35.2.2 christos asid = vmx_vmread(VMCS_VPID);
2570 1.35.2.2 christos
2571 1.35.2.2 christos oct = asid / 8;
2572 1.35.2.2 christos bit = asid % 8;
2573 1.35.2.2 christos
2574 1.35.2.2 christos mutex_enter(&vmx_asidlock);
2575 1.35.2.2 christos vmx_asidmap[oct] &= ~__BIT(bit);
2576 1.35.2.2 christos mutex_exit(&vmx_asidlock);
2577 1.35.2.2 christos }
2578 1.35.2.2 christos
2579 1.35.2.2 christos static void
2580 1.35.2.2 christos vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2581 1.35.2.2 christos {
2582 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
2583 1.35.2.2 christos struct vmcs *vmcs = cpudata->vmcs;
2584 1.35.2.2 christos struct msr_entry *gmsr = cpudata->gmsr;
2585 1.35.2.2 christos extern uint8_t vmx_resume_rip;
2586 1.35.2.2 christos uint64_t rev, eptp;
2587 1.35.2.2 christos
2588 1.35.2.2 christos rev = vmx_get_revision();
2589 1.35.2.2 christos
2590 1.35.2.2 christos memset(vmcs, 0, VMCS_SIZE);
2591 1.35.2.2 christos vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
2592 1.35.2.2 christos vmcs->abort = 0;
2593 1.35.2.2 christos
2594 1.35.2.2 christos vmx_vmcs_enter(vcpu);
2595 1.35.2.2 christos
2596 1.35.2.2 christos /* No link pointer. */
2597 1.35.2.2 christos vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
2598 1.35.2.2 christos
2599 1.35.2.2 christos /* Install the CTLSs. */
2600 1.35.2.2 christos vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
2601 1.35.2.2 christos vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
2602 1.35.2.2 christos vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
2603 1.35.2.2 christos vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
2604 1.35.2.2 christos vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
2605 1.35.2.2 christos
2606 1.35.2.2 christos /* Allow direct access to certain MSRs. */
2607 1.35.2.2 christos memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
2608 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
2609 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
2610 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
2611 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
2612 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
2613 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
2614 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
2615 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
2616 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
2617 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
2618 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
2619 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
2620 1.35.2.2 christos vmx_vcpu_msr_allow(cpudata->msrbm, MSR_IA32_ARCH_CAPABILITIES,
2621 1.35.2.2 christos true, false);
2622 1.35.2.2 christos vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
2623 1.35.2.2 christos
2624 1.35.2.2 christos /*
2625 1.35.2.2 christos * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
2626 1.35.2.2 christos * includes the L1D_FLUSH MSR, to mitigate L1TF.
2627 1.35.2.2 christos */
2628 1.35.2.2 christos gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
2629 1.35.2.2 christos gmsr[VMX_MSRLIST_STAR].val = 0;
2630 1.35.2.2 christos gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
2631 1.35.2.2 christos gmsr[VMX_MSRLIST_LSTAR].val = 0;
2632 1.35.2.2 christos gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
2633 1.35.2.2 christos gmsr[VMX_MSRLIST_CSTAR].val = 0;
2634 1.35.2.2 christos gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
2635 1.35.2.2 christos gmsr[VMX_MSRLIST_SFMASK].val = 0;
2636 1.35.2.2 christos gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
2637 1.35.2.2 christos gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
2638 1.35.2.2 christos gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
2639 1.35.2.2 christos gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
2640 1.35.2.2 christos vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
2641 1.35.2.2 christos vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
2642 1.35.2.2 christos vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
2643 1.35.2.2 christos vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
2644 1.35.2.2 christos
2645 1.35.2.2 christos /* Force CR0_NW and CR0_CD to zero, CR0_ET to one. */
2646 1.35.2.2 christos vmx_vmwrite(VMCS_CR0_MASK, CR0_NW|CR0_CD|CR0_ET);
2647 1.35.2.2 christos vmx_vmwrite(VMCS_CR0_SHADOW, CR0_ET);
2648 1.35.2.2 christos
2649 1.35.2.2 christos /* Force CR4_VMXE to zero. */
2650 1.35.2.2 christos vmx_vmwrite(VMCS_CR4_MASK, CR4_VMXE);
2651 1.35.2.2 christos
2652 1.35.2.2 christos /* Set the Host state for resuming. */
2653 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
2654 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
2655 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2656 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2657 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2658 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
2659 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
2660 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
2661 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
2662 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
2663 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)idt);
2664 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
2665 1.35.2.2 christos vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
2666 1.35.2.3 martin vmx_vmwrite(VMCS_HOST_CR0, rcr0() & ~CR0_TS);
2667 1.35.2.2 christos
2668 1.35.2.2 christos /* Generate ASID. */
2669 1.35.2.2 christos vmx_asid_alloc(vcpu);
2670 1.35.2.2 christos
2671 1.35.2.2 christos /* Enable Extended Paging, 4-Level. */
2672 1.35.2.2 christos eptp =
2673 1.35.2.2 christos __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
2674 1.35.2.2 christos __SHIFTIN(4-1, EPTP_WALKLEN) |
2675 1.35.2.2 christos (pmap_ept_has_ad ? EPTP_FLAGS_AD : 0) |
2676 1.35.2.2 christos mach->vm->vm_map.pmap->pm_pdirpa[0];
2677 1.35.2.2 christos vmx_vmwrite(VMCS_EPTP, eptp);
2678 1.35.2.2 christos
2679 1.35.2.2 christos /* Init IA32_MISC_ENABLE. */
2680 1.35.2.2 christos cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
2681 1.35.2.2 christos cpudata->gmsr_misc_enable &=
2682 1.35.2.2 christos ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
2683 1.35.2.2 christos cpudata->gmsr_misc_enable |=
2684 1.35.2.2 christos (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
2685 1.35.2.2 christos
2686 1.35.2.2 christos /* Init XSAVE header. */
2687 1.35.2.2 christos cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2688 1.35.2.2 christos cpudata->gfpu.xsh_xcomp_bv = 0;
2689 1.35.2.2 christos
2690 1.35.2.2 christos /* These MSRs are static. */
2691 1.35.2.2 christos cpudata->star = rdmsr(MSR_STAR);
2692 1.35.2.2 christos cpudata->lstar = rdmsr(MSR_LSTAR);
2693 1.35.2.2 christos cpudata->cstar = rdmsr(MSR_CSTAR);
2694 1.35.2.2 christos cpudata->sfmask = rdmsr(MSR_SFMASK);
2695 1.35.2.2 christos
2696 1.35.2.2 christos /* Install the RESET state. */
2697 1.35.2.2 christos memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
2698 1.35.2.2 christos sizeof(nvmm_x86_reset_state));
2699 1.35.2.2 christos vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
2700 1.35.2.2 christos vcpu->comm->state_cached = 0;
2701 1.35.2.2 christos vmx_vcpu_setstate(vcpu);
2702 1.35.2.2 christos
2703 1.35.2.2 christos vmx_vmcs_leave(vcpu);
2704 1.35.2.2 christos }
2705 1.35.2.2 christos
2706 1.35.2.2 christos static int
2707 1.35.2.2 christos vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2708 1.35.2.2 christos {
2709 1.35.2.2 christos struct vmx_cpudata *cpudata;
2710 1.35.2.2 christos int error;
2711 1.35.2.2 christos
2712 1.35.2.2 christos /* Allocate the VMX cpudata. */
2713 1.35.2.2 christos cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
2714 1.35.2.2 christos roundup(sizeof(*cpudata), PAGE_SIZE), 0,
2715 1.35.2.2 christos UVM_KMF_WIRED|UVM_KMF_ZERO);
2716 1.35.2.2 christos vcpu->cpudata = cpudata;
2717 1.35.2.2 christos
2718 1.35.2.2 christos /* VMCS */
2719 1.35.2.2 christos error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
2720 1.35.2.2 christos VMCS_NPAGES);
2721 1.35.2.2 christos if (error)
2722 1.35.2.2 christos goto error;
2723 1.35.2.2 christos
2724 1.35.2.2 christos /* MSR Bitmap */
2725 1.35.2.2 christos error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
2726 1.35.2.2 christos MSRBM_NPAGES);
2727 1.35.2.2 christos if (error)
2728 1.35.2.2 christos goto error;
2729 1.35.2.2 christos
2730 1.35.2.2 christos /* Guest MSR List */
2731 1.35.2.2 christos error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
2732 1.35.2.2 christos if (error)
2733 1.35.2.2 christos goto error;
2734 1.35.2.2 christos
2735 1.35.2.2 christos kcpuset_create(&cpudata->htlb_want_flush, true);
2736 1.35.2.2 christos
2737 1.35.2.2 christos /* Init the VCPU info. */
2738 1.35.2.2 christos vmx_vcpu_init(mach, vcpu);
2739 1.35.2.2 christos
2740 1.35.2.2 christos return 0;
2741 1.35.2.2 christos
2742 1.35.2.2 christos error:
2743 1.35.2.2 christos if (cpudata->vmcs_pa) {
2744 1.35.2.2 christos vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
2745 1.35.2.2 christos VMCS_NPAGES);
2746 1.35.2.2 christos }
2747 1.35.2.2 christos if (cpudata->msrbm_pa) {
2748 1.35.2.2 christos vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
2749 1.35.2.2 christos MSRBM_NPAGES);
2750 1.35.2.2 christos }
2751 1.35.2.2 christos if (cpudata->gmsr_pa) {
2752 1.35.2.2 christos vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
2753 1.35.2.2 christos }
2754 1.35.2.2 christos
2755 1.35.2.2 christos kmem_free(cpudata, sizeof(*cpudata));
2756 1.35.2.2 christos return error;
2757 1.35.2.2 christos }
2758 1.35.2.2 christos
2759 1.35.2.2 christos static void
2760 1.35.2.2 christos vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2761 1.35.2.2 christos {
2762 1.35.2.2 christos struct vmx_cpudata *cpudata = vcpu->cpudata;
2763 1.35.2.2 christos
2764 1.35.2.2 christos vmx_vmcs_enter(vcpu);
2765 1.35.2.2 christos vmx_asid_free(vcpu);
2766 1.35.2.2 christos vmx_vmcs_destroy(vcpu);
2767 1.35.2.2 christos
2768 1.35.2.2 christos kcpuset_destroy(cpudata->htlb_want_flush);
2769 1.35.2.2 christos
2770 1.35.2.2 christos vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
2771 1.35.2.2 christos vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
2772 1.35.2.2 christos vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
2773 1.35.2.2 christos uvm_km_free(kernel_map, (vaddr_t)cpudata,
2774 1.35.2.2 christos roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
2775 1.35.2.2 christos }
2776 1.35.2.2 christos
2777 1.35.2.2 christos /* -------------------------------------------------------------------------- */
2778 1.35.2.2 christos
2779 1.35.2.3 martin static int
2780 1.35.2.3 martin vmx_vcpu_configure_cpuid(struct vmx_cpudata *cpudata, void *data)
2781 1.35.2.3 martin {
2782 1.35.2.3 martin struct nvmm_vcpu_conf_cpuid *cpuid = data;
2783 1.35.2.3 martin size_t i;
2784 1.35.2.3 martin
2785 1.35.2.3 martin if (__predict_false(cpuid->mask && cpuid->exit)) {
2786 1.35.2.3 martin return EINVAL;
2787 1.35.2.3 martin }
2788 1.35.2.3 martin if (__predict_false(cpuid->mask &&
2789 1.35.2.3 martin ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
2790 1.35.2.3 martin (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
2791 1.35.2.3 martin (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
2792 1.35.2.3 martin (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
2793 1.35.2.3 martin return EINVAL;
2794 1.35.2.3 martin }
2795 1.35.2.3 martin
2796 1.35.2.3 martin /* If unset, delete, to restore the default behavior. */
2797 1.35.2.3 martin if (!cpuid->mask && !cpuid->exit) {
2798 1.35.2.3 martin for (i = 0; i < VMX_NCPUIDS; i++) {
2799 1.35.2.3 martin if (!cpudata->cpuidpresent[i]) {
2800 1.35.2.3 martin continue;
2801 1.35.2.3 martin }
2802 1.35.2.3 martin if (cpudata->cpuid[i].leaf == cpuid->leaf) {
2803 1.35.2.3 martin cpudata->cpuidpresent[i] = false;
2804 1.35.2.3 martin }
2805 1.35.2.3 martin }
2806 1.35.2.3 martin return 0;
2807 1.35.2.3 martin }
2808 1.35.2.3 martin
2809 1.35.2.3 martin /* If already here, replace. */
2810 1.35.2.3 martin for (i = 0; i < VMX_NCPUIDS; i++) {
2811 1.35.2.3 martin if (!cpudata->cpuidpresent[i]) {
2812 1.35.2.3 martin continue;
2813 1.35.2.3 martin }
2814 1.35.2.3 martin if (cpudata->cpuid[i].leaf == cpuid->leaf) {
2815 1.35.2.3 martin memcpy(&cpudata->cpuid[i], cpuid,
2816 1.35.2.3 martin sizeof(struct nvmm_vcpu_conf_cpuid));
2817 1.35.2.3 martin return 0;
2818 1.35.2.3 martin }
2819 1.35.2.3 martin }
2820 1.35.2.3 martin
2821 1.35.2.3 martin /* Not here, insert. */
2822 1.35.2.3 martin for (i = 0; i < VMX_NCPUIDS; i++) {
2823 1.35.2.3 martin if (!cpudata->cpuidpresent[i]) {
2824 1.35.2.3 martin cpudata->cpuidpresent[i] = true;
2825 1.35.2.3 martin memcpy(&cpudata->cpuid[i], cpuid,
2826 1.35.2.3 martin sizeof(struct nvmm_vcpu_conf_cpuid));
2827 1.35.2.3 martin return 0;
2828 1.35.2.3 martin }
2829 1.35.2.3 martin }
2830 1.35.2.3 martin
2831 1.35.2.3 martin return ENOBUFS;
2832 1.35.2.3 martin }
2833 1.35.2.3 martin
2834 1.35.2.3 martin static int
2835 1.35.2.3 martin vmx_vcpu_configure_tpr(struct vmx_cpudata *cpudata, void *data)
2836 1.35.2.3 martin {
2837 1.35.2.3 martin struct nvmm_vcpu_conf_tpr *tpr = data;
2838 1.35.2.3 martin
2839 1.35.2.3 martin memcpy(&cpudata->tpr, tpr, sizeof(*tpr));
2840 1.35.2.3 martin return 0;
2841 1.35.2.3 martin }
2842 1.35.2.3 martin
2843 1.35.2.3 martin static int
2844 1.35.2.3 martin vmx_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
2845 1.35.2.3 martin {
2846 1.35.2.3 martin struct vmx_cpudata *cpudata = vcpu->cpudata;
2847 1.35.2.3 martin
2848 1.35.2.3 martin switch (op) {
2849 1.35.2.3 martin case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
2850 1.35.2.3 martin return vmx_vcpu_configure_cpuid(cpudata, data);
2851 1.35.2.3 martin case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR):
2852 1.35.2.3 martin return vmx_vcpu_configure_tpr(cpudata, data);
2853 1.35.2.3 martin default:
2854 1.35.2.3 martin return EINVAL;
2855 1.35.2.3 martin }
2856 1.35.2.3 martin }
2857 1.35.2.3 martin
2858 1.35.2.3 martin /* -------------------------------------------------------------------------- */
2859 1.35.2.3 martin
2860 1.35.2.2 christos static void
2861 1.35.2.2 christos vmx_tlb_flush(struct pmap *pm)
2862 1.35.2.2 christos {
2863 1.35.2.2 christos struct nvmm_machine *mach = pm->pm_data;
2864 1.35.2.2 christos struct vmx_machdata *machdata = mach->machdata;
2865 1.35.2.2 christos
2866 1.35.2.2 christos atomic_inc_64(&machdata->mach_htlb_gen);
2867 1.35.2.2 christos
2868 1.35.2.2 christos /* Generates IPIs, which cause #VMEXITs. */
2869 1.35.2.3 martin pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_NVMM);
2870 1.35.2.2 christos }
2871 1.35.2.2 christos
2872 1.35.2.2 christos static void
2873 1.35.2.2 christos vmx_machine_create(struct nvmm_machine *mach)
2874 1.35.2.2 christos {
2875 1.35.2.2 christos struct pmap *pmap = mach->vm->vm_map.pmap;
2876 1.35.2.2 christos struct vmx_machdata *machdata;
2877 1.35.2.2 christos
2878 1.35.2.2 christos /* Convert to EPT. */
2879 1.35.2.2 christos pmap_ept_transform(pmap);
2880 1.35.2.2 christos
2881 1.35.2.2 christos /* Fill in pmap info. */
2882 1.35.2.2 christos pmap->pm_data = (void *)mach;
2883 1.35.2.2 christos pmap->pm_tlb_flush = vmx_tlb_flush;
2884 1.35.2.2 christos
2885 1.35.2.2 christos machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
2886 1.35.2.2 christos mach->machdata = machdata;
2887 1.35.2.2 christos
2888 1.35.2.2 christos /* Start with an hTLB flush everywhere. */
2889 1.35.2.2 christos machdata->mach_htlb_gen = 1;
2890 1.35.2.2 christos }
2891 1.35.2.2 christos
2892 1.35.2.2 christos static void
2893 1.35.2.2 christos vmx_machine_destroy(struct nvmm_machine *mach)
2894 1.35.2.2 christos {
2895 1.35.2.2 christos struct vmx_machdata *machdata = mach->machdata;
2896 1.35.2.2 christos
2897 1.35.2.2 christos kmem_free(machdata, sizeof(struct vmx_machdata));
2898 1.35.2.2 christos }
2899 1.35.2.2 christos
2900 1.35.2.2 christos static int
2901 1.35.2.2 christos vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
2902 1.35.2.2 christos {
2903 1.35.2.3 martin panic("%s: impossible", __func__);
2904 1.35.2.3 martin }
2905 1.35.2.3 martin
2906 1.35.2.3 martin /* -------------------------------------------------------------------------- */
2907 1.35.2.3 martin
2908 1.35.2.3 martin #define CTLS_ONE_ALLOWED(msrval, bitoff) \
2909 1.35.2.3 martin ((msrval & __BIT(32 + bitoff)) != 0)
2910 1.35.2.3 martin #define CTLS_ZERO_ALLOWED(msrval, bitoff) \
2911 1.35.2.3 martin ((msrval & __BIT(bitoff)) == 0)
2912 1.35.2.3 martin
2913 1.35.2.3 martin static int
2914 1.35.2.3 martin vmx_check_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls, uint64_t set_one)
2915 1.35.2.3 martin {
2916 1.35.2.3 martin uint64_t basic, val, true_val;
2917 1.35.2.3 martin bool has_true;
2918 1.35.2.2 christos size_t i;
2919 1.35.2.2 christos
2920 1.35.2.3 martin basic = rdmsr(MSR_IA32_VMX_BASIC);
2921 1.35.2.3 martin has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
2922 1.35.2.2 christos
2923 1.35.2.3 martin val = rdmsr(msr_ctls);
2924 1.35.2.3 martin if (has_true) {
2925 1.35.2.3 martin true_val = rdmsr(msr_true_ctls);
2926 1.35.2.3 martin } else {
2927 1.35.2.3 martin true_val = val;
2928 1.35.2.2 christos }
2929 1.35.2.2 christos
2930 1.35.2.3 martin for (i = 0; i < 32; i++) {
2931 1.35.2.3 martin if (!(set_one & __BIT(i))) {
2932 1.35.2.2 christos continue;
2933 1.35.2.2 christos }
2934 1.35.2.3 martin if (!CTLS_ONE_ALLOWED(true_val, i)) {
2935 1.35.2.3 martin return -1;
2936 1.35.2.2 christos }
2937 1.35.2.2 christos }
2938 1.35.2.2 christos
2939 1.35.2.3 martin return 0;
2940 1.35.2.2 christos }
2941 1.35.2.2 christos
2942 1.35.2.2 christos static int
2943 1.35.2.2 christos vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
2944 1.35.2.2 christos uint64_t set_one, uint64_t set_zero, uint64_t *res)
2945 1.35.2.2 christos {
2946 1.35.2.2 christos uint64_t basic, val, true_val;
2947 1.35.2.2 christos bool one_allowed, zero_allowed, has_true;
2948 1.35.2.2 christos size_t i;
2949 1.35.2.2 christos
2950 1.35.2.2 christos basic = rdmsr(MSR_IA32_VMX_BASIC);
2951 1.35.2.2 christos has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
2952 1.35.2.2 christos
2953 1.35.2.2 christos val = rdmsr(msr_ctls);
2954 1.35.2.2 christos if (has_true) {
2955 1.35.2.2 christos true_val = rdmsr(msr_true_ctls);
2956 1.35.2.2 christos } else {
2957 1.35.2.2 christos true_val = val;
2958 1.35.2.2 christos }
2959 1.35.2.2 christos
2960 1.35.2.2 christos for (i = 0; i < 32; i++) {
2961 1.35.2.3 martin one_allowed = CTLS_ONE_ALLOWED(true_val, i);
2962 1.35.2.3 martin zero_allowed = CTLS_ZERO_ALLOWED(true_val, i);
2963 1.35.2.2 christos
2964 1.35.2.2 christos if (zero_allowed && !one_allowed) {
2965 1.35.2.2 christos if (set_one & __BIT(i))
2966 1.35.2.2 christos return -1;
2967 1.35.2.2 christos *res &= ~__BIT(i);
2968 1.35.2.2 christos } else if (one_allowed && !zero_allowed) {
2969 1.35.2.2 christos if (set_zero & __BIT(i))
2970 1.35.2.2 christos return -1;
2971 1.35.2.2 christos *res |= __BIT(i);
2972 1.35.2.2 christos } else {
2973 1.35.2.2 christos if (set_zero & __BIT(i)) {
2974 1.35.2.2 christos *res &= ~__BIT(i);
2975 1.35.2.2 christos } else if (set_one & __BIT(i)) {
2976 1.35.2.2 christos *res |= __BIT(i);
2977 1.35.2.2 christos } else if (!has_true) {
2978 1.35.2.2 christos *res &= ~__BIT(i);
2979 1.35.2.3 martin } else if (CTLS_ZERO_ALLOWED(val, i)) {
2980 1.35.2.2 christos *res &= ~__BIT(i);
2981 1.35.2.3 martin } else if (CTLS_ONE_ALLOWED(val, i)) {
2982 1.35.2.2 christos *res |= __BIT(i);
2983 1.35.2.2 christos } else {
2984 1.35.2.2 christos return -1;
2985 1.35.2.2 christos }
2986 1.35.2.2 christos }
2987 1.35.2.2 christos }
2988 1.35.2.2 christos
2989 1.35.2.2 christos return 0;
2990 1.35.2.2 christos }
2991 1.35.2.2 christos
2992 1.35.2.2 christos static bool
2993 1.35.2.2 christos vmx_ident(void)
2994 1.35.2.2 christos {
2995 1.35.2.2 christos uint64_t msr;
2996 1.35.2.2 christos int ret;
2997 1.35.2.2 christos
2998 1.35.2.2 christos if (!(cpu_feature[1] & CPUID2_VMX)) {
2999 1.35.2.2 christos return false;
3000 1.35.2.2 christos }
3001 1.35.2.2 christos
3002 1.35.2.2 christos msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
3003 1.35.2.2 christos if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
3004 1.35.2.2 christos return false;
3005 1.35.2.2 christos }
3006 1.35.2.3 martin if ((msr & IA32_FEATURE_CONTROL_OUT_SMX) == 0) {
3007 1.35.2.3 martin return false;
3008 1.35.2.3 martin }
3009 1.35.2.2 christos
3010 1.35.2.2 christos msr = rdmsr(MSR_IA32_VMX_BASIC);
3011 1.35.2.2 christos if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
3012 1.35.2.2 christos return false;
3013 1.35.2.2 christos }
3014 1.35.2.2 christos if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
3015 1.35.2.2 christos return false;
3016 1.35.2.2 christos }
3017 1.35.2.2 christos
3018 1.35.2.2 christos /* PG and PE are reported, even if Unrestricted Guests is supported. */
3019 1.35.2.2 christos vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
3020 1.35.2.2 christos vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
3021 1.35.2.2 christos ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
3022 1.35.2.2 christos if (ret == -1) {
3023 1.35.2.2 christos return false;
3024 1.35.2.2 christos }
3025 1.35.2.2 christos
3026 1.35.2.2 christos vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
3027 1.35.2.2 christos vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
3028 1.35.2.2 christos ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
3029 1.35.2.2 christos if (ret == -1) {
3030 1.35.2.2 christos return false;
3031 1.35.2.2 christos }
3032 1.35.2.2 christos
3033 1.35.2.2 christos /* Init the CTLSs right now, and check for errors. */
3034 1.35.2.2 christos ret = vmx_init_ctls(
3035 1.35.2.2 christos MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
3036 1.35.2.2 christos VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
3037 1.35.2.2 christos &vmx_pinbased_ctls);
3038 1.35.2.2 christos if (ret == -1) {
3039 1.35.2.2 christos return false;
3040 1.35.2.2 christos }
3041 1.35.2.2 christos ret = vmx_init_ctls(
3042 1.35.2.2 christos MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
3043 1.35.2.2 christos VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
3044 1.35.2.2 christos &vmx_procbased_ctls);
3045 1.35.2.2 christos if (ret == -1) {
3046 1.35.2.2 christos return false;
3047 1.35.2.2 christos }
3048 1.35.2.2 christos ret = vmx_init_ctls(
3049 1.35.2.2 christos MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
3050 1.35.2.2 christos VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
3051 1.35.2.2 christos &vmx_procbased_ctls2);
3052 1.35.2.2 christos if (ret == -1) {
3053 1.35.2.2 christos return false;
3054 1.35.2.2 christos }
3055 1.35.2.3 martin ret = vmx_check_ctls(
3056 1.35.2.3 martin MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
3057 1.35.2.3 martin PROC_CTLS2_INVPCID_ENABLE);
3058 1.35.2.3 martin if (ret != -1) {
3059 1.35.2.3 martin vmx_procbased_ctls2 |= PROC_CTLS2_INVPCID_ENABLE;
3060 1.35.2.3 martin }
3061 1.35.2.2 christos ret = vmx_init_ctls(
3062 1.35.2.2 christos MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
3063 1.35.2.2 christos VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
3064 1.35.2.2 christos &vmx_entry_ctls);
3065 1.35.2.2 christos if (ret == -1) {
3066 1.35.2.2 christos return false;
3067 1.35.2.2 christos }
3068 1.35.2.2 christos ret = vmx_init_ctls(
3069 1.35.2.2 christos MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
3070 1.35.2.2 christos VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
3071 1.35.2.2 christos &vmx_exit_ctls);
3072 1.35.2.2 christos if (ret == -1) {
3073 1.35.2.2 christos return false;
3074 1.35.2.2 christos }
3075 1.35.2.2 christos
3076 1.35.2.2 christos msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
3077 1.35.2.2 christos if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
3078 1.35.2.2 christos return false;
3079 1.35.2.2 christos }
3080 1.35.2.2 christos if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
3081 1.35.2.2 christos return false;
3082 1.35.2.2 christos }
3083 1.35.2.2 christos if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
3084 1.35.2.2 christos return false;
3085 1.35.2.2 christos }
3086 1.35.2.2 christos if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) != 0) {
3087 1.35.2.2 christos pmap_ept_has_ad = true;
3088 1.35.2.2 christos } else {
3089 1.35.2.2 christos pmap_ept_has_ad = false;
3090 1.35.2.2 christos }
3091 1.35.2.2 christos if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
3092 1.35.2.2 christos return false;
3093 1.35.2.2 christos }
3094 1.35.2.2 christos
3095 1.35.2.2 christos return true;
3096 1.35.2.2 christos }
3097 1.35.2.2 christos
3098 1.35.2.2 christos static void
3099 1.35.2.2 christos vmx_init_asid(uint32_t maxasid)
3100 1.35.2.2 christos {
3101 1.35.2.2 christos size_t allocsz;
3102 1.35.2.2 christos
3103 1.35.2.2 christos mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
3104 1.35.2.2 christos
3105 1.35.2.2 christos vmx_maxasid = maxasid;
3106 1.35.2.2 christos allocsz = roundup(maxasid, 8) / 8;
3107 1.35.2.2 christos vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
3108 1.35.2.2 christos
3109 1.35.2.2 christos /* ASID 0 is reserved for the host. */
3110 1.35.2.2 christos vmx_asidmap[0] |= __BIT(0);
3111 1.35.2.2 christos }
3112 1.35.2.2 christos
3113 1.35.2.2 christos static void
3114 1.35.2.2 christos vmx_change_cpu(void *arg1, void *arg2)
3115 1.35.2.2 christos {
3116 1.35.2.2 christos struct cpu_info *ci = curcpu();
3117 1.35.2.3 martin bool enable = arg1 != NULL;
3118 1.35.2.2 christos uint64_t cr4;
3119 1.35.2.2 christos
3120 1.35.2.2 christos if (!enable) {
3121 1.35.2.2 christos vmx_vmxoff();
3122 1.35.2.2 christos }
3123 1.35.2.2 christos
3124 1.35.2.2 christos cr4 = rcr4();
3125 1.35.2.2 christos if (enable) {
3126 1.35.2.2 christos cr4 |= CR4_VMXE;
3127 1.35.2.2 christos } else {
3128 1.35.2.2 christos cr4 &= ~CR4_VMXE;
3129 1.35.2.2 christos }
3130 1.35.2.2 christos lcr4(cr4);
3131 1.35.2.2 christos
3132 1.35.2.2 christos if (enable) {
3133 1.35.2.2 christos vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
3134 1.35.2.2 christos }
3135 1.35.2.2 christos }
3136 1.35.2.2 christos
3137 1.35.2.2 christos static void
3138 1.35.2.2 christos vmx_init_l1tf(void)
3139 1.35.2.2 christos {
3140 1.35.2.2 christos u_int descs[4];
3141 1.35.2.2 christos uint64_t msr;
3142 1.35.2.2 christos
3143 1.35.2.2 christos if (cpuid_level < 7) {
3144 1.35.2.2 christos return;
3145 1.35.2.2 christos }
3146 1.35.2.2 christos
3147 1.35.2.2 christos x86_cpuid(7, descs);
3148 1.35.2.2 christos
3149 1.35.2.2 christos if (descs[3] & CPUID_SEF_ARCH_CAP) {
3150 1.35.2.2 christos msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
3151 1.35.2.2 christos if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
3152 1.35.2.2 christos /* No mitigation needed. */
3153 1.35.2.2 christos return;
3154 1.35.2.2 christos }
3155 1.35.2.2 christos }
3156 1.35.2.2 christos
3157 1.35.2.2 christos if (descs[3] & CPUID_SEF_L1D_FLUSH) {
3158 1.35.2.2 christos /* Enable hardware mitigation. */
3159 1.35.2.2 christos vmx_msrlist_entry_nmsr += 1;
3160 1.35.2.2 christos }
3161 1.35.2.2 christos }
3162 1.35.2.2 christos
3163 1.35.2.2 christos static void
3164 1.35.2.2 christos vmx_init(void)
3165 1.35.2.2 christos {
3166 1.35.2.2 christos CPU_INFO_ITERATOR cii;
3167 1.35.2.2 christos struct cpu_info *ci;
3168 1.35.2.2 christos uint64_t xc, msr;
3169 1.35.2.2 christos struct vmxon *vmxon;
3170 1.35.2.2 christos uint32_t revision;
3171 1.35.2.2 christos paddr_t pa;
3172 1.35.2.2 christos vaddr_t va;
3173 1.35.2.2 christos int error;
3174 1.35.2.2 christos
3175 1.35.2.2 christos /* Init the ASID bitmap (VPID). */
3176 1.35.2.2 christos vmx_init_asid(VPID_MAX);
3177 1.35.2.2 christos
3178 1.35.2.2 christos /* Init the XCR0 mask. */
3179 1.35.2.2 christos vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
3180 1.35.2.2 christos
3181 1.35.2.2 christos /* Init the TLB flush op, the EPT flush op and the EPTP type. */
3182 1.35.2.2 christos msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
3183 1.35.2.2 christos if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
3184 1.35.2.2 christos vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
3185 1.35.2.2 christos } else {
3186 1.35.2.2 christos vmx_tlb_flush_op = VMX_INVVPID_ALL;
3187 1.35.2.2 christos }
3188 1.35.2.2 christos if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
3189 1.35.2.2 christos vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
3190 1.35.2.2 christos } else {
3191 1.35.2.2 christos vmx_ept_flush_op = VMX_INVEPT_ALL;
3192 1.35.2.2 christos }
3193 1.35.2.2 christos if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
3194 1.35.2.2 christos vmx_eptp_type = EPTP_TYPE_WB;
3195 1.35.2.2 christos } else {
3196 1.35.2.2 christos vmx_eptp_type = EPTP_TYPE_UC;
3197 1.35.2.2 christos }
3198 1.35.2.2 christos
3199 1.35.2.2 christos /* Init the L1TF mitigation. */
3200 1.35.2.2 christos vmx_init_l1tf();
3201 1.35.2.2 christos
3202 1.35.2.2 christos memset(vmxoncpu, 0, sizeof(vmxoncpu));
3203 1.35.2.2 christos revision = vmx_get_revision();
3204 1.35.2.2 christos
3205 1.35.2.2 christos for (CPU_INFO_FOREACH(cii, ci)) {
3206 1.35.2.2 christos error = vmx_memalloc(&pa, &va, 1);
3207 1.35.2.2 christos if (error) {
3208 1.35.2.2 christos panic("%s: out of memory", __func__);
3209 1.35.2.2 christos }
3210 1.35.2.2 christos vmxoncpu[cpu_index(ci)].pa = pa;
3211 1.35.2.2 christos vmxoncpu[cpu_index(ci)].va = va;
3212 1.35.2.2 christos
3213 1.35.2.2 christos vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
3214 1.35.2.2 christos vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
3215 1.35.2.2 christos }
3216 1.35.2.2 christos
3217 1.35.2.2 christos xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
3218 1.35.2.2 christos xc_wait(xc);
3219 1.35.2.2 christos }
3220 1.35.2.2 christos
3221 1.35.2.2 christos static void
3222 1.35.2.2 christos vmx_fini_asid(void)
3223 1.35.2.2 christos {
3224 1.35.2.2 christos size_t allocsz;
3225 1.35.2.2 christos
3226 1.35.2.2 christos allocsz = roundup(vmx_maxasid, 8) / 8;
3227 1.35.2.2 christos kmem_free(vmx_asidmap, allocsz);
3228 1.35.2.2 christos
3229 1.35.2.2 christos mutex_destroy(&vmx_asidlock);
3230 1.35.2.2 christos }
3231 1.35.2.2 christos
3232 1.35.2.2 christos static void
3233 1.35.2.2 christos vmx_fini(void)
3234 1.35.2.2 christos {
3235 1.35.2.2 christos uint64_t xc;
3236 1.35.2.2 christos size_t i;
3237 1.35.2.2 christos
3238 1.35.2.2 christos xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
3239 1.35.2.2 christos xc_wait(xc);
3240 1.35.2.2 christos
3241 1.35.2.2 christos for (i = 0; i < MAXCPUS; i++) {
3242 1.35.2.2 christos if (vmxoncpu[i].pa != 0)
3243 1.35.2.2 christos vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
3244 1.35.2.2 christos }
3245 1.35.2.2 christos
3246 1.35.2.2 christos vmx_fini_asid();
3247 1.35.2.2 christos }
3248 1.35.2.2 christos
3249 1.35.2.2 christos static void
3250 1.35.2.2 christos vmx_capability(struct nvmm_capability *cap)
3251 1.35.2.2 christos {
3252 1.35.2.3 martin cap->arch.mach_conf_support = 0;
3253 1.35.2.3 martin cap->arch.vcpu_conf_support =
3254 1.35.2.3 martin NVMM_CAP_ARCH_VCPU_CONF_CPUID |
3255 1.35.2.3 martin NVMM_CAP_ARCH_VCPU_CONF_TPR;
3256 1.35.2.2 christos cap->arch.xcr0_mask = vmx_xcr0_mask;
3257 1.35.2.2 christos cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
3258 1.35.2.2 christos cap->arch.conf_cpuid_maxops = VMX_NCPUIDS;
3259 1.35.2.2 christos }
3260 1.35.2.2 christos
3261 1.35.2.2 christos const struct nvmm_impl nvmm_x86_vmx = {
3262 1.35.2.2 christos .ident = vmx_ident,
3263 1.35.2.2 christos .init = vmx_init,
3264 1.35.2.2 christos .fini = vmx_fini,
3265 1.35.2.2 christos .capability = vmx_capability,
3266 1.35.2.3 martin .mach_conf_max = NVMM_X86_MACH_NCONF,
3267 1.35.2.3 martin .mach_conf_sizes = NULL,
3268 1.35.2.3 martin .vcpu_conf_max = NVMM_X86_VCPU_NCONF,
3269 1.35.2.3 martin .vcpu_conf_sizes = vmx_vcpu_conf_sizes,
3270 1.35.2.2 christos .state_size = sizeof(struct nvmm_x64_state),
3271 1.35.2.2 christos .machine_create = vmx_machine_create,
3272 1.35.2.2 christos .machine_destroy = vmx_machine_destroy,
3273 1.35.2.2 christos .machine_configure = vmx_machine_configure,
3274 1.35.2.2 christos .vcpu_create = vmx_vcpu_create,
3275 1.35.2.2 christos .vcpu_destroy = vmx_vcpu_destroy,
3276 1.35.2.3 martin .vcpu_configure = vmx_vcpu_configure,
3277 1.35.2.2 christos .vcpu_setstate = vmx_vcpu_setstate,
3278 1.35.2.2 christos .vcpu_getstate = vmx_vcpu_getstate,
3279 1.35.2.2 christos .vcpu_inject = vmx_vcpu_inject,
3280 1.35.2.2 christos .vcpu_run = vmx_vcpu_run
3281 1.35.2.2 christos };
3282