Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_vmx.c revision 1.36.2.15
      1  1.36.2.15  martin /*	$NetBSD: nvmm_x86_vmx.c,v 1.36.2.15 2020/09/13 11:56:44 martin Exp $	*/
      2        1.1    maxv 
      3        1.1    maxv /*
      4   1.36.2.3  martin  * Copyright (c) 2018-2019 The NetBSD Foundation, Inc.
      5        1.1    maxv  * All rights reserved.
      6        1.1    maxv  *
      7        1.1    maxv  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1    maxv  * by Maxime Villard.
      9        1.1    maxv  *
     10        1.1    maxv  * Redistribution and use in source and binary forms, with or without
     11        1.1    maxv  * modification, are permitted provided that the following conditions
     12        1.1    maxv  * are met:
     13        1.1    maxv  * 1. Redistributions of source code must retain the above copyright
     14        1.1    maxv  *    notice, this list of conditions and the following disclaimer.
     15        1.1    maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1    maxv  *    notice, this list of conditions and the following disclaimer in the
     17        1.1    maxv  *    documentation and/or other materials provided with the distribution.
     18        1.1    maxv  *
     19        1.1    maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20        1.1    maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21        1.1    maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22        1.1    maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23        1.1    maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24        1.1    maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25        1.1    maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26        1.1    maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27        1.1    maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28        1.1    maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29        1.1    maxv  * POSSIBILITY OF SUCH DAMAGE.
     30        1.1    maxv  */
     31        1.1    maxv 
     32        1.1    maxv #include <sys/cdefs.h>
     33  1.36.2.15  martin __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.36.2.15 2020/09/13 11:56:44 martin Exp $");
     34        1.1    maxv 
     35        1.1    maxv #include <sys/param.h>
     36        1.1    maxv #include <sys/systm.h>
     37        1.1    maxv #include <sys/kernel.h>
     38        1.1    maxv #include <sys/kmem.h>
     39        1.1    maxv #include <sys/cpu.h>
     40        1.1    maxv #include <sys/xcall.h>
     41       1.20    maxv #include <sys/mman.h>
     42   1.36.2.6  martin #include <sys/bitops.h>
     43        1.1    maxv 
     44        1.1    maxv #include <uvm/uvm.h>
     45        1.1    maxv #include <uvm/uvm_page.h>
     46        1.1    maxv 
     47        1.1    maxv #include <x86/cputypes.h>
     48        1.1    maxv #include <x86/specialreg.h>
     49        1.1    maxv #include <x86/pmap.h>
     50        1.1    maxv #include <x86/dbregs.h>
     51        1.4    maxv #include <x86/cpu_counter.h>
     52        1.1    maxv #include <machine/cpuvar.h>
     53        1.1    maxv 
     54        1.1    maxv #include <dev/nvmm/nvmm.h>
     55        1.1    maxv #include <dev/nvmm/nvmm_internal.h>
     56        1.1    maxv #include <dev/nvmm/x86/nvmm_x86.h>
     57        1.1    maxv 
     58        1.1    maxv int _vmx_vmxon(paddr_t *pa);
     59        1.1    maxv int _vmx_vmxoff(void);
     60        1.1    maxv int vmx_vmlaunch(uint64_t *gprs);
     61        1.1    maxv int vmx_vmresume(uint64_t *gprs);
     62        1.1    maxv 
     63        1.1    maxv #define vmx_vmxon(a) \
     64        1.1    maxv 	if (__predict_false(_vmx_vmxon(a) != 0)) { \
     65        1.1    maxv 		panic("%s: VMXON failed", __func__); \
     66        1.1    maxv 	}
     67        1.1    maxv #define vmx_vmxoff() \
     68        1.1    maxv 	if (__predict_false(_vmx_vmxoff() != 0)) { \
     69        1.1    maxv 		panic("%s: VMXOFF failed", __func__); \
     70        1.1    maxv 	}
     71       1.28    maxv 
     72       1.28    maxv struct ept_desc {
     73       1.28    maxv 	uint64_t eptp;
     74       1.28    maxv 	uint64_t mbz;
     75       1.28    maxv } __packed;
     76       1.28    maxv 
     77       1.28    maxv struct vpid_desc {
     78       1.28    maxv 	uint64_t vpid;
     79       1.28    maxv 	uint64_t addr;
     80       1.28    maxv } __packed;
     81       1.28    maxv 
     82       1.28    maxv static inline void
     83       1.28    maxv vmx_invept(uint64_t op, struct ept_desc *desc)
     84       1.28    maxv {
     85       1.28    maxv 	asm volatile (
     86       1.28    maxv 		"invept		%[desc],%[op];"
     87       1.28    maxv 		"jz		vmx_insn_failvalid;"
     88       1.28    maxv 		"jc		vmx_insn_failinvalid;"
     89       1.28    maxv 		:
     90       1.28    maxv 		: [desc] "m" (*desc), [op] "r" (op)
     91       1.28    maxv 		: "memory", "cc"
     92       1.28    maxv 	);
     93       1.28    maxv }
     94       1.28    maxv 
     95       1.28    maxv static inline void
     96       1.28    maxv vmx_invvpid(uint64_t op, struct vpid_desc *desc)
     97       1.28    maxv {
     98       1.28    maxv 	asm volatile (
     99       1.28    maxv 		"invvpid	%[desc],%[op];"
    100       1.28    maxv 		"jz		vmx_insn_failvalid;"
    101       1.28    maxv 		"jc		vmx_insn_failinvalid;"
    102       1.28    maxv 		:
    103       1.28    maxv 		: [desc] "m" (*desc), [op] "r" (op)
    104       1.28    maxv 		: "memory", "cc"
    105       1.28    maxv 	);
    106       1.28    maxv }
    107       1.28    maxv 
    108       1.28    maxv static inline uint64_t
    109       1.28    maxv vmx_vmread(uint64_t field)
    110       1.28    maxv {
    111       1.28    maxv 	uint64_t value;
    112       1.28    maxv 
    113       1.28    maxv 	asm volatile (
    114       1.28    maxv 		"vmread		%[field],%[value];"
    115       1.28    maxv 		"jz		vmx_insn_failvalid;"
    116       1.28    maxv 		"jc		vmx_insn_failinvalid;"
    117       1.28    maxv 		: [value] "=r" (value)
    118       1.28    maxv 		: [field] "r" (field)
    119       1.28    maxv 		: "cc"
    120       1.28    maxv 	);
    121       1.28    maxv 
    122       1.28    maxv 	return value;
    123       1.28    maxv }
    124       1.28    maxv 
    125       1.28    maxv static inline void
    126       1.28    maxv vmx_vmwrite(uint64_t field, uint64_t value)
    127       1.28    maxv {
    128       1.28    maxv 	asm volatile (
    129       1.28    maxv 		"vmwrite	%[value],%[field];"
    130       1.28    maxv 		"jz		vmx_insn_failvalid;"
    131       1.28    maxv 		"jc		vmx_insn_failinvalid;"
    132       1.28    maxv 		:
    133       1.28    maxv 		: [field] "r" (field), [value] "r" (value)
    134       1.28    maxv 		: "cc"
    135       1.28    maxv 	);
    136       1.28    maxv }
    137       1.28    maxv 
    138   1.36.2.9  martin #ifdef DIAGNOSTIC
    139       1.28    maxv static inline paddr_t
    140       1.28    maxv vmx_vmptrst(void)
    141       1.28    maxv {
    142       1.28    maxv 	paddr_t pa;
    143       1.28    maxv 
    144       1.28    maxv 	asm volatile (
    145       1.28    maxv 		"vmptrst	%[pa];"
    146       1.28    maxv 		:
    147       1.28    maxv 		: [pa] "m" (*(paddr_t *)&pa)
    148       1.28    maxv 		: "memory"
    149       1.28    maxv 	);
    150       1.28    maxv 
    151       1.28    maxv 	return pa;
    152       1.28    maxv }
    153   1.36.2.9  martin #endif
    154       1.28    maxv 
    155       1.28    maxv static inline void
    156       1.28    maxv vmx_vmptrld(paddr_t *pa)
    157       1.28    maxv {
    158       1.28    maxv 	asm volatile (
    159       1.28    maxv 		"vmptrld	%[pa];"
    160       1.28    maxv 		"jz		vmx_insn_failvalid;"
    161       1.28    maxv 		"jc		vmx_insn_failinvalid;"
    162       1.28    maxv 		:
    163       1.28    maxv 		: [pa] "m" (*pa)
    164       1.28    maxv 		: "memory", "cc"
    165       1.28    maxv 	);
    166       1.28    maxv }
    167       1.28    maxv 
    168       1.28    maxv static inline void
    169       1.28    maxv vmx_vmclear(paddr_t *pa)
    170       1.28    maxv {
    171       1.28    maxv 	asm volatile (
    172       1.28    maxv 		"vmclear	%[pa];"
    173       1.28    maxv 		"jz		vmx_insn_failvalid;"
    174       1.28    maxv 		"jc		vmx_insn_failinvalid;"
    175       1.28    maxv 		:
    176       1.28    maxv 		: [pa] "m" (*pa)
    177       1.28    maxv 		: "memory", "cc"
    178       1.28    maxv 	);
    179       1.28    maxv }
    180        1.1    maxv 
    181        1.1    maxv #define MSR_IA32_FEATURE_CONTROL	0x003A
    182        1.1    maxv #define		IA32_FEATURE_CONTROL_LOCK	__BIT(0)
    183        1.1    maxv #define		IA32_FEATURE_CONTROL_IN_SMX	__BIT(1)
    184        1.1    maxv #define		IA32_FEATURE_CONTROL_OUT_SMX	__BIT(2)
    185        1.1    maxv 
    186        1.1    maxv #define MSR_IA32_VMX_BASIC		0x0480
    187        1.1    maxv #define		IA32_VMX_BASIC_IDENT		__BITS(30,0)
    188        1.1    maxv #define		IA32_VMX_BASIC_DATA_SIZE	__BITS(44,32)
    189        1.1    maxv #define		IA32_VMX_BASIC_MEM_WIDTH	__BIT(48)
    190        1.1    maxv #define		IA32_VMX_BASIC_DUAL		__BIT(49)
    191        1.1    maxv #define		IA32_VMX_BASIC_MEM_TYPE		__BITS(53,50)
    192        1.1    maxv #define			MEM_TYPE_UC		0
    193        1.1    maxv #define			MEM_TYPE_WB		6
    194        1.1    maxv #define		IA32_VMX_BASIC_IO_REPORT	__BIT(54)
    195        1.1    maxv #define		IA32_VMX_BASIC_TRUE_CTLS	__BIT(55)
    196        1.1    maxv 
    197        1.1    maxv #define MSR_IA32_VMX_PINBASED_CTLS		0x0481
    198        1.1    maxv #define MSR_IA32_VMX_PROCBASED_CTLS		0x0482
    199        1.1    maxv #define MSR_IA32_VMX_EXIT_CTLS			0x0483
    200        1.1    maxv #define MSR_IA32_VMX_ENTRY_CTLS			0x0484
    201        1.1    maxv #define MSR_IA32_VMX_PROCBASED_CTLS2		0x048B
    202        1.1    maxv 
    203        1.1    maxv #define MSR_IA32_VMX_TRUE_PINBASED_CTLS		0x048D
    204        1.1    maxv #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS	0x048E
    205        1.1    maxv #define MSR_IA32_VMX_TRUE_EXIT_CTLS		0x048F
    206        1.1    maxv #define MSR_IA32_VMX_TRUE_ENTRY_CTLS		0x0490
    207        1.1    maxv 
    208        1.1    maxv #define MSR_IA32_VMX_CR0_FIXED0			0x0486
    209        1.1    maxv #define MSR_IA32_VMX_CR0_FIXED1			0x0487
    210        1.1    maxv #define MSR_IA32_VMX_CR4_FIXED0			0x0488
    211        1.1    maxv #define MSR_IA32_VMX_CR4_FIXED1			0x0489
    212        1.1    maxv 
    213        1.1    maxv #define MSR_IA32_VMX_EPT_VPID_CAP	0x048C
    214  1.36.2.10  martin #define		IA32_VMX_EPT_VPID_XO			__BIT(0)
    215        1.1    maxv #define		IA32_VMX_EPT_VPID_WALKLENGTH_4		__BIT(6)
    216        1.1    maxv #define		IA32_VMX_EPT_VPID_UC			__BIT(8)
    217        1.1    maxv #define		IA32_VMX_EPT_VPID_WB			__BIT(14)
    218  1.36.2.10  martin #define		IA32_VMX_EPT_VPID_2MB			__BIT(16)
    219  1.36.2.10  martin #define		IA32_VMX_EPT_VPID_1GB			__BIT(17)
    220        1.1    maxv #define		IA32_VMX_EPT_VPID_INVEPT		__BIT(20)
    221        1.1    maxv #define		IA32_VMX_EPT_VPID_FLAGS_AD		__BIT(21)
    222  1.36.2.10  martin #define		IA32_VMX_EPT_VPID_ADVANCED_VMEXIT_INFO	__BIT(22)
    223  1.36.2.10  martin #define		IA32_VMX_EPT_VPID_SHSTK			__BIT(23)
    224        1.1    maxv #define		IA32_VMX_EPT_VPID_INVEPT_CONTEXT	__BIT(25)
    225        1.1    maxv #define		IA32_VMX_EPT_VPID_INVEPT_ALL		__BIT(26)
    226        1.1    maxv #define		IA32_VMX_EPT_VPID_INVVPID		__BIT(32)
    227        1.1    maxv #define		IA32_VMX_EPT_VPID_INVVPID_ADDR		__BIT(40)
    228        1.1    maxv #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT	__BIT(41)
    229        1.1    maxv #define		IA32_VMX_EPT_VPID_INVVPID_ALL		__BIT(42)
    230        1.1    maxv #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG	__BIT(43)
    231        1.1    maxv 
    232        1.1    maxv /* -------------------------------------------------------------------------- */
    233        1.1    maxv 
    234        1.1    maxv /* 16-bit control fields */
    235        1.1    maxv #define VMCS_VPID				0x00000000
    236        1.1    maxv #define VMCS_PIR_VECTOR				0x00000002
    237        1.1    maxv #define VMCS_EPTP_INDEX				0x00000004
    238        1.1    maxv /* 16-bit guest-state fields */
    239        1.1    maxv #define VMCS_GUEST_ES_SELECTOR			0x00000800
    240        1.1    maxv #define VMCS_GUEST_CS_SELECTOR			0x00000802
    241        1.1    maxv #define VMCS_GUEST_SS_SELECTOR			0x00000804
    242        1.1    maxv #define VMCS_GUEST_DS_SELECTOR			0x00000806
    243        1.1    maxv #define VMCS_GUEST_FS_SELECTOR			0x00000808
    244        1.1    maxv #define VMCS_GUEST_GS_SELECTOR			0x0000080A
    245        1.1    maxv #define VMCS_GUEST_LDTR_SELECTOR		0x0000080C
    246        1.1    maxv #define VMCS_GUEST_TR_SELECTOR			0x0000080E
    247        1.1    maxv #define VMCS_GUEST_INTR_STATUS			0x00000810
    248        1.1    maxv #define VMCS_PML_INDEX				0x00000812
    249        1.1    maxv /* 16-bit host-state fields */
    250        1.1    maxv #define VMCS_HOST_ES_SELECTOR			0x00000C00
    251        1.1    maxv #define VMCS_HOST_CS_SELECTOR			0x00000C02
    252        1.1    maxv #define VMCS_HOST_SS_SELECTOR			0x00000C04
    253        1.1    maxv #define VMCS_HOST_DS_SELECTOR			0x00000C06
    254        1.1    maxv #define VMCS_HOST_FS_SELECTOR			0x00000C08
    255        1.1    maxv #define VMCS_HOST_GS_SELECTOR			0x00000C0A
    256        1.1    maxv #define VMCS_HOST_TR_SELECTOR			0x00000C0C
    257        1.1    maxv /* 64-bit control fields */
    258        1.1    maxv #define VMCS_IO_BITMAP_A			0x00002000
    259        1.1    maxv #define VMCS_IO_BITMAP_B			0x00002002
    260        1.1    maxv #define VMCS_MSR_BITMAP				0x00002004
    261        1.1    maxv #define VMCS_EXIT_MSR_STORE_ADDRESS		0x00002006
    262        1.1    maxv #define VMCS_EXIT_MSR_LOAD_ADDRESS		0x00002008
    263        1.1    maxv #define VMCS_ENTRY_MSR_LOAD_ADDRESS		0x0000200A
    264        1.1    maxv #define VMCS_EXECUTIVE_VMCS			0x0000200C
    265        1.1    maxv #define VMCS_PML_ADDRESS			0x0000200E
    266        1.1    maxv #define VMCS_TSC_OFFSET				0x00002010
    267        1.1    maxv #define VMCS_VIRTUAL_APIC			0x00002012
    268        1.1    maxv #define VMCS_APIC_ACCESS			0x00002014
    269        1.1    maxv #define VMCS_PIR_DESC				0x00002016
    270        1.1    maxv #define VMCS_VM_CONTROL				0x00002018
    271        1.1    maxv #define VMCS_EPTP				0x0000201A
    272        1.1    maxv #define		EPTP_TYPE			__BITS(2,0)
    273        1.1    maxv #define			EPTP_TYPE_UC		0
    274        1.1    maxv #define			EPTP_TYPE_WB		6
    275        1.1    maxv #define		EPTP_WALKLEN			__BITS(5,3)
    276        1.1    maxv #define		EPTP_FLAGS_AD			__BIT(6)
    277  1.36.2.10  martin #define		EPTP_SSS			__BIT(7)
    278        1.1    maxv #define		EPTP_PHYSADDR			__BITS(63,12)
    279        1.1    maxv #define VMCS_EOI_EXIT0				0x0000201C
    280        1.1    maxv #define VMCS_EOI_EXIT1				0x0000201E
    281        1.1    maxv #define VMCS_EOI_EXIT2				0x00002020
    282        1.1    maxv #define VMCS_EOI_EXIT3				0x00002022
    283        1.1    maxv #define VMCS_EPTP_LIST				0x00002024
    284        1.1    maxv #define VMCS_VMREAD_BITMAP			0x00002026
    285        1.1    maxv #define VMCS_VMWRITE_BITMAP			0x00002028
    286        1.1    maxv #define VMCS_VIRTUAL_EXCEPTION			0x0000202A
    287        1.1    maxv #define VMCS_XSS_EXIT_BITMAP			0x0000202C
    288        1.1    maxv #define VMCS_ENCLS_EXIT_BITMAP			0x0000202E
    289       1.22    maxv #define VMCS_SUBPAGE_PERM_TABLE_PTR		0x00002030
    290        1.1    maxv #define VMCS_TSC_MULTIPLIER			0x00002032
    291  1.36.2.10  martin #define VMCS_ENCLV_EXIT_BITMAP			0x00002036
    292        1.1    maxv /* 64-bit read-only fields */
    293        1.1    maxv #define VMCS_GUEST_PHYSICAL_ADDRESS		0x00002400
    294        1.1    maxv /* 64-bit guest-state fields */
    295        1.1    maxv #define VMCS_LINK_POINTER			0x00002800
    296        1.1    maxv #define VMCS_GUEST_IA32_DEBUGCTL		0x00002802
    297        1.1    maxv #define VMCS_GUEST_IA32_PAT			0x00002804
    298        1.1    maxv #define VMCS_GUEST_IA32_EFER			0x00002806
    299        1.1    maxv #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL	0x00002808
    300        1.1    maxv #define VMCS_GUEST_PDPTE0			0x0000280A
    301        1.1    maxv #define VMCS_GUEST_PDPTE1			0x0000280C
    302        1.1    maxv #define VMCS_GUEST_PDPTE2			0x0000280E
    303        1.1    maxv #define VMCS_GUEST_PDPTE3			0x00002810
    304        1.1    maxv #define VMCS_GUEST_BNDCFGS			0x00002812
    305  1.36.2.10  martin #define VMCS_GUEST_RTIT_CTL			0x00002814
    306  1.36.2.10  martin #define VMCS_GUEST_PKRS				0x00002818
    307        1.1    maxv /* 64-bit host-state fields */
    308        1.1    maxv #define VMCS_HOST_IA32_PAT			0x00002C00
    309        1.1    maxv #define VMCS_HOST_IA32_EFER			0x00002C02
    310        1.1    maxv #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL		0x00002C04
    311  1.36.2.10  martin #define VMCS_HOST_IA32_PKRS			0x00002C06
    312        1.1    maxv /* 32-bit control fields */
    313        1.1    maxv #define VMCS_PINBASED_CTLS			0x00004000
    314        1.1    maxv #define		PIN_CTLS_INT_EXITING		__BIT(0)
    315        1.1    maxv #define		PIN_CTLS_NMI_EXITING		__BIT(3)
    316        1.1    maxv #define		PIN_CTLS_VIRTUAL_NMIS		__BIT(5)
    317        1.1    maxv #define		PIN_CTLS_ACTIVATE_PREEMPT_TIMER	__BIT(6)
    318       1.22    maxv #define		PIN_CTLS_PROCESS_POSTED_INTS	__BIT(7)
    319        1.1    maxv #define VMCS_PROCBASED_CTLS			0x00004002
    320        1.1    maxv #define		PROC_CTLS_INT_WINDOW_EXITING	__BIT(2)
    321        1.1    maxv #define		PROC_CTLS_USE_TSC_OFFSETTING	__BIT(3)
    322        1.1    maxv #define		PROC_CTLS_HLT_EXITING		__BIT(7)
    323        1.1    maxv #define		PROC_CTLS_INVLPG_EXITING	__BIT(9)
    324        1.1    maxv #define		PROC_CTLS_MWAIT_EXITING		__BIT(10)
    325        1.1    maxv #define		PROC_CTLS_RDPMC_EXITING		__BIT(11)
    326        1.1    maxv #define		PROC_CTLS_RDTSC_EXITING		__BIT(12)
    327        1.1    maxv #define		PROC_CTLS_RCR3_EXITING		__BIT(15)
    328        1.1    maxv #define		PROC_CTLS_LCR3_EXITING		__BIT(16)
    329        1.1    maxv #define		PROC_CTLS_RCR8_EXITING		__BIT(19)
    330        1.1    maxv #define		PROC_CTLS_LCR8_EXITING		__BIT(20)
    331        1.1    maxv #define		PROC_CTLS_USE_TPR_SHADOW	__BIT(21)
    332        1.1    maxv #define		PROC_CTLS_NMI_WINDOW_EXITING	__BIT(22)
    333        1.1    maxv #define		PROC_CTLS_DR_EXITING		__BIT(23)
    334        1.1    maxv #define		PROC_CTLS_UNCOND_IO_EXITING	__BIT(24)
    335        1.1    maxv #define		PROC_CTLS_USE_IO_BITMAPS	__BIT(25)
    336        1.1    maxv #define		PROC_CTLS_MONITOR_TRAP_FLAG	__BIT(27)
    337        1.1    maxv #define		PROC_CTLS_USE_MSR_BITMAPS	__BIT(28)
    338        1.1    maxv #define		PROC_CTLS_MONITOR_EXITING	__BIT(29)
    339        1.1    maxv #define		PROC_CTLS_PAUSE_EXITING		__BIT(30)
    340        1.1    maxv #define		PROC_CTLS_ACTIVATE_CTLS2	__BIT(31)
    341        1.1    maxv #define VMCS_EXCEPTION_BITMAP			0x00004004
    342        1.1    maxv #define VMCS_PF_ERROR_MASK			0x00004006
    343        1.1    maxv #define VMCS_PF_ERROR_MATCH			0x00004008
    344        1.1    maxv #define VMCS_CR3_TARGET_COUNT			0x0000400A
    345        1.1    maxv #define VMCS_EXIT_CTLS				0x0000400C
    346        1.1    maxv #define		EXIT_CTLS_SAVE_DEBUG_CONTROLS	__BIT(2)
    347        1.1    maxv #define		EXIT_CTLS_HOST_LONG_MODE	__BIT(9)
    348        1.1    maxv #define		EXIT_CTLS_LOAD_PERFGLOBALCTRL	__BIT(12)
    349        1.1    maxv #define		EXIT_CTLS_ACK_INTERRUPT		__BIT(15)
    350        1.1    maxv #define		EXIT_CTLS_SAVE_PAT		__BIT(18)
    351        1.1    maxv #define		EXIT_CTLS_LOAD_PAT		__BIT(19)
    352        1.1    maxv #define		EXIT_CTLS_SAVE_EFER		__BIT(20)
    353        1.1    maxv #define		EXIT_CTLS_LOAD_EFER		__BIT(21)
    354        1.1    maxv #define		EXIT_CTLS_SAVE_PREEMPT_TIMER	__BIT(22)
    355        1.1    maxv #define		EXIT_CTLS_CLEAR_BNDCFGS		__BIT(23)
    356        1.1    maxv #define		EXIT_CTLS_CONCEAL_PT		__BIT(24)
    357  1.36.2.10  martin #define		EXIT_CTLS_CLEAR_RTIT_CTL	__BIT(25)
    358  1.36.2.10  martin #define		EXIT_CTLS_LOAD_CET		__BIT(28)
    359  1.36.2.10  martin #define		EXIT_CTLS_LOAD_PKRS		__BIT(29)
    360        1.1    maxv #define VMCS_EXIT_MSR_STORE_COUNT		0x0000400E
    361        1.1    maxv #define VMCS_EXIT_MSR_LOAD_COUNT		0x00004010
    362        1.1    maxv #define VMCS_ENTRY_CTLS				0x00004012
    363        1.1    maxv #define		ENTRY_CTLS_LOAD_DEBUG_CONTROLS	__BIT(2)
    364        1.1    maxv #define		ENTRY_CTLS_LONG_MODE		__BIT(9)
    365        1.1    maxv #define		ENTRY_CTLS_SMM			__BIT(10)
    366        1.1    maxv #define		ENTRY_CTLS_DISABLE_DUAL		__BIT(11)
    367        1.1    maxv #define		ENTRY_CTLS_LOAD_PERFGLOBALCTRL	__BIT(13)
    368        1.1    maxv #define		ENTRY_CTLS_LOAD_PAT		__BIT(14)
    369        1.1    maxv #define		ENTRY_CTLS_LOAD_EFER		__BIT(15)
    370        1.1    maxv #define		ENTRY_CTLS_LOAD_BNDCFGS		__BIT(16)
    371        1.1    maxv #define		ENTRY_CTLS_CONCEAL_PT		__BIT(17)
    372  1.36.2.10  martin #define		ENTRY_CTLS_LOAD_RTIT_CTL	__BIT(18)
    373  1.36.2.10  martin #define		ENTRY_CTLS_LOAD_CET		__BIT(20)
    374  1.36.2.10  martin #define		ENTRY_CTLS_LOAD_PKRS		__BIT(22)
    375        1.1    maxv #define VMCS_ENTRY_MSR_LOAD_COUNT		0x00004014
    376        1.1    maxv #define VMCS_ENTRY_INTR_INFO			0x00004016
    377        1.1    maxv #define		INTR_INFO_VECTOR		__BITS(7,0)
    378       1.17    maxv #define		INTR_INFO_TYPE			__BITS(10,8)
    379       1.17    maxv #define			INTR_TYPE_EXT_INT	0
    380       1.17    maxv #define			INTR_TYPE_NMI		2
    381       1.17    maxv #define			INTR_TYPE_HW_EXC	3
    382       1.17    maxv #define			INTR_TYPE_SW_INT	4
    383       1.17    maxv #define			INTR_TYPE_PRIV_SW_EXC	5
    384       1.17    maxv #define			INTR_TYPE_SW_EXC	6
    385       1.17    maxv #define			INTR_TYPE_OTHER		7
    386        1.1    maxv #define		INTR_INFO_ERROR			__BIT(11)
    387        1.1    maxv #define		INTR_INFO_VALID			__BIT(31)
    388        1.1    maxv #define VMCS_ENTRY_EXCEPTION_ERROR		0x00004018
    389   1.36.2.6  martin #define VMCS_ENTRY_INSTRUCTION_LENGTH		0x0000401A
    390        1.1    maxv #define VMCS_TPR_THRESHOLD			0x0000401C
    391        1.1    maxv #define VMCS_PROCBASED_CTLS2			0x0000401E
    392        1.1    maxv #define		PROC_CTLS2_VIRT_APIC_ACCESSES	__BIT(0)
    393        1.1    maxv #define		PROC_CTLS2_ENABLE_EPT		__BIT(1)
    394        1.1    maxv #define		PROC_CTLS2_DESC_TABLE_EXITING	__BIT(2)
    395        1.1    maxv #define		PROC_CTLS2_ENABLE_RDTSCP	__BIT(3)
    396        1.1    maxv #define		PROC_CTLS2_VIRT_X2APIC		__BIT(4)
    397        1.1    maxv #define		PROC_CTLS2_ENABLE_VPID		__BIT(5)
    398        1.1    maxv #define		PROC_CTLS2_WBINVD_EXITING	__BIT(6)
    399        1.1    maxv #define		PROC_CTLS2_UNRESTRICTED_GUEST	__BIT(7)
    400        1.1    maxv #define		PROC_CTLS2_APIC_REG_VIRT	__BIT(8)
    401        1.1    maxv #define		PROC_CTLS2_VIRT_INT_DELIVERY	__BIT(9)
    402        1.1    maxv #define		PROC_CTLS2_PAUSE_LOOP_EXITING	__BIT(10)
    403        1.1    maxv #define		PROC_CTLS2_RDRAND_EXITING	__BIT(11)
    404        1.1    maxv #define		PROC_CTLS2_INVPCID_ENABLE	__BIT(12)
    405        1.1    maxv #define		PROC_CTLS2_VMFUNC_ENABLE	__BIT(13)
    406        1.1    maxv #define		PROC_CTLS2_VMCS_SHADOWING	__BIT(14)
    407        1.1    maxv #define		PROC_CTLS2_ENCLS_EXITING	__BIT(15)
    408        1.1    maxv #define		PROC_CTLS2_RDSEED_EXITING	__BIT(16)
    409        1.1    maxv #define		PROC_CTLS2_PML_ENABLE		__BIT(17)
    410        1.1    maxv #define		PROC_CTLS2_EPT_VIOLATION	__BIT(18)
    411        1.1    maxv #define		PROC_CTLS2_CONCEAL_VMX_FROM_PT	__BIT(19)
    412        1.1    maxv #define		PROC_CTLS2_XSAVES_ENABLE	__BIT(20)
    413        1.1    maxv #define		PROC_CTLS2_MODE_BASED_EXEC_EPT	__BIT(22)
    414       1.22    maxv #define		PROC_CTLS2_SUBPAGE_PERMISSIONS	__BIT(23)
    415  1.36.2.10  martin #define		PROC_CTLS2_PT_USES_GPA		__BIT(24)
    416        1.1    maxv #define		PROC_CTLS2_USE_TSC_SCALING	__BIT(25)
    417  1.36.2.10  martin #define		PROC_CTLS2_WAIT_PAUSE_ENABLE	__BIT(26)
    418       1.22    maxv #define		PROC_CTLS2_ENCLV_EXITING	__BIT(28)
    419        1.1    maxv #define VMCS_PLE_GAP				0x00004020
    420        1.1    maxv #define VMCS_PLE_WINDOW				0x00004022
    421        1.1    maxv /* 32-bit read-only data fields */
    422        1.1    maxv #define VMCS_INSTRUCTION_ERROR			0x00004400
    423        1.1    maxv #define VMCS_EXIT_REASON			0x00004402
    424        1.1    maxv #define VMCS_EXIT_INTR_INFO			0x00004404
    425        1.1    maxv #define VMCS_EXIT_INTR_ERRCODE			0x00004406
    426        1.1    maxv #define VMCS_IDT_VECTORING_INFO			0x00004408
    427        1.1    maxv #define VMCS_IDT_VECTORING_ERROR		0x0000440A
    428        1.1    maxv #define VMCS_EXIT_INSTRUCTION_LENGTH		0x0000440C
    429        1.1    maxv #define VMCS_EXIT_INSTRUCTION_INFO		0x0000440E
    430        1.1    maxv /* 32-bit guest-state fields */
    431        1.1    maxv #define VMCS_GUEST_ES_LIMIT			0x00004800
    432        1.1    maxv #define VMCS_GUEST_CS_LIMIT			0x00004802
    433        1.1    maxv #define VMCS_GUEST_SS_LIMIT			0x00004804
    434        1.1    maxv #define VMCS_GUEST_DS_LIMIT			0x00004806
    435        1.1    maxv #define VMCS_GUEST_FS_LIMIT			0x00004808
    436        1.1    maxv #define VMCS_GUEST_GS_LIMIT			0x0000480A
    437        1.1    maxv #define VMCS_GUEST_LDTR_LIMIT			0x0000480C
    438        1.1    maxv #define VMCS_GUEST_TR_LIMIT			0x0000480E
    439        1.1    maxv #define VMCS_GUEST_GDTR_LIMIT			0x00004810
    440        1.1    maxv #define VMCS_GUEST_IDTR_LIMIT			0x00004812
    441        1.1    maxv #define VMCS_GUEST_ES_ACCESS_RIGHTS		0x00004814
    442        1.1    maxv #define VMCS_GUEST_CS_ACCESS_RIGHTS		0x00004816
    443        1.1    maxv #define VMCS_GUEST_SS_ACCESS_RIGHTS		0x00004818
    444        1.1    maxv #define VMCS_GUEST_DS_ACCESS_RIGHTS		0x0000481A
    445        1.1    maxv #define VMCS_GUEST_FS_ACCESS_RIGHTS		0x0000481C
    446        1.1    maxv #define VMCS_GUEST_GS_ACCESS_RIGHTS		0x0000481E
    447        1.1    maxv #define VMCS_GUEST_LDTR_ACCESS_RIGHTS		0x00004820
    448        1.1    maxv #define VMCS_GUEST_TR_ACCESS_RIGHTS		0x00004822
    449        1.1    maxv #define VMCS_GUEST_INTERRUPTIBILITY		0x00004824
    450        1.1    maxv #define		INT_STATE_STI			__BIT(0)
    451        1.1    maxv #define		INT_STATE_MOVSS			__BIT(1)
    452        1.1    maxv #define		INT_STATE_SMI			__BIT(2)
    453        1.1    maxv #define		INT_STATE_NMI			__BIT(3)
    454        1.1    maxv #define		INT_STATE_ENCLAVE		__BIT(4)
    455        1.1    maxv #define VMCS_GUEST_ACTIVITY			0x00004826
    456        1.1    maxv #define VMCS_GUEST_SMBASE			0x00004828
    457        1.1    maxv #define VMCS_GUEST_IA32_SYSENTER_CS		0x0000482A
    458        1.1    maxv #define VMCS_PREEMPTION_TIMER_VALUE		0x0000482E
    459        1.1    maxv /* 32-bit host state fields */
    460        1.1    maxv #define VMCS_HOST_IA32_SYSENTER_CS		0x00004C00
    461        1.1    maxv /* Natural-Width control fields */
    462        1.1    maxv #define VMCS_CR0_MASK				0x00006000
    463        1.1    maxv #define VMCS_CR4_MASK				0x00006002
    464        1.1    maxv #define VMCS_CR0_SHADOW				0x00006004
    465        1.1    maxv #define VMCS_CR4_SHADOW				0x00006006
    466        1.1    maxv #define VMCS_CR3_TARGET0			0x00006008
    467        1.1    maxv #define VMCS_CR3_TARGET1			0x0000600A
    468        1.1    maxv #define VMCS_CR3_TARGET2			0x0000600C
    469        1.1    maxv #define VMCS_CR3_TARGET3			0x0000600E
    470        1.1    maxv /* Natural-Width read-only fields */
    471        1.1    maxv #define VMCS_EXIT_QUALIFICATION			0x00006400
    472        1.1    maxv #define VMCS_IO_RCX				0x00006402
    473        1.1    maxv #define VMCS_IO_RSI				0x00006404
    474        1.1    maxv #define VMCS_IO_RDI				0x00006406
    475        1.1    maxv #define VMCS_IO_RIP				0x00006408
    476        1.1    maxv #define VMCS_GUEST_LINEAR_ADDRESS		0x0000640A
    477        1.1    maxv /* Natural-Width guest-state fields */
    478        1.1    maxv #define VMCS_GUEST_CR0				0x00006800
    479        1.1    maxv #define VMCS_GUEST_CR3				0x00006802
    480        1.1    maxv #define VMCS_GUEST_CR4				0x00006804
    481        1.1    maxv #define VMCS_GUEST_ES_BASE			0x00006806
    482        1.1    maxv #define VMCS_GUEST_CS_BASE			0x00006808
    483        1.1    maxv #define VMCS_GUEST_SS_BASE			0x0000680A
    484        1.1    maxv #define VMCS_GUEST_DS_BASE			0x0000680C
    485        1.1    maxv #define VMCS_GUEST_FS_BASE			0x0000680E
    486        1.1    maxv #define VMCS_GUEST_GS_BASE			0x00006810
    487        1.1    maxv #define VMCS_GUEST_LDTR_BASE			0x00006812
    488        1.1    maxv #define VMCS_GUEST_TR_BASE			0x00006814
    489        1.1    maxv #define VMCS_GUEST_GDTR_BASE			0x00006816
    490        1.1    maxv #define VMCS_GUEST_IDTR_BASE			0x00006818
    491        1.1    maxv #define VMCS_GUEST_DR7				0x0000681A
    492        1.1    maxv #define VMCS_GUEST_RSP				0x0000681C
    493        1.1    maxv #define VMCS_GUEST_RIP				0x0000681E
    494        1.1    maxv #define VMCS_GUEST_RFLAGS			0x00006820
    495        1.1    maxv #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS	0x00006822
    496        1.1    maxv #define VMCS_GUEST_IA32_SYSENTER_ESP		0x00006824
    497        1.1    maxv #define VMCS_GUEST_IA32_SYSENTER_EIP		0x00006826
    498  1.36.2.10  martin #define VMCS_GUEST_IA32_S_CET			0x00006828
    499  1.36.2.10  martin #define VMCS_GUEST_SSP				0x0000682A
    500  1.36.2.10  martin #define VMCS_GUEST_IA32_INTR_SSP_TABLE		0x0000682C
    501        1.1    maxv /* Natural-Width host-state fields */
    502        1.1    maxv #define VMCS_HOST_CR0				0x00006C00
    503        1.1    maxv #define VMCS_HOST_CR3				0x00006C02
    504        1.1    maxv #define VMCS_HOST_CR4				0x00006C04
    505        1.1    maxv #define VMCS_HOST_FS_BASE			0x00006C06
    506        1.1    maxv #define VMCS_HOST_GS_BASE			0x00006C08
    507        1.1    maxv #define VMCS_HOST_TR_BASE			0x00006C0A
    508        1.1    maxv #define VMCS_HOST_GDTR_BASE			0x00006C0C
    509        1.1    maxv #define VMCS_HOST_IDTR_BASE			0x00006C0E
    510        1.1    maxv #define VMCS_HOST_IA32_SYSENTER_ESP		0x00006C10
    511        1.1    maxv #define VMCS_HOST_IA32_SYSENTER_EIP		0x00006C12
    512        1.1    maxv #define VMCS_HOST_RSP				0x00006C14
    513   1.36.2.8  martin #define VMCS_HOST_RIP				0x00006C16
    514  1.36.2.10  martin #define VMCS_HOST_IA32_S_CET			0x00006C18
    515  1.36.2.10  martin #define VMCS_HOST_SSP				0x00006C1A
    516  1.36.2.10  martin #define VMCS_HOST_IA32_INTR_SSP_TABLE		0x00006C1C
    517        1.1    maxv 
    518        1.1    maxv /* VMX basic exit reasons. */
    519        1.1    maxv #define VMCS_EXITCODE_EXC_NMI			0
    520        1.1    maxv #define VMCS_EXITCODE_EXT_INT			1
    521        1.1    maxv #define VMCS_EXITCODE_SHUTDOWN			2
    522        1.1    maxv #define VMCS_EXITCODE_INIT			3
    523        1.1    maxv #define VMCS_EXITCODE_SIPI			4
    524        1.1    maxv #define VMCS_EXITCODE_SMI			5
    525        1.1    maxv #define VMCS_EXITCODE_OTHER_SMI			6
    526        1.1    maxv #define VMCS_EXITCODE_INT_WINDOW		7
    527        1.1    maxv #define VMCS_EXITCODE_NMI_WINDOW		8
    528        1.1    maxv #define VMCS_EXITCODE_TASK_SWITCH		9
    529        1.1    maxv #define VMCS_EXITCODE_CPUID			10
    530        1.1    maxv #define VMCS_EXITCODE_GETSEC			11
    531        1.1    maxv #define VMCS_EXITCODE_HLT			12
    532        1.1    maxv #define VMCS_EXITCODE_INVD			13
    533        1.1    maxv #define VMCS_EXITCODE_INVLPG			14
    534        1.1    maxv #define VMCS_EXITCODE_RDPMC			15
    535        1.1    maxv #define VMCS_EXITCODE_RDTSC			16
    536        1.1    maxv #define VMCS_EXITCODE_RSM			17
    537        1.1    maxv #define VMCS_EXITCODE_VMCALL			18
    538        1.1    maxv #define VMCS_EXITCODE_VMCLEAR			19
    539        1.1    maxv #define VMCS_EXITCODE_VMLAUNCH			20
    540        1.1    maxv #define VMCS_EXITCODE_VMPTRLD			21
    541        1.1    maxv #define VMCS_EXITCODE_VMPTRST			22
    542        1.1    maxv #define VMCS_EXITCODE_VMREAD			23
    543        1.1    maxv #define VMCS_EXITCODE_VMRESUME			24
    544        1.1    maxv #define VMCS_EXITCODE_VMWRITE			25
    545        1.1    maxv #define VMCS_EXITCODE_VMXOFF			26
    546        1.1    maxv #define VMCS_EXITCODE_VMXON			27
    547        1.1    maxv #define VMCS_EXITCODE_CR			28
    548        1.1    maxv #define VMCS_EXITCODE_DR			29
    549        1.1    maxv #define VMCS_EXITCODE_IO			30
    550        1.1    maxv #define VMCS_EXITCODE_RDMSR			31
    551        1.1    maxv #define VMCS_EXITCODE_WRMSR			32
    552        1.1    maxv #define VMCS_EXITCODE_FAIL_GUEST_INVALID	33
    553        1.1    maxv #define VMCS_EXITCODE_FAIL_MSR_INVALID		34
    554        1.1    maxv #define VMCS_EXITCODE_MWAIT			36
    555        1.1    maxv #define VMCS_EXITCODE_TRAP_FLAG			37
    556        1.1    maxv #define VMCS_EXITCODE_MONITOR			39
    557        1.1    maxv #define VMCS_EXITCODE_PAUSE			40
    558        1.1    maxv #define VMCS_EXITCODE_FAIL_MACHINE_CHECK	41
    559        1.1    maxv #define VMCS_EXITCODE_TPR_BELOW			43
    560        1.1    maxv #define VMCS_EXITCODE_APIC_ACCESS		44
    561        1.1    maxv #define VMCS_EXITCODE_VEOI			45
    562        1.1    maxv #define VMCS_EXITCODE_GDTR_IDTR			46
    563        1.1    maxv #define VMCS_EXITCODE_LDTR_TR			47
    564        1.1    maxv #define VMCS_EXITCODE_EPT_VIOLATION		48
    565        1.1    maxv #define VMCS_EXITCODE_EPT_MISCONFIG		49
    566        1.1    maxv #define VMCS_EXITCODE_INVEPT			50
    567        1.1    maxv #define VMCS_EXITCODE_RDTSCP			51
    568        1.1    maxv #define VMCS_EXITCODE_PREEMPT_TIMEOUT		52
    569        1.1    maxv #define VMCS_EXITCODE_INVVPID			53
    570        1.1    maxv #define VMCS_EXITCODE_WBINVD			54
    571        1.1    maxv #define VMCS_EXITCODE_XSETBV			55
    572        1.1    maxv #define VMCS_EXITCODE_APIC_WRITE		56
    573        1.1    maxv #define VMCS_EXITCODE_RDRAND			57
    574        1.1    maxv #define VMCS_EXITCODE_INVPCID			58
    575        1.1    maxv #define VMCS_EXITCODE_VMFUNC			59
    576        1.1    maxv #define VMCS_EXITCODE_ENCLS			60
    577        1.1    maxv #define VMCS_EXITCODE_RDSEED			61
    578        1.1    maxv #define VMCS_EXITCODE_PAGE_LOG_FULL		62
    579        1.1    maxv #define VMCS_EXITCODE_XSAVES			63
    580        1.1    maxv #define VMCS_EXITCODE_XRSTORS			64
    581  1.36.2.10  martin #define VMCS_EXITCODE_SPP			66
    582  1.36.2.10  martin #define VMCS_EXITCODE_UMWAIT			67
    583  1.36.2.10  martin #define VMCS_EXITCODE_TPAUSE			68
    584        1.1    maxv 
    585        1.1    maxv /* -------------------------------------------------------------------------- */
    586        1.1    maxv 
    587       1.31    maxv static void vmx_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
    588       1.31    maxv static void vmx_vcpu_state_commit(struct nvmm_cpu *);
    589       1.31    maxv 
    590        1.1    maxv #define VMX_MSRLIST_STAR		0
    591        1.1    maxv #define VMX_MSRLIST_LSTAR		1
    592        1.1    maxv #define VMX_MSRLIST_CSTAR		2
    593        1.1    maxv #define VMX_MSRLIST_SFMASK		3
    594        1.1    maxv #define VMX_MSRLIST_KERNELGSBASE	4
    595        1.1    maxv #define VMX_MSRLIST_EXIT_NMSR		5
    596        1.1    maxv #define VMX_MSRLIST_L1DFLUSH		5
    597        1.1    maxv 
    598        1.1    maxv /* On entry, we may do +1 to include L1DFLUSH. */
    599        1.1    maxv static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
    600        1.1    maxv 
    601        1.1    maxv struct vmxon {
    602        1.1    maxv 	uint32_t ident;
    603        1.1    maxv #define VMXON_IDENT_REVISION	__BITS(30,0)
    604        1.1    maxv 
    605        1.1    maxv 	uint8_t data[PAGE_SIZE - 4];
    606        1.1    maxv } __packed;
    607        1.1    maxv 
    608        1.1    maxv CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
    609        1.1    maxv 
    610        1.1    maxv struct vmxoncpu {
    611        1.1    maxv 	vaddr_t va;
    612        1.1    maxv 	paddr_t pa;
    613        1.1    maxv };
    614        1.1    maxv 
    615        1.1    maxv static struct vmxoncpu vmxoncpu[MAXCPUS];
    616        1.1    maxv 
    617        1.1    maxv struct vmcs {
    618        1.1    maxv 	uint32_t ident;
    619        1.1    maxv #define VMCS_IDENT_REVISION	__BITS(30,0)
    620        1.1    maxv #define VMCS_IDENT_SHADOW	__BIT(31)
    621        1.1    maxv 
    622        1.1    maxv 	uint32_t abort;
    623        1.1    maxv 	uint8_t data[PAGE_SIZE - 8];
    624        1.1    maxv } __packed;
    625        1.1    maxv 
    626        1.1    maxv CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
    627        1.1    maxv 
    628        1.1    maxv struct msr_entry {
    629        1.1    maxv 	uint32_t msr;
    630        1.1    maxv 	uint32_t rsvd;
    631        1.1    maxv 	uint64_t val;
    632        1.1    maxv } __packed;
    633        1.1    maxv 
    634        1.1    maxv #define VPID_MAX	0xFFFF
    635        1.1    maxv 
    636        1.1    maxv /* Make sure we never run out of VPIDs. */
    637        1.1    maxv CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
    638        1.1    maxv 
    639        1.1    maxv static uint64_t vmx_tlb_flush_op __read_mostly;
    640        1.1    maxv static uint64_t vmx_ept_flush_op __read_mostly;
    641        1.1    maxv static uint64_t vmx_eptp_type __read_mostly;
    642        1.1    maxv 
    643        1.1    maxv static uint64_t vmx_pinbased_ctls __read_mostly;
    644        1.1    maxv static uint64_t vmx_procbased_ctls __read_mostly;
    645        1.1    maxv static uint64_t vmx_procbased_ctls2 __read_mostly;
    646        1.1    maxv static uint64_t vmx_entry_ctls __read_mostly;
    647        1.1    maxv static uint64_t vmx_exit_ctls __read_mostly;
    648        1.1    maxv 
    649        1.1    maxv static uint64_t vmx_cr0_fixed0 __read_mostly;
    650        1.1    maxv static uint64_t vmx_cr0_fixed1 __read_mostly;
    651        1.1    maxv static uint64_t vmx_cr4_fixed0 __read_mostly;
    652        1.1    maxv static uint64_t vmx_cr4_fixed1 __read_mostly;
    653        1.1    maxv 
    654       1.13    maxv extern bool pmap_ept_has_ad;
    655       1.13    maxv 
    656        1.1    maxv #define VMX_PINBASED_CTLS_ONE	\
    657        1.1    maxv 	(PIN_CTLS_INT_EXITING| \
    658        1.1    maxv 	 PIN_CTLS_NMI_EXITING| \
    659        1.1    maxv 	 PIN_CTLS_VIRTUAL_NMIS)
    660        1.1    maxv 
    661        1.1    maxv #define VMX_PINBASED_CTLS_ZERO	0
    662        1.1    maxv 
    663        1.1    maxv #define VMX_PROCBASED_CTLS_ONE	\
    664        1.1    maxv 	(PROC_CTLS_USE_TSC_OFFSETTING| \
    665        1.1    maxv 	 PROC_CTLS_HLT_EXITING| \
    666        1.1    maxv 	 PROC_CTLS_MWAIT_EXITING | \
    667        1.1    maxv 	 PROC_CTLS_RDPMC_EXITING | \
    668        1.1    maxv 	 PROC_CTLS_RCR8_EXITING | \
    669        1.1    maxv 	 PROC_CTLS_LCR8_EXITING | \
    670        1.1    maxv 	 PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
    671        1.1    maxv 	 PROC_CTLS_USE_MSR_BITMAPS | \
    672        1.1    maxv 	 PROC_CTLS_MONITOR_EXITING | \
    673        1.1    maxv 	 PROC_CTLS_ACTIVATE_CTLS2)
    674        1.1    maxv 
    675        1.1    maxv #define VMX_PROCBASED_CTLS_ZERO	\
    676        1.1    maxv 	(PROC_CTLS_RCR3_EXITING| \
    677        1.1    maxv 	 PROC_CTLS_LCR3_EXITING)
    678        1.1    maxv 
    679        1.1    maxv #define VMX_PROCBASED_CTLS2_ONE	\
    680        1.1    maxv 	(PROC_CTLS2_ENABLE_EPT| \
    681        1.1    maxv 	 PROC_CTLS2_ENABLE_VPID| \
    682        1.1    maxv 	 PROC_CTLS2_UNRESTRICTED_GUEST)
    683        1.1    maxv 
    684        1.1    maxv #define VMX_PROCBASED_CTLS2_ZERO	0
    685        1.1    maxv 
    686        1.1    maxv #define VMX_ENTRY_CTLS_ONE	\
    687        1.1    maxv 	(ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
    688        1.1    maxv 	 ENTRY_CTLS_LOAD_EFER| \
    689        1.1    maxv 	 ENTRY_CTLS_LOAD_PAT)
    690        1.1    maxv 
    691        1.1    maxv #define VMX_ENTRY_CTLS_ZERO	\
    692        1.1    maxv 	(ENTRY_CTLS_SMM| \
    693        1.1    maxv 	 ENTRY_CTLS_DISABLE_DUAL)
    694        1.1    maxv 
    695        1.1    maxv #define VMX_EXIT_CTLS_ONE	\
    696        1.1    maxv 	(EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
    697        1.1    maxv 	 EXIT_CTLS_HOST_LONG_MODE| \
    698        1.1    maxv 	 EXIT_CTLS_SAVE_PAT| \
    699        1.1    maxv 	 EXIT_CTLS_LOAD_PAT| \
    700        1.1    maxv 	 EXIT_CTLS_SAVE_EFER| \
    701        1.1    maxv 	 EXIT_CTLS_LOAD_EFER)
    702        1.1    maxv 
    703        1.1    maxv #define VMX_EXIT_CTLS_ZERO	0
    704        1.1    maxv 
    705        1.1    maxv static uint8_t *vmx_asidmap __read_mostly;
    706        1.1    maxv static uint32_t vmx_maxasid __read_mostly;
    707        1.1    maxv static kmutex_t vmx_asidlock __cacheline_aligned;
    708        1.1    maxv 
    709        1.1    maxv #define VMX_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    710        1.1    maxv static uint64_t vmx_xcr0_mask __read_mostly;
    711        1.1    maxv 
    712        1.1    maxv #define VMX_NCPUIDS	32
    713        1.1    maxv 
    714        1.1    maxv #define VMCS_NPAGES	1
    715        1.1    maxv #define VMCS_SIZE	(VMCS_NPAGES * PAGE_SIZE)
    716        1.1    maxv 
    717        1.1    maxv #define MSRBM_NPAGES	1
    718        1.1    maxv #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    719        1.1    maxv 
    720  1.36.2.15  martin #define CR4_VALID \
    721  1.36.2.15  martin 	(CR4_VME |			\
    722  1.36.2.15  martin 	 CR4_PVI |			\
    723  1.36.2.15  martin 	 CR4_TSD |			\
    724  1.36.2.15  martin 	 CR4_DE |			\
    725  1.36.2.15  martin 	 CR4_PSE |			\
    726  1.36.2.15  martin 	 CR4_PAE |			\
    727  1.36.2.15  martin 	 CR4_MCE |			\
    728  1.36.2.15  martin 	 CR4_PGE |			\
    729  1.36.2.15  martin 	 CR4_PCE |			\
    730  1.36.2.15  martin 	 CR4_OSFXSR |			\
    731  1.36.2.15  martin 	 CR4_OSXMMEXCPT |		\
    732  1.36.2.15  martin 	 CR4_UMIP |			\
    733  1.36.2.15  martin 	 /* CR4_LA57 excluded */	\
    734  1.36.2.15  martin 	 /* CR4_VMXE excluded */	\
    735  1.36.2.15  martin 	 /* CR4_SMXE excluded */	\
    736  1.36.2.15  martin 	 CR4_FSGSBASE |			\
    737  1.36.2.15  martin 	 CR4_PCIDE |			\
    738  1.36.2.15  martin 	 CR4_OSXSAVE |			\
    739  1.36.2.15  martin 	 CR4_SMEP |			\
    740  1.36.2.15  martin 	 CR4_SMAP			\
    741  1.36.2.15  martin 	 /* CR4_PKE excluded */		\
    742  1.36.2.15  martin 	 /* CR4_CET excluded */		\
    743  1.36.2.15  martin 	 /* CR4_PKS excluded */)
    744  1.36.2.15  martin #define CR4_INVALID \
    745  1.36.2.15  martin 	(0xFFFFFFFFFFFFFFFFULL & ~CR4_VALID)
    746  1.36.2.15  martin 
    747        1.1    maxv #define EFER_TLB_FLUSH \
    748        1.1    maxv 	(EFER_NXE|EFER_LMA|EFER_LME)
    749        1.1    maxv #define CR0_TLB_FLUSH \
    750        1.1    maxv 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    751        1.1    maxv #define CR4_TLB_FLUSH \
    752  1.36.2.12  martin 	(CR4_PSE|CR4_PAE|CR4_PGE|CR4_PCIDE|CR4_SMEP)
    753        1.1    maxv 
    754        1.1    maxv /* -------------------------------------------------------------------------- */
    755        1.1    maxv 
    756        1.1    maxv struct vmx_machdata {
    757        1.9    maxv 	volatile uint64_t mach_htlb_gen;
    758        1.1    maxv };
    759        1.1    maxv 
    760   1.36.2.3  martin static const size_t vmx_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
    761   1.36.2.3  martin 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
    762   1.36.2.3  martin 	    sizeof(struct nvmm_vcpu_conf_cpuid),
    763   1.36.2.3  martin 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
    764   1.36.2.3  martin 	    sizeof(struct nvmm_vcpu_conf_tpr)
    765        1.1    maxv };
    766        1.1    maxv 
    767        1.1    maxv struct vmx_cpudata {
    768        1.1    maxv 	/* General */
    769        1.1    maxv 	uint64_t asid;
    770        1.8    maxv 	bool gtlb_want_flush;
    771       1.21    maxv 	bool gtsc_want_update;
    772        1.9    maxv 	uint64_t vcpu_htlb_gen;
    773        1.9    maxv 	kcpuset_t *htlb_want_flush;
    774        1.1    maxv 
    775        1.1    maxv 	/* VMCS */
    776        1.1    maxv 	struct vmcs *vmcs;
    777        1.1    maxv 	paddr_t vmcs_pa;
    778        1.1    maxv 	size_t vmcs_refcnt;
    779       1.19    maxv 	struct cpu_info *vmcs_ci;
    780       1.19    maxv 	bool vmcs_launched;
    781        1.1    maxv 
    782        1.1    maxv 	/* MSR bitmap */
    783        1.1    maxv 	uint8_t *msrbm;
    784        1.1    maxv 	paddr_t msrbm_pa;
    785        1.1    maxv 
    786        1.1    maxv 	/* Host state */
    787        1.1    maxv 	uint64_t hxcr0;
    788        1.1    maxv 	uint64_t star;
    789        1.1    maxv 	uint64_t lstar;
    790        1.1    maxv 	uint64_t cstar;
    791        1.1    maxv 	uint64_t sfmask;
    792        1.1    maxv 	uint64_t kernelgsbase;
    793        1.1    maxv 	bool ts_set;
    794        1.1    maxv 	struct xsave_header hfpu __aligned(64);
    795        1.1    maxv 
    796       1.24    maxv 	/* Intr state */
    797        1.1    maxv 	bool int_window_exit;
    798        1.1    maxv 	bool nmi_window_exit;
    799       1.24    maxv 	bool evt_pending;
    800        1.1    maxv 
    801        1.1    maxv 	/* Guest state */
    802        1.1    maxv 	struct msr_entry *gmsr;
    803        1.1    maxv 	paddr_t gmsr_pa;
    804        1.5    maxv 	uint64_t gmsr_misc_enable;
    805        1.1    maxv 	uint64_t gcr2;
    806        1.1    maxv 	uint64_t gcr8;
    807        1.1    maxv 	uint64_t gxcr0;
    808        1.1    maxv 	uint64_t gprs[NVMM_X64_NGPR];
    809        1.1    maxv 	uint64_t drs[NVMM_X64_NDR];
    810       1.21    maxv 	uint64_t gtsc;
    811        1.1    maxv 	struct xsave_header gfpu __aligned(64);
    812   1.36.2.3  martin 
    813   1.36.2.3  martin 	/* VCPU configuration. */
    814   1.36.2.3  martin 	bool cpuidpresent[VMX_NCPUIDS];
    815   1.36.2.3  martin 	struct nvmm_vcpu_conf_cpuid cpuid[VMX_NCPUIDS];
    816   1.36.2.3  martin 	struct nvmm_vcpu_conf_tpr tpr;
    817        1.1    maxv };
    818        1.1    maxv 
    819        1.1    maxv static const struct {
    820        1.2    maxv 	uint64_t selector;
    821        1.2    maxv 	uint64_t attrib;
    822        1.2    maxv 	uint64_t limit;
    823        1.1    maxv 	uint64_t base;
    824        1.1    maxv } vmx_guest_segs[NVMM_X64_NSEG] = {
    825        1.1    maxv 	[NVMM_X64_SEG_ES] = {
    826        1.1    maxv 		VMCS_GUEST_ES_SELECTOR,
    827        1.1    maxv 		VMCS_GUEST_ES_ACCESS_RIGHTS,
    828        1.1    maxv 		VMCS_GUEST_ES_LIMIT,
    829        1.1    maxv 		VMCS_GUEST_ES_BASE
    830        1.1    maxv 	},
    831        1.1    maxv 	[NVMM_X64_SEG_CS] = {
    832        1.1    maxv 		VMCS_GUEST_CS_SELECTOR,
    833        1.1    maxv 		VMCS_GUEST_CS_ACCESS_RIGHTS,
    834        1.1    maxv 		VMCS_GUEST_CS_LIMIT,
    835        1.1    maxv 		VMCS_GUEST_CS_BASE
    836        1.1    maxv 	},
    837        1.1    maxv 	[NVMM_X64_SEG_SS] = {
    838        1.1    maxv 		VMCS_GUEST_SS_SELECTOR,
    839        1.1    maxv 		VMCS_GUEST_SS_ACCESS_RIGHTS,
    840        1.1    maxv 		VMCS_GUEST_SS_LIMIT,
    841        1.1    maxv 		VMCS_GUEST_SS_BASE
    842        1.1    maxv 	},
    843        1.1    maxv 	[NVMM_X64_SEG_DS] = {
    844        1.1    maxv 		VMCS_GUEST_DS_SELECTOR,
    845        1.1    maxv 		VMCS_GUEST_DS_ACCESS_RIGHTS,
    846        1.1    maxv 		VMCS_GUEST_DS_LIMIT,
    847        1.1    maxv 		VMCS_GUEST_DS_BASE
    848        1.1    maxv 	},
    849        1.1    maxv 	[NVMM_X64_SEG_FS] = {
    850        1.1    maxv 		VMCS_GUEST_FS_SELECTOR,
    851        1.1    maxv 		VMCS_GUEST_FS_ACCESS_RIGHTS,
    852        1.1    maxv 		VMCS_GUEST_FS_LIMIT,
    853        1.1    maxv 		VMCS_GUEST_FS_BASE
    854        1.1    maxv 	},
    855        1.1    maxv 	[NVMM_X64_SEG_GS] = {
    856        1.1    maxv 		VMCS_GUEST_GS_SELECTOR,
    857        1.1    maxv 		VMCS_GUEST_GS_ACCESS_RIGHTS,
    858        1.1    maxv 		VMCS_GUEST_GS_LIMIT,
    859        1.1    maxv 		VMCS_GUEST_GS_BASE
    860        1.1    maxv 	},
    861        1.1    maxv 	[NVMM_X64_SEG_GDT] = {
    862        1.1    maxv 		0, /* doesn't exist */
    863        1.1    maxv 		0, /* doesn't exist */
    864        1.1    maxv 		VMCS_GUEST_GDTR_LIMIT,
    865        1.1    maxv 		VMCS_GUEST_GDTR_BASE
    866        1.1    maxv 	},
    867        1.1    maxv 	[NVMM_X64_SEG_IDT] = {
    868        1.1    maxv 		0, /* doesn't exist */
    869        1.1    maxv 		0, /* doesn't exist */
    870        1.1    maxv 		VMCS_GUEST_IDTR_LIMIT,
    871        1.1    maxv 		VMCS_GUEST_IDTR_BASE
    872        1.1    maxv 	},
    873        1.1    maxv 	[NVMM_X64_SEG_LDT] = {
    874        1.1    maxv 		VMCS_GUEST_LDTR_SELECTOR,
    875        1.1    maxv 		VMCS_GUEST_LDTR_ACCESS_RIGHTS,
    876        1.1    maxv 		VMCS_GUEST_LDTR_LIMIT,
    877        1.1    maxv 		VMCS_GUEST_LDTR_BASE
    878        1.1    maxv 	},
    879        1.1    maxv 	[NVMM_X64_SEG_TR] = {
    880        1.1    maxv 		VMCS_GUEST_TR_SELECTOR,
    881        1.1    maxv 		VMCS_GUEST_TR_ACCESS_RIGHTS,
    882        1.1    maxv 		VMCS_GUEST_TR_LIMIT,
    883        1.1    maxv 		VMCS_GUEST_TR_BASE
    884        1.1    maxv 	}
    885        1.1    maxv };
    886        1.1    maxv 
    887        1.1    maxv /* -------------------------------------------------------------------------- */
    888        1.1    maxv 
    889        1.1    maxv static uint64_t
    890        1.1    maxv vmx_get_revision(void)
    891        1.1    maxv {
    892        1.1    maxv 	uint64_t msr;
    893        1.1    maxv 
    894        1.1    maxv 	msr = rdmsr(MSR_IA32_VMX_BASIC);
    895        1.1    maxv 	msr &= IA32_VMX_BASIC_IDENT;
    896        1.1    maxv 
    897        1.1    maxv 	return msr;
    898        1.1    maxv }
    899        1.1    maxv 
    900        1.1    maxv static void
    901       1.19    maxv vmx_vmclear_ipi(void *arg1, void *arg2)
    902       1.19    maxv {
    903       1.19    maxv 	paddr_t vmcs_pa = (paddr_t)arg1;
    904       1.19    maxv 	vmx_vmclear(&vmcs_pa);
    905       1.19    maxv }
    906       1.19    maxv 
    907       1.19    maxv static void
    908       1.19    maxv vmx_vmclear_remote(struct cpu_info *ci, paddr_t vmcs_pa)
    909       1.19    maxv {
    910       1.19    maxv 	uint64_t xc;
    911       1.19    maxv 	int bound;
    912       1.19    maxv 
    913       1.19    maxv 	KASSERT(kpreempt_disabled());
    914       1.19    maxv 
    915       1.19    maxv 	bound = curlwp_bind();
    916       1.19    maxv 	kpreempt_enable();
    917       1.19    maxv 
    918       1.19    maxv 	xc = xc_unicast(XC_HIGHPRI, vmx_vmclear_ipi, (void *)vmcs_pa, NULL, ci);
    919       1.19    maxv 	xc_wait(xc);
    920       1.19    maxv 
    921       1.19    maxv 	kpreempt_disable();
    922       1.19    maxv 	curlwp_bindx(bound);
    923       1.19    maxv }
    924       1.19    maxv 
    925       1.19    maxv static void
    926        1.1    maxv vmx_vmcs_enter(struct nvmm_cpu *vcpu)
    927        1.1    maxv {
    928        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    929       1.19    maxv 	struct cpu_info *vmcs_ci;
    930        1.1    maxv 
    931        1.1    maxv 	cpudata->vmcs_refcnt++;
    932        1.1    maxv 	if (cpudata->vmcs_refcnt > 1) {
    933        1.1    maxv 		KASSERT(kpreempt_disabled());
    934   1.36.2.9  martin 		KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
    935        1.1    maxv 		return;
    936        1.1    maxv 	}
    937        1.1    maxv 
    938       1.19    maxv 	vmcs_ci = cpudata->vmcs_ci;
    939       1.19    maxv 	cpudata->vmcs_ci = (void *)0x00FFFFFFFFFFFFFF; /* clobber */
    940       1.19    maxv 
    941        1.1    maxv 	kpreempt_disable();
    942        1.1    maxv 
    943       1.19    maxv 	if (vmcs_ci == NULL) {
    944       1.19    maxv 		/* This VMCS is loaded for the first time. */
    945       1.19    maxv 		vmx_vmclear(&cpudata->vmcs_pa);
    946       1.19    maxv 		cpudata->vmcs_launched = false;
    947       1.19    maxv 	} else if (vmcs_ci != curcpu()) {
    948       1.19    maxv 		/* This VMCS is active on a remote CPU. */
    949       1.19    maxv 		vmx_vmclear_remote(vmcs_ci, cpudata->vmcs_pa);
    950       1.19    maxv 		cpudata->vmcs_launched = false;
    951       1.19    maxv 	} else {
    952       1.19    maxv 		/* This VMCS is active on curcpu, nothing to do. */
    953       1.19    maxv 	}
    954        1.1    maxv 
    955        1.1    maxv 	vmx_vmptrld(&cpudata->vmcs_pa);
    956        1.1    maxv }
    957        1.1    maxv 
    958        1.1    maxv static void
    959        1.1    maxv vmx_vmcs_leave(struct nvmm_cpu *vcpu)
    960        1.1    maxv {
    961        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    962        1.1    maxv 
    963        1.1    maxv 	KASSERT(kpreempt_disabled());
    964       1.28    maxv 	KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
    965        1.1    maxv 	KASSERT(cpudata->vmcs_refcnt > 0);
    966        1.1    maxv 	cpudata->vmcs_refcnt--;
    967        1.1    maxv 
    968        1.1    maxv 	if (cpudata->vmcs_refcnt > 0) {
    969        1.1    maxv 		return;
    970        1.1    maxv 	}
    971        1.1    maxv 
    972       1.19    maxv 	cpudata->vmcs_ci = curcpu();
    973       1.19    maxv 	kpreempt_enable();
    974       1.19    maxv }
    975       1.19    maxv 
    976       1.19    maxv static void
    977       1.19    maxv vmx_vmcs_destroy(struct nvmm_cpu *vcpu)
    978       1.19    maxv {
    979       1.19    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    980       1.19    maxv 
    981       1.19    maxv 	KASSERT(kpreempt_disabled());
    982       1.28    maxv 	KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
    983       1.19    maxv 	KASSERT(cpudata->vmcs_refcnt == 1);
    984       1.19    maxv 	cpudata->vmcs_refcnt--;
    985       1.19    maxv 
    986        1.1    maxv 	vmx_vmclear(&cpudata->vmcs_pa);
    987        1.1    maxv 	kpreempt_enable();
    988        1.1    maxv }
    989        1.1    maxv 
    990        1.1    maxv /* -------------------------------------------------------------------------- */
    991        1.1    maxv 
    992        1.1    maxv static void
    993        1.1    maxv vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
    994        1.1    maxv {
    995        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    996        1.1    maxv 	uint64_t ctls1;
    997        1.1    maxv 
    998       1.28    maxv 	ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
    999        1.1    maxv 
   1000        1.1    maxv 	if (nmi) {
   1001        1.1    maxv 		// XXX INT_STATE_NMI?
   1002        1.1    maxv 		ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
   1003        1.1    maxv 		cpudata->nmi_window_exit = true;
   1004        1.1    maxv 	} else {
   1005        1.1    maxv 		ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
   1006        1.1    maxv 		cpudata->int_window_exit = true;
   1007        1.1    maxv 	}
   1008        1.1    maxv 
   1009        1.1    maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
   1010        1.1    maxv }
   1011        1.1    maxv 
   1012        1.1    maxv static void
   1013        1.1    maxv vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
   1014        1.1    maxv {
   1015        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1016        1.1    maxv 	uint64_t ctls1;
   1017        1.1    maxv 
   1018       1.28    maxv 	ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
   1019        1.1    maxv 
   1020        1.1    maxv 	if (nmi) {
   1021        1.1    maxv 		ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
   1022        1.1    maxv 		cpudata->nmi_window_exit = false;
   1023        1.1    maxv 	} else {
   1024        1.1    maxv 		ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
   1025        1.1    maxv 		cpudata->int_window_exit = false;
   1026        1.1    maxv 	}
   1027        1.1    maxv 
   1028        1.1    maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
   1029        1.1    maxv }
   1030        1.1    maxv 
   1031  1.36.2.15  martin static inline bool
   1032  1.36.2.15  martin vmx_excp_has_rf(uint8_t vector)
   1033  1.36.2.15  martin {
   1034  1.36.2.15  martin 	switch (vector) {
   1035  1.36.2.15  martin 	case 1:		/* #DB */
   1036  1.36.2.15  martin 	case 4:		/* #OF */
   1037  1.36.2.15  martin 	case 8:		/* #DF */
   1038  1.36.2.15  martin 	case 18:	/* #MC */
   1039  1.36.2.15  martin 		return false;
   1040  1.36.2.15  martin 	default:
   1041  1.36.2.15  martin 		return true;
   1042  1.36.2.15  martin 	}
   1043  1.36.2.15  martin }
   1044  1.36.2.15  martin 
   1045        1.1    maxv static inline int
   1046  1.36.2.15  martin vmx_excp_has_error(uint8_t vector)
   1047        1.1    maxv {
   1048        1.1    maxv 	switch (vector) {
   1049        1.1    maxv 	case 8:		/* #DF */
   1050        1.1    maxv 	case 10:	/* #TS */
   1051        1.1    maxv 	case 11:	/* #NP */
   1052        1.1    maxv 	case 12:	/* #SS */
   1053        1.1    maxv 	case 13:	/* #GP */
   1054        1.1    maxv 	case 14:	/* #PF */
   1055        1.1    maxv 	case 17:	/* #AC */
   1056        1.1    maxv 	case 30:	/* #SX */
   1057        1.1    maxv 		return 1;
   1058        1.1    maxv 	default:
   1059        1.1    maxv 		return 0;
   1060        1.1    maxv 	}
   1061        1.1    maxv }
   1062        1.1    maxv 
   1063        1.1    maxv static int
   1064       1.33    maxv vmx_vcpu_inject(struct nvmm_cpu *vcpu)
   1065        1.1    maxv {
   1066       1.33    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1067        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1068       1.32    maxv 	int type = 0, err = 0, ret = EINVAL;
   1069  1.36.2.15  martin 	uint64_t rflags, info, error;
   1070   1.36.2.3  martin 	u_int evtype;
   1071   1.36.2.3  martin 	uint8_t vector;
   1072       1.33    maxv 
   1073       1.33    maxv 	evtype = comm->event.type;
   1074       1.33    maxv 	vector = comm->event.vector;
   1075   1.36.2.3  martin 	error = comm->event.u.excp.error;
   1076       1.33    maxv 	__insn_barrier();
   1077        1.1    maxv 
   1078        1.1    maxv 	vmx_vmcs_enter(vcpu);
   1079        1.1    maxv 
   1080       1.33    maxv 	switch (evtype) {
   1081   1.36.2.3  martin 	case NVMM_VCPU_EVENT_EXCP:
   1082       1.33    maxv 		if (vector == 2 || vector >= 32)
   1083        1.1    maxv 			goto out;
   1084       1.33    maxv 		if (vector == 3 || vector == 0)
   1085        1.1    maxv 			goto out;
   1086  1.36.2.15  martin 		if (vmx_excp_has_rf(vector)) {
   1087  1.36.2.15  martin 			rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   1088  1.36.2.15  martin 			vmx_vmwrite(VMCS_GUEST_RFLAGS, rflags | PSL_RF);
   1089  1.36.2.15  martin 		}
   1090       1.17    maxv 		type = INTR_TYPE_HW_EXC;
   1091  1.36.2.15  martin 		err = vmx_excp_has_error(vector);
   1092        1.1    maxv 		break;
   1093   1.36.2.3  martin 	case NVMM_VCPU_EVENT_INTR:
   1094   1.36.2.3  martin 		type = INTR_TYPE_EXT_INT;
   1095   1.36.2.3  martin 		if (vector == 2) {
   1096   1.36.2.3  martin 			type = INTR_TYPE_NMI;
   1097   1.36.2.3  martin 			vmx_event_waitexit_enable(vcpu, true);
   1098   1.36.2.3  martin 		}
   1099   1.36.2.3  martin 		err = 0;
   1100   1.36.2.3  martin 		break;
   1101        1.1    maxv 	default:
   1102        1.1    maxv 		goto out;
   1103        1.1    maxv 	}
   1104        1.1    maxv 
   1105        1.1    maxv 	info =
   1106   1.36.2.3  martin 	    __SHIFTIN((uint64_t)vector, INTR_INFO_VECTOR) |
   1107   1.36.2.3  martin 	    __SHIFTIN((uint64_t)type, INTR_INFO_TYPE) |
   1108   1.36.2.3  martin 	    __SHIFTIN((uint64_t)err, INTR_INFO_ERROR) |
   1109   1.36.2.3  martin 	    __SHIFTIN((uint64_t)1, INTR_INFO_VALID);
   1110        1.1    maxv 	vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
   1111       1.33    maxv 	vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, error);
   1112        1.1    maxv 
   1113       1.24    maxv 	cpudata->evt_pending = true;
   1114       1.32    maxv 	ret = 0;
   1115       1.24    maxv 
   1116        1.1    maxv out:
   1117        1.1    maxv 	vmx_vmcs_leave(vcpu);
   1118        1.1    maxv 	return ret;
   1119        1.1    maxv }
   1120        1.1    maxv 
   1121        1.1    maxv static void
   1122       1.33    maxv vmx_inject_ud(struct nvmm_cpu *vcpu)
   1123        1.1    maxv {
   1124       1.33    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1125        1.1    maxv 	int ret __diagused;
   1126        1.1    maxv 
   1127   1.36.2.3  martin 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
   1128       1.33    maxv 	comm->event.vector = 6;
   1129   1.36.2.3  martin 	comm->event.u.excp.error = 0;
   1130        1.1    maxv 
   1131       1.33    maxv 	ret = vmx_vcpu_inject(vcpu);
   1132        1.1    maxv 	KASSERT(ret == 0);
   1133        1.1    maxv }
   1134        1.1    maxv 
   1135        1.1    maxv static void
   1136       1.33    maxv vmx_inject_gp(struct nvmm_cpu *vcpu)
   1137        1.1    maxv {
   1138       1.33    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1139        1.1    maxv 	int ret __diagused;
   1140        1.1    maxv 
   1141   1.36.2.3  martin 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
   1142       1.33    maxv 	comm->event.vector = 13;
   1143   1.36.2.3  martin 	comm->event.u.excp.error = 0;
   1144        1.1    maxv 
   1145       1.33    maxv 	ret = vmx_vcpu_inject(vcpu);
   1146        1.1    maxv 	KASSERT(ret == 0);
   1147        1.1    maxv }
   1148        1.1    maxv 
   1149       1.33    maxv static inline int
   1150       1.33    maxv vmx_vcpu_event_commit(struct nvmm_cpu *vcpu)
   1151       1.33    maxv {
   1152       1.33    maxv 	if (__predict_true(!vcpu->comm->event_commit)) {
   1153       1.33    maxv 		return 0;
   1154       1.33    maxv 	}
   1155       1.33    maxv 	vcpu->comm->event_commit = false;
   1156       1.33    maxv 	return vmx_vcpu_inject(vcpu);
   1157       1.33    maxv }
   1158       1.33    maxv 
   1159        1.1    maxv static inline void
   1160        1.1    maxv vmx_inkernel_advance(void)
   1161        1.1    maxv {
   1162  1.36.2.15  martin 	uint64_t rip, inslen, intstate, rflags;
   1163        1.1    maxv 
   1164        1.1    maxv 	/*
   1165        1.1    maxv 	 * Maybe we should also apply single-stepping and debug exceptions.
   1166        1.1    maxv 	 * Matters for guest-ring3, because it can execute 'cpuid' under a
   1167        1.1    maxv 	 * debugger.
   1168        1.1    maxv 	 */
   1169  1.36.2.15  martin 
   1170       1.28    maxv 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1171       1.28    maxv 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1172        1.1    maxv 	vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
   1173  1.36.2.15  martin 
   1174  1.36.2.15  martin 	rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   1175  1.36.2.15  martin 	vmx_vmwrite(VMCS_GUEST_RFLAGS, rflags & ~PSL_RF);
   1176  1.36.2.15  martin 
   1177       1.28    maxv 	intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   1178        1.1    maxv 	vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
   1179        1.1    maxv 	    intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
   1180        1.1    maxv }
   1181        1.1    maxv 
   1182        1.1    maxv static void
   1183   1.36.2.3  martin vmx_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
   1184   1.36.2.1  martin {
   1185   1.36.2.1  martin 	exit->u.inv.hwcode = code;
   1186   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_INVALID;
   1187   1.36.2.1  martin }
   1188   1.36.2.1  martin 
   1189   1.36.2.1  martin static void
   1190       1.17    maxv vmx_exit_exc_nmi(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1191   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1192       1.17    maxv {
   1193       1.17    maxv 	uint64_t qual;
   1194       1.17    maxv 
   1195       1.28    maxv 	qual = vmx_vmread(VMCS_EXIT_INTR_INFO);
   1196       1.17    maxv 
   1197       1.17    maxv 	if ((qual & INTR_INFO_VALID) == 0) {
   1198       1.17    maxv 		goto error;
   1199       1.17    maxv 	}
   1200       1.17    maxv 	if (__SHIFTOUT(qual, INTR_INFO_TYPE) != INTR_TYPE_NMI) {
   1201       1.17    maxv 		goto error;
   1202       1.17    maxv 	}
   1203       1.17    maxv 
   1204   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1205       1.17    maxv 	return;
   1206       1.17    maxv 
   1207       1.17    maxv error:
   1208   1.36.2.1  martin 	vmx_exit_invalid(exit, VMCS_EXITCODE_EXC_NMI);
   1209       1.17    maxv }
   1210       1.17    maxv 
   1211   1.36.2.7  martin #define VMX_CPUID_MAX_BASIC		0x16
   1212   1.36.2.7  martin #define VMX_CPUID_MAX_HYPERVISOR	0x40000000
   1213   1.36.2.7  martin #define VMX_CPUID_MAX_EXTENDED		0x80000008
   1214   1.36.2.7  martin static uint32_t vmx_cpuid_max_basic __read_mostly;
   1215  1.36.2.11  martin static uint32_t vmx_cpuid_max_extended __read_mostly;
   1216   1.36.2.7  martin 
   1217   1.36.2.7  martin static void
   1218   1.36.2.7  martin vmx_inkernel_exec_cpuid(struct vmx_cpudata *cpudata, uint64_t eax, uint64_t ecx)
   1219   1.36.2.7  martin {
   1220   1.36.2.7  martin 	u_int descs[4];
   1221   1.36.2.7  martin 
   1222   1.36.2.7  martin 	x86_cpuid2(eax, ecx, descs);
   1223   1.36.2.7  martin 	cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
   1224   1.36.2.7  martin 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
   1225   1.36.2.7  martin 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
   1226   1.36.2.7  martin 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
   1227   1.36.2.7  martin }
   1228   1.36.2.7  martin 
   1229       1.17    maxv static void
   1230   1.36.2.6  martin vmx_inkernel_handle_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1231   1.36.2.6  martin     uint64_t eax, uint64_t ecx)
   1232        1.1    maxv {
   1233        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1234   1.36.2.6  martin 	unsigned int ncpus;
   1235        1.6    maxv 	uint64_t cr4;
   1236        1.1    maxv 
   1237   1.36.2.7  martin 	if (eax < 0x40000000) {
   1238   1.36.2.7  martin 		if (__predict_false(eax > vmx_cpuid_max_basic)) {
   1239   1.36.2.7  martin 			eax = vmx_cpuid_max_basic;
   1240   1.36.2.7  martin 			vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1241   1.36.2.7  martin 		}
   1242   1.36.2.7  martin 	} else if (eax < 0x80000000) {
   1243   1.36.2.7  martin 		if (__predict_false(eax > VMX_CPUID_MAX_HYPERVISOR)) {
   1244   1.36.2.7  martin 			eax = vmx_cpuid_max_basic;
   1245   1.36.2.7  martin 			vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1246   1.36.2.7  martin 		}
   1247  1.36.2.11  martin 	} else {
   1248  1.36.2.11  martin 		if (__predict_false(eax > vmx_cpuid_max_extended)) {
   1249  1.36.2.11  martin 			eax = vmx_cpuid_max_basic;
   1250  1.36.2.11  martin 			vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1251  1.36.2.11  martin 		}
   1252   1.36.2.7  martin 	}
   1253   1.36.2.7  martin 
   1254        1.1    maxv 	switch (eax) {
   1255   1.36.2.7  martin 	case 0x00000000:
   1256   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_basic;
   1257   1.36.2.7  martin 		break;
   1258        1.1    maxv 	case 0x00000001:
   1259       1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000001.eax;
   1260       1.16    maxv 
   1261        1.1    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
   1262        1.1    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
   1263        1.1    maxv 		    CPUID_LOCAL_APIC_ID);
   1264       1.16    maxv 
   1265       1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
   1266       1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
   1267   1.36.2.3  martin 		if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
   1268   1.36.2.3  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_PCID;
   1269   1.36.2.3  martin 		}
   1270       1.16    maxv 
   1271       1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
   1272        1.6    maxv 
   1273        1.6    maxv 		/* CPUID2_OSXSAVE depends on CR4. */
   1274       1.28    maxv 		cr4 = vmx_vmread(VMCS_GUEST_CR4);
   1275        1.6    maxv 		if (!(cr4 & CR4_OSXSAVE)) {
   1276        1.6    maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
   1277        1.6    maxv 		}
   1278        1.1    maxv 		break;
   1279   1.36.2.7  martin 	case 0x00000002:
   1280   1.36.2.7  martin 		break;
   1281   1.36.2.7  martin 	case 0x00000003:
   1282   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1283   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1284   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1285   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1286   1.36.2.7  martin 		break;
   1287   1.36.2.7  martin 	case 0x00000004: /* Deterministic Cache Parameters */
   1288   1.36.2.7  martin 		break; /* TODO? */
   1289   1.36.2.7  martin 	case 0x00000005: /* MONITOR/MWAIT */
   1290   1.36.2.7  martin 	case 0x00000006: /* Thermal and Power Management */
   1291        1.1    maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1292        1.1    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1293        1.1    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1294        1.1    maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1295        1.1    maxv 		break;
   1296   1.36.2.7  martin 	case 0x00000007: /* Structured Extended Feature Flags Enumeration */
   1297  1.36.2.11  martin 		switch (ecx) {
   1298  1.36.2.11  martin 		case 0:
   1299  1.36.2.11  martin 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1300  1.36.2.11  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
   1301  1.36.2.11  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
   1302  1.36.2.11  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
   1303  1.36.2.11  martin 			if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
   1304  1.36.2.11  martin 				cpudata->gprs[NVMM_X64_GPR_RBX] |= CPUID_SEF_INVPCID;
   1305  1.36.2.11  martin 			}
   1306  1.36.2.11  martin 			break;
   1307  1.36.2.11  martin 		default:
   1308  1.36.2.11  martin 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1309  1.36.2.11  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1310  1.36.2.11  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1311  1.36.2.11  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1312  1.36.2.11  martin 			break;
   1313   1.36.2.3  martin 		}
   1314   1.36.2.3  martin 		break;
   1315   1.36.2.7  martin 	case 0x00000008: /* Empty */
   1316   1.36.2.7  martin 	case 0x00000009: /* Direct Cache Access Information */
   1317   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1318   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1319   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1320   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1321        1.1    maxv 		break;
   1322   1.36.2.7  martin 	case 0x0000000A: /* Architectural Performance Monitoring */
   1323   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1324   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1325   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1326   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1327   1.36.2.7  martin 		break;
   1328   1.36.2.7  martin 	case 0x0000000B: /* Extended Topology Enumeration */
   1329   1.36.2.6  martin 		switch (ecx) {
   1330   1.36.2.6  martin 		case 0: /* Threads */
   1331   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1332   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1333   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] =
   1334   1.36.2.6  martin 			    __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
   1335   1.36.2.6  martin 			    __SHIFTIN(CPUID_TOP_LVLTYPE_SMT, CPUID_TOP_LVLTYPE);
   1336   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
   1337   1.36.2.6  martin 			break;
   1338   1.36.2.6  martin 		case 1: /* Cores */
   1339   1.36.2.6  martin 			ncpus = atomic_load_relaxed(&mach->ncpus);
   1340   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RAX] = ilog2(ncpus);
   1341   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = ncpus;
   1342   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] =
   1343   1.36.2.6  martin 			    __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
   1344   1.36.2.6  martin 			    __SHIFTIN(CPUID_TOP_LVLTYPE_CORE, CPUID_TOP_LVLTYPE);
   1345   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
   1346   1.36.2.6  martin 			break;
   1347   1.36.2.6  martin 		default:
   1348   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1349   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1350   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0; /* LVLTYPE_INVAL */
   1351   1.36.2.6  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1352   1.36.2.6  martin 			break;
   1353   1.36.2.6  martin 		}
   1354   1.36.2.6  martin 		break;
   1355   1.36.2.7  martin 	case 0x0000000C: /* Empty */
   1356   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1357   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1358   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1359   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1360   1.36.2.7  martin 		break;
   1361   1.36.2.7  martin 	case 0x0000000D: /* Processor Extended State Enumeration */
   1362        1.6    maxv 		if (vmx_xcr0_mask == 0) {
   1363        1.1    maxv 			break;
   1364        1.1    maxv 		}
   1365        1.6    maxv 		switch (ecx) {
   1366        1.6    maxv 		case 0:
   1367        1.6    maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
   1368        1.6    maxv 			if (cpudata->gxcr0 & XCR0_SSE) {
   1369        1.6    maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
   1370        1.6    maxv 			} else {
   1371        1.6    maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
   1372        1.6    maxv 			}
   1373        1.6    maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
   1374       1.26    maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
   1375        1.6    maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
   1376        1.6    maxv 			break;
   1377        1.6    maxv 		case 1:
   1378   1.36.2.4  martin 			cpudata->gprs[NVMM_X64_GPR_RAX] &=
   1379   1.36.2.4  martin 			    (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
   1380   1.36.2.4  martin 			     CPUID_PES1_XGETBV);
   1381   1.36.2.4  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1382   1.36.2.4  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1383   1.36.2.4  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1384   1.36.2.4  martin 			break;
   1385   1.36.2.4  martin 		default:
   1386   1.36.2.4  martin 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1387   1.36.2.4  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1388   1.36.2.4  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1389   1.36.2.4  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1390        1.6    maxv 			break;
   1391        1.1    maxv 		}
   1392        1.1    maxv 		break;
   1393   1.36.2.7  martin 	case 0x0000000E: /* Empty */
   1394   1.36.2.7  martin 	case 0x0000000F: /* Intel RDT Monitoring Enumeration */
   1395   1.36.2.7  martin 	case 0x00000010: /* Intel RDT Allocation Enumeration */
   1396   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1397   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1398   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1399   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1400   1.36.2.7  martin 		break;
   1401   1.36.2.7  martin 	case 0x00000011: /* Empty */
   1402   1.36.2.7  martin 	case 0x00000012: /* Intel SGX Capability Enumeration */
   1403   1.36.2.7  martin 	case 0x00000013: /* Empty */
   1404   1.36.2.7  martin 	case 0x00000014: /* Intel Processor Trace Enumeration */
   1405   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1406   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1407   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1408   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1409   1.36.2.7  martin 		break;
   1410   1.36.2.7  martin 	case 0x00000015: /* TSC and Nominal Core Crystal Clock Information */
   1411   1.36.2.7  martin 	case 0x00000016: /* Processor Frequency Information */
   1412   1.36.2.7  martin 		break;
   1413   1.36.2.7  martin 
   1414   1.36.2.7  martin 	case 0x40000000: /* Hypervisor Information */
   1415   1.36.2.7  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] = VMX_CPUID_MAX_HYPERVISOR;
   1416        1.1    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1417        1.1    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1418        1.1    maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1419        1.1    maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
   1420        1.1    maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
   1421        1.1    maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
   1422        1.1    maxv 		break;
   1423   1.36.2.7  martin 
   1424  1.36.2.11  martin 	case 0x80000000:
   1425  1.36.2.11  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_extended;
   1426  1.36.2.11  martin 		break;
   1427        1.1    maxv 	case 0x80000001:
   1428       1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000001.eax;
   1429       1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
   1430       1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
   1431       1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
   1432        1.1    maxv 		break;
   1433   1.36.2.7  martin 	case 0x80000002: /* Processor Brand String */
   1434   1.36.2.7  martin 	case 0x80000003: /* Processor Brand String */
   1435   1.36.2.7  martin 	case 0x80000004: /* Processor Brand String */
   1436   1.36.2.7  martin 	case 0x80000005: /* Reserved Zero */
   1437   1.36.2.7  martin 	case 0x80000006: /* Cache Information */
   1438  1.36.2.11  martin 		break;
   1439   1.36.2.7  martin 	case 0x80000007: /* TSC Information */
   1440  1.36.2.11  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000007.eax;
   1441  1.36.2.11  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000007.ebx;
   1442  1.36.2.11  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000007.ecx;
   1443  1.36.2.11  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000007.edx;
   1444  1.36.2.11  martin 		break;
   1445   1.36.2.7  martin 	case 0x80000008: /* Address Sizes */
   1446  1.36.2.11  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000008.eax;
   1447  1.36.2.11  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000008.ebx;
   1448  1.36.2.11  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000008.ecx;
   1449  1.36.2.11  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000008.edx;
   1450   1.36.2.7  martin 		break;
   1451   1.36.2.7  martin 
   1452        1.1    maxv 	default:
   1453        1.1    maxv 		break;
   1454        1.1    maxv 	}
   1455        1.1    maxv }
   1456        1.1    maxv 
   1457        1.1    maxv static void
   1458   1.36.2.3  martin vmx_exit_insn(struct nvmm_vcpu_exit *exit, uint64_t reason)
   1459   1.36.2.3  martin {
   1460   1.36.2.3  martin 	uint64_t inslen, rip;
   1461   1.36.2.3  martin 
   1462   1.36.2.3  martin 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1463   1.36.2.3  martin 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1464   1.36.2.3  martin 	exit->u.insn.npc = rip + inslen;
   1465   1.36.2.3  martin 	exit->reason = reason;
   1466   1.36.2.3  martin }
   1467   1.36.2.3  martin 
   1468   1.36.2.3  martin static void
   1469        1.1    maxv vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1470   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1471        1.1    maxv {
   1472        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1473   1.36.2.3  martin 	struct nvmm_vcpu_conf_cpuid *cpuid;
   1474        1.1    maxv 	uint64_t eax, ecx;
   1475        1.1    maxv 	size_t i;
   1476        1.1    maxv 
   1477        1.1    maxv 	eax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1478        1.1    maxv 	ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
   1479   1.36.2.7  martin 	vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1480   1.36.2.6  martin 	vmx_inkernel_handle_cpuid(mach, vcpu, eax, ecx);
   1481       1.25    maxv 
   1482        1.1    maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   1483   1.36.2.3  martin 		if (!cpudata->cpuidpresent[i]) {
   1484        1.1    maxv 			continue;
   1485        1.1    maxv 		}
   1486   1.36.2.3  martin 		cpuid = &cpudata->cpuid[i];
   1487        1.1    maxv 		if (cpuid->leaf != eax) {
   1488        1.1    maxv 			continue;
   1489        1.1    maxv 		}
   1490        1.1    maxv 
   1491   1.36.2.3  martin 		if (cpuid->exit) {
   1492   1.36.2.3  martin 			vmx_exit_insn(exit, NVMM_VCPU_EXIT_CPUID);
   1493   1.36.2.3  martin 			return;
   1494   1.36.2.3  martin 		}
   1495   1.36.2.3  martin 		KASSERT(cpuid->mask);
   1496   1.36.2.3  martin 
   1497        1.1    maxv 		/* del */
   1498   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->u.mask.del.eax;
   1499   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
   1500   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
   1501   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
   1502        1.1    maxv 
   1503        1.1    maxv 		/* set */
   1504   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->u.mask.set.eax;
   1505   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
   1506   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
   1507   1.36.2.3  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
   1508        1.1    maxv 
   1509        1.1    maxv 		break;
   1510        1.1    maxv 	}
   1511        1.1    maxv 
   1512        1.1    maxv 	vmx_inkernel_advance();
   1513   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1514        1.1    maxv }
   1515        1.1    maxv 
   1516        1.1    maxv static void
   1517        1.1    maxv vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1518   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1519        1.1    maxv {
   1520        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1521        1.1    maxv 	uint64_t rflags;
   1522        1.1    maxv 
   1523        1.1    maxv 	if (cpudata->int_window_exit) {
   1524       1.28    maxv 		rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   1525        1.1    maxv 		if (rflags & PSL_I) {
   1526        1.1    maxv 			vmx_event_waitexit_disable(vcpu, false);
   1527        1.1    maxv 		}
   1528        1.1    maxv 	}
   1529        1.1    maxv 
   1530        1.1    maxv 	vmx_inkernel_advance();
   1531   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_HALTED;
   1532        1.1    maxv }
   1533        1.1    maxv 
   1534        1.1    maxv #define VMX_QUAL_CR_NUM		__BITS(3,0)
   1535        1.1    maxv #define VMX_QUAL_CR_TYPE	__BITS(5,4)
   1536        1.1    maxv #define		CR_TYPE_WRITE	0
   1537        1.1    maxv #define		CR_TYPE_READ	1
   1538        1.1    maxv #define		CR_TYPE_CLTS	2
   1539        1.1    maxv #define		CR_TYPE_LMSW	3
   1540        1.1    maxv #define VMX_QUAL_CR_LMSW_OPMEM	__BIT(6)
   1541        1.1    maxv #define VMX_QUAL_CR_GPR		__BITS(11,8)
   1542        1.1    maxv #define VMX_QUAL_CR_LMSW_SRC	__BIT(31,16)
   1543        1.1    maxv 
   1544        1.1    maxv static inline int
   1545        1.1    maxv vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
   1546        1.1    maxv {
   1547        1.1    maxv 	/* Bits set to 1 in fixed0 are fixed to 1. */
   1548        1.1    maxv 	if ((crval & fixed0) != fixed0) {
   1549        1.1    maxv 		return -1;
   1550        1.1    maxv 	}
   1551        1.1    maxv 	/* Bits set to 0 in fixed1 are fixed to 0. */
   1552        1.1    maxv 	if (crval & ~fixed1) {
   1553        1.1    maxv 		return -1;
   1554        1.1    maxv 	}
   1555        1.1    maxv 	return 0;
   1556        1.1    maxv }
   1557        1.1    maxv 
   1558        1.1    maxv static int
   1559        1.1    maxv vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1560        1.1    maxv     uint64_t qual)
   1561        1.1    maxv {
   1562        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1563        1.1    maxv 	uint64_t type, gpr, cr0;
   1564       1.11    maxv 	uint64_t efer, ctls1;
   1565        1.1    maxv 
   1566        1.1    maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1567        1.1    maxv 	if (type != CR_TYPE_WRITE) {
   1568        1.1    maxv 		return -1;
   1569        1.1    maxv 	}
   1570        1.1    maxv 
   1571        1.1    maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1572        1.1    maxv 	KASSERT(gpr < 16);
   1573        1.1    maxv 
   1574        1.1    maxv 	if (gpr == NVMM_X64_GPR_RSP) {
   1575       1.28    maxv 		gpr = vmx_vmread(VMCS_GUEST_RSP);
   1576        1.1    maxv 	} else {
   1577        1.1    maxv 		gpr = cpudata->gprs[gpr];
   1578        1.1    maxv 	}
   1579        1.1    maxv 
   1580        1.1    maxv 	cr0 = gpr | CR0_NE | CR0_ET;
   1581        1.1    maxv 	cr0 &= ~(CR0_NW|CR0_CD);
   1582        1.1    maxv 
   1583        1.1    maxv 	if (vmx_check_cr(cr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
   1584        1.1    maxv 		return -1;
   1585        1.1    maxv 	}
   1586        1.1    maxv 
   1587       1.11    maxv 	/*
   1588       1.11    maxv 	 * XXX Handle 32bit PAE paging, need to set PDPTEs, fetched manually
   1589       1.11    maxv 	 * from CR3.
   1590       1.11    maxv 	 */
   1591       1.11    maxv 
   1592       1.11    maxv 	if (cr0 & CR0_PG) {
   1593       1.28    maxv 		ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
   1594       1.28    maxv 		efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
   1595       1.11    maxv 		if (efer & EFER_LME) {
   1596       1.11    maxv 			ctls1 |= ENTRY_CTLS_LONG_MODE;
   1597       1.11    maxv 			efer |= EFER_LMA;
   1598       1.11    maxv 		} else {
   1599       1.11    maxv 			ctls1 &= ~ENTRY_CTLS_LONG_MODE;
   1600       1.11    maxv 			efer &= ~EFER_LMA;
   1601       1.11    maxv 		}
   1602       1.11    maxv 		vmx_vmwrite(VMCS_GUEST_IA32_EFER, efer);
   1603       1.11    maxv 		vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
   1604       1.11    maxv 	}
   1605       1.11    maxv 
   1606        1.1    maxv 	vmx_vmwrite(VMCS_GUEST_CR0, cr0);
   1607        1.1    maxv 	vmx_inkernel_advance();
   1608        1.1    maxv 	return 0;
   1609        1.1    maxv }
   1610        1.1    maxv 
   1611        1.1    maxv static int
   1612        1.1    maxv vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1613        1.1    maxv     uint64_t qual)
   1614        1.1    maxv {
   1615        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1616        1.1    maxv 	uint64_t type, gpr, cr4;
   1617        1.1    maxv 
   1618        1.1    maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1619        1.1    maxv 	if (type != CR_TYPE_WRITE) {
   1620        1.1    maxv 		return -1;
   1621        1.1    maxv 	}
   1622        1.1    maxv 
   1623        1.1    maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1624        1.1    maxv 	KASSERT(gpr < 16);
   1625        1.1    maxv 
   1626        1.1    maxv 	if (gpr == NVMM_X64_GPR_RSP) {
   1627       1.28    maxv 		gpr = vmx_vmread(VMCS_GUEST_RSP);
   1628        1.1    maxv 	} else {
   1629        1.1    maxv 		gpr = cpudata->gprs[gpr];
   1630        1.1    maxv 	}
   1631        1.1    maxv 
   1632  1.36.2.15  martin 	if (gpr & CR4_INVALID) {
   1633  1.36.2.15  martin 		return -1;
   1634  1.36.2.15  martin 	}
   1635        1.1    maxv 	cr4 = gpr | CR4_VMXE;
   1636        1.1    maxv 	if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
   1637        1.1    maxv 		return -1;
   1638        1.1    maxv 	}
   1639        1.1    maxv 
   1640  1.36.2.15  martin 	if ((vmx_vmread(VMCS_GUEST_CR4) ^ cr4) & CR4_TLB_FLUSH) {
   1641  1.36.2.15  martin 		cpudata->gtlb_want_flush = true;
   1642  1.36.2.15  martin 	}
   1643  1.36.2.15  martin 
   1644        1.1    maxv 	vmx_vmwrite(VMCS_GUEST_CR4, cr4);
   1645        1.1    maxv 	vmx_inkernel_advance();
   1646        1.1    maxv 	return 0;
   1647        1.1    maxv }
   1648        1.1    maxv 
   1649        1.1    maxv static int
   1650        1.1    maxv vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1651   1.36.2.3  martin     uint64_t qual, struct nvmm_vcpu_exit *exit)
   1652        1.1    maxv {
   1653        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1654        1.1    maxv 	uint64_t type, gpr;
   1655        1.1    maxv 	bool write;
   1656        1.1    maxv 
   1657        1.1    maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1658        1.1    maxv 	if (type == CR_TYPE_WRITE) {
   1659        1.1    maxv 		write = true;
   1660        1.1    maxv 	} else if (type == CR_TYPE_READ) {
   1661        1.1    maxv 		write = false;
   1662        1.1    maxv 	} else {
   1663        1.1    maxv 		return -1;
   1664        1.1    maxv 	}
   1665        1.1    maxv 
   1666        1.1    maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1667        1.1    maxv 	KASSERT(gpr < 16);
   1668        1.1    maxv 
   1669        1.1    maxv 	if (write) {
   1670        1.1    maxv 		if (gpr == NVMM_X64_GPR_RSP) {
   1671       1.28    maxv 			cpudata->gcr8 = vmx_vmread(VMCS_GUEST_RSP);
   1672        1.1    maxv 		} else {
   1673        1.1    maxv 			cpudata->gcr8 = cpudata->gprs[gpr];
   1674        1.1    maxv 		}
   1675   1.36.2.3  martin 		if (cpudata->tpr.exit_changed) {
   1676   1.36.2.3  martin 			exit->reason = NVMM_VCPU_EXIT_TPR_CHANGED;
   1677   1.36.2.3  martin 		}
   1678        1.1    maxv 	} else {
   1679        1.1    maxv 		if (gpr == NVMM_X64_GPR_RSP) {
   1680        1.1    maxv 			vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
   1681        1.1    maxv 		} else {
   1682        1.1    maxv 			cpudata->gprs[gpr] = cpudata->gcr8;
   1683        1.1    maxv 		}
   1684        1.1    maxv 	}
   1685        1.1    maxv 
   1686        1.1    maxv 	vmx_inkernel_advance();
   1687        1.1    maxv 	return 0;
   1688        1.1    maxv }
   1689        1.1    maxv 
   1690        1.1    maxv static void
   1691        1.1    maxv vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1692   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1693        1.1    maxv {
   1694        1.1    maxv 	uint64_t qual;
   1695        1.1    maxv 	int ret;
   1696        1.1    maxv 
   1697   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1698   1.36.2.3  martin 
   1699       1.28    maxv 	qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
   1700        1.1    maxv 
   1701        1.1    maxv 	switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
   1702        1.1    maxv 	case 0:
   1703        1.1    maxv 		ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
   1704        1.1    maxv 		break;
   1705        1.1    maxv 	case 4:
   1706        1.1    maxv 		ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
   1707        1.1    maxv 		break;
   1708        1.1    maxv 	case 8:
   1709   1.36.2.3  martin 		ret = vmx_inkernel_handle_cr8(mach, vcpu, qual, exit);
   1710        1.1    maxv 		break;
   1711        1.1    maxv 	default:
   1712        1.1    maxv 		ret = -1;
   1713        1.1    maxv 		break;
   1714        1.1    maxv 	}
   1715        1.1    maxv 
   1716        1.1    maxv 	if (ret == -1) {
   1717       1.33    maxv 		vmx_inject_gp(vcpu);
   1718        1.1    maxv 	}
   1719        1.1    maxv }
   1720        1.1    maxv 
   1721        1.1    maxv #define VMX_QUAL_IO_SIZE	__BITS(2,0)
   1722        1.1    maxv #define		IO_SIZE_8	0
   1723        1.1    maxv #define		IO_SIZE_16	1
   1724        1.1    maxv #define		IO_SIZE_32	3
   1725        1.1    maxv #define VMX_QUAL_IO_IN		__BIT(3)
   1726        1.1    maxv #define VMX_QUAL_IO_STR		__BIT(4)
   1727        1.1    maxv #define VMX_QUAL_IO_REP		__BIT(5)
   1728        1.1    maxv #define VMX_QUAL_IO_DX		__BIT(6)
   1729        1.1    maxv #define VMX_QUAL_IO_PORT	__BITS(31,16)
   1730        1.1    maxv 
   1731        1.1    maxv #define VMX_INFO_IO_ADRSIZE	__BITS(9,7)
   1732        1.1    maxv #define		IO_ADRSIZE_16	0
   1733        1.1    maxv #define		IO_ADRSIZE_32	1
   1734        1.1    maxv #define		IO_ADRSIZE_64	2
   1735        1.1    maxv #define VMX_INFO_IO_SEG		__BITS(17,15)
   1736        1.1    maxv 
   1737        1.1    maxv static void
   1738        1.1    maxv vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1739   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1740        1.1    maxv {
   1741        1.1    maxv 	uint64_t qual, info, inslen, rip;
   1742        1.1    maxv 
   1743       1.28    maxv 	qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
   1744       1.28    maxv 	info = vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO);
   1745        1.1    maxv 
   1746   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_IO;
   1747        1.1    maxv 
   1748   1.36.2.3  martin 	exit->u.io.in = (qual & VMX_QUAL_IO_IN) != 0;
   1749        1.1    maxv 	exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
   1750        1.1    maxv 
   1751        1.1    maxv 	KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
   1752       1.15    maxv 	exit->u.io.seg = __SHIFTOUT(info, VMX_INFO_IO_SEG);
   1753        1.1    maxv 
   1754        1.1    maxv 	if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
   1755        1.1    maxv 		exit->u.io.address_size = 8;
   1756        1.1    maxv 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
   1757        1.1    maxv 		exit->u.io.address_size = 4;
   1758        1.1    maxv 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
   1759        1.1    maxv 		exit->u.io.address_size = 2;
   1760        1.1    maxv 	}
   1761        1.1    maxv 
   1762        1.1    maxv 	if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
   1763        1.1    maxv 		exit->u.io.operand_size = 4;
   1764        1.1    maxv 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
   1765        1.1    maxv 		exit->u.io.operand_size = 2;
   1766        1.1    maxv 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
   1767        1.1    maxv 		exit->u.io.operand_size = 1;
   1768        1.1    maxv 	}
   1769        1.1    maxv 
   1770        1.1    maxv 	exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
   1771        1.1    maxv 	exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
   1772        1.1    maxv 
   1773   1.36.2.3  martin 	if (exit->u.io.in && exit->u.io.str) {
   1774        1.1    maxv 		exit->u.io.seg = NVMM_X64_SEG_ES;
   1775        1.1    maxv 	}
   1776        1.1    maxv 
   1777       1.28    maxv 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1778       1.28    maxv 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1779        1.1    maxv 	exit->u.io.npc = rip + inslen;
   1780       1.31    maxv 
   1781       1.31    maxv 	vmx_vcpu_state_provide(vcpu,
   1782       1.31    maxv 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   1783       1.31    maxv 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   1784        1.1    maxv }
   1785        1.1    maxv 
   1786        1.1    maxv static const uint64_t msr_ignore_list[] = {
   1787        1.1    maxv 	MSR_BIOS_SIGN,
   1788        1.1    maxv 	MSR_IA32_PLATFORM_ID
   1789        1.1    maxv };
   1790        1.1    maxv 
   1791        1.1    maxv static bool
   1792        1.1    maxv vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1793   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1794        1.1    maxv {
   1795        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1796        1.1    maxv 	uint64_t val;
   1797        1.1    maxv 	size_t i;
   1798        1.1    maxv 
   1799   1.36.2.3  martin 	if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
   1800   1.36.2.3  martin 		if (exit->u.rdmsr.msr == MSR_CR_PAT) {
   1801       1.28    maxv 			val = vmx_vmread(VMCS_GUEST_IA32_PAT);
   1802        1.1    maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1803        1.1    maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1804        1.1    maxv 			goto handled;
   1805        1.1    maxv 		}
   1806   1.36.2.3  martin 		if (exit->u.rdmsr.msr == MSR_MISC_ENABLE) {
   1807        1.5    maxv 			val = cpudata->gmsr_misc_enable;
   1808        1.5    maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1809        1.5    maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1810        1.5    maxv 			goto handled;
   1811        1.5    maxv 		}
   1812  1.36.2.14  martin 		if (exit->u.rdmsr.msr == MSR_IA32_ARCH_CAPABILITIES) {
   1813  1.36.2.14  martin 			u_int descs[4];
   1814  1.36.2.14  martin 			if (cpuid_level < 7) {
   1815  1.36.2.14  martin 				goto error;
   1816  1.36.2.14  martin 			}
   1817  1.36.2.14  martin 			x86_cpuid(7, descs);
   1818  1.36.2.14  martin 			if (!(descs[3] & CPUID_SEF_ARCH_CAP)) {
   1819  1.36.2.14  martin 				goto error;
   1820  1.36.2.14  martin 			}
   1821  1.36.2.14  martin 			val = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
   1822  1.36.2.14  martin 			val &= (IA32_ARCH_RDCL_NO |
   1823  1.36.2.14  martin 			    IA32_ARCH_SSB_NO |
   1824  1.36.2.14  martin 			    IA32_ARCH_MDS_NO |
   1825  1.36.2.14  martin 			    IA32_ARCH_TAA_NO);
   1826  1.36.2.14  martin 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1827  1.36.2.14  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1828  1.36.2.14  martin 			goto handled;
   1829  1.36.2.14  martin 		}
   1830        1.1    maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1831   1.36.2.3  martin 			if (msr_ignore_list[i] != exit->u.rdmsr.msr)
   1832        1.1    maxv 				continue;
   1833        1.1    maxv 			val = 0;
   1834        1.1    maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1835        1.1    maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1836        1.1    maxv 			goto handled;
   1837        1.1    maxv 		}
   1838   1.36.2.3  martin 	} else {
   1839   1.36.2.3  martin 		if (exit->u.wrmsr.msr == MSR_TSC) {
   1840   1.36.2.3  martin 			cpudata->gtsc = exit->u.wrmsr.val;
   1841       1.21    maxv 			cpudata->gtsc_want_update = true;
   1842        1.4    maxv 			goto handled;
   1843        1.4    maxv 		}
   1844   1.36.2.3  martin 		if (exit->u.wrmsr.msr == MSR_CR_PAT) {
   1845   1.36.2.3  martin 			val = exit->u.wrmsr.val;
   1846       1.23    maxv 			if (__predict_false(!nvmm_x86_pat_validate(val))) {
   1847       1.23    maxv 				goto error;
   1848       1.23    maxv 			}
   1849       1.23    maxv 			vmx_vmwrite(VMCS_GUEST_IA32_PAT, val);
   1850        1.1    maxv 			goto handled;
   1851        1.1    maxv 		}
   1852   1.36.2.3  martin 		if (exit->u.wrmsr.msr == MSR_MISC_ENABLE) {
   1853        1.5    maxv 			/* Don't care. */
   1854        1.5    maxv 			goto handled;
   1855        1.5    maxv 		}
   1856        1.1    maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1857   1.36.2.3  martin 			if (msr_ignore_list[i] != exit->u.wrmsr.msr)
   1858        1.1    maxv 				continue;
   1859        1.1    maxv 			goto handled;
   1860        1.1    maxv 		}
   1861        1.1    maxv 	}
   1862        1.1    maxv 
   1863        1.1    maxv 	return false;
   1864        1.1    maxv 
   1865        1.1    maxv handled:
   1866        1.1    maxv 	vmx_inkernel_advance();
   1867        1.1    maxv 	return true;
   1868       1.23    maxv 
   1869       1.23    maxv error:
   1870       1.33    maxv 	vmx_inject_gp(vcpu);
   1871       1.23    maxv 	return true;
   1872        1.1    maxv }
   1873        1.1    maxv 
   1874        1.1    maxv static void
   1875   1.36.2.3  martin vmx_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1876   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1877        1.1    maxv {
   1878        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1879        1.1    maxv 	uint64_t inslen, rip;
   1880        1.1    maxv 
   1881   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_RDMSR;
   1882   1.36.2.3  martin 	exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1883   1.36.2.3  martin 
   1884   1.36.2.3  martin 	if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
   1885   1.36.2.3  martin 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1886   1.36.2.3  martin 		return;
   1887        1.1    maxv 	}
   1888        1.1    maxv 
   1889   1.36.2.3  martin 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1890   1.36.2.3  martin 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1891   1.36.2.3  martin 	exit->u.rdmsr.npc = rip + inslen;
   1892        1.1    maxv 
   1893   1.36.2.3  martin 	vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1894   1.36.2.3  martin }
   1895   1.36.2.3  martin 
   1896   1.36.2.3  martin static void
   1897   1.36.2.3  martin vmx_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1898   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1899   1.36.2.3  martin {
   1900   1.36.2.3  martin 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1901   1.36.2.3  martin 	uint64_t rdx, rax, inslen, rip;
   1902   1.36.2.3  martin 
   1903   1.36.2.3  martin 	rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
   1904   1.36.2.3  martin 	rax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1905   1.36.2.3  martin 
   1906   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_WRMSR;
   1907   1.36.2.3  martin 	exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1908   1.36.2.3  martin 	exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
   1909        1.1    maxv 
   1910        1.1    maxv 	if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
   1911   1.36.2.3  martin 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1912        1.1    maxv 		return;
   1913        1.1    maxv 	}
   1914        1.1    maxv 
   1915       1.28    maxv 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1916       1.28    maxv 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1917   1.36.2.3  martin 	exit->u.wrmsr.npc = rip + inslen;
   1918       1.31    maxv 
   1919       1.31    maxv 	vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1920        1.1    maxv }
   1921        1.1    maxv 
   1922        1.1    maxv static void
   1923        1.1    maxv vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1924   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1925        1.1    maxv {
   1926        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1927   1.36.2.5  martin 	uint64_t val;
   1928        1.1    maxv 
   1929   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1930        1.1    maxv 
   1931        1.1    maxv 	val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
   1932        1.1    maxv 	    (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
   1933        1.1    maxv 
   1934        1.1    maxv 	if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
   1935        1.1    maxv 		goto error;
   1936        1.1    maxv 	} else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
   1937        1.1    maxv 		goto error;
   1938        1.1    maxv 	} else if (__predict_false((val & XCR0_X87) == 0)) {
   1939        1.1    maxv 		goto error;
   1940        1.1    maxv 	}
   1941        1.1    maxv 
   1942        1.1    maxv 	cpudata->gxcr0 = val;
   1943        1.1    maxv 
   1944        1.1    maxv 	vmx_inkernel_advance();
   1945        1.1    maxv 	return;
   1946        1.1    maxv 
   1947        1.1    maxv error:
   1948       1.33    maxv 	vmx_inject_gp(vcpu);
   1949        1.1    maxv }
   1950        1.1    maxv 
   1951        1.1    maxv #define VMX_EPT_VIOLATION_READ		__BIT(0)
   1952        1.1    maxv #define VMX_EPT_VIOLATION_WRITE		__BIT(1)
   1953        1.1    maxv #define VMX_EPT_VIOLATION_EXECUTE	__BIT(2)
   1954        1.1    maxv 
   1955        1.1    maxv static void
   1956        1.1    maxv vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1957   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   1958        1.1    maxv {
   1959        1.1    maxv 	uint64_t perm;
   1960        1.1    maxv 	gpaddr_t gpa;
   1961        1.1    maxv 
   1962       1.28    maxv 	gpa = vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS);
   1963        1.1    maxv 
   1964   1.36.2.3  martin 	exit->reason = NVMM_VCPU_EXIT_MEMORY;
   1965       1.28    maxv 	perm = vmx_vmread(VMCS_EXIT_QUALIFICATION);
   1966        1.7    maxv 	if (perm & VMX_EPT_VIOLATION_WRITE)
   1967       1.20    maxv 		exit->u.mem.prot = PROT_WRITE;
   1968        1.7    maxv 	else if (perm & VMX_EPT_VIOLATION_EXECUTE)
   1969       1.20    maxv 		exit->u.mem.prot = PROT_EXEC;
   1970        1.7    maxv 	else
   1971       1.20    maxv 		exit->u.mem.prot = PROT_READ;
   1972        1.7    maxv 	exit->u.mem.gpa = gpa;
   1973        1.7    maxv 	exit->u.mem.inst_len = 0;
   1974       1.31    maxv 
   1975       1.31    maxv 	vmx_vcpu_state_provide(vcpu,
   1976       1.31    maxv 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   1977       1.31    maxv 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   1978        1.1    maxv }
   1979        1.1    maxv 
   1980        1.9    maxv /* -------------------------------------------------------------------------- */
   1981        1.9    maxv 
   1982        1.1    maxv static void
   1983        1.1    maxv vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
   1984        1.1    maxv {
   1985        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1986        1.1    maxv 
   1987        1.1    maxv 	cpudata->ts_set = (rcr0() & CR0_TS) != 0;
   1988        1.1    maxv 
   1989        1.1    maxv 	fpu_area_save(&cpudata->hfpu, vmx_xcr0_mask);
   1990        1.1    maxv 	fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask);
   1991        1.1    maxv 
   1992        1.1    maxv 	if (vmx_xcr0_mask != 0) {
   1993        1.1    maxv 		cpudata->hxcr0 = rdxcr(0);
   1994        1.1    maxv 		wrxcr(0, cpudata->gxcr0);
   1995        1.1    maxv 	}
   1996        1.1    maxv }
   1997        1.1    maxv 
   1998        1.1    maxv static void
   1999        1.1    maxv vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   2000        1.1    maxv {
   2001        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2002        1.1    maxv 
   2003        1.1    maxv 	if (vmx_xcr0_mask != 0) {
   2004        1.1    maxv 		cpudata->gxcr0 = rdxcr(0);
   2005        1.1    maxv 		wrxcr(0, cpudata->hxcr0);
   2006        1.1    maxv 	}
   2007        1.1    maxv 
   2008        1.1    maxv 	fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask);
   2009        1.1    maxv 	fpu_area_restore(&cpudata->hfpu, vmx_xcr0_mask);
   2010        1.1    maxv 
   2011        1.1    maxv 	if (cpudata->ts_set) {
   2012        1.1    maxv 		stts();
   2013        1.1    maxv 	}
   2014        1.1    maxv }
   2015        1.1    maxv 
   2016        1.1    maxv static void
   2017        1.1    maxv vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   2018        1.1    maxv {
   2019        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2020        1.1    maxv 
   2021        1.1    maxv 	x86_dbregs_save(curlwp);
   2022        1.1    maxv 
   2023        1.1    maxv 	ldr7(0);
   2024        1.1    maxv 
   2025        1.1    maxv 	ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
   2026        1.1    maxv 	ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
   2027        1.1    maxv 	ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
   2028        1.1    maxv 	ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
   2029        1.1    maxv 	ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
   2030        1.1    maxv }
   2031        1.1    maxv 
   2032        1.1    maxv static void
   2033        1.1    maxv vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   2034        1.1    maxv {
   2035        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2036        1.1    maxv 
   2037        1.1    maxv 	cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
   2038        1.1    maxv 	cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
   2039        1.1    maxv 	cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
   2040        1.1    maxv 	cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
   2041        1.1    maxv 	cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
   2042        1.1    maxv 
   2043        1.1    maxv 	x86_dbregs_restore(curlwp);
   2044        1.1    maxv }
   2045        1.1    maxv 
   2046        1.1    maxv static void
   2047        1.1    maxv vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   2048        1.1    maxv {
   2049        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2050        1.1    maxv 
   2051        1.1    maxv 	/* This gets restored automatically by the CPU. */
   2052        1.1    maxv 	vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
   2053        1.1    maxv 	vmx_vmwrite(VMCS_HOST_CR3, rcr3());
   2054        1.1    maxv 	vmx_vmwrite(VMCS_HOST_CR4, rcr4());
   2055        1.1    maxv 
   2056        1.1    maxv 	cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
   2057        1.1    maxv }
   2058        1.1    maxv 
   2059        1.1    maxv static void
   2060        1.1    maxv vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   2061        1.1    maxv {
   2062        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2063        1.1    maxv 
   2064        1.1    maxv 	wrmsr(MSR_STAR, cpudata->star);
   2065        1.1    maxv 	wrmsr(MSR_LSTAR, cpudata->lstar);
   2066        1.1    maxv 	wrmsr(MSR_CSTAR, cpudata->cstar);
   2067        1.1    maxv 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   2068        1.1    maxv 	wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
   2069        1.1    maxv }
   2070        1.1    maxv 
   2071        1.9    maxv /* -------------------------------------------------------------------------- */
   2072        1.8    maxv 
   2073        1.1    maxv #define VMX_INVVPID_ADDRESS		0
   2074        1.1    maxv #define VMX_INVVPID_CONTEXT		1
   2075        1.1    maxv #define VMX_INVVPID_ALL			2
   2076        1.1    maxv #define VMX_INVVPID_CONTEXT_NOGLOBAL	3
   2077        1.1    maxv 
   2078        1.1    maxv #define VMX_INVEPT_CONTEXT		1
   2079        1.1    maxv #define VMX_INVEPT_ALL			2
   2080        1.1    maxv 
   2081        1.8    maxv static inline void
   2082        1.8    maxv vmx_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   2083        1.8    maxv {
   2084        1.8    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2085        1.8    maxv 
   2086        1.8    maxv 	if (vcpu->hcpu_last != hcpu) {
   2087        1.8    maxv 		cpudata->gtlb_want_flush = true;
   2088        1.8    maxv 	}
   2089        1.8    maxv }
   2090        1.8    maxv 
   2091        1.9    maxv static inline void
   2092        1.9    maxv vmx_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   2093        1.9    maxv {
   2094        1.9    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2095        1.9    maxv 	struct ept_desc ept_desc;
   2096        1.9    maxv 
   2097        1.9    maxv 	if (__predict_true(!kcpuset_isset(cpudata->htlb_want_flush, hcpu))) {
   2098        1.9    maxv 		return;
   2099        1.9    maxv 	}
   2100        1.9    maxv 
   2101       1.28    maxv 	ept_desc.eptp = vmx_vmread(VMCS_EPTP);
   2102        1.9    maxv 	ept_desc.mbz = 0;
   2103        1.9    maxv 	vmx_invept(vmx_ept_flush_op, &ept_desc);
   2104        1.9    maxv 	kcpuset_clear(cpudata->htlb_want_flush, hcpu);
   2105        1.9    maxv }
   2106        1.9    maxv 
   2107        1.9    maxv static inline uint64_t
   2108        1.9    maxv vmx_htlb_flush(struct vmx_machdata *machdata, struct vmx_cpudata *cpudata)
   2109        1.9    maxv {
   2110        1.9    maxv 	struct ept_desc ept_desc;
   2111        1.9    maxv 	uint64_t machgen;
   2112        1.9    maxv 
   2113        1.9    maxv 	machgen = machdata->mach_htlb_gen;
   2114        1.9    maxv 	if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
   2115        1.9    maxv 		return machgen;
   2116        1.9    maxv 	}
   2117        1.9    maxv 
   2118        1.9    maxv 	kcpuset_copy(cpudata->htlb_want_flush, kcpuset_running);
   2119        1.9    maxv 
   2120       1.28    maxv 	ept_desc.eptp = vmx_vmread(VMCS_EPTP);
   2121        1.9    maxv 	ept_desc.mbz = 0;
   2122        1.9    maxv 	vmx_invept(vmx_ept_flush_op, &ept_desc);
   2123        1.9    maxv 
   2124        1.9    maxv 	return machgen;
   2125        1.9    maxv }
   2126        1.9    maxv 
   2127        1.9    maxv static inline void
   2128        1.9    maxv vmx_htlb_flush_ack(struct vmx_cpudata *cpudata, uint64_t machgen)
   2129        1.9    maxv {
   2130        1.9    maxv 	cpudata->vcpu_htlb_gen = machgen;
   2131        1.9    maxv 	kcpuset_clear(cpudata->htlb_want_flush, cpu_number());
   2132        1.9    maxv }
   2133        1.9    maxv 
   2134       1.29    maxv static inline void
   2135       1.29    maxv vmx_exit_evt(struct vmx_cpudata *cpudata)
   2136       1.29    maxv {
   2137   1.36.2.6  martin 	uint64_t info, err, inslen;
   2138       1.29    maxv 
   2139       1.29    maxv 	cpudata->evt_pending = false;
   2140       1.29    maxv 
   2141       1.29    maxv 	info = vmx_vmread(VMCS_IDT_VECTORING_INFO);
   2142       1.29    maxv 	if (__predict_true((info & INTR_INFO_VALID) == 0)) {
   2143       1.29    maxv 		return;
   2144       1.29    maxv 	}
   2145       1.29    maxv 	err = vmx_vmread(VMCS_IDT_VECTORING_ERROR);
   2146       1.29    maxv 
   2147       1.29    maxv 	vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
   2148       1.29    maxv 	vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, err);
   2149       1.29    maxv 
   2150   1.36.2.6  martin 	switch (__SHIFTOUT(info, INTR_INFO_TYPE)) {
   2151   1.36.2.6  martin 	case INTR_TYPE_SW_INT:
   2152   1.36.2.6  martin 	case INTR_TYPE_PRIV_SW_EXC:
   2153   1.36.2.6  martin 	case INTR_TYPE_SW_EXC:
   2154   1.36.2.6  martin 		inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   2155   1.36.2.6  martin 		vmx_vmwrite(VMCS_ENTRY_INSTRUCTION_LENGTH, inslen);
   2156   1.36.2.6  martin 	}
   2157   1.36.2.6  martin 
   2158       1.29    maxv 	cpudata->evt_pending = true;
   2159       1.29    maxv }
   2160       1.29    maxv 
   2161        1.1    maxv static int
   2162        1.1    maxv vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   2163   1.36.2.3  martin     struct nvmm_vcpu_exit *exit)
   2164        1.1    maxv {
   2165       1.31    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   2166        1.1    maxv 	struct vmx_machdata *machdata = mach->machdata;
   2167        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2168        1.1    maxv 	struct vpid_desc vpid_desc;
   2169        1.1    maxv 	struct cpu_info *ci;
   2170        1.1    maxv 	uint64_t exitcode;
   2171        1.1    maxv 	uint64_t intstate;
   2172        1.9    maxv 	uint64_t machgen;
   2173        1.1    maxv 	int hcpu, s, ret;
   2174       1.19    maxv 	bool launched;
   2175        1.1    maxv 
   2176        1.1    maxv 	vmx_vmcs_enter(vcpu);
   2177       1.31    maxv 
   2178  1.36.2.15  martin 	vmx_vcpu_state_commit(vcpu);
   2179  1.36.2.15  martin 	comm->state_cached = 0;
   2180  1.36.2.15  martin 
   2181       1.33    maxv 	if (__predict_false(vmx_vcpu_event_commit(vcpu) != 0)) {
   2182       1.33    maxv 		vmx_vmcs_leave(vcpu);
   2183       1.33    maxv 		return EINVAL;
   2184       1.33    maxv 	}
   2185       1.31    maxv 
   2186        1.1    maxv 	ci = curcpu();
   2187        1.1    maxv 	hcpu = cpu_number();
   2188       1.19    maxv 	launched = cpudata->vmcs_launched;
   2189        1.1    maxv 
   2190        1.8    maxv 	vmx_gtlb_catchup(vcpu, hcpu);
   2191        1.9    maxv 	vmx_htlb_catchup(vcpu, hcpu);
   2192        1.1    maxv 
   2193        1.1    maxv 	if (vcpu->hcpu_last != hcpu) {
   2194        1.1    maxv 		vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
   2195        1.1    maxv 		vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
   2196        1.1    maxv 		vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
   2197        1.1    maxv 		vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
   2198       1.21    maxv 		cpudata->gtsc_want_update = true;
   2199        1.1    maxv 		vcpu->hcpu_last = hcpu;
   2200        1.1    maxv 	}
   2201        1.1    maxv 
   2202        1.1    maxv 	vmx_vcpu_guest_dbregs_enter(vcpu);
   2203        1.1    maxv 	vmx_vcpu_guest_misc_enter(vcpu);
   2204        1.1    maxv 
   2205        1.1    maxv 	while (1) {
   2206        1.8    maxv 		if (cpudata->gtlb_want_flush) {
   2207        1.1    maxv 			vpid_desc.vpid = cpudata->asid;
   2208        1.1    maxv 			vpid_desc.addr = 0;
   2209        1.1    maxv 			vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
   2210        1.8    maxv 			cpudata->gtlb_want_flush = false;
   2211        1.1    maxv 		}
   2212        1.1    maxv 
   2213       1.21    maxv 		if (__predict_false(cpudata->gtsc_want_update)) {
   2214       1.21    maxv 			vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->gtsc - rdtsc());
   2215       1.21    maxv 			cpudata->gtsc_want_update = false;
   2216       1.21    maxv 		}
   2217       1.21    maxv 
   2218        1.1    maxv 		s = splhigh();
   2219        1.9    maxv 		machgen = vmx_htlb_flush(machdata, cpudata);
   2220        1.1    maxv 		vmx_vcpu_guest_fpu_enter(vcpu);
   2221        1.1    maxv 		lcr2(cpudata->gcr2);
   2222        1.1    maxv 		if (launched) {
   2223        1.1    maxv 			ret = vmx_vmresume(cpudata->gprs);
   2224        1.1    maxv 		} else {
   2225        1.1    maxv 			ret = vmx_vmlaunch(cpudata->gprs);
   2226        1.1    maxv 		}
   2227        1.1    maxv 		cpudata->gcr2 = rcr2();
   2228        1.1    maxv 		vmx_vcpu_guest_fpu_leave(vcpu);
   2229        1.9    maxv 		vmx_htlb_flush_ack(cpudata, machgen);
   2230        1.1    maxv 		splx(s);
   2231        1.1    maxv 
   2232        1.1    maxv 		if (__predict_false(ret != 0)) {
   2233   1.36.2.1  martin 			vmx_exit_invalid(exit, -1);
   2234        1.1    maxv 			break;
   2235        1.1    maxv 		}
   2236       1.29    maxv 		vmx_exit_evt(cpudata);
   2237        1.1    maxv 
   2238        1.1    maxv 		launched = true;
   2239        1.1    maxv 
   2240       1.28    maxv 		exitcode = vmx_vmread(VMCS_EXIT_REASON);
   2241        1.1    maxv 		exitcode &= __BITS(15,0);
   2242        1.1    maxv 
   2243        1.1    maxv 		switch (exitcode) {
   2244       1.17    maxv 		case VMCS_EXITCODE_EXC_NMI:
   2245       1.17    maxv 			vmx_exit_exc_nmi(mach, vcpu, exit);
   2246       1.17    maxv 			break;
   2247        1.1    maxv 		case VMCS_EXITCODE_EXT_INT:
   2248   1.36.2.3  martin 			exit->reason = NVMM_VCPU_EXIT_NONE;
   2249        1.1    maxv 			break;
   2250        1.1    maxv 		case VMCS_EXITCODE_CPUID:
   2251        1.1    maxv 			vmx_exit_cpuid(mach, vcpu, exit);
   2252        1.1    maxv 			break;
   2253        1.1    maxv 		case VMCS_EXITCODE_HLT:
   2254        1.1    maxv 			vmx_exit_hlt(mach, vcpu, exit);
   2255        1.1    maxv 			break;
   2256        1.1    maxv 		case VMCS_EXITCODE_CR:
   2257        1.1    maxv 			vmx_exit_cr(mach, vcpu, exit);
   2258        1.1    maxv 			break;
   2259        1.1    maxv 		case VMCS_EXITCODE_IO:
   2260        1.1    maxv 			vmx_exit_io(mach, vcpu, exit);
   2261        1.1    maxv 			break;
   2262        1.1    maxv 		case VMCS_EXITCODE_RDMSR:
   2263   1.36.2.3  martin 			vmx_exit_rdmsr(mach, vcpu, exit);
   2264        1.1    maxv 			break;
   2265        1.1    maxv 		case VMCS_EXITCODE_WRMSR:
   2266   1.36.2.3  martin 			vmx_exit_wrmsr(mach, vcpu, exit);
   2267        1.1    maxv 			break;
   2268        1.1    maxv 		case VMCS_EXITCODE_SHUTDOWN:
   2269   1.36.2.3  martin 			exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
   2270        1.1    maxv 			break;
   2271        1.1    maxv 		case VMCS_EXITCODE_MONITOR:
   2272   1.36.2.3  martin 			vmx_exit_insn(exit, NVMM_VCPU_EXIT_MONITOR);
   2273        1.1    maxv 			break;
   2274        1.1    maxv 		case VMCS_EXITCODE_MWAIT:
   2275   1.36.2.3  martin 			vmx_exit_insn(exit, NVMM_VCPU_EXIT_MWAIT);
   2276        1.1    maxv 			break;
   2277        1.1    maxv 		case VMCS_EXITCODE_XSETBV:
   2278        1.1    maxv 			vmx_exit_xsetbv(mach, vcpu, exit);
   2279        1.1    maxv 			break;
   2280        1.1    maxv 		case VMCS_EXITCODE_RDPMC:
   2281        1.1    maxv 		case VMCS_EXITCODE_RDTSCP:
   2282        1.1    maxv 		case VMCS_EXITCODE_INVVPID:
   2283        1.1    maxv 		case VMCS_EXITCODE_INVEPT:
   2284        1.1    maxv 		case VMCS_EXITCODE_VMCALL:
   2285        1.1    maxv 		case VMCS_EXITCODE_VMCLEAR:
   2286        1.1    maxv 		case VMCS_EXITCODE_VMLAUNCH:
   2287        1.1    maxv 		case VMCS_EXITCODE_VMPTRLD:
   2288        1.1    maxv 		case VMCS_EXITCODE_VMPTRST:
   2289        1.1    maxv 		case VMCS_EXITCODE_VMREAD:
   2290        1.1    maxv 		case VMCS_EXITCODE_VMRESUME:
   2291        1.1    maxv 		case VMCS_EXITCODE_VMWRITE:
   2292        1.1    maxv 		case VMCS_EXITCODE_VMXOFF:
   2293        1.1    maxv 		case VMCS_EXITCODE_VMXON:
   2294       1.33    maxv 			vmx_inject_ud(vcpu);
   2295   1.36.2.3  martin 			exit->reason = NVMM_VCPU_EXIT_NONE;
   2296        1.1    maxv 			break;
   2297        1.1    maxv 		case VMCS_EXITCODE_EPT_VIOLATION:
   2298        1.1    maxv 			vmx_exit_epf(mach, vcpu, exit);
   2299        1.1    maxv 			break;
   2300        1.1    maxv 		case VMCS_EXITCODE_INT_WINDOW:
   2301        1.1    maxv 			vmx_event_waitexit_disable(vcpu, false);
   2302   1.36.2.3  martin 			exit->reason = NVMM_VCPU_EXIT_INT_READY;
   2303        1.1    maxv 			break;
   2304        1.1    maxv 		case VMCS_EXITCODE_NMI_WINDOW:
   2305        1.1    maxv 			vmx_event_waitexit_disable(vcpu, true);
   2306   1.36.2.3  martin 			exit->reason = NVMM_VCPU_EXIT_NMI_READY;
   2307        1.1    maxv 			break;
   2308        1.1    maxv 		default:
   2309       1.27    maxv 			vmx_exit_invalid(exit, exitcode);
   2310        1.1    maxv 			break;
   2311        1.1    maxv 		}
   2312        1.1    maxv 
   2313        1.1    maxv 		/* If no reason to return to userland, keep rolling. */
   2314   1.36.2.8  martin 		if (nvmm_return_needed()) {
   2315        1.1    maxv 			break;
   2316        1.1    maxv 		}
   2317   1.36.2.3  martin 		if (exit->reason != NVMM_VCPU_EXIT_NONE) {
   2318        1.1    maxv 			break;
   2319        1.1    maxv 		}
   2320        1.1    maxv 	}
   2321        1.1    maxv 
   2322       1.19    maxv 	cpudata->vmcs_launched = launched;
   2323       1.19    maxv 
   2324       1.28    maxv 	cpudata->gtsc = vmx_vmread(VMCS_TSC_OFFSET) + rdtsc();
   2325       1.21    maxv 
   2326        1.1    maxv 	vmx_vcpu_guest_misc_leave(vcpu);
   2327        1.1    maxv 	vmx_vcpu_guest_dbregs_leave(vcpu);
   2328        1.1    maxv 
   2329   1.36.2.3  martin 	exit->exitstate.rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   2330   1.36.2.3  martin 	exit->exitstate.cr8 = cpudata->gcr8;
   2331       1.28    maxv 	intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   2332   1.36.2.3  martin 	exit->exitstate.int_shadow =
   2333        1.1    maxv 	    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   2334   1.36.2.3  martin 	exit->exitstate.int_window_exiting = cpudata->int_window_exit;
   2335   1.36.2.3  martin 	exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
   2336   1.36.2.3  martin 	exit->exitstate.evt_pending = cpudata->evt_pending;
   2337        1.1    maxv 
   2338        1.1    maxv 	vmx_vmcs_leave(vcpu);
   2339        1.1    maxv 
   2340        1.1    maxv 	return 0;
   2341        1.1    maxv }
   2342        1.1    maxv 
   2343        1.1    maxv /* -------------------------------------------------------------------------- */
   2344        1.1    maxv 
   2345        1.1    maxv static int
   2346        1.1    maxv vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   2347        1.1    maxv {
   2348        1.1    maxv 	struct pglist pglist;
   2349        1.1    maxv 	paddr_t _pa;
   2350        1.1    maxv 	vaddr_t _va;
   2351        1.1    maxv 	size_t i;
   2352        1.1    maxv 	int ret;
   2353        1.1    maxv 
   2354        1.1    maxv 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   2355        1.1    maxv 	    &pglist, 1, 0);
   2356        1.1    maxv 	if (ret != 0)
   2357        1.1    maxv 		return ENOMEM;
   2358   1.36.2.9  martin 	_pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
   2359        1.1    maxv 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   2360        1.1    maxv 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   2361        1.1    maxv 	if (_va == 0)
   2362        1.1    maxv 		goto error;
   2363        1.1    maxv 
   2364        1.1    maxv 	for (i = 0; i < npages; i++) {
   2365        1.1    maxv 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   2366        1.1    maxv 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   2367        1.1    maxv 	}
   2368        1.1    maxv 	pmap_update(pmap_kernel());
   2369        1.1    maxv 
   2370        1.1    maxv 	memset((void *)_va, 0, npages * PAGE_SIZE);
   2371        1.1    maxv 
   2372        1.1    maxv 	*pa = _pa;
   2373        1.1    maxv 	*va = _va;
   2374        1.1    maxv 	return 0;
   2375        1.1    maxv 
   2376        1.1    maxv error:
   2377        1.1    maxv 	for (i = 0; i < npages; i++) {
   2378        1.1    maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   2379        1.1    maxv 	}
   2380        1.1    maxv 	return ENOMEM;
   2381        1.1    maxv }
   2382        1.1    maxv 
   2383        1.1    maxv static void
   2384        1.1    maxv vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
   2385        1.1    maxv {
   2386        1.1    maxv 	size_t i;
   2387        1.1    maxv 
   2388        1.1    maxv 	pmap_kremove(va, npages * PAGE_SIZE);
   2389        1.1    maxv 	pmap_update(pmap_kernel());
   2390        1.1    maxv 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   2391        1.1    maxv 	for (i = 0; i < npages; i++) {
   2392        1.1    maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   2393        1.1    maxv 	}
   2394        1.1    maxv }
   2395        1.1    maxv 
   2396        1.1    maxv /* -------------------------------------------------------------------------- */
   2397        1.1    maxv 
   2398        1.1    maxv static void
   2399        1.1    maxv vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   2400        1.1    maxv {
   2401        1.1    maxv 	uint64_t byte;
   2402        1.1    maxv 	uint8_t bitoff;
   2403        1.1    maxv 
   2404        1.1    maxv 	if (msr < 0x00002000) {
   2405        1.1    maxv 		/* Range 1 */
   2406        1.1    maxv 		byte = ((msr - 0x00000000) / 8) + 0;
   2407        1.1    maxv 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   2408        1.1    maxv 		/* Range 2 */
   2409        1.1    maxv 		byte = ((msr - 0xC0000000) / 8) + 1024;
   2410        1.1    maxv 	} else {
   2411        1.1    maxv 		panic("%s: wrong range", __func__);
   2412        1.1    maxv 	}
   2413        1.1    maxv 
   2414        1.1    maxv 	bitoff = (msr & 0x7);
   2415        1.1    maxv 
   2416        1.1    maxv 	if (read) {
   2417        1.1    maxv 		bitmap[byte] &= ~__BIT(bitoff);
   2418        1.1    maxv 	}
   2419        1.1    maxv 	if (write) {
   2420        1.1    maxv 		bitmap[2048 + byte] &= ~__BIT(bitoff);
   2421        1.1    maxv 	}
   2422        1.1    maxv }
   2423        1.1    maxv 
   2424       1.15    maxv #define VMX_SEG_ATTRIB_TYPE		__BITS(3,0)
   2425       1.15    maxv #define VMX_SEG_ATTRIB_S		__BIT(4)
   2426       1.12    maxv #define VMX_SEG_ATTRIB_DPL		__BITS(6,5)
   2427       1.12    maxv #define VMX_SEG_ATTRIB_P		__BIT(7)
   2428       1.12    maxv #define VMX_SEG_ATTRIB_AVL		__BIT(12)
   2429       1.15    maxv #define VMX_SEG_ATTRIB_L		__BIT(13)
   2430       1.15    maxv #define VMX_SEG_ATTRIB_DEF		__BIT(14)
   2431       1.15    maxv #define VMX_SEG_ATTRIB_G		__BIT(15)
   2432       1.12    maxv #define VMX_SEG_ATTRIB_UNUSABLE		__BIT(16)
   2433       1.12    maxv 
   2434        1.1    maxv static void
   2435       1.12    maxv vmx_vcpu_setstate_seg(const struct nvmm_x64_state_seg *segs, int idx)
   2436        1.1    maxv {
   2437       1.12    maxv 	uint64_t attrib;
   2438        1.1    maxv 
   2439       1.12    maxv 	attrib =
   2440       1.12    maxv 	    __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
   2441       1.15    maxv 	    __SHIFTIN(segs[idx].attrib.s, VMX_SEG_ATTRIB_S) |
   2442       1.12    maxv 	    __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
   2443       1.12    maxv 	    __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
   2444       1.12    maxv 	    __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
   2445       1.15    maxv 	    __SHIFTIN(segs[idx].attrib.l, VMX_SEG_ATTRIB_L) |
   2446       1.15    maxv 	    __SHIFTIN(segs[idx].attrib.def, VMX_SEG_ATTRIB_DEF) |
   2447       1.15    maxv 	    __SHIFTIN(segs[idx].attrib.g, VMX_SEG_ATTRIB_G) |
   2448       1.12    maxv 	    (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
   2449        1.1    maxv 
   2450       1.12    maxv 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2451       1.12    maxv 		vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
   2452       1.12    maxv 		vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
   2453       1.12    maxv 	}
   2454       1.12    maxv 	vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
   2455       1.12    maxv 	vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
   2456       1.12    maxv }
   2457        1.1    maxv 
   2458       1.12    maxv static void
   2459       1.12    maxv vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
   2460       1.12    maxv {
   2461       1.28    maxv 	uint64_t selector = 0, attrib = 0, base, limit;
   2462        1.1    maxv 
   2463       1.12    maxv 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2464       1.28    maxv 		selector = vmx_vmread(vmx_guest_segs[idx].selector);
   2465       1.28    maxv 		attrib = vmx_vmread(vmx_guest_segs[idx].attrib);
   2466       1.12    maxv 	}
   2467       1.28    maxv 	limit = vmx_vmread(vmx_guest_segs[idx].limit);
   2468       1.28    maxv 	base = vmx_vmread(vmx_guest_segs[idx].base);
   2469        1.1    maxv 
   2470       1.15    maxv 	segs[idx].selector = selector;
   2471       1.15    maxv 	segs[idx].limit = limit;
   2472       1.15    maxv 	segs[idx].base = base;
   2473       1.12    maxv 	segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
   2474       1.15    maxv 	segs[idx].attrib.s = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_S);
   2475       1.12    maxv 	segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
   2476       1.12    maxv 	segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
   2477       1.12    maxv 	segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
   2478       1.15    maxv 	segs[idx].attrib.l = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_L);
   2479       1.15    maxv 	segs[idx].attrib.def = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF);
   2480       1.15    maxv 	segs[idx].attrib.g = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_G);
   2481       1.12    maxv 	if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
   2482       1.12    maxv 		segs[idx].attrib.p = 0;
   2483       1.12    maxv 	}
   2484       1.12    maxv }
   2485        1.1    maxv 
   2486       1.12    maxv static inline bool
   2487       1.12    maxv vmx_state_tlb_flush(const struct nvmm_x64_state *state, uint64_t flags)
   2488       1.12    maxv {
   2489       1.12    maxv 	uint64_t cr0, cr3, cr4, efer;
   2490        1.1    maxv 
   2491       1.12    maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2492       1.28    maxv 		cr0 = vmx_vmread(VMCS_GUEST_CR0);
   2493       1.12    maxv 		if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   2494       1.12    maxv 			return true;
   2495       1.12    maxv 		}
   2496       1.28    maxv 		cr3 = vmx_vmread(VMCS_GUEST_CR3);
   2497       1.12    maxv 		if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
   2498       1.12    maxv 			return true;
   2499       1.12    maxv 		}
   2500       1.28    maxv 		cr4 = vmx_vmread(VMCS_GUEST_CR4);
   2501       1.12    maxv 		if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   2502       1.12    maxv 			return true;
   2503       1.12    maxv 		}
   2504       1.12    maxv 	}
   2505        1.1    maxv 
   2506       1.12    maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2507       1.28    maxv 		efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
   2508       1.12    maxv 		if ((efer ^
   2509       1.12    maxv 		     state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   2510       1.12    maxv 			return true;
   2511       1.12    maxv 		}
   2512       1.12    maxv 	}
   2513        1.1    maxv 
   2514       1.12    maxv 	return false;
   2515       1.12    maxv }
   2516        1.1    maxv 
   2517       1.12    maxv static void
   2518       1.31    maxv vmx_vcpu_setstate(struct nvmm_cpu *vcpu)
   2519       1.12    maxv {
   2520       1.31    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   2521       1.31    maxv 	const struct nvmm_x64_state *state = &comm->state;
   2522       1.12    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2523       1.12    maxv 	struct fxsave *fpustate;
   2524       1.12    maxv 	uint64_t ctls1, intstate;
   2525       1.31    maxv 	uint64_t flags;
   2526       1.31    maxv 
   2527       1.31    maxv 	flags = comm->state_wanted;
   2528        1.1    maxv 
   2529       1.12    maxv 	vmx_vmcs_enter(vcpu);
   2530        1.1    maxv 
   2531       1.12    maxv 	if (vmx_state_tlb_flush(state, flags)) {
   2532       1.12    maxv 		cpudata->gtlb_want_flush = true;
   2533       1.12    maxv 	}
   2534        1.1    maxv 
   2535       1.12    maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   2536       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
   2537       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
   2538       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
   2539       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
   2540       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
   2541       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
   2542       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2543       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2544       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2545       1.12    maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
   2546       1.12    maxv 	}
   2547        1.5    maxv 
   2548       1.12    maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2549       1.12    maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   2550       1.12    maxv 		memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
   2551        1.1    maxv 
   2552       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
   2553       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
   2554       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
   2555       1.12    maxv 	}
   2556       1.12    maxv 
   2557       1.12    maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2558       1.12    maxv 		/*
   2559       1.12    maxv 		 * CR0_NE and CR4_VMXE are mandatory.
   2560       1.12    maxv 		 */
   2561       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_CR0,
   2562       1.12    maxv 		    state->crs[NVMM_X64_CR_CR0] | CR0_NE);
   2563       1.12    maxv 		cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
   2564       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]); // XXX PDPTE?
   2565       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_CR4,
   2566  1.36.2.15  martin 		    (state->crs[NVMM_X64_CR_CR4] & CR4_VALID) | CR4_VMXE);
   2567       1.12    maxv 		cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
   2568        1.1    maxv 
   2569       1.12    maxv 		if (vmx_xcr0_mask != 0) {
   2570       1.12    maxv 			/* Clear illegal XCR0 bits, set mandatory X87 bit. */
   2571       1.12    maxv 			cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
   2572       1.12    maxv 			cpudata->gxcr0 &= vmx_xcr0_mask;
   2573       1.12    maxv 			cpudata->gxcr0 |= XCR0_X87;
   2574       1.12    maxv 		}
   2575       1.12    maxv 	}
   2576        1.1    maxv 
   2577       1.12    maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2578       1.12    maxv 	if (flags & NVMM_X64_STATE_DRS) {
   2579       1.12    maxv 		memcpy(cpudata->drs, state->drs, sizeof(state->drs));
   2580        1.1    maxv 
   2581       1.12    maxv 		cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
   2582       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
   2583       1.12    maxv 	}
   2584        1.1    maxv 
   2585       1.12    maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2586       1.12    maxv 		cpudata->gmsr[VMX_MSRLIST_STAR].val =
   2587       1.12    maxv 		    state->msrs[NVMM_X64_MSR_STAR];
   2588       1.12    maxv 		cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
   2589       1.12    maxv 		    state->msrs[NVMM_X64_MSR_LSTAR];
   2590       1.12    maxv 		cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
   2591       1.12    maxv 		    state->msrs[NVMM_X64_MSR_CSTAR];
   2592       1.12    maxv 		cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
   2593       1.12    maxv 		    state->msrs[NVMM_X64_MSR_SFMASK];
   2594       1.12    maxv 		cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
   2595       1.12    maxv 		    state->msrs[NVMM_X64_MSR_KERNELGSBASE];
   2596        1.1    maxv 
   2597       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_IA32_EFER,
   2598       1.12    maxv 		    state->msrs[NVMM_X64_MSR_EFER]);
   2599       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_IA32_PAT,
   2600       1.12    maxv 		    state->msrs[NVMM_X64_MSR_PAT]);
   2601       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
   2602       1.12    maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
   2603       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
   2604       1.12    maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
   2605       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
   2606       1.12    maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
   2607        1.1    maxv 
   2608       1.21    maxv 		cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
   2609       1.21    maxv 		cpudata->gtsc_want_update = true;
   2610       1.21    maxv 
   2611       1.12    maxv 		/* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
   2612       1.28    maxv 		ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
   2613       1.12    maxv 		if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
   2614       1.12    maxv 			ctls1 |= ENTRY_CTLS_LONG_MODE;
   2615       1.12    maxv 		} else {
   2616       1.12    maxv 			ctls1 &= ~ENTRY_CTLS_LONG_MODE;
   2617       1.12    maxv 		}
   2618       1.12    maxv 		vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
   2619       1.12    maxv 	}
   2620        1.1    maxv 
   2621       1.24    maxv 	if (flags & NVMM_X64_STATE_INTR) {
   2622       1.28    maxv 		intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   2623       1.12    maxv 		intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
   2624       1.24    maxv 		if (state->intr.int_shadow) {
   2625       1.12    maxv 			intstate |= INT_STATE_MOVSS;
   2626       1.12    maxv 		}
   2627       1.12    maxv 		vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
   2628        1.1    maxv 
   2629       1.24    maxv 		if (state->intr.int_window_exiting) {
   2630       1.12    maxv 			vmx_event_waitexit_enable(vcpu, false);
   2631       1.12    maxv 		} else {
   2632       1.12    maxv 			vmx_event_waitexit_disable(vcpu, false);
   2633       1.12    maxv 		}
   2634        1.1    maxv 
   2635       1.24    maxv 		if (state->intr.nmi_window_exiting) {
   2636       1.12    maxv 			vmx_event_waitexit_enable(vcpu, true);
   2637       1.12    maxv 		} else {
   2638       1.12    maxv 			vmx_event_waitexit_disable(vcpu, true);
   2639       1.12    maxv 		}
   2640       1.12    maxv 	}
   2641        1.9    maxv 
   2642       1.12    maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2643       1.12    maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2644       1.12    maxv 		memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
   2645       1.12    maxv 		    sizeof(state->fpu));
   2646        1.1    maxv 
   2647       1.12    maxv 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   2648       1.12    maxv 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   2649       1.12    maxv 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   2650        1.1    maxv 
   2651       1.12    maxv 		if (vmx_xcr0_mask != 0) {
   2652       1.12    maxv 			/* Reset XSTATE_BV, to force a reload. */
   2653       1.12    maxv 			cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2654       1.12    maxv 		}
   2655        1.1    maxv 	}
   2656        1.1    maxv 
   2657       1.12    maxv 	vmx_vmcs_leave(vcpu);
   2658       1.31    maxv 
   2659       1.31    maxv 	comm->state_wanted = 0;
   2660       1.31    maxv 	comm->state_cached |= flags;
   2661        1.1    maxv }
   2662        1.1    maxv 
   2663        1.1    maxv static void
   2664       1.31    maxv vmx_vcpu_getstate(struct nvmm_cpu *vcpu)
   2665        1.1    maxv {
   2666       1.31    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   2667       1.31    maxv 	struct nvmm_x64_state *state = &comm->state;
   2668        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2669       1.31    maxv 	uint64_t intstate, flags;
   2670       1.31    maxv 
   2671       1.31    maxv 	flags = comm->state_wanted;
   2672        1.1    maxv 
   2673        1.1    maxv 	vmx_vmcs_enter(vcpu);
   2674        1.1    maxv 
   2675       1.12    maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   2676       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
   2677       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
   2678       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
   2679       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
   2680       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
   2681       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
   2682       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2683       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2684       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2685       1.12    maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
   2686       1.12    maxv 	}
   2687       1.12    maxv 
   2688       1.12    maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2689       1.12    maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   2690       1.12    maxv 		memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
   2691       1.12    maxv 
   2692       1.28    maxv 		state->gprs[NVMM_X64_GPR_RIP] = vmx_vmread(VMCS_GUEST_RIP);
   2693       1.28    maxv 		state->gprs[NVMM_X64_GPR_RSP] = vmx_vmread(VMCS_GUEST_RSP);
   2694       1.28    maxv 		state->gprs[NVMM_X64_GPR_RFLAGS] = vmx_vmread(VMCS_GUEST_RFLAGS);
   2695       1.12    maxv 	}
   2696       1.12    maxv 
   2697       1.12    maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2698       1.28    maxv 		state->crs[NVMM_X64_CR_CR0] = vmx_vmread(VMCS_GUEST_CR0);
   2699       1.12    maxv 		state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
   2700       1.28    maxv 		state->crs[NVMM_X64_CR_CR3] = vmx_vmread(VMCS_GUEST_CR3);
   2701       1.28    maxv 		state->crs[NVMM_X64_CR_CR4] = vmx_vmread(VMCS_GUEST_CR4);
   2702       1.12    maxv 		state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
   2703       1.12    maxv 		state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
   2704       1.12    maxv 
   2705       1.12    maxv 		/* Hide VMXE. */
   2706       1.12    maxv 		state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
   2707       1.12    maxv 	}
   2708       1.12    maxv 
   2709       1.12    maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2710       1.12    maxv 	if (flags & NVMM_X64_STATE_DRS) {
   2711       1.12    maxv 		memcpy(state->drs, cpudata->drs, sizeof(state->drs));
   2712       1.12    maxv 
   2713       1.28    maxv 		state->drs[NVMM_X64_DR_DR7] = vmx_vmread(VMCS_GUEST_DR7);
   2714       1.12    maxv 	}
   2715        1.9    maxv 
   2716       1.12    maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2717       1.12    maxv 		state->msrs[NVMM_X64_MSR_STAR] =
   2718       1.12    maxv 		    cpudata->gmsr[VMX_MSRLIST_STAR].val;
   2719       1.12    maxv 		state->msrs[NVMM_X64_MSR_LSTAR] =
   2720       1.12    maxv 		    cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
   2721       1.12    maxv 		state->msrs[NVMM_X64_MSR_CSTAR] =
   2722       1.12    maxv 		    cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
   2723       1.12    maxv 		state->msrs[NVMM_X64_MSR_SFMASK] =
   2724       1.12    maxv 		    cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
   2725       1.12    maxv 		state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   2726       1.12    maxv 		    cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
   2727       1.28    maxv 		state->msrs[NVMM_X64_MSR_EFER] =
   2728       1.28    maxv 		    vmx_vmread(VMCS_GUEST_IA32_EFER);
   2729       1.28    maxv 		state->msrs[NVMM_X64_MSR_PAT] =
   2730       1.28    maxv 		    vmx_vmread(VMCS_GUEST_IA32_PAT);
   2731       1.28    maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
   2732       1.28    maxv 		    vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS);
   2733       1.28    maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
   2734       1.28    maxv 		    vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP);
   2735       1.28    maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
   2736       1.28    maxv 		    vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP);
   2737       1.21    maxv 		state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
   2738       1.12    maxv 	}
   2739        1.1    maxv 
   2740       1.24    maxv 	if (flags & NVMM_X64_STATE_INTR) {
   2741       1.28    maxv 		intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   2742       1.24    maxv 		state->intr.int_shadow =
   2743       1.12    maxv 		    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   2744       1.24    maxv 		state->intr.int_window_exiting = cpudata->int_window_exit;
   2745       1.24    maxv 		state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
   2746       1.24    maxv 		state->intr.evt_pending = cpudata->evt_pending;
   2747       1.12    maxv 	}
   2748        1.1    maxv 
   2749       1.12    maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2750       1.12    maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2751       1.12    maxv 		memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
   2752       1.12    maxv 		    sizeof(state->fpu));
   2753        1.1    maxv 	}
   2754       1.12    maxv 
   2755       1.12    maxv 	vmx_vmcs_leave(vcpu);
   2756       1.31    maxv 
   2757       1.31    maxv 	comm->state_wanted = 0;
   2758       1.31    maxv 	comm->state_cached |= flags;
   2759       1.31    maxv }
   2760       1.31    maxv 
   2761       1.31    maxv static void
   2762       1.31    maxv vmx_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
   2763       1.31    maxv {
   2764       1.31    maxv 	vcpu->comm->state_wanted = flags;
   2765       1.31    maxv 	vmx_vcpu_getstate(vcpu);
   2766       1.31    maxv }
   2767       1.31    maxv 
   2768       1.31    maxv static void
   2769       1.31    maxv vmx_vcpu_state_commit(struct nvmm_cpu *vcpu)
   2770       1.31    maxv {
   2771       1.31    maxv 	vcpu->comm->state_wanted = vcpu->comm->state_commit;
   2772       1.31    maxv 	vcpu->comm->state_commit = 0;
   2773       1.31    maxv 	vmx_vcpu_setstate(vcpu);
   2774        1.1    maxv }
   2775        1.1    maxv 
   2776       1.12    maxv /* -------------------------------------------------------------------------- */
   2777       1.12    maxv 
   2778        1.1    maxv static void
   2779       1.12    maxv vmx_asid_alloc(struct nvmm_cpu *vcpu)
   2780        1.1    maxv {
   2781       1.12    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2782       1.12    maxv 	size_t i, oct, bit;
   2783       1.12    maxv 
   2784       1.12    maxv 	mutex_enter(&vmx_asidlock);
   2785       1.12    maxv 
   2786       1.12    maxv 	for (i = 0; i < vmx_maxasid; i++) {
   2787       1.12    maxv 		oct = i / 8;
   2788       1.12    maxv 		bit = i % 8;
   2789       1.12    maxv 
   2790       1.12    maxv 		if (vmx_asidmap[oct] & __BIT(bit)) {
   2791       1.12    maxv 			continue;
   2792       1.12    maxv 		}
   2793       1.12    maxv 
   2794       1.12    maxv 		cpudata->asid = i;
   2795        1.1    maxv 
   2796       1.12    maxv 		vmx_asidmap[oct] |= __BIT(bit);
   2797       1.12    maxv 		vmx_vmwrite(VMCS_VPID, i);
   2798       1.12    maxv 		mutex_exit(&vmx_asidlock);
   2799       1.12    maxv 		return;
   2800        1.1    maxv 	}
   2801        1.1    maxv 
   2802       1.12    maxv 	mutex_exit(&vmx_asidlock);
   2803       1.12    maxv 
   2804       1.12    maxv 	panic("%s: impossible", __func__);
   2805        1.1    maxv }
   2806        1.1    maxv 
   2807       1.12    maxv static void
   2808       1.12    maxv vmx_asid_free(struct nvmm_cpu *vcpu)
   2809        1.1    maxv {
   2810       1.12    maxv 	size_t oct, bit;
   2811       1.12    maxv 	uint64_t asid;
   2812        1.1    maxv 
   2813       1.28    maxv 	asid = vmx_vmread(VMCS_VPID);
   2814        1.1    maxv 
   2815       1.12    maxv 	oct = asid / 8;
   2816       1.12    maxv 	bit = asid % 8;
   2817        1.1    maxv 
   2818       1.12    maxv 	mutex_enter(&vmx_asidlock);
   2819       1.12    maxv 	vmx_asidmap[oct] &= ~__BIT(bit);
   2820       1.12    maxv 	mutex_exit(&vmx_asidlock);
   2821        1.1    maxv }
   2822        1.1    maxv 
   2823        1.1    maxv static void
   2824       1.12    maxv vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2825        1.1    maxv {
   2826        1.1    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2827       1.12    maxv 	struct vmcs *vmcs = cpudata->vmcs;
   2828       1.12    maxv 	struct msr_entry *gmsr = cpudata->gmsr;
   2829       1.12    maxv 	extern uint8_t vmx_resume_rip;
   2830       1.12    maxv 	uint64_t rev, eptp;
   2831        1.1    maxv 
   2832       1.12    maxv 	rev = vmx_get_revision();
   2833        1.1    maxv 
   2834       1.12    maxv 	memset(vmcs, 0, VMCS_SIZE);
   2835       1.12    maxv 	vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
   2836       1.12    maxv 	vmcs->abort = 0;
   2837        1.1    maxv 
   2838       1.12    maxv 	vmx_vmcs_enter(vcpu);
   2839        1.1    maxv 
   2840       1.12    maxv 	/* No link pointer. */
   2841       1.12    maxv 	vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
   2842        1.1    maxv 
   2843       1.12    maxv 	/* Install the CTLSs. */
   2844       1.12    maxv 	vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
   2845       1.12    maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
   2846       1.12    maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
   2847       1.12    maxv 	vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
   2848       1.12    maxv 	vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
   2849        1.1    maxv 
   2850       1.12    maxv 	/* Allow direct access to certain MSRs. */
   2851       1.12    maxv 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   2852       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
   2853       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   2854       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   2855       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   2856       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   2857       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   2858       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   2859       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   2860       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   2861       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   2862       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   2863       1.12    maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
   2864       1.12    maxv 	vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
   2865        1.1    maxv 
   2866       1.12    maxv 	/*
   2867       1.12    maxv 	 * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
   2868       1.12    maxv 	 * includes the L1D_FLUSH MSR, to mitigate L1TF.
   2869       1.12    maxv 	 */
   2870       1.12    maxv 	gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
   2871       1.12    maxv 	gmsr[VMX_MSRLIST_STAR].val = 0;
   2872       1.12    maxv 	gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
   2873       1.12    maxv 	gmsr[VMX_MSRLIST_LSTAR].val = 0;
   2874       1.12    maxv 	gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
   2875       1.12    maxv 	gmsr[VMX_MSRLIST_CSTAR].val = 0;
   2876       1.12    maxv 	gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
   2877       1.12    maxv 	gmsr[VMX_MSRLIST_SFMASK].val = 0;
   2878       1.12    maxv 	gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
   2879       1.12    maxv 	gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
   2880       1.12    maxv 	gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
   2881       1.12    maxv 	gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
   2882       1.12    maxv 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
   2883       1.12    maxv 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
   2884       1.12    maxv 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
   2885       1.12    maxv 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
   2886        1.1    maxv 
   2887       1.12    maxv 	/* Force CR0_NW and CR0_CD to zero, CR0_ET to one. */
   2888       1.12    maxv 	vmx_vmwrite(VMCS_CR0_MASK, CR0_NW|CR0_CD|CR0_ET);
   2889       1.12    maxv 	vmx_vmwrite(VMCS_CR0_SHADOW, CR0_ET);
   2890        1.1    maxv 
   2891  1.36.2.15  martin 	/* Force unsupported CR4 fields to zero. */
   2892  1.36.2.15  martin 	vmx_vmwrite(VMCS_CR4_MASK, CR4_INVALID);
   2893  1.36.2.15  martin 	vmx_vmwrite(VMCS_CR4_SHADOW, 0);
   2894        1.1    maxv 
   2895       1.12    maxv 	/* Set the Host state for resuming. */
   2896       1.12    maxv 	vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
   2897       1.12    maxv 	vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
   2898       1.12    maxv 	vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2899       1.12    maxv 	vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2900       1.12    maxv 	vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2901       1.12    maxv 	vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
   2902       1.12    maxv 	vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
   2903       1.12    maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
   2904       1.12    maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
   2905       1.12    maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
   2906       1.12    maxv 	vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)idt);
   2907       1.12    maxv 	vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
   2908       1.12    maxv 	vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
   2909       1.12    maxv 	vmx_vmwrite(VMCS_HOST_CR0, rcr0());
   2910        1.1    maxv 
   2911       1.12    maxv 	/* Generate ASID. */
   2912       1.12    maxv 	vmx_asid_alloc(vcpu);
   2913        1.1    maxv 
   2914       1.12    maxv 	/* Enable Extended Paging, 4-Level. */
   2915       1.12    maxv 	eptp =
   2916       1.12    maxv 	    __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
   2917       1.12    maxv 	    __SHIFTIN(4-1, EPTP_WALKLEN) |
   2918       1.13    maxv 	    (pmap_ept_has_ad ? EPTP_FLAGS_AD : 0) |
   2919       1.12    maxv 	    mach->vm->vm_map.pmap->pm_pdirpa[0];
   2920       1.12    maxv 	vmx_vmwrite(VMCS_EPTP, eptp);
   2921        1.1    maxv 
   2922       1.12    maxv 	/* Init IA32_MISC_ENABLE. */
   2923       1.12    maxv 	cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
   2924       1.12    maxv 	cpudata->gmsr_misc_enable &=
   2925       1.12    maxv 	    ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
   2926       1.12    maxv 	cpudata->gmsr_misc_enable |=
   2927       1.12    maxv 	    (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
   2928        1.1    maxv 
   2929       1.12    maxv 	/* Init XSAVE header. */
   2930       1.12    maxv 	cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2931       1.12    maxv 	cpudata->gfpu.xsh_xcomp_bv = 0;
   2932        1.1    maxv 
   2933       1.12    maxv 	/* These MSRs are static. */
   2934       1.12    maxv 	cpudata->star = rdmsr(MSR_STAR);
   2935       1.35    maxv 	cpudata->lstar = rdmsr(MSR_LSTAR);
   2936       1.12    maxv 	cpudata->cstar = rdmsr(MSR_CSTAR);
   2937       1.12    maxv 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   2938        1.1    maxv 
   2939       1.14    maxv 	/* Install the RESET state. */
   2940       1.31    maxv 	memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
   2941       1.31    maxv 	    sizeof(nvmm_x86_reset_state));
   2942       1.31    maxv 	vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
   2943       1.31    maxv 	vcpu->comm->state_cached = 0;
   2944       1.31    maxv 	vmx_vcpu_setstate(vcpu);
   2945       1.14    maxv 
   2946        1.1    maxv 	vmx_vmcs_leave(vcpu);
   2947        1.1    maxv }
   2948        1.1    maxv 
   2949       1.12    maxv static int
   2950       1.12    maxv vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2951        1.1    maxv {
   2952       1.12    maxv 	struct vmx_cpudata *cpudata;
   2953       1.12    maxv 	int error;
   2954        1.1    maxv 
   2955       1.12    maxv 	/* Allocate the VMX cpudata. */
   2956       1.12    maxv 	cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
   2957       1.12    maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   2958       1.12    maxv 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   2959       1.12    maxv 	vcpu->cpudata = cpudata;
   2960        1.1    maxv 
   2961       1.12    maxv 	/* VMCS */
   2962       1.12    maxv 	error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
   2963       1.12    maxv 	    VMCS_NPAGES);
   2964       1.12    maxv 	if (error)
   2965       1.12    maxv 		goto error;
   2966        1.1    maxv 
   2967       1.12    maxv 	/* MSR Bitmap */
   2968       1.12    maxv 	error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   2969       1.12    maxv 	    MSRBM_NPAGES);
   2970       1.12    maxv 	if (error)
   2971       1.12    maxv 		goto error;
   2972        1.1    maxv 
   2973       1.12    maxv 	/* Guest MSR List */
   2974       1.12    maxv 	error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
   2975       1.12    maxv 	if (error)
   2976       1.12    maxv 		goto error;
   2977        1.1    maxv 
   2978       1.12    maxv 	kcpuset_create(&cpudata->htlb_want_flush, true);
   2979        1.1    maxv 
   2980       1.12    maxv 	/* Init the VCPU info. */
   2981       1.12    maxv 	vmx_vcpu_init(mach, vcpu);
   2982        1.1    maxv 
   2983       1.12    maxv 	return 0;
   2984        1.1    maxv 
   2985       1.12    maxv error:
   2986       1.12    maxv 	if (cpudata->vmcs_pa) {
   2987       1.12    maxv 		vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
   2988       1.12    maxv 		    VMCS_NPAGES);
   2989       1.12    maxv 	}
   2990       1.12    maxv 	if (cpudata->msrbm_pa) {
   2991       1.12    maxv 		vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   2992       1.12    maxv 		    MSRBM_NPAGES);
   2993       1.12    maxv 	}
   2994       1.12    maxv 	if (cpudata->gmsr_pa) {
   2995       1.12    maxv 		vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   2996        1.1    maxv 	}
   2997        1.1    maxv 
   2998       1.12    maxv 	kmem_free(cpudata, sizeof(*cpudata));
   2999       1.12    maxv 	return error;
   3000       1.12    maxv }
   3001        1.1    maxv 
   3002       1.12    maxv static void
   3003       1.12    maxv vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   3004       1.12    maxv {
   3005       1.12    maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   3006        1.1    maxv 
   3007       1.12    maxv 	vmx_vmcs_enter(vcpu);
   3008       1.12    maxv 	vmx_asid_free(vcpu);
   3009       1.19    maxv 	vmx_vmcs_destroy(vcpu);
   3010        1.1    maxv 
   3011       1.12    maxv 	kcpuset_destroy(cpudata->htlb_want_flush);
   3012        1.1    maxv 
   3013       1.12    maxv 	vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
   3014       1.12    maxv 	vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   3015       1.12    maxv 	vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   3016       1.12    maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   3017       1.12    maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   3018        1.1    maxv }
   3019        1.1    maxv 
   3020        1.1    maxv /* -------------------------------------------------------------------------- */
   3021        1.1    maxv 
   3022   1.36.2.3  martin static int
   3023   1.36.2.3  martin vmx_vcpu_configure_cpuid(struct vmx_cpudata *cpudata, void *data)
   3024   1.36.2.3  martin {
   3025   1.36.2.3  martin 	struct nvmm_vcpu_conf_cpuid *cpuid = data;
   3026   1.36.2.3  martin 	size_t i;
   3027   1.36.2.3  martin 
   3028   1.36.2.3  martin 	if (__predict_false(cpuid->mask && cpuid->exit)) {
   3029   1.36.2.3  martin 		return EINVAL;
   3030   1.36.2.3  martin 	}
   3031   1.36.2.3  martin 	if (__predict_false(cpuid->mask &&
   3032   1.36.2.3  martin 	    ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
   3033   1.36.2.3  martin 	     (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
   3034   1.36.2.3  martin 	     (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
   3035   1.36.2.3  martin 	     (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
   3036   1.36.2.3  martin 		return EINVAL;
   3037   1.36.2.3  martin 	}
   3038   1.36.2.3  martin 
   3039   1.36.2.3  martin 	/* If unset, delete, to restore the default behavior. */
   3040   1.36.2.3  martin 	if (!cpuid->mask && !cpuid->exit) {
   3041   1.36.2.3  martin 		for (i = 0; i < VMX_NCPUIDS; i++) {
   3042   1.36.2.3  martin 			if (!cpudata->cpuidpresent[i]) {
   3043   1.36.2.3  martin 				continue;
   3044   1.36.2.3  martin 			}
   3045   1.36.2.3  martin 			if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   3046   1.36.2.3  martin 				cpudata->cpuidpresent[i] = false;
   3047   1.36.2.3  martin 			}
   3048   1.36.2.3  martin 		}
   3049   1.36.2.3  martin 		return 0;
   3050   1.36.2.3  martin 	}
   3051   1.36.2.3  martin 
   3052   1.36.2.3  martin 	/* If already here, replace. */
   3053   1.36.2.3  martin 	for (i = 0; i < VMX_NCPUIDS; i++) {
   3054   1.36.2.3  martin 		if (!cpudata->cpuidpresent[i]) {
   3055   1.36.2.3  martin 			continue;
   3056   1.36.2.3  martin 		}
   3057   1.36.2.3  martin 		if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   3058   1.36.2.3  martin 			memcpy(&cpudata->cpuid[i], cpuid,
   3059   1.36.2.3  martin 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   3060   1.36.2.3  martin 			return 0;
   3061   1.36.2.3  martin 		}
   3062   1.36.2.3  martin 	}
   3063   1.36.2.3  martin 
   3064   1.36.2.3  martin 	/* Not here, insert. */
   3065   1.36.2.3  martin 	for (i = 0; i < VMX_NCPUIDS; i++) {
   3066   1.36.2.3  martin 		if (!cpudata->cpuidpresent[i]) {
   3067   1.36.2.3  martin 			cpudata->cpuidpresent[i] = true;
   3068   1.36.2.3  martin 			memcpy(&cpudata->cpuid[i], cpuid,
   3069   1.36.2.3  martin 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   3070   1.36.2.3  martin 			return 0;
   3071   1.36.2.3  martin 		}
   3072   1.36.2.3  martin 	}
   3073   1.36.2.3  martin 
   3074   1.36.2.3  martin 	return ENOBUFS;
   3075   1.36.2.3  martin }
   3076   1.36.2.3  martin 
   3077   1.36.2.3  martin static int
   3078   1.36.2.3  martin vmx_vcpu_configure_tpr(struct vmx_cpudata *cpudata, void *data)
   3079   1.36.2.3  martin {
   3080   1.36.2.3  martin 	struct nvmm_vcpu_conf_tpr *tpr = data;
   3081   1.36.2.3  martin 
   3082   1.36.2.3  martin 	memcpy(&cpudata->tpr, tpr, sizeof(*tpr));
   3083   1.36.2.3  martin 	return 0;
   3084   1.36.2.3  martin }
   3085   1.36.2.3  martin 
   3086   1.36.2.3  martin static int
   3087   1.36.2.3  martin vmx_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
   3088   1.36.2.3  martin {
   3089   1.36.2.3  martin 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   3090   1.36.2.3  martin 
   3091   1.36.2.3  martin 	switch (op) {
   3092   1.36.2.3  martin 	case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
   3093   1.36.2.3  martin 		return vmx_vcpu_configure_cpuid(cpudata, data);
   3094   1.36.2.3  martin 	case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR):
   3095   1.36.2.3  martin 		return vmx_vcpu_configure_tpr(cpudata, data);
   3096   1.36.2.3  martin 	default:
   3097   1.36.2.3  martin 		return EINVAL;
   3098   1.36.2.3  martin 	}
   3099   1.36.2.3  martin }
   3100   1.36.2.3  martin 
   3101   1.36.2.3  martin /* -------------------------------------------------------------------------- */
   3102   1.36.2.3  martin 
   3103        1.1    maxv static void
   3104        1.1    maxv vmx_tlb_flush(struct pmap *pm)
   3105        1.1    maxv {
   3106        1.1    maxv 	struct nvmm_machine *mach = pm->pm_data;
   3107        1.1    maxv 	struct vmx_machdata *machdata = mach->machdata;
   3108        1.1    maxv 
   3109        1.9    maxv 	atomic_inc_64(&machdata->mach_htlb_gen);
   3110        1.1    maxv 
   3111        1.9    maxv 	/* Generates IPIs, which cause #VMEXITs. */
   3112   1.36.2.2  martin 	pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_UPDATE);
   3113        1.1    maxv }
   3114        1.1    maxv 
   3115        1.1    maxv static void
   3116        1.1    maxv vmx_machine_create(struct nvmm_machine *mach)
   3117        1.1    maxv {
   3118        1.1    maxv 	struct pmap *pmap = mach->vm->vm_map.pmap;
   3119        1.1    maxv 	struct vmx_machdata *machdata;
   3120        1.1    maxv 
   3121        1.1    maxv 	/* Convert to EPT. */
   3122        1.1    maxv 	pmap_ept_transform(pmap);
   3123        1.1    maxv 
   3124        1.1    maxv 	/* Fill in pmap info. */
   3125        1.1    maxv 	pmap->pm_data = (void *)mach;
   3126        1.1    maxv 	pmap->pm_tlb_flush = vmx_tlb_flush;
   3127        1.1    maxv 
   3128        1.1    maxv 	machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
   3129        1.1    maxv 	mach->machdata = machdata;
   3130        1.1    maxv 
   3131        1.9    maxv 	/* Start with an hTLB flush everywhere. */
   3132        1.9    maxv 	machdata->mach_htlb_gen = 1;
   3133        1.1    maxv }
   3134        1.1    maxv 
   3135        1.1    maxv static void
   3136        1.1    maxv vmx_machine_destroy(struct nvmm_machine *mach)
   3137        1.1    maxv {
   3138        1.1    maxv 	struct vmx_machdata *machdata = mach->machdata;
   3139        1.1    maxv 
   3140        1.1    maxv 	kmem_free(machdata, sizeof(struct vmx_machdata));
   3141        1.1    maxv }
   3142        1.1    maxv 
   3143        1.1    maxv static int
   3144        1.1    maxv vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   3145        1.1    maxv {
   3146   1.36.2.3  martin 	panic("%s: impossible", __func__);
   3147   1.36.2.3  martin }
   3148   1.36.2.3  martin 
   3149   1.36.2.3  martin /* -------------------------------------------------------------------------- */
   3150   1.36.2.3  martin 
   3151   1.36.2.3  martin #define CTLS_ONE_ALLOWED(msrval, bitoff) \
   3152   1.36.2.3  martin 	((msrval & __BIT(32 + bitoff)) != 0)
   3153   1.36.2.3  martin #define CTLS_ZERO_ALLOWED(msrval, bitoff) \
   3154   1.36.2.3  martin 	((msrval & __BIT(bitoff)) == 0)
   3155   1.36.2.3  martin 
   3156   1.36.2.3  martin static int
   3157   1.36.2.3  martin vmx_check_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls, uint64_t set_one)
   3158   1.36.2.3  martin {
   3159   1.36.2.3  martin 	uint64_t basic, val, true_val;
   3160   1.36.2.3  martin 	bool has_true;
   3161        1.1    maxv 	size_t i;
   3162        1.1    maxv 
   3163   1.36.2.3  martin 	basic = rdmsr(MSR_IA32_VMX_BASIC);
   3164   1.36.2.3  martin 	has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
   3165        1.1    maxv 
   3166   1.36.2.3  martin 	val = rdmsr(msr_ctls);
   3167   1.36.2.3  martin 	if (has_true) {
   3168   1.36.2.3  martin 		true_val = rdmsr(msr_true_ctls);
   3169   1.36.2.3  martin 	} else {
   3170   1.36.2.3  martin 		true_val = val;
   3171        1.1    maxv 	}
   3172        1.1    maxv 
   3173   1.36.2.3  martin 	for (i = 0; i < 32; i++) {
   3174   1.36.2.3  martin 		if (!(set_one & __BIT(i))) {
   3175        1.1    maxv 			continue;
   3176        1.1    maxv 		}
   3177   1.36.2.3  martin 		if (!CTLS_ONE_ALLOWED(true_val, i)) {
   3178   1.36.2.3  martin 			return -1;
   3179        1.1    maxv 		}
   3180        1.1    maxv 	}
   3181        1.1    maxv 
   3182   1.36.2.3  martin 	return 0;
   3183        1.1    maxv }
   3184        1.1    maxv 
   3185        1.1    maxv static int
   3186        1.1    maxv vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
   3187        1.1    maxv     uint64_t set_one, uint64_t set_zero, uint64_t *res)
   3188        1.1    maxv {
   3189        1.1    maxv 	uint64_t basic, val, true_val;
   3190        1.1    maxv 	bool one_allowed, zero_allowed, has_true;
   3191        1.1    maxv 	size_t i;
   3192        1.1    maxv 
   3193        1.1    maxv 	basic = rdmsr(MSR_IA32_VMX_BASIC);
   3194        1.1    maxv 	has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
   3195        1.1    maxv 
   3196        1.1    maxv 	val = rdmsr(msr_ctls);
   3197        1.1    maxv 	if (has_true) {
   3198        1.1    maxv 		true_val = rdmsr(msr_true_ctls);
   3199        1.1    maxv 	} else {
   3200        1.1    maxv 		true_val = val;
   3201        1.1    maxv 	}
   3202        1.1    maxv 
   3203        1.1    maxv 	for (i = 0; i < 32; i++) {
   3204   1.36.2.3  martin 		one_allowed = CTLS_ONE_ALLOWED(true_val, i);
   3205   1.36.2.3  martin 		zero_allowed = CTLS_ZERO_ALLOWED(true_val, i);
   3206        1.1    maxv 
   3207        1.1    maxv 		if (zero_allowed && !one_allowed) {
   3208        1.1    maxv 			if (set_one & __BIT(i))
   3209        1.1    maxv 				return -1;
   3210        1.1    maxv 			*res &= ~__BIT(i);
   3211        1.1    maxv 		} else if (one_allowed && !zero_allowed) {
   3212        1.1    maxv 			if (set_zero & __BIT(i))
   3213        1.1    maxv 				return -1;
   3214        1.1    maxv 			*res |= __BIT(i);
   3215        1.1    maxv 		} else {
   3216        1.1    maxv 			if (set_zero & __BIT(i)) {
   3217        1.1    maxv 				*res &= ~__BIT(i);
   3218        1.1    maxv 			} else if (set_one & __BIT(i)) {
   3219        1.1    maxv 				*res |= __BIT(i);
   3220        1.1    maxv 			} else if (!has_true) {
   3221        1.1    maxv 				*res &= ~__BIT(i);
   3222   1.36.2.3  martin 			} else if (CTLS_ZERO_ALLOWED(val, i)) {
   3223        1.1    maxv 				*res &= ~__BIT(i);
   3224   1.36.2.3  martin 			} else if (CTLS_ONE_ALLOWED(val, i)) {
   3225        1.1    maxv 				*res |= __BIT(i);
   3226        1.1    maxv 			} else {
   3227        1.1    maxv 				return -1;
   3228        1.1    maxv 			}
   3229        1.1    maxv 		}
   3230        1.1    maxv 	}
   3231        1.1    maxv 
   3232        1.1    maxv 	return 0;
   3233        1.1    maxv }
   3234        1.1    maxv 
   3235        1.1    maxv static bool
   3236        1.1    maxv vmx_ident(void)
   3237        1.1    maxv {
   3238        1.1    maxv 	uint64_t msr;
   3239        1.1    maxv 	int ret;
   3240        1.1    maxv 
   3241        1.1    maxv 	if (!(cpu_feature[1] & CPUID2_VMX)) {
   3242        1.1    maxv 		return false;
   3243        1.1    maxv 	}
   3244        1.1    maxv 
   3245        1.1    maxv 	msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
   3246  1.36.2.13  martin 	if ((msr & IA32_FEATURE_CONTROL_LOCK) != 0 &&
   3247  1.36.2.13  martin 	    (msr & IA32_FEATURE_CONTROL_OUT_SMX) == 0) {
   3248   1.36.2.6  martin 		printf("NVMM: VMX disabled in BIOS\n");
   3249       1.36    maxv 		return false;
   3250       1.36    maxv 	}
   3251        1.1    maxv 
   3252        1.1    maxv 	msr = rdmsr(MSR_IA32_VMX_BASIC);
   3253        1.1    maxv 	if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
   3254   1.36.2.6  martin 		printf("NVMM: I/O reporting not supported\n");
   3255        1.1    maxv 		return false;
   3256        1.1    maxv 	}
   3257        1.1    maxv 	if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
   3258   1.36.2.6  martin 		printf("NVMM: WB memory not supported\n");
   3259        1.1    maxv 		return false;
   3260        1.1    maxv 	}
   3261        1.1    maxv 
   3262        1.1    maxv 	/* PG and PE are reported, even if Unrestricted Guests is supported. */
   3263        1.1    maxv 	vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
   3264        1.1    maxv 	vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
   3265        1.1    maxv 	ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
   3266        1.1    maxv 	if (ret == -1) {
   3267   1.36.2.6  martin 		printf("NVMM: CR0 requirements not satisfied\n");
   3268        1.1    maxv 		return false;
   3269        1.1    maxv 	}
   3270        1.1    maxv 
   3271        1.1    maxv 	vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
   3272        1.1    maxv 	vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
   3273        1.1    maxv 	ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
   3274        1.1    maxv 	if (ret == -1) {
   3275   1.36.2.6  martin 		printf("NVMM: CR4 requirements not satisfied\n");
   3276        1.1    maxv 		return false;
   3277        1.1    maxv 	}
   3278        1.1    maxv 
   3279        1.1    maxv 	/* Init the CTLSs right now, and check for errors. */
   3280        1.1    maxv 	ret = vmx_init_ctls(
   3281        1.1    maxv 	    MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
   3282        1.1    maxv 	    VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
   3283        1.1    maxv 	    &vmx_pinbased_ctls);
   3284        1.1    maxv 	if (ret == -1) {
   3285   1.36.2.6  martin 		printf("NVMM: pin-based-ctls requirements not satisfied\n");
   3286        1.1    maxv 		return false;
   3287        1.1    maxv 	}
   3288        1.1    maxv 	ret = vmx_init_ctls(
   3289        1.1    maxv 	    MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
   3290        1.1    maxv 	    VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
   3291        1.1    maxv 	    &vmx_procbased_ctls);
   3292        1.1    maxv 	if (ret == -1) {
   3293   1.36.2.6  martin 		printf("NVMM: proc-based-ctls requirements not satisfied\n");
   3294        1.1    maxv 		return false;
   3295        1.1    maxv 	}
   3296        1.1    maxv 	ret = vmx_init_ctls(
   3297        1.1    maxv 	    MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
   3298        1.1    maxv 	    VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
   3299        1.1    maxv 	    &vmx_procbased_ctls2);
   3300        1.1    maxv 	if (ret == -1) {
   3301   1.36.2.6  martin 		printf("NVMM: proc-based-ctls2 requirements not satisfied\n");
   3302        1.1    maxv 		return false;
   3303        1.1    maxv 	}
   3304   1.36.2.3  martin 	ret = vmx_check_ctls(
   3305   1.36.2.3  martin 	    MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
   3306   1.36.2.3  martin 	    PROC_CTLS2_INVPCID_ENABLE);
   3307   1.36.2.3  martin 	if (ret != -1) {
   3308   1.36.2.3  martin 		vmx_procbased_ctls2 |= PROC_CTLS2_INVPCID_ENABLE;
   3309   1.36.2.3  martin 	}
   3310        1.1    maxv 	ret = vmx_init_ctls(
   3311        1.1    maxv 	    MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
   3312        1.1    maxv 	    VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
   3313        1.1    maxv 	    &vmx_entry_ctls);
   3314        1.1    maxv 	if (ret == -1) {
   3315   1.36.2.6  martin 		printf("NVMM: entry-ctls requirements not satisfied\n");
   3316        1.1    maxv 		return false;
   3317        1.1    maxv 	}
   3318        1.1    maxv 	ret = vmx_init_ctls(
   3319        1.1    maxv 	    MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
   3320        1.1    maxv 	    VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
   3321        1.1    maxv 	    &vmx_exit_ctls);
   3322        1.1    maxv 	if (ret == -1) {
   3323   1.36.2.6  martin 		printf("NVMM: exit-ctls requirements not satisfied\n");
   3324        1.1    maxv 		return false;
   3325        1.1    maxv 	}
   3326        1.1    maxv 
   3327       1.10    maxv 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   3328       1.10    maxv 	if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
   3329   1.36.2.6  martin 		printf("NVMM: 4-level page tree not supported\n");
   3330       1.10    maxv 		return false;
   3331       1.10    maxv 	}
   3332       1.10    maxv 	if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
   3333   1.36.2.6  martin 		printf("NVMM: INVEPT not supported\n");
   3334       1.10    maxv 		return false;
   3335       1.10    maxv 	}
   3336       1.10    maxv 	if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
   3337   1.36.2.6  martin 		printf("NVMM: INVVPID not supported\n");
   3338       1.10    maxv 		return false;
   3339       1.10    maxv 	}
   3340       1.13    maxv 	if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) != 0) {
   3341       1.13    maxv 		pmap_ept_has_ad = true;
   3342       1.13    maxv 	} else {
   3343       1.13    maxv 		pmap_ept_has_ad = false;
   3344       1.10    maxv 	}
   3345       1.10    maxv 	if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
   3346   1.36.2.6  martin 		printf("NVMM: EPT UC/WB memory types not supported\n");
   3347       1.10    maxv 		return false;
   3348       1.10    maxv 	}
   3349       1.10    maxv 
   3350        1.1    maxv 	return true;
   3351        1.1    maxv }
   3352        1.1    maxv 
   3353        1.1    maxv static void
   3354       1.12    maxv vmx_init_asid(uint32_t maxasid)
   3355       1.12    maxv {
   3356       1.12    maxv 	size_t allocsz;
   3357       1.12    maxv 
   3358       1.12    maxv 	mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
   3359       1.12    maxv 
   3360       1.12    maxv 	vmx_maxasid = maxasid;
   3361       1.12    maxv 	allocsz = roundup(maxasid, 8) / 8;
   3362       1.12    maxv 	vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   3363       1.12    maxv 
   3364       1.12    maxv 	/* ASID 0 is reserved for the host. */
   3365       1.12    maxv 	vmx_asidmap[0] |= __BIT(0);
   3366       1.12    maxv }
   3367       1.12    maxv 
   3368       1.12    maxv static void
   3369        1.1    maxv vmx_change_cpu(void *arg1, void *arg2)
   3370        1.1    maxv {
   3371        1.1    maxv 	struct cpu_info *ci = curcpu();
   3372   1.36.2.9  martin 	bool enable = arg1 != NULL;
   3373  1.36.2.13  martin 	uint64_t msr, cr4;
   3374  1.36.2.13  martin 
   3375  1.36.2.13  martin 	if (enable) {
   3376  1.36.2.13  martin 		msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
   3377  1.36.2.13  martin 		if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
   3378  1.36.2.13  martin 			/* Lock now, with VMX-outside-SMX enabled. */
   3379  1.36.2.13  martin 			wrmsr(MSR_IA32_FEATURE_CONTROL, msr |
   3380  1.36.2.13  martin 			    IA32_FEATURE_CONTROL_LOCK |
   3381  1.36.2.13  martin 			    IA32_FEATURE_CONTROL_OUT_SMX);
   3382  1.36.2.13  martin 		}
   3383  1.36.2.13  martin 	}
   3384        1.1    maxv 
   3385        1.1    maxv 	if (!enable) {
   3386        1.1    maxv 		vmx_vmxoff();
   3387        1.1    maxv 	}
   3388        1.1    maxv 
   3389        1.1    maxv 	cr4 = rcr4();
   3390        1.1    maxv 	if (enable) {
   3391        1.1    maxv 		cr4 |= CR4_VMXE;
   3392        1.1    maxv 	} else {
   3393        1.1    maxv 		cr4 &= ~CR4_VMXE;
   3394        1.1    maxv 	}
   3395        1.1    maxv 	lcr4(cr4);
   3396        1.1    maxv 
   3397        1.1    maxv 	if (enable) {
   3398        1.1    maxv 		vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
   3399        1.1    maxv 	}
   3400        1.1    maxv }
   3401        1.1    maxv 
   3402        1.1    maxv static void
   3403        1.1    maxv vmx_init_l1tf(void)
   3404        1.1    maxv {
   3405        1.1    maxv 	u_int descs[4];
   3406        1.1    maxv 	uint64_t msr;
   3407        1.1    maxv 
   3408        1.1    maxv 	if (cpuid_level < 7) {
   3409        1.1    maxv 		return;
   3410        1.1    maxv 	}
   3411        1.1    maxv 
   3412        1.1    maxv 	x86_cpuid(7, descs);
   3413        1.1    maxv 
   3414        1.1    maxv 	if (descs[3] & CPUID_SEF_ARCH_CAP) {
   3415        1.1    maxv 		msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
   3416        1.1    maxv 		if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
   3417        1.1    maxv 			/* No mitigation needed. */
   3418        1.1    maxv 			return;
   3419        1.1    maxv 		}
   3420        1.1    maxv 	}
   3421        1.1    maxv 
   3422        1.1    maxv 	if (descs[3] & CPUID_SEF_L1D_FLUSH) {
   3423        1.1    maxv 		/* Enable hardware mitigation. */
   3424        1.1    maxv 		vmx_msrlist_entry_nmsr += 1;
   3425        1.1    maxv 	}
   3426        1.1    maxv }
   3427        1.1    maxv 
   3428        1.1    maxv static void
   3429        1.1    maxv vmx_init(void)
   3430        1.1    maxv {
   3431        1.1    maxv 	CPU_INFO_ITERATOR cii;
   3432        1.1    maxv 	struct cpu_info *ci;
   3433        1.1    maxv 	uint64_t xc, msr;
   3434        1.1    maxv 	struct vmxon *vmxon;
   3435        1.1    maxv 	uint32_t revision;
   3436  1.36.2.11  martin 	u_int descs[4];
   3437        1.1    maxv 	paddr_t pa;
   3438        1.1    maxv 	vaddr_t va;
   3439        1.1    maxv 	int error;
   3440        1.1    maxv 
   3441        1.1    maxv 	/* Init the ASID bitmap (VPID). */
   3442        1.1    maxv 	vmx_init_asid(VPID_MAX);
   3443        1.1    maxv 
   3444        1.1    maxv 	/* Init the XCR0 mask. */
   3445        1.1    maxv 	vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
   3446        1.1    maxv 
   3447  1.36.2.11  martin 	/* Init the max basic CPUID leaf. */
   3448   1.36.2.7  martin 	vmx_cpuid_max_basic = uimin(cpuid_level, VMX_CPUID_MAX_BASIC);
   3449   1.36.2.7  martin 
   3450  1.36.2.11  martin 	/* Init the max extended CPUID leaf. */
   3451  1.36.2.11  martin 	x86_cpuid(0x80000000, descs);
   3452  1.36.2.11  martin 	vmx_cpuid_max_extended = uimin(descs[0], VMX_CPUID_MAX_EXTENDED);
   3453  1.36.2.11  martin 
   3454        1.1    maxv 	/* Init the TLB flush op, the EPT flush op and the EPTP type. */
   3455        1.1    maxv 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   3456        1.1    maxv 	if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
   3457        1.1    maxv 		vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
   3458        1.1    maxv 	} else {
   3459        1.1    maxv 		vmx_tlb_flush_op = VMX_INVVPID_ALL;
   3460        1.1    maxv 	}
   3461        1.1    maxv 	if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
   3462        1.1    maxv 		vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
   3463        1.1    maxv 	} else {
   3464        1.1    maxv 		vmx_ept_flush_op = VMX_INVEPT_ALL;
   3465        1.1    maxv 	}
   3466        1.1    maxv 	if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
   3467        1.1    maxv 		vmx_eptp_type = EPTP_TYPE_WB;
   3468        1.1    maxv 	} else {
   3469        1.1    maxv 		vmx_eptp_type = EPTP_TYPE_UC;
   3470        1.1    maxv 	}
   3471        1.1    maxv 
   3472        1.1    maxv 	/* Init the L1TF mitigation. */
   3473        1.1    maxv 	vmx_init_l1tf();
   3474        1.1    maxv 
   3475        1.1    maxv 	memset(vmxoncpu, 0, sizeof(vmxoncpu));
   3476        1.1    maxv 	revision = vmx_get_revision();
   3477        1.1    maxv 
   3478        1.1    maxv 	for (CPU_INFO_FOREACH(cii, ci)) {
   3479        1.1    maxv 		error = vmx_memalloc(&pa, &va, 1);
   3480        1.1    maxv 		if (error) {
   3481        1.1    maxv 			panic("%s: out of memory", __func__);
   3482        1.1    maxv 		}
   3483        1.1    maxv 		vmxoncpu[cpu_index(ci)].pa = pa;
   3484        1.1    maxv 		vmxoncpu[cpu_index(ci)].va = va;
   3485        1.1    maxv 
   3486        1.1    maxv 		vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
   3487        1.1    maxv 		vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
   3488        1.1    maxv 	}
   3489        1.1    maxv 
   3490        1.1    maxv 	xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
   3491        1.1    maxv 	xc_wait(xc);
   3492        1.1    maxv }
   3493        1.1    maxv 
   3494        1.1    maxv static void
   3495        1.1    maxv vmx_fini_asid(void)
   3496        1.1    maxv {
   3497        1.1    maxv 	size_t allocsz;
   3498        1.1    maxv 
   3499        1.1    maxv 	allocsz = roundup(vmx_maxasid, 8) / 8;
   3500        1.1    maxv 	kmem_free(vmx_asidmap, allocsz);
   3501        1.1    maxv 
   3502        1.1    maxv 	mutex_destroy(&vmx_asidlock);
   3503        1.1    maxv }
   3504        1.1    maxv 
   3505        1.1    maxv static void
   3506        1.1    maxv vmx_fini(void)
   3507        1.1    maxv {
   3508        1.1    maxv 	uint64_t xc;
   3509        1.1    maxv 	size_t i;
   3510        1.1    maxv 
   3511        1.1    maxv 	xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
   3512        1.1    maxv 	xc_wait(xc);
   3513        1.1    maxv 
   3514        1.1    maxv 	for (i = 0; i < MAXCPUS; i++) {
   3515        1.1    maxv 		if (vmxoncpu[i].pa != 0)
   3516        1.1    maxv 			vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
   3517        1.1    maxv 	}
   3518        1.1    maxv 
   3519        1.1    maxv 	vmx_fini_asid();
   3520        1.1    maxv }
   3521        1.1    maxv 
   3522        1.1    maxv static void
   3523        1.1    maxv vmx_capability(struct nvmm_capability *cap)
   3524        1.1    maxv {
   3525   1.36.2.3  martin 	cap->arch.mach_conf_support = 0;
   3526   1.36.2.3  martin 	cap->arch.vcpu_conf_support =
   3527   1.36.2.3  martin 	    NVMM_CAP_ARCH_VCPU_CONF_CPUID |
   3528   1.36.2.3  martin 	    NVMM_CAP_ARCH_VCPU_CONF_TPR;
   3529       1.30    maxv 	cap->arch.xcr0_mask = vmx_xcr0_mask;
   3530       1.30    maxv 	cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
   3531       1.30    maxv 	cap->arch.conf_cpuid_maxops = VMX_NCPUIDS;
   3532        1.1    maxv }
   3533        1.1    maxv 
   3534        1.1    maxv const struct nvmm_impl nvmm_x86_vmx = {
   3535   1.36.2.8  martin 	.name = "x86-vmx",
   3536        1.1    maxv 	.ident = vmx_ident,
   3537        1.1    maxv 	.init = vmx_init,
   3538        1.1    maxv 	.fini = vmx_fini,
   3539        1.1    maxv 	.capability = vmx_capability,
   3540   1.36.2.3  martin 	.mach_conf_max = NVMM_X86_MACH_NCONF,
   3541   1.36.2.3  martin 	.mach_conf_sizes = NULL,
   3542   1.36.2.3  martin 	.vcpu_conf_max = NVMM_X86_VCPU_NCONF,
   3543   1.36.2.3  martin 	.vcpu_conf_sizes = vmx_vcpu_conf_sizes,
   3544        1.1    maxv 	.state_size = sizeof(struct nvmm_x64_state),
   3545        1.1    maxv 	.machine_create = vmx_machine_create,
   3546        1.1    maxv 	.machine_destroy = vmx_machine_destroy,
   3547        1.1    maxv 	.machine_configure = vmx_machine_configure,
   3548        1.1    maxv 	.vcpu_create = vmx_vcpu_create,
   3549        1.1    maxv 	.vcpu_destroy = vmx_vcpu_destroy,
   3550   1.36.2.3  martin 	.vcpu_configure = vmx_vcpu_configure,
   3551        1.1    maxv 	.vcpu_setstate = vmx_vcpu_setstate,
   3552        1.1    maxv 	.vcpu_getstate = vmx_vcpu_getstate,
   3553        1.1    maxv 	.vcpu_inject = vmx_vcpu_inject,
   3554        1.1    maxv 	.vcpu_run = vmx_vcpu_run
   3555        1.1    maxv };
   3556