Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_vmx.c revision 1.6
      1  1.6  maxv /*	$NetBSD: nvmm_x86_vmx.c,v 1.6 2019/02/16 12:40:31 maxv Exp $	*/
      2  1.1  maxv 
      3  1.1  maxv /*
      4  1.1  maxv  * Copyright (c) 2018 The NetBSD Foundation, Inc.
      5  1.1  maxv  * All rights reserved.
      6  1.1  maxv  *
      7  1.1  maxv  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  maxv  * by Maxime Villard.
      9  1.1  maxv  *
     10  1.1  maxv  * Redistribution and use in source and binary forms, with or without
     11  1.1  maxv  * modification, are permitted provided that the following conditions
     12  1.1  maxv  * are met:
     13  1.1  maxv  * 1. Redistributions of source code must retain the above copyright
     14  1.1  maxv  *    notice, this list of conditions and the following disclaimer.
     15  1.1  maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  maxv  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  maxv  *    documentation and/or other materials provided with the distribution.
     18  1.1  maxv  *
     19  1.1  maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1  maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1  maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1  maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1  maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1  maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1  maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1  maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1  maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1  maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1  maxv  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1  maxv  */
     31  1.1  maxv 
     32  1.1  maxv #include <sys/cdefs.h>
     33  1.6  maxv __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.6 2019/02/16 12:40:31 maxv Exp $");
     34  1.1  maxv 
     35  1.1  maxv #include <sys/param.h>
     36  1.1  maxv #include <sys/systm.h>
     37  1.1  maxv #include <sys/kernel.h>
     38  1.1  maxv #include <sys/kmem.h>
     39  1.1  maxv #include <sys/cpu.h>
     40  1.1  maxv #include <sys/xcall.h>
     41  1.1  maxv 
     42  1.1  maxv #include <uvm/uvm.h>
     43  1.1  maxv #include <uvm/uvm_page.h>
     44  1.1  maxv 
     45  1.1  maxv #include <x86/cputypes.h>
     46  1.1  maxv #include <x86/specialreg.h>
     47  1.1  maxv #include <x86/pmap.h>
     48  1.1  maxv #include <x86/dbregs.h>
     49  1.4  maxv #include <x86/cpu_counter.h>
     50  1.1  maxv #include <machine/cpuvar.h>
     51  1.1  maxv 
     52  1.1  maxv #include <dev/nvmm/nvmm.h>
     53  1.1  maxv #include <dev/nvmm/nvmm_internal.h>
     54  1.1  maxv #include <dev/nvmm/x86/nvmm_x86.h>
     55  1.1  maxv 
     56  1.1  maxv int _vmx_vmxon(paddr_t *pa);
     57  1.1  maxv int _vmx_vmxoff(void);
     58  1.1  maxv int _vmx_invept(uint64_t op, void *desc);
     59  1.1  maxv int _vmx_invvpid(uint64_t op, void *desc);
     60  1.1  maxv int _vmx_vmread(uint64_t op, uint64_t *val);
     61  1.1  maxv int _vmx_vmwrite(uint64_t op, uint64_t val);
     62  1.1  maxv int _vmx_vmptrld(paddr_t *pa);
     63  1.1  maxv int _vmx_vmptrst(paddr_t *pa);
     64  1.1  maxv int _vmx_vmclear(paddr_t *pa);
     65  1.1  maxv int vmx_vmlaunch(uint64_t *gprs);
     66  1.1  maxv int vmx_vmresume(uint64_t *gprs);
     67  1.1  maxv 
     68  1.1  maxv #define vmx_vmxon(a) \
     69  1.1  maxv 	if (__predict_false(_vmx_vmxon(a) != 0)) { \
     70  1.1  maxv 		panic("%s: VMXON failed", __func__); \
     71  1.1  maxv 	}
     72  1.1  maxv #define vmx_vmxoff() \
     73  1.1  maxv 	if (__predict_false(_vmx_vmxoff() != 0)) { \
     74  1.1  maxv 		panic("%s: VMXOFF failed", __func__); \
     75  1.1  maxv 	}
     76  1.1  maxv #define vmx_invept(a, b) \
     77  1.1  maxv 	if (__predict_false(_vmx_invept(a, b) != 0)) { \
     78  1.1  maxv 		panic("%s: INVEPT failed", __func__); \
     79  1.1  maxv 	}
     80  1.1  maxv #define vmx_invvpid(a, b) \
     81  1.1  maxv 	if (__predict_false(_vmx_invvpid(a, b) != 0)) { \
     82  1.1  maxv 		panic("%s: INVVPID failed", __func__); \
     83  1.1  maxv 	}
     84  1.1  maxv #define vmx_vmread(a, b) \
     85  1.1  maxv 	if (__predict_false(_vmx_vmread(a, b) != 0)) { \
     86  1.1  maxv 		panic("%s: VMREAD failed", __func__); \
     87  1.1  maxv 	}
     88  1.1  maxv #define vmx_vmwrite(a, b) \
     89  1.1  maxv 	if (__predict_false(_vmx_vmwrite(a, b) != 0)) { \
     90  1.1  maxv 		panic("%s: VMWRITE failed", __func__); \
     91  1.1  maxv 	}
     92  1.1  maxv #define vmx_vmptrld(a) \
     93  1.1  maxv 	if (__predict_false(_vmx_vmptrld(a) != 0)) { \
     94  1.1  maxv 		panic("%s: VMPTRLD failed", __func__); \
     95  1.1  maxv 	}
     96  1.1  maxv #define vmx_vmptrst(a) \
     97  1.1  maxv 	if (__predict_false(_vmx_vmptrst(a) != 0)) { \
     98  1.1  maxv 		panic("%s: VMPTRST failed", __func__); \
     99  1.1  maxv 	}
    100  1.1  maxv #define vmx_vmclear(a) \
    101  1.1  maxv 	if (__predict_false(_vmx_vmclear(a) != 0)) { \
    102  1.1  maxv 		panic("%s: VMCLEAR failed", __func__); \
    103  1.1  maxv 	}
    104  1.1  maxv 
    105  1.1  maxv #define MSR_IA32_FEATURE_CONTROL	0x003A
    106  1.1  maxv #define		IA32_FEATURE_CONTROL_LOCK	__BIT(0)
    107  1.1  maxv #define		IA32_FEATURE_CONTROL_IN_SMX	__BIT(1)
    108  1.1  maxv #define		IA32_FEATURE_CONTROL_OUT_SMX	__BIT(2)
    109  1.1  maxv 
    110  1.1  maxv #define MSR_IA32_VMX_BASIC		0x0480
    111  1.1  maxv #define		IA32_VMX_BASIC_IDENT		__BITS(30,0)
    112  1.1  maxv #define		IA32_VMX_BASIC_DATA_SIZE	__BITS(44,32)
    113  1.1  maxv #define		IA32_VMX_BASIC_MEM_WIDTH	__BIT(48)
    114  1.1  maxv #define		IA32_VMX_BASIC_DUAL		__BIT(49)
    115  1.1  maxv #define		IA32_VMX_BASIC_MEM_TYPE		__BITS(53,50)
    116  1.1  maxv #define			MEM_TYPE_UC		0
    117  1.1  maxv #define			MEM_TYPE_WB		6
    118  1.1  maxv #define		IA32_VMX_BASIC_IO_REPORT	__BIT(54)
    119  1.1  maxv #define		IA32_VMX_BASIC_TRUE_CTLS	__BIT(55)
    120  1.1  maxv 
    121  1.1  maxv #define MSR_IA32_VMX_PINBASED_CTLS		0x0481
    122  1.1  maxv #define MSR_IA32_VMX_PROCBASED_CTLS		0x0482
    123  1.1  maxv #define MSR_IA32_VMX_EXIT_CTLS			0x0483
    124  1.1  maxv #define MSR_IA32_VMX_ENTRY_CTLS			0x0484
    125  1.1  maxv #define MSR_IA32_VMX_PROCBASED_CTLS2		0x048B
    126  1.1  maxv 
    127  1.1  maxv #define MSR_IA32_VMX_TRUE_PINBASED_CTLS		0x048D
    128  1.1  maxv #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS	0x048E
    129  1.1  maxv #define MSR_IA32_VMX_TRUE_EXIT_CTLS		0x048F
    130  1.1  maxv #define MSR_IA32_VMX_TRUE_ENTRY_CTLS		0x0490
    131  1.1  maxv 
    132  1.1  maxv #define MSR_IA32_VMX_CR0_FIXED0			0x0486
    133  1.1  maxv #define MSR_IA32_VMX_CR0_FIXED1			0x0487
    134  1.1  maxv #define MSR_IA32_VMX_CR4_FIXED0			0x0488
    135  1.1  maxv #define MSR_IA32_VMX_CR4_FIXED1			0x0489
    136  1.1  maxv 
    137  1.1  maxv #define MSR_IA32_VMX_EPT_VPID_CAP	0x048C
    138  1.1  maxv #define		IA32_VMX_EPT_VPID_WALKLENGTH_4		__BIT(6)
    139  1.1  maxv #define		IA32_VMX_EPT_VPID_UC			__BIT(8)
    140  1.1  maxv #define		IA32_VMX_EPT_VPID_WB			__BIT(14)
    141  1.1  maxv #define		IA32_VMX_EPT_VPID_INVEPT		__BIT(20)
    142  1.1  maxv #define		IA32_VMX_EPT_VPID_FLAGS_AD		__BIT(21)
    143  1.1  maxv #define		IA32_VMX_EPT_VPID_INVEPT_CONTEXT	__BIT(25)
    144  1.1  maxv #define		IA32_VMX_EPT_VPID_INVEPT_ALL		__BIT(26)
    145  1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID		__BIT(32)
    146  1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID_ADDR		__BIT(40)
    147  1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT	__BIT(41)
    148  1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID_ALL		__BIT(42)
    149  1.1  maxv #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG	__BIT(43)
    150  1.1  maxv 
    151  1.1  maxv /* -------------------------------------------------------------------------- */
    152  1.1  maxv 
    153  1.1  maxv /* 16-bit control fields */
    154  1.1  maxv #define VMCS_VPID				0x00000000
    155  1.1  maxv #define VMCS_PIR_VECTOR				0x00000002
    156  1.1  maxv #define VMCS_EPTP_INDEX				0x00000004
    157  1.1  maxv /* 16-bit guest-state fields */
    158  1.1  maxv #define VMCS_GUEST_ES_SELECTOR			0x00000800
    159  1.1  maxv #define VMCS_GUEST_CS_SELECTOR			0x00000802
    160  1.1  maxv #define VMCS_GUEST_SS_SELECTOR			0x00000804
    161  1.1  maxv #define VMCS_GUEST_DS_SELECTOR			0x00000806
    162  1.1  maxv #define VMCS_GUEST_FS_SELECTOR			0x00000808
    163  1.1  maxv #define VMCS_GUEST_GS_SELECTOR			0x0000080A
    164  1.1  maxv #define VMCS_GUEST_LDTR_SELECTOR		0x0000080C
    165  1.1  maxv #define VMCS_GUEST_TR_SELECTOR			0x0000080E
    166  1.1  maxv #define VMCS_GUEST_INTR_STATUS			0x00000810
    167  1.1  maxv #define VMCS_PML_INDEX				0x00000812
    168  1.1  maxv /* 16-bit host-state fields */
    169  1.1  maxv #define VMCS_HOST_ES_SELECTOR			0x00000C00
    170  1.1  maxv #define VMCS_HOST_CS_SELECTOR			0x00000C02
    171  1.1  maxv #define VMCS_HOST_SS_SELECTOR			0x00000C04
    172  1.1  maxv #define VMCS_HOST_DS_SELECTOR			0x00000C06
    173  1.1  maxv #define VMCS_HOST_FS_SELECTOR			0x00000C08
    174  1.1  maxv #define VMCS_HOST_GS_SELECTOR			0x00000C0A
    175  1.1  maxv #define VMCS_HOST_TR_SELECTOR			0x00000C0C
    176  1.1  maxv /* 64-bit control fields */
    177  1.1  maxv #define VMCS_IO_BITMAP_A			0x00002000
    178  1.1  maxv #define VMCS_IO_BITMAP_B			0x00002002
    179  1.1  maxv #define VMCS_MSR_BITMAP				0x00002004
    180  1.1  maxv #define VMCS_EXIT_MSR_STORE_ADDRESS		0x00002006
    181  1.1  maxv #define VMCS_EXIT_MSR_LOAD_ADDRESS		0x00002008
    182  1.1  maxv #define VMCS_ENTRY_MSR_LOAD_ADDRESS		0x0000200A
    183  1.1  maxv #define VMCS_EXECUTIVE_VMCS			0x0000200C
    184  1.1  maxv #define VMCS_PML_ADDRESS			0x0000200E
    185  1.1  maxv #define VMCS_TSC_OFFSET				0x00002010
    186  1.1  maxv #define VMCS_VIRTUAL_APIC			0x00002012
    187  1.1  maxv #define VMCS_APIC_ACCESS			0x00002014
    188  1.1  maxv #define VMCS_PIR_DESC				0x00002016
    189  1.1  maxv #define VMCS_VM_CONTROL				0x00002018
    190  1.1  maxv #define VMCS_EPTP				0x0000201A
    191  1.1  maxv #define		EPTP_TYPE			__BITS(2,0)
    192  1.1  maxv #define			EPTP_TYPE_UC		0
    193  1.1  maxv #define			EPTP_TYPE_WB		6
    194  1.1  maxv #define		EPTP_WALKLEN			__BITS(5,3)
    195  1.1  maxv #define		EPTP_FLAGS_AD			__BIT(6)
    196  1.1  maxv #define		EPTP_PHYSADDR			__BITS(63,12)
    197  1.1  maxv #define VMCS_EOI_EXIT0				0x0000201C
    198  1.1  maxv #define VMCS_EOI_EXIT1				0x0000201E
    199  1.1  maxv #define VMCS_EOI_EXIT2				0x00002020
    200  1.1  maxv #define VMCS_EOI_EXIT3				0x00002022
    201  1.1  maxv #define VMCS_EPTP_LIST				0x00002024
    202  1.1  maxv #define VMCS_VMREAD_BITMAP			0x00002026
    203  1.1  maxv #define VMCS_VMWRITE_BITMAP			0x00002028
    204  1.1  maxv #define VMCS_VIRTUAL_EXCEPTION			0x0000202A
    205  1.1  maxv #define VMCS_XSS_EXIT_BITMAP			0x0000202C
    206  1.1  maxv #define VMCS_ENCLS_EXIT_BITMAP			0x0000202E
    207  1.1  maxv #define VMCS_TSC_MULTIPLIER			0x00002032
    208  1.1  maxv /* 64-bit read-only fields */
    209  1.1  maxv #define VMCS_GUEST_PHYSICAL_ADDRESS		0x00002400
    210  1.1  maxv /* 64-bit guest-state fields */
    211  1.1  maxv #define VMCS_LINK_POINTER			0x00002800
    212  1.1  maxv #define VMCS_GUEST_IA32_DEBUGCTL		0x00002802
    213  1.1  maxv #define VMCS_GUEST_IA32_PAT			0x00002804
    214  1.1  maxv #define VMCS_GUEST_IA32_EFER			0x00002806
    215  1.1  maxv #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL	0x00002808
    216  1.1  maxv #define VMCS_GUEST_PDPTE0			0x0000280A
    217  1.1  maxv #define VMCS_GUEST_PDPTE1			0x0000280C
    218  1.1  maxv #define VMCS_GUEST_PDPTE2			0x0000280E
    219  1.1  maxv #define VMCS_GUEST_PDPTE3			0x00002810
    220  1.1  maxv #define VMCS_GUEST_BNDCFGS			0x00002812
    221  1.1  maxv /* 64-bit host-state fields */
    222  1.1  maxv #define VMCS_HOST_IA32_PAT			0x00002C00
    223  1.1  maxv #define VMCS_HOST_IA32_EFER			0x00002C02
    224  1.1  maxv #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL		0x00002C04
    225  1.1  maxv /* 32-bit control fields */
    226  1.1  maxv #define VMCS_PINBASED_CTLS			0x00004000
    227  1.1  maxv #define		PIN_CTLS_INT_EXITING		__BIT(0)
    228  1.1  maxv #define		PIN_CTLS_NMI_EXITING		__BIT(3)
    229  1.1  maxv #define		PIN_CTLS_VIRTUAL_NMIS		__BIT(5)
    230  1.1  maxv #define		PIN_CTLS_ACTIVATE_PREEMPT_TIMER	__BIT(6)
    231  1.1  maxv #define		PIN_CTLS_PROCESS_POSTEd_INTS	__BIT(7)
    232  1.1  maxv #define VMCS_PROCBASED_CTLS			0x00004002
    233  1.1  maxv #define		PROC_CTLS_INT_WINDOW_EXITING	__BIT(2)
    234  1.1  maxv #define		PROC_CTLS_USE_TSC_OFFSETTING	__BIT(3)
    235  1.1  maxv #define		PROC_CTLS_HLT_EXITING		__BIT(7)
    236  1.1  maxv #define		PROC_CTLS_INVLPG_EXITING	__BIT(9)
    237  1.1  maxv #define		PROC_CTLS_MWAIT_EXITING		__BIT(10)
    238  1.1  maxv #define		PROC_CTLS_RDPMC_EXITING		__BIT(11)
    239  1.1  maxv #define		PROC_CTLS_RDTSC_EXITING		__BIT(12)
    240  1.1  maxv #define		PROC_CTLS_RCR3_EXITING		__BIT(15)
    241  1.1  maxv #define		PROC_CTLS_LCR3_EXITING		__BIT(16)
    242  1.1  maxv #define		PROC_CTLS_RCR8_EXITING		__BIT(19)
    243  1.1  maxv #define		PROC_CTLS_LCR8_EXITING		__BIT(20)
    244  1.1  maxv #define		PROC_CTLS_USE_TPR_SHADOW	__BIT(21)
    245  1.1  maxv #define		PROC_CTLS_NMI_WINDOW_EXITING	__BIT(22)
    246  1.1  maxv #define		PROC_CTLS_DR_EXITING		__BIT(23)
    247  1.1  maxv #define		PROC_CTLS_UNCOND_IO_EXITING	__BIT(24)
    248  1.1  maxv #define		PROC_CTLS_USE_IO_BITMAPS	__BIT(25)
    249  1.1  maxv #define		PROC_CTLS_MONITOR_TRAP_FLAG	__BIT(27)
    250  1.1  maxv #define		PROC_CTLS_USE_MSR_BITMAPS	__BIT(28)
    251  1.1  maxv #define		PROC_CTLS_MONITOR_EXITING	__BIT(29)
    252  1.1  maxv #define		PROC_CTLS_PAUSE_EXITING		__BIT(30)
    253  1.1  maxv #define		PROC_CTLS_ACTIVATE_CTLS2	__BIT(31)
    254  1.1  maxv #define VMCS_EXCEPTION_BITMAP			0x00004004
    255  1.1  maxv #define VMCS_PF_ERROR_MASK			0x00004006
    256  1.1  maxv #define VMCS_PF_ERROR_MATCH			0x00004008
    257  1.1  maxv #define VMCS_CR3_TARGET_COUNT			0x0000400A
    258  1.1  maxv #define VMCS_EXIT_CTLS				0x0000400C
    259  1.1  maxv #define		EXIT_CTLS_SAVE_DEBUG_CONTROLS	__BIT(2)
    260  1.1  maxv #define		EXIT_CTLS_HOST_LONG_MODE	__BIT(9)
    261  1.1  maxv #define		EXIT_CTLS_LOAD_PERFGLOBALCTRL	__BIT(12)
    262  1.1  maxv #define		EXIT_CTLS_ACK_INTERRUPT		__BIT(15)
    263  1.1  maxv #define		EXIT_CTLS_SAVE_PAT		__BIT(18)
    264  1.1  maxv #define		EXIT_CTLS_LOAD_PAT		__BIT(19)
    265  1.1  maxv #define		EXIT_CTLS_SAVE_EFER		__BIT(20)
    266  1.1  maxv #define		EXIT_CTLS_LOAD_EFER		__BIT(21)
    267  1.1  maxv #define		EXIT_CTLS_SAVE_PREEMPT_TIMER	__BIT(22)
    268  1.1  maxv #define		EXIT_CTLS_CLEAR_BNDCFGS		__BIT(23)
    269  1.1  maxv #define		EXIT_CTLS_CONCEAL_PT		__BIT(24)
    270  1.1  maxv #define VMCS_EXIT_MSR_STORE_COUNT		0x0000400E
    271  1.1  maxv #define VMCS_EXIT_MSR_LOAD_COUNT		0x00004010
    272  1.1  maxv #define VMCS_ENTRY_CTLS				0x00004012
    273  1.1  maxv #define		ENTRY_CTLS_LOAD_DEBUG_CONTROLS	__BIT(2)
    274  1.1  maxv #define		ENTRY_CTLS_LONG_MODE		__BIT(9)
    275  1.1  maxv #define		ENTRY_CTLS_SMM			__BIT(10)
    276  1.1  maxv #define		ENTRY_CTLS_DISABLE_DUAL		__BIT(11)
    277  1.1  maxv #define		ENTRY_CTLS_LOAD_PERFGLOBALCTRL	__BIT(13)
    278  1.1  maxv #define		ENTRY_CTLS_LOAD_PAT		__BIT(14)
    279  1.1  maxv #define		ENTRY_CTLS_LOAD_EFER		__BIT(15)
    280  1.1  maxv #define		ENTRY_CTLS_LOAD_BNDCFGS		__BIT(16)
    281  1.1  maxv #define		ENTRY_CTLS_CONCEAL_PT		__BIT(17)
    282  1.1  maxv #define VMCS_ENTRY_MSR_LOAD_COUNT		0x00004014
    283  1.1  maxv #define VMCS_ENTRY_INTR_INFO			0x00004016
    284  1.1  maxv #define		INTR_INFO_VECTOR		__BITS(7,0)
    285  1.1  maxv #define		INTR_INFO_TYPE_EXT_INT		(0 << 8)
    286  1.1  maxv #define		INTR_INFO_TYPE_NMI		(2 << 8)
    287  1.1  maxv #define		INTR_INFO_TYPE_HW_EXC		(3 << 8)
    288  1.1  maxv #define		INTR_INFO_TYPE_SW_INT		(4 << 8)
    289  1.1  maxv #define		INTR_INFO_TYPE_PRIV_SW_EXC	(5 << 8)
    290  1.1  maxv #define		INTR_INFO_TYPE_SW_EXC		(6 << 8)
    291  1.1  maxv #define		INTR_INFO_TYPE_OTHER		(7 << 8)
    292  1.1  maxv #define		INTR_INFO_ERROR			__BIT(11)
    293  1.1  maxv #define		INTR_INFO_VALID			__BIT(31)
    294  1.1  maxv #define VMCS_ENTRY_EXCEPTION_ERROR		0x00004018
    295  1.1  maxv #define VMCS_ENTRY_INST_LENGTH			0x0000401A
    296  1.1  maxv #define VMCS_TPR_THRESHOLD			0x0000401C
    297  1.1  maxv #define VMCS_PROCBASED_CTLS2			0x0000401E
    298  1.1  maxv #define		PROC_CTLS2_VIRT_APIC_ACCESSES	__BIT(0)
    299  1.1  maxv #define		PROC_CTLS2_ENABLE_EPT		__BIT(1)
    300  1.1  maxv #define		PROC_CTLS2_DESC_TABLE_EXITING	__BIT(2)
    301  1.1  maxv #define		PROC_CTLS2_ENABLE_RDTSCP	__BIT(3)
    302  1.1  maxv #define		PROC_CTLS2_VIRT_X2APIC		__BIT(4)
    303  1.1  maxv #define		PROC_CTLS2_ENABLE_VPID		__BIT(5)
    304  1.1  maxv #define		PROC_CTLS2_WBINVD_EXITING	__BIT(6)
    305  1.1  maxv #define		PROC_CTLS2_UNRESTRICTED_GUEST	__BIT(7)
    306  1.1  maxv #define		PROC_CTLS2_APIC_REG_VIRT	__BIT(8)
    307  1.1  maxv #define		PROC_CTLS2_VIRT_INT_DELIVERY	__BIT(9)
    308  1.1  maxv #define		PROC_CTLS2_PAUSE_LOOP_EXITING	__BIT(10)
    309  1.1  maxv #define		PROC_CTLS2_RDRAND_EXITING	__BIT(11)
    310  1.1  maxv #define		PROC_CTLS2_INVPCID_ENABLE	__BIT(12)
    311  1.1  maxv #define		PROC_CTLS2_VMFUNC_ENABLE	__BIT(13)
    312  1.1  maxv #define		PROC_CTLS2_VMCS_SHADOWING	__BIT(14)
    313  1.1  maxv #define		PROC_CTLS2_ENCLS_EXITING	__BIT(15)
    314  1.1  maxv #define		PROC_CTLS2_RDSEED_EXITING	__BIT(16)
    315  1.1  maxv #define		PROC_CTLS2_PML_ENABLE		__BIT(17)
    316  1.1  maxv #define		PROC_CTLS2_EPT_VIOLATION	__BIT(18)
    317  1.1  maxv #define		PROC_CTLS2_CONCEAL_VMX_FROM_PT	__BIT(19)
    318  1.1  maxv #define		PROC_CTLS2_XSAVES_ENABLE	__BIT(20)
    319  1.1  maxv #define		PROC_CTLS2_MODE_BASED_EXEC_EPT	__BIT(22)
    320  1.1  maxv #define		PROC_CTLS2_USE_TSC_SCALING	__BIT(25)
    321  1.1  maxv #define VMCS_PLE_GAP				0x00004020
    322  1.1  maxv #define VMCS_PLE_WINDOW				0x00004022
    323  1.1  maxv /* 32-bit read-only data fields */
    324  1.1  maxv #define VMCS_INSTRUCTION_ERROR			0x00004400
    325  1.1  maxv #define VMCS_EXIT_REASON			0x00004402
    326  1.1  maxv #define VMCS_EXIT_INTR_INFO			0x00004404
    327  1.1  maxv #define VMCS_EXIT_INTR_ERRCODE			0x00004406
    328  1.1  maxv #define VMCS_IDT_VECTORING_INFO			0x00004408
    329  1.1  maxv #define VMCS_IDT_VECTORING_ERROR		0x0000440A
    330  1.1  maxv #define VMCS_EXIT_INSTRUCTION_LENGTH		0x0000440C
    331  1.1  maxv #define VMCS_EXIT_INSTRUCTION_INFO		0x0000440E
    332  1.1  maxv /* 32-bit guest-state fields */
    333  1.1  maxv #define VMCS_GUEST_ES_LIMIT			0x00004800
    334  1.1  maxv #define VMCS_GUEST_CS_LIMIT			0x00004802
    335  1.1  maxv #define VMCS_GUEST_SS_LIMIT			0x00004804
    336  1.1  maxv #define VMCS_GUEST_DS_LIMIT			0x00004806
    337  1.1  maxv #define VMCS_GUEST_FS_LIMIT			0x00004808
    338  1.1  maxv #define VMCS_GUEST_GS_LIMIT			0x0000480A
    339  1.1  maxv #define VMCS_GUEST_LDTR_LIMIT			0x0000480C
    340  1.1  maxv #define VMCS_GUEST_TR_LIMIT			0x0000480E
    341  1.1  maxv #define VMCS_GUEST_GDTR_LIMIT			0x00004810
    342  1.1  maxv #define VMCS_GUEST_IDTR_LIMIT			0x00004812
    343  1.1  maxv #define VMCS_GUEST_ES_ACCESS_RIGHTS		0x00004814
    344  1.1  maxv #define VMCS_GUEST_CS_ACCESS_RIGHTS		0x00004816
    345  1.1  maxv #define VMCS_GUEST_SS_ACCESS_RIGHTS		0x00004818
    346  1.1  maxv #define VMCS_GUEST_DS_ACCESS_RIGHTS		0x0000481A
    347  1.1  maxv #define VMCS_GUEST_FS_ACCESS_RIGHTS		0x0000481C
    348  1.1  maxv #define VMCS_GUEST_GS_ACCESS_RIGHTS		0x0000481E
    349  1.1  maxv #define VMCS_GUEST_LDTR_ACCESS_RIGHTS		0x00004820
    350  1.1  maxv #define VMCS_GUEST_TR_ACCESS_RIGHTS		0x00004822
    351  1.1  maxv #define VMCS_GUEST_INTERRUPTIBILITY		0x00004824
    352  1.1  maxv #define		INT_STATE_STI			__BIT(0)
    353  1.1  maxv #define		INT_STATE_MOVSS			__BIT(1)
    354  1.1  maxv #define		INT_STATE_SMI			__BIT(2)
    355  1.1  maxv #define		INT_STATE_NMI			__BIT(3)
    356  1.1  maxv #define		INT_STATE_ENCLAVE		__BIT(4)
    357  1.1  maxv #define VMCS_GUEST_ACTIVITY			0x00004826
    358  1.1  maxv #define VMCS_GUEST_SMBASE			0x00004828
    359  1.1  maxv #define VMCS_GUEST_IA32_SYSENTER_CS		0x0000482A
    360  1.1  maxv #define VMCS_PREEMPTION_TIMER_VALUE		0x0000482E
    361  1.1  maxv /* 32-bit host state fields */
    362  1.1  maxv #define VMCS_HOST_IA32_SYSENTER_CS		0x00004C00
    363  1.1  maxv /* Natural-Width control fields */
    364  1.1  maxv #define VMCS_CR0_MASK				0x00006000
    365  1.1  maxv #define VMCS_CR4_MASK				0x00006002
    366  1.1  maxv #define VMCS_CR0_SHADOW				0x00006004
    367  1.1  maxv #define VMCS_CR4_SHADOW				0x00006006
    368  1.1  maxv #define VMCS_CR3_TARGET0			0x00006008
    369  1.1  maxv #define VMCS_CR3_TARGET1			0x0000600A
    370  1.1  maxv #define VMCS_CR3_TARGET2			0x0000600C
    371  1.1  maxv #define VMCS_CR3_TARGET3			0x0000600E
    372  1.1  maxv /* Natural-Width read-only fields */
    373  1.1  maxv #define VMCS_EXIT_QUALIFICATION			0x00006400
    374  1.1  maxv #define VMCS_IO_RCX				0x00006402
    375  1.1  maxv #define VMCS_IO_RSI				0x00006404
    376  1.1  maxv #define VMCS_IO_RDI				0x00006406
    377  1.1  maxv #define VMCS_IO_RIP				0x00006408
    378  1.1  maxv #define VMCS_GUEST_LINEAR_ADDRESS		0x0000640A
    379  1.1  maxv /* Natural-Width guest-state fields */
    380  1.1  maxv #define VMCS_GUEST_CR0				0x00006800
    381  1.1  maxv #define VMCS_GUEST_CR3				0x00006802
    382  1.1  maxv #define VMCS_GUEST_CR4				0x00006804
    383  1.1  maxv #define VMCS_GUEST_ES_BASE			0x00006806
    384  1.1  maxv #define VMCS_GUEST_CS_BASE			0x00006808
    385  1.1  maxv #define VMCS_GUEST_SS_BASE			0x0000680A
    386  1.1  maxv #define VMCS_GUEST_DS_BASE			0x0000680C
    387  1.1  maxv #define VMCS_GUEST_FS_BASE			0x0000680E
    388  1.1  maxv #define VMCS_GUEST_GS_BASE			0x00006810
    389  1.1  maxv #define VMCS_GUEST_LDTR_BASE			0x00006812
    390  1.1  maxv #define VMCS_GUEST_TR_BASE			0x00006814
    391  1.1  maxv #define VMCS_GUEST_GDTR_BASE			0x00006816
    392  1.1  maxv #define VMCS_GUEST_IDTR_BASE			0x00006818
    393  1.1  maxv #define VMCS_GUEST_DR7				0x0000681A
    394  1.1  maxv #define VMCS_GUEST_RSP				0x0000681C
    395  1.1  maxv #define VMCS_GUEST_RIP				0x0000681E
    396  1.1  maxv #define VMCS_GUEST_RFLAGS			0x00006820
    397  1.1  maxv #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS	0x00006822
    398  1.1  maxv #define VMCS_GUEST_IA32_SYSENTER_ESP		0x00006824
    399  1.1  maxv #define VMCS_GUEST_IA32_SYSENTER_EIP		0x00006826
    400  1.1  maxv /* Natural-Width host-state fields */
    401  1.1  maxv #define VMCS_HOST_CR0				0x00006C00
    402  1.1  maxv #define VMCS_HOST_CR3				0x00006C02
    403  1.1  maxv #define VMCS_HOST_CR4				0x00006C04
    404  1.1  maxv #define VMCS_HOST_FS_BASE			0x00006C06
    405  1.1  maxv #define VMCS_HOST_GS_BASE			0x00006C08
    406  1.1  maxv #define VMCS_HOST_TR_BASE			0x00006C0A
    407  1.1  maxv #define VMCS_HOST_GDTR_BASE			0x00006C0C
    408  1.1  maxv #define VMCS_HOST_IDTR_BASE			0x00006C0E
    409  1.1  maxv #define VMCS_HOST_IA32_SYSENTER_ESP		0x00006C10
    410  1.1  maxv #define VMCS_HOST_IA32_SYSENTER_EIP		0x00006C12
    411  1.1  maxv #define VMCS_HOST_RSP				0x00006C14
    412  1.1  maxv #define VMCS_HOST_RIP				0x00006c16
    413  1.1  maxv 
    414  1.1  maxv /* VMX basic exit reasons. */
    415  1.1  maxv #define VMCS_EXITCODE_EXC_NMI			0
    416  1.1  maxv #define VMCS_EXITCODE_EXT_INT			1
    417  1.1  maxv #define VMCS_EXITCODE_SHUTDOWN			2
    418  1.1  maxv #define VMCS_EXITCODE_INIT			3
    419  1.1  maxv #define VMCS_EXITCODE_SIPI			4
    420  1.1  maxv #define VMCS_EXITCODE_SMI			5
    421  1.1  maxv #define VMCS_EXITCODE_OTHER_SMI			6
    422  1.1  maxv #define VMCS_EXITCODE_INT_WINDOW		7
    423  1.1  maxv #define VMCS_EXITCODE_NMI_WINDOW		8
    424  1.1  maxv #define VMCS_EXITCODE_TASK_SWITCH		9
    425  1.1  maxv #define VMCS_EXITCODE_CPUID			10
    426  1.1  maxv #define VMCS_EXITCODE_GETSEC			11
    427  1.1  maxv #define VMCS_EXITCODE_HLT			12
    428  1.1  maxv #define VMCS_EXITCODE_INVD			13
    429  1.1  maxv #define VMCS_EXITCODE_INVLPG			14
    430  1.1  maxv #define VMCS_EXITCODE_RDPMC			15
    431  1.1  maxv #define VMCS_EXITCODE_RDTSC			16
    432  1.1  maxv #define VMCS_EXITCODE_RSM			17
    433  1.1  maxv #define VMCS_EXITCODE_VMCALL			18
    434  1.1  maxv #define VMCS_EXITCODE_VMCLEAR			19
    435  1.1  maxv #define VMCS_EXITCODE_VMLAUNCH			20
    436  1.1  maxv #define VMCS_EXITCODE_VMPTRLD			21
    437  1.1  maxv #define VMCS_EXITCODE_VMPTRST			22
    438  1.1  maxv #define VMCS_EXITCODE_VMREAD			23
    439  1.1  maxv #define VMCS_EXITCODE_VMRESUME			24
    440  1.1  maxv #define VMCS_EXITCODE_VMWRITE			25
    441  1.1  maxv #define VMCS_EXITCODE_VMXOFF			26
    442  1.1  maxv #define VMCS_EXITCODE_VMXON			27
    443  1.1  maxv #define VMCS_EXITCODE_CR			28
    444  1.1  maxv #define VMCS_EXITCODE_DR			29
    445  1.1  maxv #define VMCS_EXITCODE_IO			30
    446  1.1  maxv #define VMCS_EXITCODE_RDMSR			31
    447  1.1  maxv #define VMCS_EXITCODE_WRMSR			32
    448  1.1  maxv #define VMCS_EXITCODE_FAIL_GUEST_INVALID	33
    449  1.1  maxv #define VMCS_EXITCODE_FAIL_MSR_INVALID		34
    450  1.1  maxv #define VMCS_EXITCODE_MWAIT			36
    451  1.1  maxv #define VMCS_EXITCODE_TRAP_FLAG			37
    452  1.1  maxv #define VMCS_EXITCODE_MONITOR			39
    453  1.1  maxv #define VMCS_EXITCODE_PAUSE			40
    454  1.1  maxv #define VMCS_EXITCODE_FAIL_MACHINE_CHECK	41
    455  1.1  maxv #define VMCS_EXITCODE_TPR_BELOW			43
    456  1.1  maxv #define VMCS_EXITCODE_APIC_ACCESS		44
    457  1.1  maxv #define VMCS_EXITCODE_VEOI			45
    458  1.1  maxv #define VMCS_EXITCODE_GDTR_IDTR			46
    459  1.1  maxv #define VMCS_EXITCODE_LDTR_TR			47
    460  1.1  maxv #define VMCS_EXITCODE_EPT_VIOLATION		48
    461  1.1  maxv #define VMCS_EXITCODE_EPT_MISCONFIG		49
    462  1.1  maxv #define VMCS_EXITCODE_INVEPT			50
    463  1.1  maxv #define VMCS_EXITCODE_RDTSCP			51
    464  1.1  maxv #define VMCS_EXITCODE_PREEMPT_TIMEOUT		52
    465  1.1  maxv #define VMCS_EXITCODE_INVVPID			53
    466  1.1  maxv #define VMCS_EXITCODE_WBINVD			54
    467  1.1  maxv #define VMCS_EXITCODE_XSETBV			55
    468  1.1  maxv #define VMCS_EXITCODE_APIC_WRITE		56
    469  1.1  maxv #define VMCS_EXITCODE_RDRAND			57
    470  1.1  maxv #define VMCS_EXITCODE_INVPCID			58
    471  1.1  maxv #define VMCS_EXITCODE_VMFUNC			59
    472  1.1  maxv #define VMCS_EXITCODE_ENCLS			60
    473  1.1  maxv #define VMCS_EXITCODE_RDSEED			61
    474  1.1  maxv #define VMCS_EXITCODE_PAGE_LOG_FULL		62
    475  1.1  maxv #define VMCS_EXITCODE_XSAVES			63
    476  1.1  maxv #define VMCS_EXITCODE_XRSTORS			64
    477  1.1  maxv 
    478  1.1  maxv /* -------------------------------------------------------------------------- */
    479  1.1  maxv 
    480  1.1  maxv #define VMX_MSRLIST_STAR		0
    481  1.1  maxv #define VMX_MSRLIST_LSTAR		1
    482  1.1  maxv #define VMX_MSRLIST_CSTAR		2
    483  1.1  maxv #define VMX_MSRLIST_SFMASK		3
    484  1.1  maxv #define VMX_MSRLIST_KERNELGSBASE	4
    485  1.1  maxv #define VMX_MSRLIST_EXIT_NMSR		5
    486  1.1  maxv #define VMX_MSRLIST_L1DFLUSH		5
    487  1.1  maxv 
    488  1.1  maxv /* On entry, we may do +1 to include L1DFLUSH. */
    489  1.1  maxv static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
    490  1.1  maxv 
    491  1.1  maxv struct vmxon {
    492  1.1  maxv 	uint32_t ident;
    493  1.1  maxv #define VMXON_IDENT_REVISION	__BITS(30,0)
    494  1.1  maxv 
    495  1.1  maxv 	uint8_t data[PAGE_SIZE - 4];
    496  1.1  maxv } __packed;
    497  1.1  maxv 
    498  1.1  maxv CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
    499  1.1  maxv 
    500  1.1  maxv struct vmxoncpu {
    501  1.1  maxv 	vaddr_t va;
    502  1.1  maxv 	paddr_t pa;
    503  1.1  maxv };
    504  1.1  maxv 
    505  1.1  maxv static struct vmxoncpu vmxoncpu[MAXCPUS];
    506  1.1  maxv 
    507  1.1  maxv struct vmcs {
    508  1.1  maxv 	uint32_t ident;
    509  1.1  maxv #define VMCS_IDENT_REVISION	__BITS(30,0)
    510  1.1  maxv #define VMCS_IDENT_SHADOW	__BIT(31)
    511  1.1  maxv 
    512  1.1  maxv 	uint32_t abort;
    513  1.1  maxv 	uint8_t data[PAGE_SIZE - 8];
    514  1.1  maxv } __packed;
    515  1.1  maxv 
    516  1.1  maxv CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
    517  1.1  maxv 
    518  1.1  maxv struct msr_entry {
    519  1.1  maxv 	uint32_t msr;
    520  1.1  maxv 	uint32_t rsvd;
    521  1.1  maxv 	uint64_t val;
    522  1.1  maxv } __packed;
    523  1.1  maxv 
    524  1.1  maxv struct ept_desc {
    525  1.1  maxv 	uint64_t eptp;
    526  1.1  maxv 	uint64_t mbz;
    527  1.1  maxv } __packed;
    528  1.1  maxv 
    529  1.1  maxv struct vpid_desc {
    530  1.1  maxv 	uint64_t vpid;
    531  1.1  maxv 	uint64_t addr;
    532  1.1  maxv } __packed;
    533  1.1  maxv 
    534  1.1  maxv #define VPID_MAX	0xFFFF
    535  1.1  maxv 
    536  1.1  maxv /* Make sure we never run out of VPIDs. */
    537  1.1  maxv CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
    538  1.1  maxv 
    539  1.1  maxv static uint64_t vmx_tlb_flush_op __read_mostly;
    540  1.1  maxv static uint64_t vmx_ept_flush_op __read_mostly;
    541  1.1  maxv static uint64_t vmx_eptp_type __read_mostly;
    542  1.1  maxv 
    543  1.1  maxv static uint64_t vmx_pinbased_ctls __read_mostly;
    544  1.1  maxv static uint64_t vmx_procbased_ctls __read_mostly;
    545  1.1  maxv static uint64_t vmx_procbased_ctls2 __read_mostly;
    546  1.1  maxv static uint64_t vmx_entry_ctls __read_mostly;
    547  1.1  maxv static uint64_t vmx_exit_ctls __read_mostly;
    548  1.1  maxv 
    549  1.1  maxv static uint64_t vmx_cr0_fixed0 __read_mostly;
    550  1.1  maxv static uint64_t vmx_cr0_fixed1 __read_mostly;
    551  1.1  maxv static uint64_t vmx_cr4_fixed0 __read_mostly;
    552  1.1  maxv static uint64_t vmx_cr4_fixed1 __read_mostly;
    553  1.1  maxv 
    554  1.1  maxv #define VMX_PINBASED_CTLS_ONE	\
    555  1.1  maxv 	(PIN_CTLS_INT_EXITING| \
    556  1.1  maxv 	 PIN_CTLS_NMI_EXITING| \
    557  1.1  maxv 	 PIN_CTLS_VIRTUAL_NMIS)
    558  1.1  maxv 
    559  1.1  maxv #define VMX_PINBASED_CTLS_ZERO	0
    560  1.1  maxv 
    561  1.1  maxv #define VMX_PROCBASED_CTLS_ONE	\
    562  1.1  maxv 	(PROC_CTLS_USE_TSC_OFFSETTING| \
    563  1.1  maxv 	 PROC_CTLS_HLT_EXITING| \
    564  1.1  maxv 	 PROC_CTLS_MWAIT_EXITING | \
    565  1.1  maxv 	 PROC_CTLS_RDPMC_EXITING | \
    566  1.1  maxv 	 PROC_CTLS_RCR8_EXITING | \
    567  1.1  maxv 	 PROC_CTLS_LCR8_EXITING | \
    568  1.1  maxv 	 PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
    569  1.1  maxv 	 PROC_CTLS_USE_MSR_BITMAPS | \
    570  1.1  maxv 	 PROC_CTLS_MONITOR_EXITING | \
    571  1.1  maxv 	 PROC_CTLS_ACTIVATE_CTLS2)
    572  1.1  maxv 
    573  1.1  maxv #define VMX_PROCBASED_CTLS_ZERO	\
    574  1.1  maxv 	(PROC_CTLS_RCR3_EXITING| \
    575  1.1  maxv 	 PROC_CTLS_LCR3_EXITING)
    576  1.1  maxv 
    577  1.1  maxv #define VMX_PROCBASED_CTLS2_ONE	\
    578  1.1  maxv 	(PROC_CTLS2_ENABLE_EPT| \
    579  1.1  maxv 	 PROC_CTLS2_ENABLE_VPID| \
    580  1.1  maxv 	 PROC_CTLS2_UNRESTRICTED_GUEST)
    581  1.1  maxv 
    582  1.1  maxv #define VMX_PROCBASED_CTLS2_ZERO	0
    583  1.1  maxv 
    584  1.1  maxv #define VMX_ENTRY_CTLS_ONE	\
    585  1.1  maxv 	(ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
    586  1.1  maxv 	 ENTRY_CTLS_LOAD_EFER| \
    587  1.1  maxv 	 ENTRY_CTLS_LOAD_PAT)
    588  1.1  maxv 
    589  1.1  maxv #define VMX_ENTRY_CTLS_ZERO	\
    590  1.1  maxv 	(ENTRY_CTLS_SMM| \
    591  1.1  maxv 	 ENTRY_CTLS_DISABLE_DUAL)
    592  1.1  maxv 
    593  1.1  maxv #define VMX_EXIT_CTLS_ONE	\
    594  1.1  maxv 	(EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
    595  1.1  maxv 	 EXIT_CTLS_HOST_LONG_MODE| \
    596  1.1  maxv 	 EXIT_CTLS_SAVE_PAT| \
    597  1.1  maxv 	 EXIT_CTLS_LOAD_PAT| \
    598  1.1  maxv 	 EXIT_CTLS_SAVE_EFER| \
    599  1.1  maxv 	 EXIT_CTLS_LOAD_EFER)
    600  1.1  maxv 
    601  1.1  maxv #define VMX_EXIT_CTLS_ZERO	0
    602  1.1  maxv 
    603  1.1  maxv static uint8_t *vmx_asidmap __read_mostly;
    604  1.1  maxv static uint32_t vmx_maxasid __read_mostly;
    605  1.1  maxv static kmutex_t vmx_asidlock __cacheline_aligned;
    606  1.1  maxv 
    607  1.1  maxv #define VMX_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    608  1.1  maxv static uint64_t vmx_xcr0_mask __read_mostly;
    609  1.1  maxv 
    610  1.1  maxv #define VMX_NCPUIDS	32
    611  1.1  maxv 
    612  1.1  maxv #define VMCS_NPAGES	1
    613  1.1  maxv #define VMCS_SIZE	(VMCS_NPAGES * PAGE_SIZE)
    614  1.1  maxv 
    615  1.1  maxv #define MSRBM_NPAGES	1
    616  1.1  maxv #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    617  1.1  maxv 
    618  1.1  maxv #define EFER_TLB_FLUSH \
    619  1.1  maxv 	(EFER_NXE|EFER_LMA|EFER_LME)
    620  1.1  maxv #define CR0_TLB_FLUSH \
    621  1.1  maxv 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    622  1.1  maxv #define CR4_TLB_FLUSH \
    623  1.1  maxv 	(CR4_PGE|CR4_PAE|CR4_PSE)
    624  1.1  maxv 
    625  1.1  maxv /* -------------------------------------------------------------------------- */
    626  1.1  maxv 
    627  1.1  maxv struct vmx_machdata {
    628  1.1  maxv 	bool cpuidpresent[VMX_NCPUIDS];
    629  1.1  maxv 	struct nvmm_x86_conf_cpuid cpuid[VMX_NCPUIDS];
    630  1.1  maxv 	kcpuset_t *ept_want_flush;
    631  1.1  maxv };
    632  1.1  maxv 
    633  1.1  maxv static const size_t vmx_conf_sizes[NVMM_X86_NCONF] = {
    634  1.1  maxv 	[NVMM_X86_CONF_CPUID] = sizeof(struct nvmm_x86_conf_cpuid)
    635  1.1  maxv };
    636  1.1  maxv 
    637  1.1  maxv struct vmx_cpudata {
    638  1.1  maxv 	/* General */
    639  1.1  maxv 	uint64_t asid;
    640  1.1  maxv 	bool tlb_want_flush;
    641  1.1  maxv 
    642  1.1  maxv 	/* VMCS */
    643  1.1  maxv 	struct vmcs *vmcs;
    644  1.1  maxv 	paddr_t vmcs_pa;
    645  1.1  maxv 	size_t vmcs_refcnt;
    646  1.1  maxv 
    647  1.1  maxv 	/* MSR bitmap */
    648  1.1  maxv 	uint8_t *msrbm;
    649  1.1  maxv 	paddr_t msrbm_pa;
    650  1.1  maxv 
    651  1.1  maxv 	/* Host state */
    652  1.1  maxv 	uint64_t hxcr0;
    653  1.1  maxv 	uint64_t star;
    654  1.1  maxv 	uint64_t lstar;
    655  1.1  maxv 	uint64_t cstar;
    656  1.1  maxv 	uint64_t sfmask;
    657  1.1  maxv 	uint64_t kernelgsbase;
    658  1.1  maxv 	bool ts_set;
    659  1.1  maxv 	struct xsave_header hfpu __aligned(64);
    660  1.1  maxv 
    661  1.1  maxv 	/* Event state */
    662  1.1  maxv 	bool int_window_exit;
    663  1.1  maxv 	bool nmi_window_exit;
    664  1.1  maxv 
    665  1.1  maxv 	/* Guest state */
    666  1.1  maxv 	struct msr_entry *gmsr;
    667  1.1  maxv 	paddr_t gmsr_pa;
    668  1.5  maxv 	uint64_t gmsr_misc_enable;
    669  1.1  maxv 	uint64_t gcr2;
    670  1.1  maxv 	uint64_t gcr8;
    671  1.1  maxv 	uint64_t gxcr0;
    672  1.1  maxv 	uint64_t gprs[NVMM_X64_NGPR];
    673  1.1  maxv 	uint64_t drs[NVMM_X64_NDR];
    674  1.1  maxv 	uint64_t tsc_offset;
    675  1.1  maxv 	struct xsave_header gfpu __aligned(64);
    676  1.1  maxv };
    677  1.1  maxv 
    678  1.1  maxv static const struct {
    679  1.2  maxv 	uint64_t selector;
    680  1.2  maxv 	uint64_t attrib;
    681  1.2  maxv 	uint64_t limit;
    682  1.1  maxv 	uint64_t base;
    683  1.1  maxv } vmx_guest_segs[NVMM_X64_NSEG] = {
    684  1.1  maxv 	[NVMM_X64_SEG_ES] = {
    685  1.1  maxv 		VMCS_GUEST_ES_SELECTOR,
    686  1.1  maxv 		VMCS_GUEST_ES_ACCESS_RIGHTS,
    687  1.1  maxv 		VMCS_GUEST_ES_LIMIT,
    688  1.1  maxv 		VMCS_GUEST_ES_BASE
    689  1.1  maxv 	},
    690  1.1  maxv 	[NVMM_X64_SEG_CS] = {
    691  1.1  maxv 		VMCS_GUEST_CS_SELECTOR,
    692  1.1  maxv 		VMCS_GUEST_CS_ACCESS_RIGHTS,
    693  1.1  maxv 		VMCS_GUEST_CS_LIMIT,
    694  1.1  maxv 		VMCS_GUEST_CS_BASE
    695  1.1  maxv 	},
    696  1.1  maxv 	[NVMM_X64_SEG_SS] = {
    697  1.1  maxv 		VMCS_GUEST_SS_SELECTOR,
    698  1.1  maxv 		VMCS_GUEST_SS_ACCESS_RIGHTS,
    699  1.1  maxv 		VMCS_GUEST_SS_LIMIT,
    700  1.1  maxv 		VMCS_GUEST_SS_BASE
    701  1.1  maxv 	},
    702  1.1  maxv 	[NVMM_X64_SEG_DS] = {
    703  1.1  maxv 		VMCS_GUEST_DS_SELECTOR,
    704  1.1  maxv 		VMCS_GUEST_DS_ACCESS_RIGHTS,
    705  1.1  maxv 		VMCS_GUEST_DS_LIMIT,
    706  1.1  maxv 		VMCS_GUEST_DS_BASE
    707  1.1  maxv 	},
    708  1.1  maxv 	[NVMM_X64_SEG_FS] = {
    709  1.1  maxv 		VMCS_GUEST_FS_SELECTOR,
    710  1.1  maxv 		VMCS_GUEST_FS_ACCESS_RIGHTS,
    711  1.1  maxv 		VMCS_GUEST_FS_LIMIT,
    712  1.1  maxv 		VMCS_GUEST_FS_BASE
    713  1.1  maxv 	},
    714  1.1  maxv 	[NVMM_X64_SEG_GS] = {
    715  1.1  maxv 		VMCS_GUEST_GS_SELECTOR,
    716  1.1  maxv 		VMCS_GUEST_GS_ACCESS_RIGHTS,
    717  1.1  maxv 		VMCS_GUEST_GS_LIMIT,
    718  1.1  maxv 		VMCS_GUEST_GS_BASE
    719  1.1  maxv 	},
    720  1.1  maxv 	[NVMM_X64_SEG_GDT] = {
    721  1.1  maxv 		0, /* doesn't exist */
    722  1.1  maxv 		0, /* doesn't exist */
    723  1.1  maxv 		VMCS_GUEST_GDTR_LIMIT,
    724  1.1  maxv 		VMCS_GUEST_GDTR_BASE
    725  1.1  maxv 	},
    726  1.1  maxv 	[NVMM_X64_SEG_IDT] = {
    727  1.1  maxv 		0, /* doesn't exist */
    728  1.1  maxv 		0, /* doesn't exist */
    729  1.1  maxv 		VMCS_GUEST_IDTR_LIMIT,
    730  1.1  maxv 		VMCS_GUEST_IDTR_BASE
    731  1.1  maxv 	},
    732  1.1  maxv 	[NVMM_X64_SEG_LDT] = {
    733  1.1  maxv 		VMCS_GUEST_LDTR_SELECTOR,
    734  1.1  maxv 		VMCS_GUEST_LDTR_ACCESS_RIGHTS,
    735  1.1  maxv 		VMCS_GUEST_LDTR_LIMIT,
    736  1.1  maxv 		VMCS_GUEST_LDTR_BASE
    737  1.1  maxv 	},
    738  1.1  maxv 	[NVMM_X64_SEG_TR] = {
    739  1.1  maxv 		VMCS_GUEST_TR_SELECTOR,
    740  1.1  maxv 		VMCS_GUEST_TR_ACCESS_RIGHTS,
    741  1.1  maxv 		VMCS_GUEST_TR_LIMIT,
    742  1.1  maxv 		VMCS_GUEST_TR_BASE
    743  1.1  maxv 	}
    744  1.1  maxv };
    745  1.1  maxv 
    746  1.1  maxv /* -------------------------------------------------------------------------- */
    747  1.1  maxv 
    748  1.1  maxv static uint64_t
    749  1.1  maxv vmx_get_revision(void)
    750  1.1  maxv {
    751  1.1  maxv 	uint64_t msr;
    752  1.1  maxv 
    753  1.1  maxv 	msr = rdmsr(MSR_IA32_VMX_BASIC);
    754  1.1  maxv 	msr &= IA32_VMX_BASIC_IDENT;
    755  1.1  maxv 
    756  1.1  maxv 	return msr;
    757  1.1  maxv }
    758  1.1  maxv 
    759  1.1  maxv static void
    760  1.1  maxv vmx_vmcs_enter(struct nvmm_cpu *vcpu)
    761  1.1  maxv {
    762  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    763  1.1  maxv 	paddr_t oldpa __diagused;
    764  1.1  maxv 
    765  1.1  maxv 	cpudata->vmcs_refcnt++;
    766  1.1  maxv 	if (cpudata->vmcs_refcnt > 1) {
    767  1.1  maxv #ifdef DIAGNOSTIC
    768  1.1  maxv 		KASSERT(kpreempt_disabled());
    769  1.1  maxv 		vmx_vmptrst(&oldpa);
    770  1.1  maxv 		KASSERT(oldpa == cpudata->vmcs_pa);
    771  1.1  maxv #endif
    772  1.1  maxv 		return;
    773  1.1  maxv 	}
    774  1.1  maxv 
    775  1.1  maxv 	kpreempt_disable();
    776  1.1  maxv 
    777  1.1  maxv #ifdef DIAGNOSTIC
    778  1.1  maxv 	vmx_vmptrst(&oldpa);
    779  1.1  maxv 	KASSERT(oldpa == 0xFFFFFFFFFFFFFFFF);
    780  1.1  maxv #endif
    781  1.1  maxv 
    782  1.1  maxv 	vmx_vmptrld(&cpudata->vmcs_pa);
    783  1.1  maxv }
    784  1.1  maxv 
    785  1.1  maxv static void
    786  1.1  maxv vmx_vmcs_leave(struct nvmm_cpu *vcpu)
    787  1.1  maxv {
    788  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    789  1.1  maxv 	paddr_t oldpa __diagused;
    790  1.1  maxv 
    791  1.1  maxv 	KASSERT(kpreempt_disabled());
    792  1.1  maxv 	KASSERT(cpudata->vmcs_refcnt > 0);
    793  1.1  maxv 	cpudata->vmcs_refcnt--;
    794  1.1  maxv 
    795  1.1  maxv 	if (cpudata->vmcs_refcnt > 0) {
    796  1.1  maxv #ifdef DIAGNOSTIC
    797  1.1  maxv 		vmx_vmptrst(&oldpa);
    798  1.1  maxv 		KASSERT(oldpa == cpudata->vmcs_pa);
    799  1.1  maxv #endif
    800  1.1  maxv 		return;
    801  1.1  maxv 	}
    802  1.1  maxv 
    803  1.1  maxv 	vmx_vmclear(&cpudata->vmcs_pa);
    804  1.1  maxv 	kpreempt_enable();
    805  1.1  maxv }
    806  1.1  maxv 
    807  1.1  maxv /* -------------------------------------------------------------------------- */
    808  1.1  maxv 
    809  1.1  maxv static void
    810  1.1  maxv vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
    811  1.1  maxv {
    812  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    813  1.1  maxv 	uint64_t ctls1;
    814  1.1  maxv 
    815  1.1  maxv 	vmx_vmread(VMCS_PROCBASED_CTLS, &ctls1);
    816  1.1  maxv 
    817  1.1  maxv 	if (nmi) {
    818  1.1  maxv 		// XXX INT_STATE_NMI?
    819  1.1  maxv 		ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
    820  1.1  maxv 		cpudata->nmi_window_exit = true;
    821  1.1  maxv 	} else {
    822  1.1  maxv 		ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
    823  1.1  maxv 		cpudata->int_window_exit = true;
    824  1.1  maxv 	}
    825  1.1  maxv 
    826  1.1  maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
    827  1.1  maxv }
    828  1.1  maxv 
    829  1.1  maxv static void
    830  1.1  maxv vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
    831  1.1  maxv {
    832  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    833  1.1  maxv 	uint64_t ctls1;
    834  1.1  maxv 
    835  1.1  maxv 	vmx_vmread(VMCS_PROCBASED_CTLS, &ctls1);
    836  1.1  maxv 
    837  1.1  maxv 	if (nmi) {
    838  1.1  maxv 		ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
    839  1.1  maxv 		cpudata->nmi_window_exit = false;
    840  1.1  maxv 	} else {
    841  1.1  maxv 		ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
    842  1.1  maxv 		cpudata->int_window_exit = false;
    843  1.1  maxv 	}
    844  1.1  maxv 
    845  1.1  maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
    846  1.1  maxv }
    847  1.1  maxv 
    848  1.1  maxv static inline int
    849  1.1  maxv vmx_event_has_error(uint64_t vector)
    850  1.1  maxv {
    851  1.1  maxv 	switch (vector) {
    852  1.1  maxv 	case 8:		/* #DF */
    853  1.1  maxv 	case 10:	/* #TS */
    854  1.1  maxv 	case 11:	/* #NP */
    855  1.1  maxv 	case 12:	/* #SS */
    856  1.1  maxv 	case 13:	/* #GP */
    857  1.1  maxv 	case 14:	/* #PF */
    858  1.1  maxv 	case 17:	/* #AC */
    859  1.1  maxv 	case 30:	/* #SX */
    860  1.1  maxv 		return 1;
    861  1.1  maxv 	default:
    862  1.1  maxv 		return 0;
    863  1.1  maxv 	}
    864  1.1  maxv }
    865  1.1  maxv 
    866  1.1  maxv static int
    867  1.1  maxv vmx_vcpu_inject(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    868  1.1  maxv     struct nvmm_event *event)
    869  1.1  maxv {
    870  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    871  1.1  maxv 	int type = 0, err = 0, ret = 0;
    872  1.1  maxv 	uint64_t info, intstate, rflags;
    873  1.1  maxv 
    874  1.1  maxv 	if (event->vector >= 256) {
    875  1.1  maxv 		return EINVAL;
    876  1.1  maxv 	}
    877  1.1  maxv 
    878  1.1  maxv 	vmx_vmcs_enter(vcpu);
    879  1.1  maxv 
    880  1.1  maxv 	switch (event->type) {
    881  1.1  maxv 	case NVMM_EVENT_INTERRUPT_HW:
    882  1.1  maxv 		type = INTR_INFO_TYPE_EXT_INT;
    883  1.1  maxv 		if (event->vector == 2) {
    884  1.1  maxv 			type = INTR_INFO_TYPE_NMI;
    885  1.1  maxv 		}
    886  1.1  maxv 		vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
    887  1.1  maxv 		if (type == INTR_INFO_TYPE_NMI) {
    888  1.1  maxv 			if (cpudata->nmi_window_exit) {
    889  1.1  maxv 				ret = EAGAIN;
    890  1.1  maxv 				goto out;
    891  1.1  maxv 			}
    892  1.1  maxv 			vmx_event_waitexit_enable(vcpu, true);
    893  1.1  maxv 		} else {
    894  1.1  maxv 			vmx_vmread(VMCS_GUEST_RFLAGS, &rflags);
    895  1.1  maxv 			if ((rflags & PSL_I) == 0 ||
    896  1.1  maxv 			    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0) {
    897  1.1  maxv 				vmx_event_waitexit_enable(vcpu, false);
    898  1.1  maxv 				ret = EAGAIN;
    899  1.1  maxv 				goto out;
    900  1.1  maxv 			}
    901  1.1  maxv 		}
    902  1.1  maxv 		err = 0;
    903  1.1  maxv 		break;
    904  1.1  maxv 	case NVMM_EVENT_INTERRUPT_SW:
    905  1.1  maxv 		ret = EINVAL;
    906  1.1  maxv 		goto out;
    907  1.1  maxv 	case NVMM_EVENT_EXCEPTION:
    908  1.1  maxv 		if (event->vector == 2 || event->vector >= 32) {
    909  1.1  maxv 			ret = EINVAL;
    910  1.1  maxv 			goto out;
    911  1.1  maxv 		}
    912  1.1  maxv 		if (event->vector == 3 || event->vector == 0) {
    913  1.1  maxv 			ret = EINVAL;
    914  1.1  maxv 			goto out;
    915  1.1  maxv 		}
    916  1.1  maxv 		type = INTR_INFO_TYPE_HW_EXC;
    917  1.1  maxv 		err = vmx_event_has_error(event->vector);
    918  1.1  maxv 		break;
    919  1.1  maxv 	default:
    920  1.1  maxv 		ret = EAGAIN;
    921  1.1  maxv 		goto out;
    922  1.1  maxv 	}
    923  1.1  maxv 
    924  1.1  maxv 	info =
    925  1.1  maxv 	    __SHIFTIN(event->vector, INTR_INFO_VECTOR) |
    926  1.1  maxv 	    type |
    927  1.1  maxv 	    __SHIFTIN(err, INTR_INFO_ERROR) |
    928  1.1  maxv 	    __SHIFTIN(1, INTR_INFO_VALID);
    929  1.1  maxv 	vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
    930  1.1  maxv 	vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, event->u.error);
    931  1.1  maxv 
    932  1.1  maxv out:
    933  1.1  maxv 	vmx_vmcs_leave(vcpu);
    934  1.1  maxv 	return ret;
    935  1.1  maxv }
    936  1.1  maxv 
    937  1.1  maxv static void
    938  1.1  maxv vmx_inject_ud(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
    939  1.1  maxv {
    940  1.1  maxv 	struct nvmm_event event;
    941  1.1  maxv 	int ret __diagused;
    942  1.1  maxv 
    943  1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
    944  1.1  maxv 	event.vector = 6;
    945  1.1  maxv 	event.u.error = 0;
    946  1.1  maxv 
    947  1.1  maxv 	ret = vmx_vcpu_inject(mach, vcpu, &event);
    948  1.1  maxv 	KASSERT(ret == 0);
    949  1.1  maxv }
    950  1.1  maxv 
    951  1.1  maxv static void
    952  1.1  maxv vmx_inject_gp(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
    953  1.1  maxv {
    954  1.1  maxv 	struct nvmm_event event;
    955  1.1  maxv 	int ret __diagused;
    956  1.1  maxv 
    957  1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
    958  1.1  maxv 	event.vector = 13;
    959  1.1  maxv 	event.u.error = 0;
    960  1.1  maxv 
    961  1.1  maxv 	ret = vmx_vcpu_inject(mach, vcpu, &event);
    962  1.1  maxv 	KASSERT(ret == 0);
    963  1.1  maxv }
    964  1.1  maxv 
    965  1.1  maxv static inline void
    966  1.1  maxv vmx_inkernel_advance(void)
    967  1.1  maxv {
    968  1.1  maxv 	uint64_t rip, inslen, intstate;
    969  1.1  maxv 
    970  1.1  maxv 	/*
    971  1.1  maxv 	 * Maybe we should also apply single-stepping and debug exceptions.
    972  1.1  maxv 	 * Matters for guest-ring3, because it can execute 'cpuid' under a
    973  1.1  maxv 	 * debugger.
    974  1.1  maxv 	 */
    975  1.1  maxv 	vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH, &inslen);
    976  1.1  maxv 	vmx_vmread(VMCS_GUEST_RIP, &rip);
    977  1.1  maxv 	vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
    978  1.1  maxv 	vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
    979  1.1  maxv 	vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
    980  1.1  maxv 	    intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
    981  1.1  maxv }
    982  1.1  maxv 
    983  1.1  maxv static void
    984  1.1  maxv vmx_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
    985  1.1  maxv {
    986  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    987  1.6  maxv 	uint64_t cr4;
    988  1.1  maxv 
    989  1.1  maxv 	switch (eax) {
    990  1.1  maxv 	case 0x00000001:
    991  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
    992  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
    993  1.1  maxv 		    CPUID_LOCAL_APIC_ID);
    994  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &=
    995  1.1  maxv 		    ~(CPUID2_VMX|CPUID2_SMX|CPUID2_EST|CPUID2_TM2|CPUID2_PDCM|
    996  1.1  maxv 		      CPUID2_PCID|CPUID2_DEADLINE);
    997  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &=
    998  1.1  maxv 		    ~(CPUID_DS|CPUID_ACPI|CPUID_TM);
    999  1.6  maxv 
   1000  1.6  maxv 		/* CPUID2_OSXSAVE depends on CR4. */
   1001  1.6  maxv 		vmx_vmread(VMCS_GUEST_CR4, &cr4);
   1002  1.6  maxv 		if (!(cr4 & CR4_OSXSAVE)) {
   1003  1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
   1004  1.6  maxv 		}
   1005  1.1  maxv 		break;
   1006  1.1  maxv 	case 0x00000005:
   1007  1.1  maxv 	case 0x00000006:
   1008  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1009  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1010  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1011  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1012  1.1  maxv 		break;
   1013  1.1  maxv 	case 0x00000007:
   1014  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_SEF_INVPCID;
   1015  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &=
   1016  1.1  maxv 		    ~(CPUID_SEF_IBRS|CPUID_SEF_STIBP|CPUID_SEF_L1D_FLUSH|
   1017  1.1  maxv 		      CPUID_SEF_SSBD);
   1018  1.1  maxv 		break;
   1019  1.1  maxv 	case 0x0000000D:
   1020  1.6  maxv 		if (vmx_xcr0_mask == 0) {
   1021  1.1  maxv 			break;
   1022  1.1  maxv 		}
   1023  1.6  maxv 		switch (ecx) {
   1024  1.6  maxv 		case 0:
   1025  1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
   1026  1.6  maxv 			if (cpudata->gxcr0 & XCR0_SSE) {
   1027  1.6  maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
   1028  1.6  maxv 			} else {
   1029  1.6  maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
   1030  1.6  maxv 			}
   1031  1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
   1032  1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave);
   1033  1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
   1034  1.6  maxv 			break;
   1035  1.6  maxv 		case 1:
   1036  1.6  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] &= ~CPUID_PES1_XSAVES;
   1037  1.6  maxv 			break;
   1038  1.1  maxv 		}
   1039  1.1  maxv 		break;
   1040  1.1  maxv 	case 0x40000000:
   1041  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1042  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1043  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1044  1.1  maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
   1045  1.1  maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
   1046  1.1  maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
   1047  1.1  maxv 		break;
   1048  1.1  maxv 	case 0x80000001:
   1049  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~CPUID_RDTSCP;
   1050  1.1  maxv 		break;
   1051  1.1  maxv 	default:
   1052  1.1  maxv 		break;
   1053  1.1  maxv 	}
   1054  1.1  maxv }
   1055  1.1  maxv 
   1056  1.1  maxv static void
   1057  1.1  maxv vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1058  1.1  maxv     struct nvmm_exit *exit)
   1059  1.1  maxv {
   1060  1.1  maxv 	struct vmx_machdata *machdata = mach->machdata;
   1061  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1062  1.1  maxv 	struct nvmm_x86_conf_cpuid *cpuid;
   1063  1.1  maxv 	uint64_t eax, ecx;
   1064  1.1  maxv 	u_int descs[4];
   1065  1.1  maxv 	size_t i;
   1066  1.1  maxv 
   1067  1.1  maxv 	eax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1068  1.1  maxv 	ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
   1069  1.1  maxv 	x86_cpuid2(eax, ecx, descs);
   1070  1.1  maxv 
   1071  1.1  maxv 	cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
   1072  1.1  maxv 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
   1073  1.1  maxv 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
   1074  1.1  maxv 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
   1075  1.1  maxv 
   1076  1.1  maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   1077  1.1  maxv 		cpuid = &machdata->cpuid[i];
   1078  1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   1079  1.1  maxv 			continue;
   1080  1.1  maxv 		}
   1081  1.1  maxv 		if (cpuid->leaf != eax) {
   1082  1.1  maxv 			continue;
   1083  1.1  maxv 		}
   1084  1.1  maxv 
   1085  1.1  maxv 		/* del */
   1086  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->del.eax;
   1087  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->del.ebx;
   1088  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->del.ecx;
   1089  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->del.edx;
   1090  1.1  maxv 
   1091  1.1  maxv 		/* set */
   1092  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->set.eax;
   1093  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->set.ebx;
   1094  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->set.ecx;
   1095  1.1  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->set.edx;
   1096  1.1  maxv 
   1097  1.1  maxv 		break;
   1098  1.1  maxv 	}
   1099  1.1  maxv 
   1100  1.1  maxv 	/* Overwrite non-tunable leaves. */
   1101  1.1  maxv 	vmx_inkernel_handle_cpuid(vcpu, eax, ecx);
   1102  1.1  maxv 
   1103  1.1  maxv 	vmx_inkernel_advance();
   1104  1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
   1105  1.1  maxv }
   1106  1.1  maxv 
   1107  1.1  maxv static void
   1108  1.1  maxv vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1109  1.1  maxv     struct nvmm_exit *exit)
   1110  1.1  maxv {
   1111  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1112  1.1  maxv 	uint64_t rflags;
   1113  1.1  maxv 
   1114  1.1  maxv 	if (cpudata->int_window_exit) {
   1115  1.1  maxv 		vmx_vmread(VMCS_GUEST_RFLAGS, &rflags);
   1116  1.1  maxv 		if (rflags & PSL_I) {
   1117  1.1  maxv 			vmx_event_waitexit_disable(vcpu, false);
   1118  1.1  maxv 		}
   1119  1.1  maxv 	}
   1120  1.1  maxv 
   1121  1.1  maxv 	vmx_inkernel_advance();
   1122  1.1  maxv 	exit->reason = NVMM_EXIT_HALTED;
   1123  1.1  maxv }
   1124  1.1  maxv 
   1125  1.1  maxv #define VMX_QUAL_CR_NUM		__BITS(3,0)
   1126  1.1  maxv #define VMX_QUAL_CR_TYPE	__BITS(5,4)
   1127  1.1  maxv #define		CR_TYPE_WRITE	0
   1128  1.1  maxv #define		CR_TYPE_READ	1
   1129  1.1  maxv #define		CR_TYPE_CLTS	2
   1130  1.1  maxv #define		CR_TYPE_LMSW	3
   1131  1.1  maxv #define VMX_QUAL_CR_LMSW_OPMEM	__BIT(6)
   1132  1.1  maxv #define VMX_QUAL_CR_GPR		__BITS(11,8)
   1133  1.1  maxv #define VMX_QUAL_CR_LMSW_SRC	__BIT(31,16)
   1134  1.1  maxv 
   1135  1.1  maxv static inline int
   1136  1.1  maxv vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
   1137  1.1  maxv {
   1138  1.1  maxv 	/* Bits set to 1 in fixed0 are fixed to 1. */
   1139  1.1  maxv 	if ((crval & fixed0) != fixed0) {
   1140  1.1  maxv 		return -1;
   1141  1.1  maxv 	}
   1142  1.1  maxv 	/* Bits set to 0 in fixed1 are fixed to 0. */
   1143  1.1  maxv 	if (crval & ~fixed1) {
   1144  1.1  maxv 		return -1;
   1145  1.1  maxv 	}
   1146  1.1  maxv 	return 0;
   1147  1.1  maxv }
   1148  1.1  maxv 
   1149  1.1  maxv static int
   1150  1.1  maxv vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1151  1.1  maxv     uint64_t qual)
   1152  1.1  maxv {
   1153  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1154  1.1  maxv 	uint64_t type, gpr, cr0;
   1155  1.1  maxv 
   1156  1.1  maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1157  1.1  maxv 	if (type != CR_TYPE_WRITE) {
   1158  1.1  maxv 		return -1;
   1159  1.1  maxv 	}
   1160  1.1  maxv 
   1161  1.1  maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1162  1.1  maxv 	KASSERT(gpr < 16);
   1163  1.1  maxv 
   1164  1.1  maxv 	if (gpr == NVMM_X64_GPR_RSP) {
   1165  1.1  maxv 		vmx_vmread(VMCS_GUEST_RSP, &gpr);
   1166  1.1  maxv 	} else {
   1167  1.1  maxv 		gpr = cpudata->gprs[gpr];
   1168  1.1  maxv 	}
   1169  1.1  maxv 
   1170  1.1  maxv 	cr0 = gpr | CR0_NE | CR0_ET;
   1171  1.1  maxv 	cr0 &= ~(CR0_NW|CR0_CD);
   1172  1.1  maxv 
   1173  1.1  maxv 	if (vmx_check_cr(cr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
   1174  1.1  maxv 		return -1;
   1175  1.1  maxv 	}
   1176  1.1  maxv 
   1177  1.1  maxv 	vmx_vmwrite(VMCS_GUEST_CR0, cr0);
   1178  1.1  maxv 	vmx_inkernel_advance();
   1179  1.1  maxv 	return 0;
   1180  1.1  maxv }
   1181  1.1  maxv 
   1182  1.1  maxv static int
   1183  1.1  maxv vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1184  1.1  maxv     uint64_t qual)
   1185  1.1  maxv {
   1186  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1187  1.1  maxv 	uint64_t type, gpr, cr4;
   1188  1.1  maxv 
   1189  1.1  maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1190  1.1  maxv 	if (type != CR_TYPE_WRITE) {
   1191  1.1  maxv 		return -1;
   1192  1.1  maxv 	}
   1193  1.1  maxv 
   1194  1.1  maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1195  1.1  maxv 	KASSERT(gpr < 16);
   1196  1.1  maxv 
   1197  1.1  maxv 	if (gpr == NVMM_X64_GPR_RSP) {
   1198  1.1  maxv 		vmx_vmread(VMCS_GUEST_RSP, &gpr);
   1199  1.1  maxv 	} else {
   1200  1.1  maxv 		gpr = cpudata->gprs[gpr];
   1201  1.1  maxv 	}
   1202  1.1  maxv 
   1203  1.1  maxv 	cr4 = gpr | CR4_VMXE;
   1204  1.1  maxv 
   1205  1.1  maxv 	if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
   1206  1.1  maxv 		return -1;
   1207  1.1  maxv 	}
   1208  1.1  maxv 
   1209  1.1  maxv 	vmx_vmwrite(VMCS_GUEST_CR4, cr4);
   1210  1.1  maxv 	vmx_inkernel_advance();
   1211  1.1  maxv 	return 0;
   1212  1.1  maxv }
   1213  1.1  maxv 
   1214  1.1  maxv static int
   1215  1.1  maxv vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1216  1.1  maxv     uint64_t qual)
   1217  1.1  maxv {
   1218  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1219  1.1  maxv 	uint64_t type, gpr;
   1220  1.1  maxv 	bool write;
   1221  1.1  maxv 
   1222  1.1  maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1223  1.1  maxv 	if (type == CR_TYPE_WRITE) {
   1224  1.1  maxv 		write = true;
   1225  1.1  maxv 	} else if (type == CR_TYPE_READ) {
   1226  1.1  maxv 		write = false;
   1227  1.1  maxv 	} else {
   1228  1.1  maxv 		return -1;
   1229  1.1  maxv 	}
   1230  1.1  maxv 
   1231  1.1  maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1232  1.1  maxv 	KASSERT(gpr < 16);
   1233  1.1  maxv 
   1234  1.1  maxv 	if (write) {
   1235  1.1  maxv 		if (gpr == NVMM_X64_GPR_RSP) {
   1236  1.1  maxv 			vmx_vmread(VMCS_GUEST_RSP, &cpudata->gcr8);
   1237  1.1  maxv 		} else {
   1238  1.1  maxv 			cpudata->gcr8 = cpudata->gprs[gpr];
   1239  1.1  maxv 		}
   1240  1.1  maxv 	} else {
   1241  1.1  maxv 		if (gpr == NVMM_X64_GPR_RSP) {
   1242  1.1  maxv 			vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
   1243  1.1  maxv 		} else {
   1244  1.1  maxv 			cpudata->gprs[gpr] = cpudata->gcr8;
   1245  1.1  maxv 		}
   1246  1.1  maxv 	}
   1247  1.1  maxv 
   1248  1.1  maxv 	vmx_inkernel_advance();
   1249  1.1  maxv 	return 0;
   1250  1.1  maxv }
   1251  1.1  maxv 
   1252  1.1  maxv static void
   1253  1.1  maxv vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1254  1.1  maxv     struct nvmm_exit *exit)
   1255  1.1  maxv {
   1256  1.1  maxv 	uint64_t qual;
   1257  1.1  maxv 	int ret;
   1258  1.1  maxv 
   1259  1.1  maxv 	vmx_vmread(VMCS_EXIT_QUALIFICATION, &qual);
   1260  1.1  maxv 
   1261  1.1  maxv 	switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
   1262  1.1  maxv 	case 0:
   1263  1.1  maxv 		ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
   1264  1.1  maxv 		break;
   1265  1.1  maxv 	case 4:
   1266  1.1  maxv 		ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
   1267  1.1  maxv 		break;
   1268  1.1  maxv 	case 8:
   1269  1.1  maxv 		ret = vmx_inkernel_handle_cr8(mach, vcpu, qual);
   1270  1.1  maxv 		break;
   1271  1.1  maxv 	default:
   1272  1.1  maxv 		ret = -1;
   1273  1.1  maxv 		break;
   1274  1.1  maxv 	}
   1275  1.1  maxv 
   1276  1.1  maxv 	if (ret == -1) {
   1277  1.1  maxv 		vmx_inject_gp(mach, vcpu);
   1278  1.1  maxv 	}
   1279  1.1  maxv 
   1280  1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
   1281  1.1  maxv }
   1282  1.1  maxv 
   1283  1.1  maxv #define VMX_QUAL_IO_SIZE	__BITS(2,0)
   1284  1.1  maxv #define		IO_SIZE_8	0
   1285  1.1  maxv #define		IO_SIZE_16	1
   1286  1.1  maxv #define		IO_SIZE_32	3
   1287  1.1  maxv #define VMX_QUAL_IO_IN		__BIT(3)
   1288  1.1  maxv #define VMX_QUAL_IO_STR		__BIT(4)
   1289  1.1  maxv #define VMX_QUAL_IO_REP		__BIT(5)
   1290  1.1  maxv #define VMX_QUAL_IO_DX		__BIT(6)
   1291  1.1  maxv #define VMX_QUAL_IO_PORT	__BITS(31,16)
   1292  1.1  maxv 
   1293  1.1  maxv #define VMX_INFO_IO_ADRSIZE	__BITS(9,7)
   1294  1.1  maxv #define		IO_ADRSIZE_16	0
   1295  1.1  maxv #define		IO_ADRSIZE_32	1
   1296  1.1  maxv #define		IO_ADRSIZE_64	2
   1297  1.1  maxv #define VMX_INFO_IO_SEG		__BITS(17,15)
   1298  1.1  maxv 
   1299  1.1  maxv static const int seg_to_nvmm[] = {
   1300  1.1  maxv 	[0] = NVMM_X64_SEG_ES,
   1301  1.1  maxv 	[1] = NVMM_X64_SEG_CS,
   1302  1.1  maxv 	[2] = NVMM_X64_SEG_SS,
   1303  1.1  maxv 	[3] = NVMM_X64_SEG_DS,
   1304  1.1  maxv 	[4] = NVMM_X64_SEG_FS,
   1305  1.1  maxv 	[5] = NVMM_X64_SEG_GS
   1306  1.1  maxv };
   1307  1.1  maxv 
   1308  1.1  maxv static void
   1309  1.1  maxv vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1310  1.1  maxv     struct nvmm_exit *exit)
   1311  1.1  maxv {
   1312  1.1  maxv 	uint64_t qual, info, inslen, rip;
   1313  1.1  maxv 
   1314  1.1  maxv 	vmx_vmread(VMCS_EXIT_QUALIFICATION, &qual);
   1315  1.1  maxv 	vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO, &info);
   1316  1.1  maxv 
   1317  1.1  maxv 	exit->reason = NVMM_EXIT_IO;
   1318  1.1  maxv 
   1319  1.1  maxv 	if (qual & VMX_QUAL_IO_IN) {
   1320  1.1  maxv 		exit->u.io.type = NVMM_EXIT_IO_IN;
   1321  1.1  maxv 	} else {
   1322  1.1  maxv 		exit->u.io.type = NVMM_EXIT_IO_OUT;
   1323  1.1  maxv 	}
   1324  1.1  maxv 
   1325  1.1  maxv 	exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
   1326  1.1  maxv 
   1327  1.1  maxv 	KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
   1328  1.1  maxv 	exit->u.io.seg = seg_to_nvmm[__SHIFTOUT(info, VMX_INFO_IO_SEG)];
   1329  1.1  maxv 
   1330  1.1  maxv 	if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
   1331  1.1  maxv 		exit->u.io.address_size = 8;
   1332  1.1  maxv 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
   1333  1.1  maxv 		exit->u.io.address_size = 4;
   1334  1.1  maxv 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
   1335  1.1  maxv 		exit->u.io.address_size = 2;
   1336  1.1  maxv 	}
   1337  1.1  maxv 
   1338  1.1  maxv 	if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
   1339  1.1  maxv 		exit->u.io.operand_size = 4;
   1340  1.1  maxv 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
   1341  1.1  maxv 		exit->u.io.operand_size = 2;
   1342  1.1  maxv 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
   1343  1.1  maxv 		exit->u.io.operand_size = 1;
   1344  1.1  maxv 	}
   1345  1.1  maxv 
   1346  1.1  maxv 	exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
   1347  1.1  maxv 	exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
   1348  1.1  maxv 
   1349  1.1  maxv 	if ((exit->u.io.type == NVMM_EXIT_IO_IN) && exit->u.io.str) {
   1350  1.1  maxv 		exit->u.io.seg = NVMM_X64_SEG_ES;
   1351  1.1  maxv 	}
   1352  1.1  maxv 
   1353  1.1  maxv 	vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH, &inslen);
   1354  1.1  maxv 	vmx_vmread(VMCS_GUEST_RIP, &rip);
   1355  1.1  maxv 	exit->u.io.npc = rip + inslen;
   1356  1.1  maxv }
   1357  1.1  maxv 
   1358  1.1  maxv static const uint64_t msr_ignore_list[] = {
   1359  1.1  maxv 	MSR_BIOS_SIGN,
   1360  1.1  maxv 	MSR_IA32_PLATFORM_ID
   1361  1.1  maxv };
   1362  1.1  maxv 
   1363  1.1  maxv static bool
   1364  1.1  maxv vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1365  1.1  maxv     struct nvmm_exit *exit)
   1366  1.1  maxv {
   1367  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1368  1.1  maxv 	uint64_t val;
   1369  1.1  maxv 	size_t i;
   1370  1.1  maxv 
   1371  1.1  maxv 	switch (exit->u.msr.type) {
   1372  1.1  maxv 	case NVMM_EXIT_MSR_RDMSR:
   1373  1.1  maxv 		if (exit->u.msr.msr == MSR_CR_PAT) {
   1374  1.1  maxv 			vmx_vmread(VMCS_GUEST_IA32_PAT, &val);
   1375  1.1  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1376  1.1  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1377  1.1  maxv 			goto handled;
   1378  1.1  maxv 		}
   1379  1.5  maxv 		if (exit->u.msr.msr == MSR_MISC_ENABLE) {
   1380  1.5  maxv 			val = cpudata->gmsr_misc_enable;
   1381  1.5  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1382  1.5  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1383  1.5  maxv 			goto handled;
   1384  1.5  maxv 		}
   1385  1.1  maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1386  1.1  maxv 			if (msr_ignore_list[i] != exit->u.msr.msr)
   1387  1.1  maxv 				continue;
   1388  1.1  maxv 			val = 0;
   1389  1.1  maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1390  1.1  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1391  1.1  maxv 			goto handled;
   1392  1.1  maxv 		}
   1393  1.1  maxv 		break;
   1394  1.1  maxv 	case NVMM_EXIT_MSR_WRMSR:
   1395  1.4  maxv 		if (exit->u.msr.msr == MSR_TSC) {
   1396  1.4  maxv 			cpudata->tsc_offset = exit->u.msr.val - cpu_counter();
   1397  1.4  maxv 			vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->tsc_offset +
   1398  1.4  maxv 			    curcpu()->ci_data.cpu_cc_skew);
   1399  1.4  maxv 			goto handled;
   1400  1.4  maxv 		}
   1401  1.1  maxv 		if (exit->u.msr.msr == MSR_CR_PAT) {
   1402  1.1  maxv 			vmx_vmwrite(VMCS_GUEST_IA32_PAT, exit->u.msr.val);
   1403  1.1  maxv 			goto handled;
   1404  1.1  maxv 		}
   1405  1.5  maxv 		if (exit->u.msr.msr == MSR_MISC_ENABLE) {
   1406  1.5  maxv 			/* Don't care. */
   1407  1.5  maxv 			goto handled;
   1408  1.5  maxv 		}
   1409  1.1  maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1410  1.1  maxv 			if (msr_ignore_list[i] != exit->u.msr.msr)
   1411  1.1  maxv 				continue;
   1412  1.1  maxv 			goto handled;
   1413  1.1  maxv 		}
   1414  1.1  maxv 		break;
   1415  1.1  maxv 	}
   1416  1.1  maxv 
   1417  1.1  maxv 	return false;
   1418  1.1  maxv 
   1419  1.1  maxv handled:
   1420  1.1  maxv 	vmx_inkernel_advance();
   1421  1.1  maxv 	return true;
   1422  1.1  maxv }
   1423  1.1  maxv 
   1424  1.1  maxv static void
   1425  1.1  maxv vmx_exit_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1426  1.1  maxv     struct nvmm_exit *exit, bool rdmsr)
   1427  1.1  maxv {
   1428  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1429  1.1  maxv 	uint64_t inslen, rip;
   1430  1.1  maxv 
   1431  1.1  maxv 	if (rdmsr) {
   1432  1.1  maxv 		exit->u.msr.type = NVMM_EXIT_MSR_RDMSR;
   1433  1.1  maxv 	} else {
   1434  1.1  maxv 		exit->u.msr.type = NVMM_EXIT_MSR_WRMSR;
   1435  1.1  maxv 	}
   1436  1.1  maxv 
   1437  1.1  maxv 	exit->u.msr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1438  1.1  maxv 
   1439  1.1  maxv 	if (rdmsr) {
   1440  1.1  maxv 		exit->u.msr.val = 0;
   1441  1.1  maxv 	} else {
   1442  1.1  maxv 		uint64_t rdx, rax;
   1443  1.1  maxv 		rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
   1444  1.1  maxv 		rax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1445  1.1  maxv 		exit->u.msr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
   1446  1.1  maxv 	}
   1447  1.1  maxv 
   1448  1.1  maxv 	if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
   1449  1.1  maxv 		exit->reason = NVMM_EXIT_NONE;
   1450  1.1  maxv 		return;
   1451  1.1  maxv 	}
   1452  1.1  maxv 
   1453  1.1  maxv 	exit->reason = NVMM_EXIT_MSR;
   1454  1.1  maxv 	vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH, &inslen);
   1455  1.1  maxv 	vmx_vmread(VMCS_GUEST_RIP, &rip);
   1456  1.1  maxv 	exit->u.msr.npc = rip + inslen;
   1457  1.1  maxv }
   1458  1.1  maxv 
   1459  1.1  maxv static void
   1460  1.1  maxv vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1461  1.1  maxv     struct nvmm_exit *exit)
   1462  1.1  maxv {
   1463  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1464  1.1  maxv 	uint16_t val;
   1465  1.1  maxv 
   1466  1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
   1467  1.1  maxv 
   1468  1.1  maxv 	val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
   1469  1.1  maxv 	    (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
   1470  1.1  maxv 
   1471  1.1  maxv 	if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
   1472  1.1  maxv 		goto error;
   1473  1.1  maxv 	} else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
   1474  1.1  maxv 		goto error;
   1475  1.1  maxv 	} else if (__predict_false((val & XCR0_X87) == 0)) {
   1476  1.1  maxv 		goto error;
   1477  1.1  maxv 	}
   1478  1.1  maxv 
   1479  1.1  maxv 	cpudata->gxcr0 = val;
   1480  1.1  maxv 
   1481  1.1  maxv 	vmx_inkernel_advance();
   1482  1.1  maxv 	return;
   1483  1.1  maxv 
   1484  1.1  maxv error:
   1485  1.1  maxv 	vmx_inject_gp(mach, vcpu);
   1486  1.1  maxv }
   1487  1.1  maxv 
   1488  1.1  maxv #define VMX_EPT_VIOLATION_READ		__BIT(0)
   1489  1.1  maxv #define VMX_EPT_VIOLATION_WRITE		__BIT(1)
   1490  1.1  maxv #define VMX_EPT_VIOLATION_EXECUTE	__BIT(2)
   1491  1.1  maxv 
   1492  1.1  maxv static void
   1493  1.1  maxv vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1494  1.1  maxv     struct nvmm_exit *exit)
   1495  1.1  maxv {
   1496  1.1  maxv 	uint64_t perm;
   1497  1.1  maxv 	gpaddr_t gpa;
   1498  1.1  maxv 	int error;
   1499  1.1  maxv 
   1500  1.1  maxv 	vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS, &gpa);
   1501  1.1  maxv 
   1502  1.1  maxv 	error = uvm_fault(&mach->vm->vm_map, gpa, VM_PROT_ALL);
   1503  1.1  maxv 
   1504  1.1  maxv 	if (error) {
   1505  1.1  maxv 		exit->reason = NVMM_EXIT_MEMORY;
   1506  1.1  maxv 		vmx_vmread(VMCS_EXIT_QUALIFICATION, &perm);
   1507  1.1  maxv 		if (perm & VMX_EPT_VIOLATION_WRITE)
   1508  1.1  maxv 			exit->u.mem.perm = NVMM_EXIT_MEMORY_WRITE;
   1509  1.1  maxv 		else if (perm & VMX_EPT_VIOLATION_EXECUTE)
   1510  1.1  maxv 			exit->u.mem.perm = NVMM_EXIT_MEMORY_EXEC;
   1511  1.1  maxv 		else
   1512  1.1  maxv 			exit->u.mem.perm = NVMM_EXIT_MEMORY_READ;
   1513  1.1  maxv 		exit->u.mem.gpa = gpa;
   1514  1.1  maxv 		exit->u.mem.inst_len = 0;
   1515  1.1  maxv 	} else {
   1516  1.1  maxv 		exit->reason = NVMM_EXIT_NONE;
   1517  1.1  maxv 	}
   1518  1.1  maxv }
   1519  1.1  maxv 
   1520  1.1  maxv static void
   1521  1.1  maxv vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
   1522  1.1  maxv {
   1523  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1524  1.1  maxv 
   1525  1.1  maxv 	cpudata->ts_set = (rcr0() & CR0_TS) != 0;
   1526  1.1  maxv 
   1527  1.1  maxv 	fpu_area_save(&cpudata->hfpu, vmx_xcr0_mask);
   1528  1.1  maxv 	fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask);
   1529  1.1  maxv 
   1530  1.1  maxv 	if (vmx_xcr0_mask != 0) {
   1531  1.1  maxv 		cpudata->hxcr0 = rdxcr(0);
   1532  1.1  maxv 		wrxcr(0, cpudata->gxcr0);
   1533  1.1  maxv 	}
   1534  1.1  maxv }
   1535  1.1  maxv 
   1536  1.1  maxv static void
   1537  1.1  maxv vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   1538  1.1  maxv {
   1539  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1540  1.1  maxv 
   1541  1.1  maxv 	if (vmx_xcr0_mask != 0) {
   1542  1.1  maxv 		cpudata->gxcr0 = rdxcr(0);
   1543  1.1  maxv 		wrxcr(0, cpudata->hxcr0);
   1544  1.1  maxv 	}
   1545  1.1  maxv 
   1546  1.1  maxv 	fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask);
   1547  1.1  maxv 	fpu_area_restore(&cpudata->hfpu, vmx_xcr0_mask);
   1548  1.1  maxv 
   1549  1.1  maxv 	if (cpudata->ts_set) {
   1550  1.1  maxv 		stts();
   1551  1.1  maxv 	}
   1552  1.1  maxv }
   1553  1.1  maxv 
   1554  1.1  maxv static void
   1555  1.1  maxv vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   1556  1.1  maxv {
   1557  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1558  1.1  maxv 
   1559  1.1  maxv 	x86_dbregs_save(curlwp);
   1560  1.1  maxv 
   1561  1.1  maxv 	ldr7(0);
   1562  1.1  maxv 
   1563  1.1  maxv 	ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
   1564  1.1  maxv 	ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
   1565  1.1  maxv 	ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
   1566  1.1  maxv 	ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
   1567  1.1  maxv 	ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
   1568  1.1  maxv }
   1569  1.1  maxv 
   1570  1.1  maxv static void
   1571  1.1  maxv vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   1572  1.1  maxv {
   1573  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1574  1.1  maxv 
   1575  1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
   1576  1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
   1577  1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
   1578  1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
   1579  1.1  maxv 	cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
   1580  1.1  maxv 
   1581  1.1  maxv 	x86_dbregs_restore(curlwp);
   1582  1.1  maxv }
   1583  1.1  maxv 
   1584  1.1  maxv static void
   1585  1.1  maxv vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   1586  1.1  maxv {
   1587  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1588  1.1  maxv 
   1589  1.1  maxv 	/* This gets restored automatically by the CPU. */
   1590  1.1  maxv 	vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
   1591  1.1  maxv 	vmx_vmwrite(VMCS_HOST_CR3, rcr3());
   1592  1.1  maxv 	vmx_vmwrite(VMCS_HOST_CR4, rcr4());
   1593  1.1  maxv 
   1594  1.1  maxv 	/* Note: MSR_LSTAR is not static, because of SVS. */
   1595  1.1  maxv 	cpudata->lstar = rdmsr(MSR_LSTAR);
   1596  1.1  maxv 	cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
   1597  1.1  maxv }
   1598  1.1  maxv 
   1599  1.1  maxv static void
   1600  1.1  maxv vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   1601  1.1  maxv {
   1602  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1603  1.1  maxv 
   1604  1.1  maxv 	wrmsr(MSR_STAR, cpudata->star);
   1605  1.1  maxv 	wrmsr(MSR_LSTAR, cpudata->lstar);
   1606  1.1  maxv 	wrmsr(MSR_CSTAR, cpudata->cstar);
   1607  1.1  maxv 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   1608  1.1  maxv 	wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
   1609  1.1  maxv }
   1610  1.1  maxv 
   1611  1.1  maxv #define VMX_INVVPID_ADDRESS		0
   1612  1.1  maxv #define VMX_INVVPID_CONTEXT		1
   1613  1.1  maxv #define VMX_INVVPID_ALL			2
   1614  1.1  maxv #define VMX_INVVPID_CONTEXT_NOGLOBAL	3
   1615  1.1  maxv 
   1616  1.1  maxv #define VMX_INVEPT_CONTEXT		1
   1617  1.1  maxv #define VMX_INVEPT_ALL			2
   1618  1.1  maxv 
   1619  1.1  maxv static int
   1620  1.1  maxv vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1621  1.1  maxv     struct nvmm_exit *exit)
   1622  1.1  maxv {
   1623  1.1  maxv 	struct vmx_machdata *machdata = mach->machdata;
   1624  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1625  1.1  maxv 	bool tlb_need_flush = false;
   1626  1.1  maxv 	struct vpid_desc vpid_desc;
   1627  1.1  maxv 	struct ept_desc ept_desc;
   1628  1.1  maxv 	struct cpu_info *ci;
   1629  1.1  maxv 	uint64_t exitcode;
   1630  1.1  maxv 	uint64_t intstate;
   1631  1.1  maxv 	int hcpu, s, ret;
   1632  1.1  maxv 	bool launched = false;
   1633  1.1  maxv 
   1634  1.1  maxv 	vmx_vmcs_enter(vcpu);
   1635  1.1  maxv 	ci = curcpu();
   1636  1.1  maxv 	hcpu = cpu_number();
   1637  1.1  maxv 
   1638  1.1  maxv 	if (__predict_false(kcpuset_isset(machdata->ept_want_flush, hcpu))) {
   1639  1.1  maxv 		vmx_vmread(VMCS_EPTP, &ept_desc.eptp);
   1640  1.1  maxv 		ept_desc.mbz = 0;
   1641  1.1  maxv 		vmx_invept(vmx_ept_flush_op, &ept_desc);
   1642  1.1  maxv 		kcpuset_clear(machdata->ept_want_flush, hcpu);
   1643  1.1  maxv 	}
   1644  1.1  maxv 
   1645  1.1  maxv 	if (vcpu->hcpu_last != hcpu) {
   1646  1.1  maxv 		tlb_need_flush = true;
   1647  1.1  maxv 	}
   1648  1.1  maxv 
   1649  1.1  maxv 	if (vcpu->hcpu_last != hcpu) {
   1650  1.1  maxv 		vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
   1651  1.1  maxv 		vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
   1652  1.1  maxv 		vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
   1653  1.1  maxv 		vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
   1654  1.1  maxv 		vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->tsc_offset +
   1655  1.1  maxv 		    curcpu()->ci_data.cpu_cc_skew);
   1656  1.1  maxv 		vcpu->hcpu_last = hcpu;
   1657  1.1  maxv 	}
   1658  1.1  maxv 
   1659  1.1  maxv 	vmx_vcpu_guest_dbregs_enter(vcpu);
   1660  1.1  maxv 	vmx_vcpu_guest_misc_enter(vcpu);
   1661  1.1  maxv 
   1662  1.1  maxv 	while (1) {
   1663  1.1  maxv 		if (cpudata->tlb_want_flush || tlb_need_flush) {
   1664  1.1  maxv 			vpid_desc.vpid = cpudata->asid;
   1665  1.1  maxv 			vpid_desc.addr = 0;
   1666  1.1  maxv 			vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
   1667  1.1  maxv 			cpudata->tlb_want_flush = false;
   1668  1.1  maxv 			tlb_need_flush = false;
   1669  1.1  maxv 		}
   1670  1.1  maxv 
   1671  1.1  maxv 		s = splhigh();
   1672  1.1  maxv 		vmx_vcpu_guest_fpu_enter(vcpu);
   1673  1.1  maxv 		lcr2(cpudata->gcr2);
   1674  1.1  maxv 		if (launched) {
   1675  1.1  maxv 			ret = vmx_vmresume(cpudata->gprs);
   1676  1.1  maxv 		} else {
   1677  1.1  maxv 			ret = vmx_vmlaunch(cpudata->gprs);
   1678  1.1  maxv 		}
   1679  1.1  maxv 		cpudata->gcr2 = rcr2();
   1680  1.1  maxv 		vmx_vcpu_guest_fpu_leave(vcpu);
   1681  1.1  maxv 		splx(s);
   1682  1.1  maxv 
   1683  1.1  maxv 		if (__predict_false(ret != 0)) {
   1684  1.1  maxv 			exit->reason = NVMM_EXIT_INVALID;
   1685  1.1  maxv 			break;
   1686  1.1  maxv 		}
   1687  1.1  maxv 
   1688  1.1  maxv 		launched = true;
   1689  1.1  maxv 
   1690  1.1  maxv 		vmx_vmread(VMCS_EXIT_REASON, &exitcode);
   1691  1.1  maxv 		exitcode &= __BITS(15,0);
   1692  1.1  maxv 
   1693  1.1  maxv 		switch (exitcode) {
   1694  1.1  maxv 		case VMCS_EXITCODE_EXT_INT:
   1695  1.1  maxv 			exit->reason = NVMM_EXIT_NONE;
   1696  1.1  maxv 			break;
   1697  1.1  maxv 		case VMCS_EXITCODE_CPUID:
   1698  1.1  maxv 			vmx_exit_cpuid(mach, vcpu, exit);
   1699  1.1  maxv 			break;
   1700  1.1  maxv 		case VMCS_EXITCODE_HLT:
   1701  1.1  maxv 			vmx_exit_hlt(mach, vcpu, exit);
   1702  1.1  maxv 			break;
   1703  1.1  maxv 		case VMCS_EXITCODE_CR:
   1704  1.1  maxv 			vmx_exit_cr(mach, vcpu, exit);
   1705  1.1  maxv 			break;
   1706  1.1  maxv 		case VMCS_EXITCODE_IO:
   1707  1.1  maxv 			vmx_exit_io(mach, vcpu, exit);
   1708  1.1  maxv 			break;
   1709  1.1  maxv 		case VMCS_EXITCODE_RDMSR:
   1710  1.1  maxv 			vmx_exit_msr(mach, vcpu, exit, true);
   1711  1.1  maxv 			break;
   1712  1.1  maxv 		case VMCS_EXITCODE_WRMSR:
   1713  1.1  maxv 			vmx_exit_msr(mach, vcpu, exit, false);
   1714  1.1  maxv 			break;
   1715  1.1  maxv 		case VMCS_EXITCODE_SHUTDOWN:
   1716  1.1  maxv 			exit->reason = NVMM_EXIT_SHUTDOWN;
   1717  1.1  maxv 			break;
   1718  1.1  maxv 		case VMCS_EXITCODE_MONITOR:
   1719  1.1  maxv 			exit->reason = NVMM_EXIT_MONITOR;
   1720  1.1  maxv 			break;
   1721  1.1  maxv 		case VMCS_EXITCODE_MWAIT:
   1722  1.1  maxv 			exit->reason = NVMM_EXIT_MWAIT;
   1723  1.1  maxv 			break;
   1724  1.1  maxv 		case VMCS_EXITCODE_XSETBV:
   1725  1.1  maxv 			vmx_exit_xsetbv(mach, vcpu, exit);
   1726  1.1  maxv 			break;
   1727  1.1  maxv 		case VMCS_EXITCODE_RDPMC:
   1728  1.1  maxv 		case VMCS_EXITCODE_RDTSCP:
   1729  1.1  maxv 		case VMCS_EXITCODE_INVVPID:
   1730  1.1  maxv 		case VMCS_EXITCODE_INVEPT:
   1731  1.1  maxv 		case VMCS_EXITCODE_VMCALL:
   1732  1.1  maxv 		case VMCS_EXITCODE_VMCLEAR:
   1733  1.1  maxv 		case VMCS_EXITCODE_VMLAUNCH:
   1734  1.1  maxv 		case VMCS_EXITCODE_VMPTRLD:
   1735  1.1  maxv 		case VMCS_EXITCODE_VMPTRST:
   1736  1.1  maxv 		case VMCS_EXITCODE_VMREAD:
   1737  1.1  maxv 		case VMCS_EXITCODE_VMRESUME:
   1738  1.1  maxv 		case VMCS_EXITCODE_VMWRITE:
   1739  1.1  maxv 		case VMCS_EXITCODE_VMXOFF:
   1740  1.1  maxv 		case VMCS_EXITCODE_VMXON:
   1741  1.1  maxv 			vmx_inject_ud(mach, vcpu);
   1742  1.1  maxv 			exit->reason = NVMM_EXIT_NONE;
   1743  1.1  maxv 			break;
   1744  1.1  maxv 		case VMCS_EXITCODE_EPT_VIOLATION:
   1745  1.1  maxv 			vmx_exit_epf(mach, vcpu, exit);
   1746  1.1  maxv 			break;
   1747  1.1  maxv 		case VMCS_EXITCODE_INT_WINDOW:
   1748  1.1  maxv 			vmx_event_waitexit_disable(vcpu, false);
   1749  1.1  maxv 			exit->reason = NVMM_EXIT_INT_READY;
   1750  1.1  maxv 			break;
   1751  1.1  maxv 		case VMCS_EXITCODE_NMI_WINDOW:
   1752  1.1  maxv 			vmx_event_waitexit_disable(vcpu, true);
   1753  1.1  maxv 			exit->reason = NVMM_EXIT_NMI_READY;
   1754  1.1  maxv 			break;
   1755  1.1  maxv 		default:
   1756  1.1  maxv 			exit->reason = NVMM_EXIT_INVALID;
   1757  1.1  maxv 			break;
   1758  1.1  maxv 		}
   1759  1.1  maxv 
   1760  1.1  maxv 		/* If no reason to return to userland, keep rolling. */
   1761  1.1  maxv 		if (curcpu()->ci_schedstate.spc_flags & SPCF_SHOULDYIELD) {
   1762  1.1  maxv 			break;
   1763  1.1  maxv 		}
   1764  1.1  maxv 		if (curcpu()->ci_data.cpu_softints != 0) {
   1765  1.1  maxv 			break;
   1766  1.1  maxv 		}
   1767  1.1  maxv 		if (curlwp->l_flag & LW_USERRET) {
   1768  1.1  maxv 			break;
   1769  1.1  maxv 		}
   1770  1.1  maxv 		if (exit->reason != NVMM_EXIT_NONE) {
   1771  1.1  maxv 			break;
   1772  1.1  maxv 		}
   1773  1.1  maxv 	}
   1774  1.1  maxv 
   1775  1.1  maxv 	vmx_vcpu_guest_misc_leave(vcpu);
   1776  1.1  maxv 	vmx_vcpu_guest_dbregs_leave(vcpu);
   1777  1.1  maxv 
   1778  1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_CR8] = cpudata->gcr8;
   1779  1.1  maxv 	vmx_vmread(VMCS_GUEST_RFLAGS,
   1780  1.1  maxv 	    &exit->exitstate[NVMM_X64_EXITSTATE_RFLAGS]);
   1781  1.1  maxv 	vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
   1782  1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_INT_SHADOW] =
   1783  1.1  maxv 	    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   1784  1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_INT_WINDOW_EXIT] =
   1785  1.1  maxv 	    cpudata->int_window_exit;
   1786  1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_NMI_WINDOW_EXIT] =
   1787  1.1  maxv 	    cpudata->nmi_window_exit;
   1788  1.1  maxv 
   1789  1.1  maxv 	vmx_vmcs_leave(vcpu);
   1790  1.1  maxv 
   1791  1.1  maxv 	return 0;
   1792  1.1  maxv }
   1793  1.1  maxv 
   1794  1.1  maxv /* -------------------------------------------------------------------------- */
   1795  1.1  maxv 
   1796  1.1  maxv static int
   1797  1.1  maxv vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   1798  1.1  maxv {
   1799  1.1  maxv 	struct pglist pglist;
   1800  1.1  maxv 	paddr_t _pa;
   1801  1.1  maxv 	vaddr_t _va;
   1802  1.1  maxv 	size_t i;
   1803  1.1  maxv 	int ret;
   1804  1.1  maxv 
   1805  1.1  maxv 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   1806  1.1  maxv 	    &pglist, 1, 0);
   1807  1.1  maxv 	if (ret != 0)
   1808  1.1  maxv 		return ENOMEM;
   1809  1.1  maxv 	_pa = TAILQ_FIRST(&pglist)->phys_addr;
   1810  1.1  maxv 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   1811  1.1  maxv 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   1812  1.1  maxv 	if (_va == 0)
   1813  1.1  maxv 		goto error;
   1814  1.1  maxv 
   1815  1.1  maxv 	for (i = 0; i < npages; i++) {
   1816  1.1  maxv 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   1817  1.1  maxv 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   1818  1.1  maxv 	}
   1819  1.1  maxv 	pmap_update(pmap_kernel());
   1820  1.1  maxv 
   1821  1.1  maxv 	memset((void *)_va, 0, npages * PAGE_SIZE);
   1822  1.1  maxv 
   1823  1.1  maxv 	*pa = _pa;
   1824  1.1  maxv 	*va = _va;
   1825  1.1  maxv 	return 0;
   1826  1.1  maxv 
   1827  1.1  maxv error:
   1828  1.1  maxv 	for (i = 0; i < npages; i++) {
   1829  1.1  maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   1830  1.1  maxv 	}
   1831  1.1  maxv 	return ENOMEM;
   1832  1.1  maxv }
   1833  1.1  maxv 
   1834  1.1  maxv static void
   1835  1.1  maxv vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
   1836  1.1  maxv {
   1837  1.1  maxv 	size_t i;
   1838  1.1  maxv 
   1839  1.1  maxv 	pmap_kremove(va, npages * PAGE_SIZE);
   1840  1.1  maxv 	pmap_update(pmap_kernel());
   1841  1.1  maxv 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   1842  1.1  maxv 	for (i = 0; i < npages; i++) {
   1843  1.1  maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   1844  1.1  maxv 	}
   1845  1.1  maxv }
   1846  1.1  maxv 
   1847  1.1  maxv /* -------------------------------------------------------------------------- */
   1848  1.1  maxv 
   1849  1.1  maxv static void
   1850  1.1  maxv vmx_asid_alloc(struct nvmm_cpu *vcpu)
   1851  1.1  maxv {
   1852  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1853  1.1  maxv 	size_t i, oct, bit;
   1854  1.1  maxv 
   1855  1.1  maxv 	mutex_enter(&vmx_asidlock);
   1856  1.1  maxv 
   1857  1.1  maxv 	for (i = 0; i < vmx_maxasid; i++) {
   1858  1.1  maxv 		oct = i / 8;
   1859  1.1  maxv 		bit = i % 8;
   1860  1.1  maxv 
   1861  1.1  maxv 		if (vmx_asidmap[oct] & __BIT(bit)) {
   1862  1.1  maxv 			continue;
   1863  1.1  maxv 		}
   1864  1.1  maxv 
   1865  1.1  maxv 		cpudata->asid = i;
   1866  1.1  maxv 
   1867  1.1  maxv 		vmx_asidmap[oct] |= __BIT(bit);
   1868  1.1  maxv 		vmx_vmwrite(VMCS_VPID, i);
   1869  1.1  maxv 		mutex_exit(&vmx_asidlock);
   1870  1.1  maxv 		return;
   1871  1.1  maxv 	}
   1872  1.1  maxv 
   1873  1.1  maxv 	mutex_exit(&vmx_asidlock);
   1874  1.1  maxv 
   1875  1.1  maxv 	panic("%s: impossible", __func__);
   1876  1.1  maxv }
   1877  1.1  maxv 
   1878  1.1  maxv static void
   1879  1.1  maxv vmx_asid_free(struct nvmm_cpu *vcpu)
   1880  1.1  maxv {
   1881  1.1  maxv 	size_t oct, bit;
   1882  1.1  maxv 	uint64_t asid;
   1883  1.1  maxv 
   1884  1.1  maxv 	vmx_vmread(VMCS_VPID, &asid);
   1885  1.1  maxv 
   1886  1.1  maxv 	oct = asid / 8;
   1887  1.1  maxv 	bit = asid % 8;
   1888  1.1  maxv 
   1889  1.1  maxv 	mutex_enter(&vmx_asidlock);
   1890  1.1  maxv 	vmx_asidmap[oct] &= ~__BIT(bit);
   1891  1.1  maxv 	mutex_exit(&vmx_asidlock);
   1892  1.1  maxv }
   1893  1.1  maxv 
   1894  1.1  maxv static void
   1895  1.1  maxv vmx_init_asid(uint32_t maxasid)
   1896  1.1  maxv {
   1897  1.1  maxv 	size_t allocsz;
   1898  1.1  maxv 
   1899  1.1  maxv 	mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
   1900  1.1  maxv 
   1901  1.1  maxv 	vmx_maxasid = maxasid;
   1902  1.1  maxv 	allocsz = roundup(maxasid, 8) / 8;
   1903  1.1  maxv 	vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   1904  1.1  maxv 
   1905  1.1  maxv 	/* ASID 0 is reserved for the host. */
   1906  1.1  maxv 	vmx_asidmap[0] |= __BIT(0);
   1907  1.1  maxv }
   1908  1.1  maxv 
   1909  1.1  maxv static void
   1910  1.1  maxv vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   1911  1.1  maxv {
   1912  1.1  maxv 	uint64_t byte;
   1913  1.1  maxv 	uint8_t bitoff;
   1914  1.1  maxv 
   1915  1.1  maxv 	if (msr < 0x00002000) {
   1916  1.1  maxv 		/* Range 1 */
   1917  1.1  maxv 		byte = ((msr - 0x00000000) / 8) + 0;
   1918  1.1  maxv 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   1919  1.1  maxv 		/* Range 2 */
   1920  1.1  maxv 		byte = ((msr - 0xC0000000) / 8) + 1024;
   1921  1.1  maxv 	} else {
   1922  1.1  maxv 		panic("%s: wrong range", __func__);
   1923  1.1  maxv 	}
   1924  1.1  maxv 
   1925  1.1  maxv 	bitoff = (msr & 0x7);
   1926  1.1  maxv 
   1927  1.1  maxv 	if (read) {
   1928  1.1  maxv 		bitmap[byte] &= ~__BIT(bitoff);
   1929  1.1  maxv 	}
   1930  1.1  maxv 	if (write) {
   1931  1.1  maxv 		bitmap[2048 + byte] &= ~__BIT(bitoff);
   1932  1.1  maxv 	}
   1933  1.1  maxv }
   1934  1.1  maxv 
   1935  1.1  maxv static void
   1936  1.1  maxv vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1937  1.1  maxv {
   1938  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1939  1.1  maxv 	struct vmcs *vmcs = cpudata->vmcs;
   1940  1.1  maxv 	struct msr_entry *gmsr = cpudata->gmsr;
   1941  1.1  maxv 	extern uint8_t vmx_resume_rip;
   1942  1.1  maxv 	uint64_t rev, eptp;
   1943  1.1  maxv 
   1944  1.1  maxv 	rev = vmx_get_revision();
   1945  1.1  maxv 
   1946  1.1  maxv 	memset(vmcs, 0, VMCS_SIZE);
   1947  1.1  maxv 	vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
   1948  1.1  maxv 	vmcs->abort = 0;
   1949  1.1  maxv 
   1950  1.1  maxv 	vmx_vmcs_enter(vcpu);
   1951  1.1  maxv 
   1952  1.1  maxv 	/* No link pointer. */
   1953  1.1  maxv 	vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
   1954  1.1  maxv 
   1955  1.1  maxv 	/* Install the CTLSs. */
   1956  1.1  maxv 	vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
   1957  1.1  maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
   1958  1.1  maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
   1959  1.1  maxv 	vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
   1960  1.1  maxv 	vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
   1961  1.1  maxv 
   1962  1.1  maxv 	/* Allow direct access to certain MSRs. */
   1963  1.1  maxv 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   1964  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
   1965  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   1966  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   1967  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   1968  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   1969  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   1970  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   1971  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   1972  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   1973  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   1974  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   1975  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
   1976  1.1  maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_IA32_ARCH_CAPABILITIES,
   1977  1.1  maxv 	    true, false);
   1978  1.1  maxv 	vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
   1979  1.1  maxv 
   1980  1.1  maxv 	/*
   1981  1.1  maxv 	 * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
   1982  1.1  maxv 	 * includes the L1D_FLUSH MSR, to mitigate L1TF.
   1983  1.1  maxv 	 */
   1984  1.1  maxv 	gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
   1985  1.1  maxv 	gmsr[VMX_MSRLIST_STAR].val = 0;
   1986  1.1  maxv 	gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
   1987  1.1  maxv 	gmsr[VMX_MSRLIST_LSTAR].val = 0;
   1988  1.1  maxv 	gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
   1989  1.1  maxv 	gmsr[VMX_MSRLIST_CSTAR].val = 0;
   1990  1.1  maxv 	gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
   1991  1.1  maxv 	gmsr[VMX_MSRLIST_SFMASK].val = 0;
   1992  1.1  maxv 	gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
   1993  1.1  maxv 	gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
   1994  1.1  maxv 	gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
   1995  1.1  maxv 	gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
   1996  1.1  maxv 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
   1997  1.1  maxv 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
   1998  1.1  maxv 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
   1999  1.1  maxv 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
   2000  1.1  maxv 
   2001  1.1  maxv 	/* Force CR0_NW and CR0_CD to zero, CR0_ET to one. */
   2002  1.1  maxv 	vmx_vmwrite(VMCS_CR0_MASK, CR0_NW|CR0_CD);
   2003  1.1  maxv 	vmx_vmwrite(VMCS_CR0_SHADOW, CR0_ET);
   2004  1.1  maxv 
   2005  1.1  maxv 	/* Force CR4_VMXE to zero. */
   2006  1.1  maxv 	vmx_vmwrite(VMCS_CR4_MASK, CR4_VMXE);
   2007  1.1  maxv 
   2008  1.1  maxv 	/* Set the Host state for resuming. */
   2009  1.1  maxv 	vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
   2010  1.1  maxv 	vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
   2011  1.1  maxv 	vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2012  1.1  maxv 	vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2013  1.1  maxv 	vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2014  1.1  maxv 	vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
   2015  1.1  maxv 	vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
   2016  1.1  maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
   2017  1.1  maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
   2018  1.1  maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
   2019  1.1  maxv 	vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)idt);
   2020  1.1  maxv 	vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
   2021  1.1  maxv 	vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
   2022  1.1  maxv 	vmx_vmwrite(VMCS_HOST_CR0, rcr0());
   2023  1.1  maxv 
   2024  1.1  maxv 	/* Generate ASID. */
   2025  1.1  maxv 	vmx_asid_alloc(vcpu);
   2026  1.1  maxv 
   2027  1.1  maxv 	/* Enable Extended Paging, 4-Level. */
   2028  1.1  maxv 	eptp =
   2029  1.1  maxv 	    __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
   2030  1.1  maxv 	    __SHIFTIN(4-1, EPTP_WALKLEN) |
   2031  1.1  maxv 	    EPTP_FLAGS_AD |
   2032  1.1  maxv 	    mach->vm->vm_map.pmap->pm_pdirpa[0];
   2033  1.1  maxv 	vmx_vmwrite(VMCS_EPTP, eptp);
   2034  1.1  maxv 
   2035  1.5  maxv 	/* Init IA32_MISC_ENABLE. */
   2036  1.5  maxv 	cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
   2037  1.5  maxv 	cpudata->gmsr_misc_enable &=
   2038  1.5  maxv 	    ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
   2039  1.5  maxv 	cpudata->gmsr_misc_enable |=
   2040  1.5  maxv 	    (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
   2041  1.5  maxv 
   2042  1.1  maxv 	/* Must always be set. */
   2043  1.1  maxv 	vmx_vmwrite(VMCS_GUEST_CR4, CR4_VMXE);
   2044  1.1  maxv 	vmx_vmwrite(VMCS_GUEST_CR0, CR0_NE);
   2045  1.1  maxv 	cpudata->gxcr0 = XCR0_X87;
   2046  1.1  maxv 
   2047  1.1  maxv 	/* Init XSAVE header. */
   2048  1.1  maxv 	cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2049  1.1  maxv 	cpudata->gfpu.xsh_xcomp_bv = 0;
   2050  1.1  maxv 
   2051  1.4  maxv 	/* Set guest TSC to zero, more or less. */
   2052  1.4  maxv 	cpudata->tsc_offset = -cpu_counter();
   2053  1.1  maxv 
   2054  1.1  maxv 	/* These MSRs are static. */
   2055  1.1  maxv 	cpudata->star = rdmsr(MSR_STAR);
   2056  1.1  maxv 	cpudata->cstar = rdmsr(MSR_CSTAR);
   2057  1.1  maxv 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   2058  1.1  maxv 
   2059  1.1  maxv 	vmx_vmcs_leave(vcpu);
   2060  1.1  maxv }
   2061  1.1  maxv 
   2062  1.1  maxv static int
   2063  1.1  maxv vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2064  1.1  maxv {
   2065  1.1  maxv 	struct vmx_cpudata *cpudata;
   2066  1.1  maxv 	int error;
   2067  1.1  maxv 
   2068  1.1  maxv 	/* Allocate the VMX cpudata. */
   2069  1.1  maxv 	cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
   2070  1.1  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   2071  1.1  maxv 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   2072  1.1  maxv 	vcpu->cpudata = cpudata;
   2073  1.1  maxv 
   2074  1.1  maxv 	/* VMCS */
   2075  1.1  maxv 	error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
   2076  1.1  maxv 	    VMCS_NPAGES);
   2077  1.1  maxv 	if (error)
   2078  1.1  maxv 		goto error;
   2079  1.1  maxv 
   2080  1.1  maxv 	/* MSR Bitmap */
   2081  1.1  maxv 	error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   2082  1.1  maxv 	    MSRBM_NPAGES);
   2083  1.1  maxv 	if (error)
   2084  1.1  maxv 		goto error;
   2085  1.1  maxv 
   2086  1.1  maxv 	/* Guest MSR List */
   2087  1.1  maxv 	error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
   2088  1.1  maxv 	if (error)
   2089  1.1  maxv 		goto error;
   2090  1.1  maxv 
   2091  1.1  maxv 	/* Init the VCPU info. */
   2092  1.1  maxv 	vmx_vcpu_init(mach, vcpu);
   2093  1.1  maxv 
   2094  1.1  maxv 	return 0;
   2095  1.1  maxv 
   2096  1.1  maxv error:
   2097  1.1  maxv 	if (cpudata->vmcs_pa) {
   2098  1.1  maxv 		vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
   2099  1.1  maxv 		    VMCS_NPAGES);
   2100  1.1  maxv 	}
   2101  1.1  maxv 	if (cpudata->msrbm_pa) {
   2102  1.1  maxv 		vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   2103  1.1  maxv 		    MSRBM_NPAGES);
   2104  1.1  maxv 	}
   2105  1.1  maxv 	if (cpudata->gmsr_pa) {
   2106  1.1  maxv 		vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   2107  1.1  maxv 	}
   2108  1.1  maxv 
   2109  1.1  maxv 	kmem_free(cpudata, sizeof(*cpudata));
   2110  1.1  maxv 	return error;
   2111  1.1  maxv }
   2112  1.1  maxv 
   2113  1.1  maxv static void
   2114  1.1  maxv vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2115  1.1  maxv {
   2116  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2117  1.1  maxv 
   2118  1.1  maxv 	vmx_vmcs_enter(vcpu);
   2119  1.1  maxv 	vmx_asid_free(vcpu);
   2120  1.1  maxv 	vmx_vmcs_leave(vcpu);
   2121  1.1  maxv 
   2122  1.1  maxv 	vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
   2123  1.1  maxv 	vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   2124  1.1  maxv 	vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   2125  1.1  maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   2126  1.1  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   2127  1.1  maxv }
   2128  1.1  maxv 
   2129  1.1  maxv #define VMX_SEG_ATTRIB_TYPE		__BITS(4,0)
   2130  1.1  maxv #define VMX_SEG_ATTRIB_DPL		__BITS(6,5)
   2131  1.1  maxv #define VMX_SEG_ATTRIB_P		__BIT(7)
   2132  1.1  maxv #define VMX_SEG_ATTRIB_AVL		__BIT(12)
   2133  1.1  maxv #define VMX_SEG_ATTRIB_LONG		__BIT(13)
   2134  1.1  maxv #define VMX_SEG_ATTRIB_DEF32		__BIT(14)
   2135  1.1  maxv #define VMX_SEG_ATTRIB_GRAN		__BIT(15)
   2136  1.1  maxv #define VMX_SEG_ATTRIB_UNUSABLE		__BIT(16)
   2137  1.1  maxv 
   2138  1.1  maxv static void
   2139  1.1  maxv vmx_vcpu_setstate_seg(struct nvmm_x64_state_seg *segs, int idx)
   2140  1.1  maxv {
   2141  1.1  maxv 	uint64_t attrib;
   2142  1.1  maxv 
   2143  1.1  maxv 	attrib =
   2144  1.1  maxv 	    __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
   2145  1.1  maxv 	    __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
   2146  1.1  maxv 	    __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
   2147  1.1  maxv 	    __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
   2148  1.1  maxv 	    __SHIFTIN(segs[idx].attrib.lng, VMX_SEG_ATTRIB_LONG) |
   2149  1.1  maxv 	    __SHIFTIN(segs[idx].attrib.def32, VMX_SEG_ATTRIB_DEF32) |
   2150  1.2  maxv 	    __SHIFTIN(segs[idx].attrib.gran, VMX_SEG_ATTRIB_GRAN) |
   2151  1.2  maxv 	    (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
   2152  1.1  maxv 
   2153  1.1  maxv 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2154  1.1  maxv 		vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
   2155  1.1  maxv 		vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
   2156  1.1  maxv 	}
   2157  1.1  maxv 	vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
   2158  1.1  maxv 	vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
   2159  1.1  maxv }
   2160  1.1  maxv 
   2161  1.1  maxv static void
   2162  1.1  maxv vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
   2163  1.1  maxv {
   2164  1.1  maxv 	uint64_t attrib = 0;
   2165  1.1  maxv 
   2166  1.1  maxv 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2167  1.1  maxv 		vmx_vmread(vmx_guest_segs[idx].selector, &segs[idx].selector);
   2168  1.1  maxv 		vmx_vmread(vmx_guest_segs[idx].attrib, &attrib);
   2169  1.1  maxv 	}
   2170  1.1  maxv 	vmx_vmread(vmx_guest_segs[idx].limit, &segs[idx].limit);
   2171  1.1  maxv 	vmx_vmread(vmx_guest_segs[idx].base, &segs[idx].base);
   2172  1.1  maxv 
   2173  1.1  maxv 	segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
   2174  1.1  maxv 	segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
   2175  1.1  maxv 	segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
   2176  1.1  maxv 	segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
   2177  1.1  maxv 	segs[idx].attrib.lng = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_LONG);
   2178  1.1  maxv 	segs[idx].attrib.def32 = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF32);
   2179  1.1  maxv 	segs[idx].attrib.gran = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_GRAN);
   2180  1.2  maxv 	if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
   2181  1.2  maxv 		segs[idx].attrib.p = 0;
   2182  1.2  maxv 	}
   2183  1.1  maxv }
   2184  1.1  maxv 
   2185  1.1  maxv static inline bool
   2186  1.1  maxv vmx_state_tlb_flush(struct nvmm_x64_state *state, uint64_t flags)
   2187  1.1  maxv {
   2188  1.1  maxv 	uint64_t cr0, cr3, cr4, efer;
   2189  1.1  maxv 
   2190  1.1  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2191  1.1  maxv 		vmx_vmread(VMCS_GUEST_CR0, &cr0);
   2192  1.1  maxv 		if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   2193  1.1  maxv 			return true;
   2194  1.1  maxv 		}
   2195  1.1  maxv 		vmx_vmread(VMCS_GUEST_CR3, &cr3);
   2196  1.1  maxv 		if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
   2197  1.1  maxv 			return true;
   2198  1.1  maxv 		}
   2199  1.1  maxv 		vmx_vmread(VMCS_GUEST_CR4, &cr4);
   2200  1.1  maxv 		if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   2201  1.1  maxv 			return true;
   2202  1.1  maxv 		}
   2203  1.1  maxv 	}
   2204  1.1  maxv 
   2205  1.1  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2206  1.1  maxv 		vmx_vmread(VMCS_GUEST_IA32_EFER, &efer);
   2207  1.1  maxv 		if ((efer ^
   2208  1.1  maxv 		     state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   2209  1.1  maxv 			return true;
   2210  1.1  maxv 		}
   2211  1.1  maxv 	}
   2212  1.1  maxv 
   2213  1.1  maxv 	return false;
   2214  1.1  maxv }
   2215  1.1  maxv 
   2216  1.1  maxv static void
   2217  1.1  maxv vmx_vcpu_setstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
   2218  1.1  maxv {
   2219  1.1  maxv 	struct nvmm_x64_state *state = (struct nvmm_x64_state *)data;
   2220  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2221  1.1  maxv 	struct fxsave *fpustate;
   2222  1.1  maxv 	uint64_t ctls1, intstate;
   2223  1.1  maxv 
   2224  1.1  maxv 	vmx_vmcs_enter(vcpu);
   2225  1.1  maxv 
   2226  1.1  maxv 	if (vmx_state_tlb_flush(state, flags)) {
   2227  1.1  maxv 		cpudata->tlb_want_flush = true;
   2228  1.1  maxv 	}
   2229  1.1  maxv 
   2230  1.1  maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   2231  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
   2232  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
   2233  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
   2234  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
   2235  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
   2236  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
   2237  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2238  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2239  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2240  1.1  maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
   2241  1.1  maxv 	}
   2242  1.1  maxv 
   2243  1.1  maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2244  1.1  maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   2245  1.1  maxv 		memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
   2246  1.1  maxv 
   2247  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
   2248  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
   2249  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
   2250  1.1  maxv 	}
   2251  1.1  maxv 
   2252  1.1  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2253  1.1  maxv 		/* These bits are mandatory. */
   2254  1.1  maxv 		state->crs[NVMM_X64_CR_CR4] |= CR4_VMXE;
   2255  1.1  maxv 		state->crs[NVMM_X64_CR_CR0] |= CR0_NE;
   2256  1.1  maxv 
   2257  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_CR0, state->crs[NVMM_X64_CR_CR0]);
   2258  1.1  maxv 		cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
   2259  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]); // XXX PDPTE?
   2260  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_CR4, state->crs[NVMM_X64_CR_CR4]);
   2261  1.1  maxv 		cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
   2262  1.1  maxv 
   2263  1.1  maxv 		if (vmx_xcr0_mask != 0) {
   2264  1.1  maxv 			/* Clear illegal XCR0 bits, set mandatory X87 bit. */
   2265  1.1  maxv 			cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
   2266  1.1  maxv 			cpudata->gxcr0 &= vmx_xcr0_mask;
   2267  1.1  maxv 			cpudata->gxcr0 |= XCR0_X87;
   2268  1.1  maxv 		}
   2269  1.1  maxv 	}
   2270  1.1  maxv 
   2271  1.1  maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2272  1.1  maxv 	if (flags & NVMM_X64_STATE_DRS) {
   2273  1.1  maxv 		memcpy(cpudata->drs, state->drs, sizeof(state->drs));
   2274  1.1  maxv 
   2275  1.1  maxv 		cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
   2276  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
   2277  1.1  maxv 	}
   2278  1.1  maxv 
   2279  1.1  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2280  1.1  maxv 		cpudata->gmsr[VMX_MSRLIST_STAR].val =
   2281  1.1  maxv 		    state->msrs[NVMM_X64_MSR_STAR];
   2282  1.1  maxv 		cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
   2283  1.1  maxv 		    state->msrs[NVMM_X64_MSR_LSTAR];
   2284  1.1  maxv 		cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
   2285  1.1  maxv 		    state->msrs[NVMM_X64_MSR_CSTAR];
   2286  1.1  maxv 		cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
   2287  1.1  maxv 		    state->msrs[NVMM_X64_MSR_SFMASK];
   2288  1.1  maxv 		cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
   2289  1.1  maxv 		    state->msrs[NVMM_X64_MSR_KERNELGSBASE];
   2290  1.1  maxv 
   2291  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_EFER,
   2292  1.1  maxv 		    state->msrs[NVMM_X64_MSR_EFER]);
   2293  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_PAT,
   2294  1.1  maxv 		    state->msrs[NVMM_X64_MSR_PAT]);
   2295  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
   2296  1.1  maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
   2297  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
   2298  1.1  maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
   2299  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
   2300  1.1  maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
   2301  1.1  maxv 
   2302  1.1  maxv 		/* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
   2303  1.1  maxv 		vmx_vmread(VMCS_ENTRY_CTLS, &ctls1);
   2304  1.1  maxv 		if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
   2305  1.1  maxv 			ctls1 |= ENTRY_CTLS_LONG_MODE;
   2306  1.1  maxv 		} else {
   2307  1.1  maxv 			ctls1 &= ~ENTRY_CTLS_LONG_MODE;
   2308  1.1  maxv 		}
   2309  1.1  maxv 		vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
   2310  1.1  maxv 	}
   2311  1.1  maxv 
   2312  1.1  maxv 	if (flags & NVMM_X64_STATE_MISC) {
   2313  1.1  maxv 		vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
   2314  1.1  maxv 		intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
   2315  1.1  maxv 		if (state->misc[NVMM_X64_MISC_INT_SHADOW]) {
   2316  1.1  maxv 			intstate |= INT_STATE_MOVSS;
   2317  1.1  maxv 		}
   2318  1.1  maxv 		vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
   2319  1.1  maxv 
   2320  1.1  maxv 		if (state->misc[NVMM_X64_MISC_INT_WINDOW_EXIT]) {
   2321  1.1  maxv 			vmx_event_waitexit_enable(vcpu, false);
   2322  1.1  maxv 		} else {
   2323  1.1  maxv 			vmx_event_waitexit_disable(vcpu, false);
   2324  1.1  maxv 		}
   2325  1.1  maxv 
   2326  1.1  maxv 		if (state->misc[NVMM_X64_MISC_NMI_WINDOW_EXIT]) {
   2327  1.1  maxv 			vmx_event_waitexit_enable(vcpu, true);
   2328  1.1  maxv 		} else {
   2329  1.1  maxv 			vmx_event_waitexit_disable(vcpu, true);
   2330  1.1  maxv 		}
   2331  1.1  maxv 	}
   2332  1.1  maxv 
   2333  1.1  maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2334  1.1  maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2335  1.1  maxv 		memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
   2336  1.1  maxv 		    sizeof(state->fpu));
   2337  1.1  maxv 
   2338  1.1  maxv 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   2339  1.1  maxv 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   2340  1.1  maxv 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   2341  1.1  maxv 
   2342  1.1  maxv 		if (vmx_xcr0_mask != 0) {
   2343  1.1  maxv 			/* Reset XSTATE_BV, to force a reload. */
   2344  1.1  maxv 			cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2345  1.1  maxv 		}
   2346  1.1  maxv 	}
   2347  1.1  maxv 
   2348  1.1  maxv 	vmx_vmcs_leave(vcpu);
   2349  1.1  maxv }
   2350  1.1  maxv 
   2351  1.1  maxv static void
   2352  1.1  maxv vmx_vcpu_getstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
   2353  1.1  maxv {
   2354  1.1  maxv 	struct nvmm_x64_state *state = (struct nvmm_x64_state *)data;
   2355  1.1  maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2356  1.1  maxv 	uint64_t intstate;
   2357  1.1  maxv 
   2358  1.1  maxv 	vmx_vmcs_enter(vcpu);
   2359  1.1  maxv 
   2360  1.1  maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   2361  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
   2362  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
   2363  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
   2364  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
   2365  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
   2366  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
   2367  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2368  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2369  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2370  1.1  maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
   2371  1.1  maxv 	}
   2372  1.1  maxv 
   2373  1.1  maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2374  1.1  maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   2375  1.1  maxv 		memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
   2376  1.1  maxv 
   2377  1.1  maxv 		vmx_vmread(VMCS_GUEST_RIP, &state->gprs[NVMM_X64_GPR_RIP]);
   2378  1.1  maxv 		vmx_vmread(VMCS_GUEST_RSP, &state->gprs[NVMM_X64_GPR_RSP]);
   2379  1.1  maxv 		vmx_vmread(VMCS_GUEST_RFLAGS, &state->gprs[NVMM_X64_GPR_RFLAGS]);
   2380  1.1  maxv 	}
   2381  1.1  maxv 
   2382  1.1  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2383  1.1  maxv 		vmx_vmread(VMCS_GUEST_CR0, &state->crs[NVMM_X64_CR_CR0]);
   2384  1.1  maxv 		state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
   2385  1.1  maxv 		vmx_vmread(VMCS_GUEST_CR3, &state->crs[NVMM_X64_CR_CR3]);
   2386  1.1  maxv 		vmx_vmread(VMCS_GUEST_CR4, &state->crs[NVMM_X64_CR_CR4]);
   2387  1.1  maxv 		state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
   2388  1.1  maxv 		state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
   2389  1.1  maxv 
   2390  1.1  maxv 		/* Hide VMXE. */
   2391  1.1  maxv 		state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
   2392  1.1  maxv 	}
   2393  1.1  maxv 
   2394  1.1  maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2395  1.1  maxv 	if (flags & NVMM_X64_STATE_DRS) {
   2396  1.1  maxv 		memcpy(state->drs, cpudata->drs, sizeof(state->drs));
   2397  1.1  maxv 
   2398  1.1  maxv 		vmx_vmread(VMCS_GUEST_DR7, &state->drs[NVMM_X64_DR_DR7]);
   2399  1.1  maxv 	}
   2400  1.1  maxv 
   2401  1.1  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2402  1.1  maxv 		state->msrs[NVMM_X64_MSR_STAR] =
   2403  1.1  maxv 		    cpudata->gmsr[VMX_MSRLIST_STAR].val;
   2404  1.1  maxv 		state->msrs[NVMM_X64_MSR_LSTAR] =
   2405  1.1  maxv 		    cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
   2406  1.1  maxv 		state->msrs[NVMM_X64_MSR_CSTAR] =
   2407  1.1  maxv 		    cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
   2408  1.1  maxv 		state->msrs[NVMM_X64_MSR_SFMASK] =
   2409  1.1  maxv 		    cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
   2410  1.1  maxv 		state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   2411  1.1  maxv 		    cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
   2412  1.1  maxv 
   2413  1.1  maxv 		vmx_vmread(VMCS_GUEST_IA32_EFER,
   2414  1.1  maxv 		    &state->msrs[NVMM_X64_MSR_EFER]);
   2415  1.1  maxv 		vmx_vmread(VMCS_GUEST_IA32_PAT,
   2416  1.1  maxv 		    &state->msrs[NVMM_X64_MSR_PAT]);
   2417  1.1  maxv 		vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS,
   2418  1.1  maxv 		    &state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
   2419  1.1  maxv 		vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP,
   2420  1.1  maxv 		    &state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
   2421  1.1  maxv 		vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP,
   2422  1.1  maxv 		    &state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
   2423  1.1  maxv 	}
   2424  1.1  maxv 
   2425  1.1  maxv 	if (flags & NVMM_X64_STATE_MISC) {
   2426  1.1  maxv 		vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
   2427  1.1  maxv 		state->misc[NVMM_X64_MISC_INT_SHADOW] =
   2428  1.1  maxv 		    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   2429  1.1  maxv 
   2430  1.1  maxv 		state->misc[NVMM_X64_MISC_INT_WINDOW_EXIT] =
   2431  1.1  maxv 		    cpudata->int_window_exit;
   2432  1.1  maxv 		state->misc[NVMM_X64_MISC_NMI_WINDOW_EXIT] =
   2433  1.1  maxv 		    cpudata->nmi_window_exit;
   2434  1.1  maxv 	}
   2435  1.1  maxv 
   2436  1.1  maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2437  1.1  maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2438  1.1  maxv 		memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
   2439  1.1  maxv 		    sizeof(state->fpu));
   2440  1.1  maxv 	}
   2441  1.1  maxv 
   2442  1.1  maxv 	vmx_vmcs_leave(vcpu);
   2443  1.1  maxv }
   2444  1.1  maxv 
   2445  1.1  maxv /* -------------------------------------------------------------------------- */
   2446  1.1  maxv 
   2447  1.1  maxv static void
   2448  1.1  maxv vmx_tlb_flush(struct pmap *pm)
   2449  1.1  maxv {
   2450  1.1  maxv 	struct nvmm_machine *mach = pm->pm_data;
   2451  1.1  maxv 	struct vmx_machdata *machdata = mach->machdata;
   2452  1.1  maxv 	struct nvmm_cpu *vcpu;
   2453  1.1  maxv 	int error;
   2454  1.1  maxv 	size_t i;
   2455  1.1  maxv 
   2456  1.1  maxv 	kcpuset_atomicly_merge(machdata->ept_want_flush, kcpuset_running);
   2457  1.1  maxv 
   2458  1.1  maxv 	/*
   2459  1.1  maxv 	 * Not as dumb as it seems. We want to make sure that when we leave
   2460  1.1  maxv 	 * this function, each VCPU got halted at some point, and possibly
   2461  1.1  maxv 	 * resumed with the updated kcpuset.
   2462  1.1  maxv 	 */
   2463  1.1  maxv 	for (i = 0; i < NVMM_MAX_VCPUS; i++) {
   2464  1.1  maxv 		error = nvmm_vcpu_get(mach, i, &vcpu);
   2465  1.1  maxv 		if (error)
   2466  1.1  maxv 			continue;
   2467  1.1  maxv 		nvmm_vcpu_put(vcpu);
   2468  1.1  maxv 	}
   2469  1.1  maxv }
   2470  1.1  maxv 
   2471  1.1  maxv static void
   2472  1.1  maxv vmx_machine_create(struct nvmm_machine *mach)
   2473  1.1  maxv {
   2474  1.1  maxv 	struct pmap *pmap = mach->vm->vm_map.pmap;
   2475  1.1  maxv 	struct vmx_machdata *machdata;
   2476  1.1  maxv 
   2477  1.1  maxv 	/* Convert to EPT. */
   2478  1.1  maxv 	pmap_ept_transform(pmap);
   2479  1.1  maxv 
   2480  1.1  maxv 	/* Fill in pmap info. */
   2481  1.1  maxv 	pmap->pm_data = (void *)mach;
   2482  1.1  maxv 	pmap->pm_tlb_flush = vmx_tlb_flush;
   2483  1.1  maxv 
   2484  1.1  maxv 	machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
   2485  1.1  maxv 	kcpuset_create(&machdata->ept_want_flush, true);
   2486  1.1  maxv 	mach->machdata = machdata;
   2487  1.1  maxv 
   2488  1.1  maxv 	/* Start with an EPT flush everywhere. */
   2489  1.1  maxv 	kcpuset_copy(machdata->ept_want_flush, kcpuset_running);
   2490  1.1  maxv }
   2491  1.1  maxv 
   2492  1.1  maxv static void
   2493  1.1  maxv vmx_machine_destroy(struct nvmm_machine *mach)
   2494  1.1  maxv {
   2495  1.1  maxv 	struct vmx_machdata *machdata = mach->machdata;
   2496  1.1  maxv 
   2497  1.1  maxv 	kcpuset_destroy(machdata->ept_want_flush);
   2498  1.1  maxv 	kmem_free(machdata, sizeof(struct vmx_machdata));
   2499  1.1  maxv }
   2500  1.1  maxv 
   2501  1.1  maxv static int
   2502  1.1  maxv vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   2503  1.1  maxv {
   2504  1.1  maxv 	struct nvmm_x86_conf_cpuid *cpuid = data;
   2505  1.1  maxv 	struct vmx_machdata *machdata = (struct vmx_machdata *)mach->machdata;
   2506  1.1  maxv 	size_t i;
   2507  1.1  maxv 
   2508  1.1  maxv 	if (__predict_false(op != NVMM_X86_CONF_CPUID)) {
   2509  1.1  maxv 		return EINVAL;
   2510  1.1  maxv 	}
   2511  1.1  maxv 
   2512  1.1  maxv 	if (__predict_false((cpuid->set.eax & cpuid->del.eax) ||
   2513  1.1  maxv 	    (cpuid->set.ebx & cpuid->del.ebx) ||
   2514  1.1  maxv 	    (cpuid->set.ecx & cpuid->del.ecx) ||
   2515  1.1  maxv 	    (cpuid->set.edx & cpuid->del.edx))) {
   2516  1.1  maxv 		return EINVAL;
   2517  1.1  maxv 	}
   2518  1.1  maxv 
   2519  1.1  maxv 	/* If already here, replace. */
   2520  1.1  maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   2521  1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   2522  1.1  maxv 			continue;
   2523  1.1  maxv 		}
   2524  1.1  maxv 		if (machdata->cpuid[i].leaf == cpuid->leaf) {
   2525  1.1  maxv 			memcpy(&machdata->cpuid[i], cpuid,
   2526  1.1  maxv 			    sizeof(struct nvmm_x86_conf_cpuid));
   2527  1.1  maxv 			return 0;
   2528  1.1  maxv 		}
   2529  1.1  maxv 	}
   2530  1.1  maxv 
   2531  1.1  maxv 	/* Not here, insert. */
   2532  1.1  maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   2533  1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   2534  1.1  maxv 			machdata->cpuidpresent[i] = true;
   2535  1.1  maxv 			memcpy(&machdata->cpuid[i], cpuid,
   2536  1.1  maxv 			    sizeof(struct nvmm_x86_conf_cpuid));
   2537  1.1  maxv 			return 0;
   2538  1.1  maxv 		}
   2539  1.1  maxv 	}
   2540  1.1  maxv 
   2541  1.1  maxv 	return ENOBUFS;
   2542  1.1  maxv }
   2543  1.1  maxv 
   2544  1.1  maxv /* -------------------------------------------------------------------------- */
   2545  1.1  maxv 
   2546  1.1  maxv static int
   2547  1.1  maxv vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
   2548  1.1  maxv     uint64_t set_one, uint64_t set_zero, uint64_t *res)
   2549  1.1  maxv {
   2550  1.1  maxv 	uint64_t basic, val, true_val;
   2551  1.1  maxv 	bool one_allowed, zero_allowed, has_true;
   2552  1.1  maxv 	size_t i;
   2553  1.1  maxv 
   2554  1.1  maxv 	basic = rdmsr(MSR_IA32_VMX_BASIC);
   2555  1.1  maxv 	has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
   2556  1.1  maxv 
   2557  1.1  maxv 	val = rdmsr(msr_ctls);
   2558  1.1  maxv 	if (has_true) {
   2559  1.1  maxv 		true_val = rdmsr(msr_true_ctls);
   2560  1.1  maxv 	} else {
   2561  1.1  maxv 		true_val = val;
   2562  1.1  maxv 	}
   2563  1.1  maxv 
   2564  1.1  maxv #define ONE_ALLOWED(msrval, bitoff) \
   2565  1.1  maxv 	((msrval & __BIT(32 + bitoff)) != 0)
   2566  1.1  maxv #define ZERO_ALLOWED(msrval, bitoff) \
   2567  1.1  maxv 	((msrval & __BIT(bitoff)) == 0)
   2568  1.1  maxv 
   2569  1.1  maxv 	for (i = 0; i < 32; i++) {
   2570  1.1  maxv 		one_allowed = ONE_ALLOWED(true_val, i);
   2571  1.1  maxv 		zero_allowed = ZERO_ALLOWED(true_val, i);
   2572  1.1  maxv 
   2573  1.1  maxv 		if (zero_allowed && !one_allowed) {
   2574  1.1  maxv 			if (set_one & __BIT(i))
   2575  1.1  maxv 				return -1;
   2576  1.1  maxv 			*res &= ~__BIT(i);
   2577  1.1  maxv 		} else if (one_allowed && !zero_allowed) {
   2578  1.1  maxv 			if (set_zero & __BIT(i))
   2579  1.1  maxv 				return -1;
   2580  1.1  maxv 			*res |= __BIT(i);
   2581  1.1  maxv 		} else {
   2582  1.1  maxv 			if (set_zero & __BIT(i)) {
   2583  1.1  maxv 				*res &= ~__BIT(i);
   2584  1.1  maxv 			} else if (set_one & __BIT(i)) {
   2585  1.1  maxv 				*res |= __BIT(i);
   2586  1.1  maxv 			} else if (!has_true) {
   2587  1.1  maxv 				*res &= ~__BIT(i);
   2588  1.1  maxv 			} else if (ZERO_ALLOWED(val, i)) {
   2589  1.1  maxv 				*res &= ~__BIT(i);
   2590  1.1  maxv 			} else if (ONE_ALLOWED(val, i)) {
   2591  1.1  maxv 				*res |= __BIT(i);
   2592  1.1  maxv 			} else {
   2593  1.1  maxv 				return -1;
   2594  1.1  maxv 			}
   2595  1.1  maxv 		}
   2596  1.1  maxv 	}
   2597  1.1  maxv 
   2598  1.1  maxv 	return 0;
   2599  1.1  maxv }
   2600  1.1  maxv 
   2601  1.1  maxv static bool
   2602  1.1  maxv vmx_ident(void)
   2603  1.1  maxv {
   2604  1.1  maxv 	uint64_t msr;
   2605  1.1  maxv 	int ret;
   2606  1.1  maxv 
   2607  1.1  maxv 	if (!(cpu_feature[1] & CPUID2_VMX)) {
   2608  1.1  maxv 		return false;
   2609  1.1  maxv 	}
   2610  1.1  maxv 
   2611  1.1  maxv 	msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
   2612  1.1  maxv 	if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
   2613  1.1  maxv 		return false;
   2614  1.1  maxv 	}
   2615  1.1  maxv 
   2616  1.1  maxv 	msr = rdmsr(MSR_IA32_VMX_BASIC);
   2617  1.1  maxv 	if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
   2618  1.1  maxv 		return false;
   2619  1.1  maxv 	}
   2620  1.1  maxv 	if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
   2621  1.1  maxv 		return false;
   2622  1.1  maxv 	}
   2623  1.1  maxv 
   2624  1.1  maxv 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   2625  1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
   2626  1.1  maxv 		return false;
   2627  1.1  maxv 	}
   2628  1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
   2629  1.1  maxv 		return false;
   2630  1.1  maxv 	}
   2631  1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
   2632  1.1  maxv 		return false;
   2633  1.1  maxv 	}
   2634  1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) == 0) {
   2635  1.1  maxv 		return false;
   2636  1.1  maxv 	}
   2637  1.1  maxv 	if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
   2638  1.1  maxv 		return false;
   2639  1.1  maxv 	}
   2640  1.1  maxv 
   2641  1.1  maxv 	/* PG and PE are reported, even if Unrestricted Guests is supported. */
   2642  1.1  maxv 	vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
   2643  1.1  maxv 	vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
   2644  1.1  maxv 	ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
   2645  1.1  maxv 	if (ret == -1) {
   2646  1.1  maxv 		return false;
   2647  1.1  maxv 	}
   2648  1.1  maxv 
   2649  1.1  maxv 	vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
   2650  1.1  maxv 	vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
   2651  1.1  maxv 	ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
   2652  1.1  maxv 	if (ret == -1) {
   2653  1.1  maxv 		return false;
   2654  1.1  maxv 	}
   2655  1.1  maxv 
   2656  1.1  maxv 	/* Init the CTLSs right now, and check for errors. */
   2657  1.1  maxv 	ret = vmx_init_ctls(
   2658  1.1  maxv 	    MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
   2659  1.1  maxv 	    VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
   2660  1.1  maxv 	    &vmx_pinbased_ctls);
   2661  1.1  maxv 	if (ret == -1) {
   2662  1.1  maxv 		return false;
   2663  1.1  maxv 	}
   2664  1.1  maxv 	ret = vmx_init_ctls(
   2665  1.1  maxv 	    MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
   2666  1.1  maxv 	    VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
   2667  1.1  maxv 	    &vmx_procbased_ctls);
   2668  1.1  maxv 	if (ret == -1) {
   2669  1.1  maxv 		return false;
   2670  1.1  maxv 	}
   2671  1.1  maxv 	ret = vmx_init_ctls(
   2672  1.1  maxv 	    MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
   2673  1.1  maxv 	    VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
   2674  1.1  maxv 	    &vmx_procbased_ctls2);
   2675  1.1  maxv 	if (ret == -1) {
   2676  1.1  maxv 		return false;
   2677  1.1  maxv 	}
   2678  1.1  maxv 	ret = vmx_init_ctls(
   2679  1.1  maxv 	    MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
   2680  1.1  maxv 	    VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
   2681  1.1  maxv 	    &vmx_entry_ctls);
   2682  1.1  maxv 	if (ret == -1) {
   2683  1.1  maxv 		return false;
   2684  1.1  maxv 	}
   2685  1.1  maxv 	ret = vmx_init_ctls(
   2686  1.1  maxv 	    MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
   2687  1.1  maxv 	    VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
   2688  1.1  maxv 	    &vmx_exit_ctls);
   2689  1.1  maxv 	if (ret == -1) {
   2690  1.1  maxv 		return false;
   2691  1.1  maxv 	}
   2692  1.1  maxv 
   2693  1.1  maxv 	return true;
   2694  1.1  maxv }
   2695  1.1  maxv 
   2696  1.1  maxv static void
   2697  1.1  maxv vmx_change_cpu(void *arg1, void *arg2)
   2698  1.1  maxv {
   2699  1.1  maxv 	struct cpu_info *ci = curcpu();
   2700  1.1  maxv 	bool enable = (bool)arg1;
   2701  1.1  maxv 	uint64_t cr4;
   2702  1.1  maxv 
   2703  1.1  maxv 	if (!enable) {
   2704  1.1  maxv 		vmx_vmxoff();
   2705  1.1  maxv 	}
   2706  1.1  maxv 
   2707  1.1  maxv 	cr4 = rcr4();
   2708  1.1  maxv 	if (enable) {
   2709  1.1  maxv 		cr4 |= CR4_VMXE;
   2710  1.1  maxv 	} else {
   2711  1.1  maxv 		cr4 &= ~CR4_VMXE;
   2712  1.1  maxv 	}
   2713  1.1  maxv 	lcr4(cr4);
   2714  1.1  maxv 
   2715  1.1  maxv 	if (enable) {
   2716  1.1  maxv 		vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
   2717  1.1  maxv 	}
   2718  1.1  maxv }
   2719  1.1  maxv 
   2720  1.1  maxv static void
   2721  1.1  maxv vmx_init_l1tf(void)
   2722  1.1  maxv {
   2723  1.1  maxv 	u_int descs[4];
   2724  1.1  maxv 	uint64_t msr;
   2725  1.1  maxv 
   2726  1.1  maxv 	if (cpuid_level < 7) {
   2727  1.1  maxv 		return;
   2728  1.1  maxv 	}
   2729  1.1  maxv 
   2730  1.1  maxv 	x86_cpuid(7, descs);
   2731  1.1  maxv 
   2732  1.1  maxv 	if (descs[3] & CPUID_SEF_ARCH_CAP) {
   2733  1.1  maxv 		msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
   2734  1.1  maxv 		if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
   2735  1.1  maxv 			/* No mitigation needed. */
   2736  1.1  maxv 			return;
   2737  1.1  maxv 		}
   2738  1.1  maxv 	}
   2739  1.1  maxv 
   2740  1.1  maxv 	if (descs[3] & CPUID_SEF_L1D_FLUSH) {
   2741  1.1  maxv 		/* Enable hardware mitigation. */
   2742  1.1  maxv 		vmx_msrlist_entry_nmsr += 1;
   2743  1.1  maxv 	}
   2744  1.1  maxv }
   2745  1.1  maxv 
   2746  1.1  maxv static void
   2747  1.1  maxv vmx_init(void)
   2748  1.1  maxv {
   2749  1.1  maxv 	CPU_INFO_ITERATOR cii;
   2750  1.1  maxv 	struct cpu_info *ci;
   2751  1.1  maxv 	uint64_t xc, msr;
   2752  1.1  maxv 	struct vmxon *vmxon;
   2753  1.1  maxv 	uint32_t revision;
   2754  1.1  maxv 	paddr_t pa;
   2755  1.1  maxv 	vaddr_t va;
   2756  1.1  maxv 	int error;
   2757  1.1  maxv 
   2758  1.1  maxv 	/* Init the ASID bitmap (VPID). */
   2759  1.1  maxv 	vmx_init_asid(VPID_MAX);
   2760  1.1  maxv 
   2761  1.1  maxv 	/* Init the XCR0 mask. */
   2762  1.1  maxv 	vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
   2763  1.1  maxv 
   2764  1.1  maxv 	/* Init the TLB flush op, the EPT flush op and the EPTP type. */
   2765  1.1  maxv 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   2766  1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
   2767  1.1  maxv 		vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
   2768  1.1  maxv 	} else {
   2769  1.1  maxv 		vmx_tlb_flush_op = VMX_INVVPID_ALL;
   2770  1.1  maxv 	}
   2771  1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
   2772  1.1  maxv 		vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
   2773  1.1  maxv 	} else {
   2774  1.1  maxv 		vmx_ept_flush_op = VMX_INVEPT_ALL;
   2775  1.1  maxv 	}
   2776  1.1  maxv 	if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
   2777  1.1  maxv 		vmx_eptp_type = EPTP_TYPE_WB;
   2778  1.1  maxv 	} else {
   2779  1.1  maxv 		vmx_eptp_type = EPTP_TYPE_UC;
   2780  1.1  maxv 	}
   2781  1.1  maxv 
   2782  1.1  maxv 	/* Init the L1TF mitigation. */
   2783  1.1  maxv 	vmx_init_l1tf();
   2784  1.1  maxv 
   2785  1.1  maxv 	memset(vmxoncpu, 0, sizeof(vmxoncpu));
   2786  1.1  maxv 	revision = vmx_get_revision();
   2787  1.1  maxv 
   2788  1.1  maxv 	for (CPU_INFO_FOREACH(cii, ci)) {
   2789  1.1  maxv 		error = vmx_memalloc(&pa, &va, 1);
   2790  1.1  maxv 		if (error) {
   2791  1.1  maxv 			panic("%s: out of memory", __func__);
   2792  1.1  maxv 		}
   2793  1.1  maxv 		vmxoncpu[cpu_index(ci)].pa = pa;
   2794  1.1  maxv 		vmxoncpu[cpu_index(ci)].va = va;
   2795  1.1  maxv 
   2796  1.1  maxv 		vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
   2797  1.1  maxv 		vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
   2798  1.1  maxv 	}
   2799  1.1  maxv 
   2800  1.1  maxv 	xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
   2801  1.1  maxv 	xc_wait(xc);
   2802  1.1  maxv }
   2803  1.1  maxv 
   2804  1.1  maxv static void
   2805  1.1  maxv vmx_fini_asid(void)
   2806  1.1  maxv {
   2807  1.1  maxv 	size_t allocsz;
   2808  1.1  maxv 
   2809  1.1  maxv 	allocsz = roundup(vmx_maxasid, 8) / 8;
   2810  1.1  maxv 	kmem_free(vmx_asidmap, allocsz);
   2811  1.1  maxv 
   2812  1.1  maxv 	mutex_destroy(&vmx_asidlock);
   2813  1.1  maxv }
   2814  1.1  maxv 
   2815  1.1  maxv static void
   2816  1.1  maxv vmx_fini(void)
   2817  1.1  maxv {
   2818  1.1  maxv 	uint64_t xc;
   2819  1.1  maxv 	size_t i;
   2820  1.1  maxv 
   2821  1.1  maxv 	xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
   2822  1.1  maxv 	xc_wait(xc);
   2823  1.1  maxv 
   2824  1.1  maxv 	for (i = 0; i < MAXCPUS; i++) {
   2825  1.1  maxv 		if (vmxoncpu[i].pa != 0)
   2826  1.1  maxv 			vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
   2827  1.1  maxv 	}
   2828  1.1  maxv 
   2829  1.1  maxv 	vmx_fini_asid();
   2830  1.1  maxv }
   2831  1.1  maxv 
   2832  1.1  maxv static void
   2833  1.1  maxv vmx_capability(struct nvmm_capability *cap)
   2834  1.1  maxv {
   2835  1.1  maxv 	cap->u.x86.xcr0_mask = vmx_xcr0_mask;
   2836  1.1  maxv 	cap->u.x86.mxcsr_mask = x86_fpu_mxcsr_mask;
   2837  1.1  maxv 	cap->u.x86.conf_cpuid_maxops = VMX_NCPUIDS;
   2838  1.1  maxv }
   2839  1.1  maxv 
   2840  1.1  maxv const struct nvmm_impl nvmm_x86_vmx = {
   2841  1.1  maxv 	.ident = vmx_ident,
   2842  1.1  maxv 	.init = vmx_init,
   2843  1.1  maxv 	.fini = vmx_fini,
   2844  1.1  maxv 	.capability = vmx_capability,
   2845  1.1  maxv 	.conf_max = NVMM_X86_NCONF,
   2846  1.1  maxv 	.conf_sizes = vmx_conf_sizes,
   2847  1.1  maxv 	.state_size = sizeof(struct nvmm_x64_state),
   2848  1.1  maxv 	.machine_create = vmx_machine_create,
   2849  1.1  maxv 	.machine_destroy = vmx_machine_destroy,
   2850  1.1  maxv 	.machine_configure = vmx_machine_configure,
   2851  1.1  maxv 	.vcpu_create = vmx_vcpu_create,
   2852  1.1  maxv 	.vcpu_destroy = vmx_vcpu_destroy,
   2853  1.1  maxv 	.vcpu_setstate = vmx_vcpu_setstate,
   2854  1.1  maxv 	.vcpu_getstate = vmx_vcpu_getstate,
   2855  1.1  maxv 	.vcpu_inject = vmx_vcpu_inject,
   2856  1.1  maxv 	.vcpu_run = vmx_vcpu_run
   2857  1.1  maxv };
   2858