Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_vmx.c revision 1.75
      1  1.75   maxv /*	$NetBSD: nvmm_x86_vmx.c,v 1.75 2020/09/04 17:07:33 maxv Exp $	*/
      2   1.1   maxv 
      3   1.1   maxv /*
      4  1.51     ad  * Copyright (c) 2018-2020 The NetBSD Foundation, Inc.
      5   1.1   maxv  * All rights reserved.
      6   1.1   maxv  *
      7   1.1   maxv  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   maxv  * by Maxime Villard.
      9   1.1   maxv  *
     10   1.1   maxv  * Redistribution and use in source and binary forms, with or without
     11   1.1   maxv  * modification, are permitted provided that the following conditions
     12   1.1   maxv  * are met:
     13   1.1   maxv  * 1. Redistributions of source code must retain the above copyright
     14   1.1   maxv  *    notice, this list of conditions and the following disclaimer.
     15   1.1   maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1   maxv  *    notice, this list of conditions and the following disclaimer in the
     17   1.1   maxv  *    documentation and/or other materials provided with the distribution.
     18   1.1   maxv  *
     19   1.1   maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1   maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1   maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1   maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1   maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1   maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1   maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1   maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1   maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1   maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1   maxv  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1   maxv  */
     31   1.1   maxv 
     32   1.1   maxv #include <sys/cdefs.h>
     33  1.75   maxv __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.75 2020/09/04 17:07:33 maxv Exp $");
     34   1.1   maxv 
     35   1.1   maxv #include <sys/param.h>
     36   1.1   maxv #include <sys/systm.h>
     37   1.1   maxv #include <sys/kernel.h>
     38   1.1   maxv #include <sys/kmem.h>
     39   1.1   maxv #include <sys/cpu.h>
     40   1.1   maxv #include <sys/xcall.h>
     41  1.20   maxv #include <sys/mman.h>
     42  1.55   maxv #include <sys/bitops.h>
     43   1.1   maxv 
     44   1.1   maxv #include <uvm/uvm.h>
     45   1.1   maxv #include <uvm/uvm_page.h>
     46   1.1   maxv 
     47   1.1   maxv #include <x86/cputypes.h>
     48   1.1   maxv #include <x86/specialreg.h>
     49   1.1   maxv #include <x86/pmap.h>
     50   1.1   maxv #include <x86/dbregs.h>
     51   1.4   maxv #include <x86/cpu_counter.h>
     52   1.1   maxv #include <machine/cpuvar.h>
     53   1.1   maxv 
     54   1.1   maxv #include <dev/nvmm/nvmm.h>
     55   1.1   maxv #include <dev/nvmm/nvmm_internal.h>
     56   1.1   maxv #include <dev/nvmm/x86/nvmm_x86.h>
     57   1.1   maxv 
     58   1.1   maxv int _vmx_vmxon(paddr_t *pa);
     59   1.1   maxv int _vmx_vmxoff(void);
     60   1.1   maxv int vmx_vmlaunch(uint64_t *gprs);
     61   1.1   maxv int vmx_vmresume(uint64_t *gprs);
     62   1.1   maxv 
     63   1.1   maxv #define vmx_vmxon(a) \
     64   1.1   maxv 	if (__predict_false(_vmx_vmxon(a) != 0)) { \
     65   1.1   maxv 		panic("%s: VMXON failed", __func__); \
     66   1.1   maxv 	}
     67   1.1   maxv #define vmx_vmxoff() \
     68   1.1   maxv 	if (__predict_false(_vmx_vmxoff() != 0)) { \
     69   1.1   maxv 		panic("%s: VMXOFF failed", __func__); \
     70   1.1   maxv 	}
     71  1.28   maxv 
     72  1.28   maxv struct ept_desc {
     73  1.28   maxv 	uint64_t eptp;
     74  1.28   maxv 	uint64_t mbz;
     75  1.28   maxv } __packed;
     76  1.28   maxv 
     77  1.28   maxv struct vpid_desc {
     78  1.28   maxv 	uint64_t vpid;
     79  1.28   maxv 	uint64_t addr;
     80  1.28   maxv } __packed;
     81  1.28   maxv 
     82  1.28   maxv static inline void
     83  1.28   maxv vmx_invept(uint64_t op, struct ept_desc *desc)
     84  1.28   maxv {
     85  1.28   maxv 	asm volatile (
     86  1.28   maxv 		"invept		%[desc],%[op];"
     87  1.28   maxv 		"jz		vmx_insn_failvalid;"
     88  1.28   maxv 		"jc		vmx_insn_failinvalid;"
     89  1.28   maxv 		:
     90  1.28   maxv 		: [desc] "m" (*desc), [op] "r" (op)
     91  1.28   maxv 		: "memory", "cc"
     92  1.28   maxv 	);
     93  1.28   maxv }
     94  1.28   maxv 
     95  1.28   maxv static inline void
     96  1.28   maxv vmx_invvpid(uint64_t op, struct vpid_desc *desc)
     97  1.28   maxv {
     98  1.28   maxv 	asm volatile (
     99  1.28   maxv 		"invvpid	%[desc],%[op];"
    100  1.28   maxv 		"jz		vmx_insn_failvalid;"
    101  1.28   maxv 		"jc		vmx_insn_failinvalid;"
    102  1.28   maxv 		:
    103  1.28   maxv 		: [desc] "m" (*desc), [op] "r" (op)
    104  1.28   maxv 		: "memory", "cc"
    105  1.28   maxv 	);
    106  1.28   maxv }
    107  1.28   maxv 
    108  1.28   maxv static inline uint64_t
    109  1.28   maxv vmx_vmread(uint64_t field)
    110  1.28   maxv {
    111  1.28   maxv 	uint64_t value;
    112  1.28   maxv 
    113  1.28   maxv 	asm volatile (
    114  1.28   maxv 		"vmread		%[field],%[value];"
    115  1.28   maxv 		"jz		vmx_insn_failvalid;"
    116  1.28   maxv 		"jc		vmx_insn_failinvalid;"
    117  1.28   maxv 		: [value] "=r" (value)
    118  1.28   maxv 		: [field] "r" (field)
    119  1.28   maxv 		: "cc"
    120  1.28   maxv 	);
    121  1.28   maxv 
    122  1.28   maxv 	return value;
    123  1.28   maxv }
    124  1.28   maxv 
    125  1.28   maxv static inline void
    126  1.28   maxv vmx_vmwrite(uint64_t field, uint64_t value)
    127  1.28   maxv {
    128  1.28   maxv 	asm volatile (
    129  1.28   maxv 		"vmwrite	%[value],%[field];"
    130  1.28   maxv 		"jz		vmx_insn_failvalid;"
    131  1.28   maxv 		"jc		vmx_insn_failinvalid;"
    132  1.28   maxv 		:
    133  1.28   maxv 		: [field] "r" (field), [value] "r" (value)
    134  1.28   maxv 		: "cc"
    135  1.28   maxv 	);
    136  1.28   maxv }
    137  1.28   maxv 
    138  1.50    tnn #ifdef DIAGNOSTIC
    139  1.28   maxv static inline paddr_t
    140  1.28   maxv vmx_vmptrst(void)
    141  1.28   maxv {
    142  1.28   maxv 	paddr_t pa;
    143  1.28   maxv 
    144  1.28   maxv 	asm volatile (
    145  1.28   maxv 		"vmptrst	%[pa];"
    146  1.28   maxv 		:
    147  1.28   maxv 		: [pa] "m" (*(paddr_t *)&pa)
    148  1.28   maxv 		: "memory"
    149  1.28   maxv 	);
    150  1.28   maxv 
    151  1.28   maxv 	return pa;
    152  1.28   maxv }
    153  1.50    tnn #endif
    154  1.28   maxv 
    155  1.28   maxv static inline void
    156  1.28   maxv vmx_vmptrld(paddr_t *pa)
    157  1.28   maxv {
    158  1.28   maxv 	asm volatile (
    159  1.28   maxv 		"vmptrld	%[pa];"
    160  1.28   maxv 		"jz		vmx_insn_failvalid;"
    161  1.28   maxv 		"jc		vmx_insn_failinvalid;"
    162  1.28   maxv 		:
    163  1.28   maxv 		: [pa] "m" (*pa)
    164  1.28   maxv 		: "memory", "cc"
    165  1.28   maxv 	);
    166  1.28   maxv }
    167  1.28   maxv 
    168  1.28   maxv static inline void
    169  1.28   maxv vmx_vmclear(paddr_t *pa)
    170  1.28   maxv {
    171  1.28   maxv 	asm volatile (
    172  1.28   maxv 		"vmclear	%[pa];"
    173  1.28   maxv 		"jz		vmx_insn_failvalid;"
    174  1.28   maxv 		"jc		vmx_insn_failinvalid;"
    175  1.28   maxv 		:
    176  1.28   maxv 		: [pa] "m" (*pa)
    177  1.28   maxv 		: "memory", "cc"
    178  1.28   maxv 	);
    179  1.28   maxv }
    180   1.1   maxv 
    181  1.64   maxv static inline void
    182  1.64   maxv vmx_cli(void)
    183  1.64   maxv {
    184  1.64   maxv 	asm volatile ("cli" ::: "memory");
    185  1.64   maxv }
    186  1.64   maxv 
    187  1.64   maxv static inline void
    188  1.64   maxv vmx_sti(void)
    189  1.64   maxv {
    190  1.64   maxv 	asm volatile ("sti" ::: "memory");
    191  1.64   maxv }
    192  1.64   maxv 
    193   1.1   maxv #define MSR_IA32_FEATURE_CONTROL	0x003A
    194   1.1   maxv #define		IA32_FEATURE_CONTROL_LOCK	__BIT(0)
    195   1.1   maxv #define		IA32_FEATURE_CONTROL_IN_SMX	__BIT(1)
    196   1.1   maxv #define		IA32_FEATURE_CONTROL_OUT_SMX	__BIT(2)
    197   1.1   maxv 
    198   1.1   maxv #define MSR_IA32_VMX_BASIC		0x0480
    199   1.1   maxv #define		IA32_VMX_BASIC_IDENT		__BITS(30,0)
    200   1.1   maxv #define		IA32_VMX_BASIC_DATA_SIZE	__BITS(44,32)
    201   1.1   maxv #define		IA32_VMX_BASIC_MEM_WIDTH	__BIT(48)
    202   1.1   maxv #define		IA32_VMX_BASIC_DUAL		__BIT(49)
    203   1.1   maxv #define		IA32_VMX_BASIC_MEM_TYPE		__BITS(53,50)
    204   1.1   maxv #define			MEM_TYPE_UC		0
    205   1.1   maxv #define			MEM_TYPE_WB		6
    206   1.1   maxv #define		IA32_VMX_BASIC_IO_REPORT	__BIT(54)
    207   1.1   maxv #define		IA32_VMX_BASIC_TRUE_CTLS	__BIT(55)
    208   1.1   maxv 
    209   1.1   maxv #define MSR_IA32_VMX_PINBASED_CTLS		0x0481
    210   1.1   maxv #define MSR_IA32_VMX_PROCBASED_CTLS		0x0482
    211   1.1   maxv #define MSR_IA32_VMX_EXIT_CTLS			0x0483
    212   1.1   maxv #define MSR_IA32_VMX_ENTRY_CTLS			0x0484
    213   1.1   maxv #define MSR_IA32_VMX_PROCBASED_CTLS2		0x048B
    214   1.1   maxv 
    215   1.1   maxv #define MSR_IA32_VMX_TRUE_PINBASED_CTLS		0x048D
    216   1.1   maxv #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS	0x048E
    217   1.1   maxv #define MSR_IA32_VMX_TRUE_EXIT_CTLS		0x048F
    218   1.1   maxv #define MSR_IA32_VMX_TRUE_ENTRY_CTLS		0x0490
    219   1.1   maxv 
    220   1.1   maxv #define MSR_IA32_VMX_CR0_FIXED0			0x0486
    221   1.1   maxv #define MSR_IA32_VMX_CR0_FIXED1			0x0487
    222   1.1   maxv #define MSR_IA32_VMX_CR4_FIXED0			0x0488
    223   1.1   maxv #define MSR_IA32_VMX_CR4_FIXED1			0x0489
    224   1.1   maxv 
    225   1.1   maxv #define MSR_IA32_VMX_EPT_VPID_CAP	0x048C
    226  1.67   maxv #define		IA32_VMX_EPT_VPID_XO			__BIT(0)
    227   1.1   maxv #define		IA32_VMX_EPT_VPID_WALKLENGTH_4		__BIT(6)
    228   1.1   maxv #define		IA32_VMX_EPT_VPID_UC			__BIT(8)
    229   1.1   maxv #define		IA32_VMX_EPT_VPID_WB			__BIT(14)
    230  1.67   maxv #define		IA32_VMX_EPT_VPID_2MB			__BIT(16)
    231  1.67   maxv #define		IA32_VMX_EPT_VPID_1GB			__BIT(17)
    232   1.1   maxv #define		IA32_VMX_EPT_VPID_INVEPT		__BIT(20)
    233   1.1   maxv #define		IA32_VMX_EPT_VPID_FLAGS_AD		__BIT(21)
    234  1.67   maxv #define		IA32_VMX_EPT_VPID_ADVANCED_VMEXIT_INFO	__BIT(22)
    235  1.67   maxv #define		IA32_VMX_EPT_VPID_SHSTK			__BIT(23)
    236   1.1   maxv #define		IA32_VMX_EPT_VPID_INVEPT_CONTEXT	__BIT(25)
    237   1.1   maxv #define		IA32_VMX_EPT_VPID_INVEPT_ALL		__BIT(26)
    238   1.1   maxv #define		IA32_VMX_EPT_VPID_INVVPID		__BIT(32)
    239   1.1   maxv #define		IA32_VMX_EPT_VPID_INVVPID_ADDR		__BIT(40)
    240   1.1   maxv #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT	__BIT(41)
    241   1.1   maxv #define		IA32_VMX_EPT_VPID_INVVPID_ALL		__BIT(42)
    242   1.1   maxv #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG	__BIT(43)
    243   1.1   maxv 
    244   1.1   maxv /* -------------------------------------------------------------------------- */
    245   1.1   maxv 
    246   1.1   maxv /* 16-bit control fields */
    247   1.1   maxv #define VMCS_VPID				0x00000000
    248   1.1   maxv #define VMCS_PIR_VECTOR				0x00000002
    249   1.1   maxv #define VMCS_EPTP_INDEX				0x00000004
    250   1.1   maxv /* 16-bit guest-state fields */
    251   1.1   maxv #define VMCS_GUEST_ES_SELECTOR			0x00000800
    252   1.1   maxv #define VMCS_GUEST_CS_SELECTOR			0x00000802
    253   1.1   maxv #define VMCS_GUEST_SS_SELECTOR			0x00000804
    254   1.1   maxv #define VMCS_GUEST_DS_SELECTOR			0x00000806
    255   1.1   maxv #define VMCS_GUEST_FS_SELECTOR			0x00000808
    256   1.1   maxv #define VMCS_GUEST_GS_SELECTOR			0x0000080A
    257   1.1   maxv #define VMCS_GUEST_LDTR_SELECTOR		0x0000080C
    258   1.1   maxv #define VMCS_GUEST_TR_SELECTOR			0x0000080E
    259   1.1   maxv #define VMCS_GUEST_INTR_STATUS			0x00000810
    260   1.1   maxv #define VMCS_PML_INDEX				0x00000812
    261   1.1   maxv /* 16-bit host-state fields */
    262   1.1   maxv #define VMCS_HOST_ES_SELECTOR			0x00000C00
    263   1.1   maxv #define VMCS_HOST_CS_SELECTOR			0x00000C02
    264   1.1   maxv #define VMCS_HOST_SS_SELECTOR			0x00000C04
    265   1.1   maxv #define VMCS_HOST_DS_SELECTOR			0x00000C06
    266   1.1   maxv #define VMCS_HOST_FS_SELECTOR			0x00000C08
    267   1.1   maxv #define VMCS_HOST_GS_SELECTOR			0x00000C0A
    268   1.1   maxv #define VMCS_HOST_TR_SELECTOR			0x00000C0C
    269   1.1   maxv /* 64-bit control fields */
    270   1.1   maxv #define VMCS_IO_BITMAP_A			0x00002000
    271   1.1   maxv #define VMCS_IO_BITMAP_B			0x00002002
    272   1.1   maxv #define VMCS_MSR_BITMAP				0x00002004
    273   1.1   maxv #define VMCS_EXIT_MSR_STORE_ADDRESS		0x00002006
    274   1.1   maxv #define VMCS_EXIT_MSR_LOAD_ADDRESS		0x00002008
    275   1.1   maxv #define VMCS_ENTRY_MSR_LOAD_ADDRESS		0x0000200A
    276   1.1   maxv #define VMCS_EXECUTIVE_VMCS			0x0000200C
    277   1.1   maxv #define VMCS_PML_ADDRESS			0x0000200E
    278   1.1   maxv #define VMCS_TSC_OFFSET				0x00002010
    279   1.1   maxv #define VMCS_VIRTUAL_APIC			0x00002012
    280   1.1   maxv #define VMCS_APIC_ACCESS			0x00002014
    281   1.1   maxv #define VMCS_PIR_DESC				0x00002016
    282   1.1   maxv #define VMCS_VM_CONTROL				0x00002018
    283   1.1   maxv #define VMCS_EPTP				0x0000201A
    284   1.1   maxv #define		EPTP_TYPE			__BITS(2,0)
    285   1.1   maxv #define			EPTP_TYPE_UC		0
    286   1.1   maxv #define			EPTP_TYPE_WB		6
    287   1.1   maxv #define		EPTP_WALKLEN			__BITS(5,3)
    288   1.1   maxv #define		EPTP_FLAGS_AD			__BIT(6)
    289  1.67   maxv #define		EPTP_SSS			__BIT(7)
    290   1.1   maxv #define		EPTP_PHYSADDR			__BITS(63,12)
    291   1.1   maxv #define VMCS_EOI_EXIT0				0x0000201C
    292   1.1   maxv #define VMCS_EOI_EXIT1				0x0000201E
    293   1.1   maxv #define VMCS_EOI_EXIT2				0x00002020
    294   1.1   maxv #define VMCS_EOI_EXIT3				0x00002022
    295   1.1   maxv #define VMCS_EPTP_LIST				0x00002024
    296   1.1   maxv #define VMCS_VMREAD_BITMAP			0x00002026
    297   1.1   maxv #define VMCS_VMWRITE_BITMAP			0x00002028
    298   1.1   maxv #define VMCS_VIRTUAL_EXCEPTION			0x0000202A
    299   1.1   maxv #define VMCS_XSS_EXIT_BITMAP			0x0000202C
    300   1.1   maxv #define VMCS_ENCLS_EXIT_BITMAP			0x0000202E
    301  1.22   maxv #define VMCS_SUBPAGE_PERM_TABLE_PTR		0x00002030
    302   1.1   maxv #define VMCS_TSC_MULTIPLIER			0x00002032
    303  1.67   maxv #define VMCS_ENCLV_EXIT_BITMAP			0x00002036
    304   1.1   maxv /* 64-bit read-only fields */
    305   1.1   maxv #define VMCS_GUEST_PHYSICAL_ADDRESS		0x00002400
    306   1.1   maxv /* 64-bit guest-state fields */
    307   1.1   maxv #define VMCS_LINK_POINTER			0x00002800
    308   1.1   maxv #define VMCS_GUEST_IA32_DEBUGCTL		0x00002802
    309   1.1   maxv #define VMCS_GUEST_IA32_PAT			0x00002804
    310   1.1   maxv #define VMCS_GUEST_IA32_EFER			0x00002806
    311   1.1   maxv #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL	0x00002808
    312   1.1   maxv #define VMCS_GUEST_PDPTE0			0x0000280A
    313   1.1   maxv #define VMCS_GUEST_PDPTE1			0x0000280C
    314   1.1   maxv #define VMCS_GUEST_PDPTE2			0x0000280E
    315   1.1   maxv #define VMCS_GUEST_PDPTE3			0x00002810
    316   1.1   maxv #define VMCS_GUEST_BNDCFGS			0x00002812
    317  1.67   maxv #define VMCS_GUEST_RTIT_CTL			0x00002814
    318  1.67   maxv #define VMCS_GUEST_PKRS				0x00002818
    319   1.1   maxv /* 64-bit host-state fields */
    320   1.1   maxv #define VMCS_HOST_IA32_PAT			0x00002C00
    321   1.1   maxv #define VMCS_HOST_IA32_EFER			0x00002C02
    322   1.1   maxv #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL		0x00002C04
    323  1.67   maxv #define VMCS_HOST_IA32_PKRS			0x00002C06
    324   1.1   maxv /* 32-bit control fields */
    325   1.1   maxv #define VMCS_PINBASED_CTLS			0x00004000
    326   1.1   maxv #define		PIN_CTLS_INT_EXITING		__BIT(0)
    327   1.1   maxv #define		PIN_CTLS_NMI_EXITING		__BIT(3)
    328   1.1   maxv #define		PIN_CTLS_VIRTUAL_NMIS		__BIT(5)
    329   1.1   maxv #define		PIN_CTLS_ACTIVATE_PREEMPT_TIMER	__BIT(6)
    330  1.22   maxv #define		PIN_CTLS_PROCESS_POSTED_INTS	__BIT(7)
    331   1.1   maxv #define VMCS_PROCBASED_CTLS			0x00004002
    332   1.1   maxv #define		PROC_CTLS_INT_WINDOW_EXITING	__BIT(2)
    333   1.1   maxv #define		PROC_CTLS_USE_TSC_OFFSETTING	__BIT(3)
    334   1.1   maxv #define		PROC_CTLS_HLT_EXITING		__BIT(7)
    335   1.1   maxv #define		PROC_CTLS_INVLPG_EXITING	__BIT(9)
    336   1.1   maxv #define		PROC_CTLS_MWAIT_EXITING		__BIT(10)
    337   1.1   maxv #define		PROC_CTLS_RDPMC_EXITING		__BIT(11)
    338   1.1   maxv #define		PROC_CTLS_RDTSC_EXITING		__BIT(12)
    339   1.1   maxv #define		PROC_CTLS_RCR3_EXITING		__BIT(15)
    340   1.1   maxv #define		PROC_CTLS_LCR3_EXITING		__BIT(16)
    341   1.1   maxv #define		PROC_CTLS_RCR8_EXITING		__BIT(19)
    342   1.1   maxv #define		PROC_CTLS_LCR8_EXITING		__BIT(20)
    343   1.1   maxv #define		PROC_CTLS_USE_TPR_SHADOW	__BIT(21)
    344   1.1   maxv #define		PROC_CTLS_NMI_WINDOW_EXITING	__BIT(22)
    345   1.1   maxv #define		PROC_CTLS_DR_EXITING		__BIT(23)
    346   1.1   maxv #define		PROC_CTLS_UNCOND_IO_EXITING	__BIT(24)
    347   1.1   maxv #define		PROC_CTLS_USE_IO_BITMAPS	__BIT(25)
    348   1.1   maxv #define		PROC_CTLS_MONITOR_TRAP_FLAG	__BIT(27)
    349   1.1   maxv #define		PROC_CTLS_USE_MSR_BITMAPS	__BIT(28)
    350   1.1   maxv #define		PROC_CTLS_MONITOR_EXITING	__BIT(29)
    351   1.1   maxv #define		PROC_CTLS_PAUSE_EXITING		__BIT(30)
    352   1.1   maxv #define		PROC_CTLS_ACTIVATE_CTLS2	__BIT(31)
    353   1.1   maxv #define VMCS_EXCEPTION_BITMAP			0x00004004
    354   1.1   maxv #define VMCS_PF_ERROR_MASK			0x00004006
    355   1.1   maxv #define VMCS_PF_ERROR_MATCH			0x00004008
    356   1.1   maxv #define VMCS_CR3_TARGET_COUNT			0x0000400A
    357   1.1   maxv #define VMCS_EXIT_CTLS				0x0000400C
    358   1.1   maxv #define		EXIT_CTLS_SAVE_DEBUG_CONTROLS	__BIT(2)
    359   1.1   maxv #define		EXIT_CTLS_HOST_LONG_MODE	__BIT(9)
    360   1.1   maxv #define		EXIT_CTLS_LOAD_PERFGLOBALCTRL	__BIT(12)
    361   1.1   maxv #define		EXIT_CTLS_ACK_INTERRUPT		__BIT(15)
    362   1.1   maxv #define		EXIT_CTLS_SAVE_PAT		__BIT(18)
    363   1.1   maxv #define		EXIT_CTLS_LOAD_PAT		__BIT(19)
    364   1.1   maxv #define		EXIT_CTLS_SAVE_EFER		__BIT(20)
    365   1.1   maxv #define		EXIT_CTLS_LOAD_EFER		__BIT(21)
    366   1.1   maxv #define		EXIT_CTLS_SAVE_PREEMPT_TIMER	__BIT(22)
    367   1.1   maxv #define		EXIT_CTLS_CLEAR_BNDCFGS		__BIT(23)
    368   1.1   maxv #define		EXIT_CTLS_CONCEAL_PT		__BIT(24)
    369  1.67   maxv #define		EXIT_CTLS_CLEAR_RTIT_CTL	__BIT(25)
    370  1.67   maxv #define		EXIT_CTLS_LOAD_CET		__BIT(28)
    371  1.67   maxv #define		EXIT_CTLS_LOAD_PKRS		__BIT(29)
    372   1.1   maxv #define VMCS_EXIT_MSR_STORE_COUNT		0x0000400E
    373   1.1   maxv #define VMCS_EXIT_MSR_LOAD_COUNT		0x00004010
    374   1.1   maxv #define VMCS_ENTRY_CTLS				0x00004012
    375   1.1   maxv #define		ENTRY_CTLS_LOAD_DEBUG_CONTROLS	__BIT(2)
    376   1.1   maxv #define		ENTRY_CTLS_LONG_MODE		__BIT(9)
    377   1.1   maxv #define		ENTRY_CTLS_SMM			__BIT(10)
    378   1.1   maxv #define		ENTRY_CTLS_DISABLE_DUAL		__BIT(11)
    379   1.1   maxv #define		ENTRY_CTLS_LOAD_PERFGLOBALCTRL	__BIT(13)
    380   1.1   maxv #define		ENTRY_CTLS_LOAD_PAT		__BIT(14)
    381   1.1   maxv #define		ENTRY_CTLS_LOAD_EFER		__BIT(15)
    382   1.1   maxv #define		ENTRY_CTLS_LOAD_BNDCFGS		__BIT(16)
    383   1.1   maxv #define		ENTRY_CTLS_CONCEAL_PT		__BIT(17)
    384  1.67   maxv #define		ENTRY_CTLS_LOAD_RTIT_CTL	__BIT(18)
    385  1.67   maxv #define		ENTRY_CTLS_LOAD_CET		__BIT(20)
    386  1.67   maxv #define		ENTRY_CTLS_LOAD_PKRS		__BIT(22)
    387   1.1   maxv #define VMCS_ENTRY_MSR_LOAD_COUNT		0x00004014
    388   1.1   maxv #define VMCS_ENTRY_INTR_INFO			0x00004016
    389   1.1   maxv #define		INTR_INFO_VECTOR		__BITS(7,0)
    390  1.17   maxv #define		INTR_INFO_TYPE			__BITS(10,8)
    391  1.17   maxv #define			INTR_TYPE_EXT_INT	0
    392  1.17   maxv #define			INTR_TYPE_NMI		2
    393  1.17   maxv #define			INTR_TYPE_HW_EXC	3
    394  1.17   maxv #define			INTR_TYPE_SW_INT	4
    395  1.17   maxv #define			INTR_TYPE_PRIV_SW_EXC	5
    396  1.17   maxv #define			INTR_TYPE_SW_EXC	6
    397  1.17   maxv #define			INTR_TYPE_OTHER		7
    398   1.1   maxv #define		INTR_INFO_ERROR			__BIT(11)
    399   1.1   maxv #define		INTR_INFO_VALID			__BIT(31)
    400   1.1   maxv #define VMCS_ENTRY_EXCEPTION_ERROR		0x00004018
    401  1.54   maxv #define VMCS_ENTRY_INSTRUCTION_LENGTH		0x0000401A
    402   1.1   maxv #define VMCS_TPR_THRESHOLD			0x0000401C
    403   1.1   maxv #define VMCS_PROCBASED_CTLS2			0x0000401E
    404   1.1   maxv #define		PROC_CTLS2_VIRT_APIC_ACCESSES	__BIT(0)
    405   1.1   maxv #define		PROC_CTLS2_ENABLE_EPT		__BIT(1)
    406   1.1   maxv #define		PROC_CTLS2_DESC_TABLE_EXITING	__BIT(2)
    407   1.1   maxv #define		PROC_CTLS2_ENABLE_RDTSCP	__BIT(3)
    408   1.1   maxv #define		PROC_CTLS2_VIRT_X2APIC		__BIT(4)
    409   1.1   maxv #define		PROC_CTLS2_ENABLE_VPID		__BIT(5)
    410   1.1   maxv #define		PROC_CTLS2_WBINVD_EXITING	__BIT(6)
    411   1.1   maxv #define		PROC_CTLS2_UNRESTRICTED_GUEST	__BIT(7)
    412   1.1   maxv #define		PROC_CTLS2_APIC_REG_VIRT	__BIT(8)
    413   1.1   maxv #define		PROC_CTLS2_VIRT_INT_DELIVERY	__BIT(9)
    414   1.1   maxv #define		PROC_CTLS2_PAUSE_LOOP_EXITING	__BIT(10)
    415   1.1   maxv #define		PROC_CTLS2_RDRAND_EXITING	__BIT(11)
    416   1.1   maxv #define		PROC_CTLS2_INVPCID_ENABLE	__BIT(12)
    417   1.1   maxv #define		PROC_CTLS2_VMFUNC_ENABLE	__BIT(13)
    418   1.1   maxv #define		PROC_CTLS2_VMCS_SHADOWING	__BIT(14)
    419   1.1   maxv #define		PROC_CTLS2_ENCLS_EXITING	__BIT(15)
    420   1.1   maxv #define		PROC_CTLS2_RDSEED_EXITING	__BIT(16)
    421   1.1   maxv #define		PROC_CTLS2_PML_ENABLE		__BIT(17)
    422   1.1   maxv #define		PROC_CTLS2_EPT_VIOLATION	__BIT(18)
    423   1.1   maxv #define		PROC_CTLS2_CONCEAL_VMX_FROM_PT	__BIT(19)
    424   1.1   maxv #define		PROC_CTLS2_XSAVES_ENABLE	__BIT(20)
    425   1.1   maxv #define		PROC_CTLS2_MODE_BASED_EXEC_EPT	__BIT(22)
    426  1.22   maxv #define		PROC_CTLS2_SUBPAGE_PERMISSIONS	__BIT(23)
    427  1.67   maxv #define		PROC_CTLS2_PT_USES_GPA		__BIT(24)
    428   1.1   maxv #define		PROC_CTLS2_USE_TSC_SCALING	__BIT(25)
    429  1.67   maxv #define		PROC_CTLS2_WAIT_PAUSE_ENABLE	__BIT(26)
    430  1.22   maxv #define		PROC_CTLS2_ENCLV_EXITING	__BIT(28)
    431   1.1   maxv #define VMCS_PLE_GAP				0x00004020
    432   1.1   maxv #define VMCS_PLE_WINDOW				0x00004022
    433   1.1   maxv /* 32-bit read-only data fields */
    434   1.1   maxv #define VMCS_INSTRUCTION_ERROR			0x00004400
    435   1.1   maxv #define VMCS_EXIT_REASON			0x00004402
    436   1.1   maxv #define VMCS_EXIT_INTR_INFO			0x00004404
    437   1.1   maxv #define VMCS_EXIT_INTR_ERRCODE			0x00004406
    438   1.1   maxv #define VMCS_IDT_VECTORING_INFO			0x00004408
    439   1.1   maxv #define VMCS_IDT_VECTORING_ERROR		0x0000440A
    440   1.1   maxv #define VMCS_EXIT_INSTRUCTION_LENGTH		0x0000440C
    441   1.1   maxv #define VMCS_EXIT_INSTRUCTION_INFO		0x0000440E
    442   1.1   maxv /* 32-bit guest-state fields */
    443   1.1   maxv #define VMCS_GUEST_ES_LIMIT			0x00004800
    444   1.1   maxv #define VMCS_GUEST_CS_LIMIT			0x00004802
    445   1.1   maxv #define VMCS_GUEST_SS_LIMIT			0x00004804
    446   1.1   maxv #define VMCS_GUEST_DS_LIMIT			0x00004806
    447   1.1   maxv #define VMCS_GUEST_FS_LIMIT			0x00004808
    448   1.1   maxv #define VMCS_GUEST_GS_LIMIT			0x0000480A
    449   1.1   maxv #define VMCS_GUEST_LDTR_LIMIT			0x0000480C
    450   1.1   maxv #define VMCS_GUEST_TR_LIMIT			0x0000480E
    451   1.1   maxv #define VMCS_GUEST_GDTR_LIMIT			0x00004810
    452   1.1   maxv #define VMCS_GUEST_IDTR_LIMIT			0x00004812
    453   1.1   maxv #define VMCS_GUEST_ES_ACCESS_RIGHTS		0x00004814
    454   1.1   maxv #define VMCS_GUEST_CS_ACCESS_RIGHTS		0x00004816
    455   1.1   maxv #define VMCS_GUEST_SS_ACCESS_RIGHTS		0x00004818
    456   1.1   maxv #define VMCS_GUEST_DS_ACCESS_RIGHTS		0x0000481A
    457   1.1   maxv #define VMCS_GUEST_FS_ACCESS_RIGHTS		0x0000481C
    458   1.1   maxv #define VMCS_GUEST_GS_ACCESS_RIGHTS		0x0000481E
    459   1.1   maxv #define VMCS_GUEST_LDTR_ACCESS_RIGHTS		0x00004820
    460   1.1   maxv #define VMCS_GUEST_TR_ACCESS_RIGHTS		0x00004822
    461   1.1   maxv #define VMCS_GUEST_INTERRUPTIBILITY		0x00004824
    462   1.1   maxv #define		INT_STATE_STI			__BIT(0)
    463   1.1   maxv #define		INT_STATE_MOVSS			__BIT(1)
    464   1.1   maxv #define		INT_STATE_SMI			__BIT(2)
    465   1.1   maxv #define		INT_STATE_NMI			__BIT(3)
    466   1.1   maxv #define		INT_STATE_ENCLAVE		__BIT(4)
    467   1.1   maxv #define VMCS_GUEST_ACTIVITY			0x00004826
    468   1.1   maxv #define VMCS_GUEST_SMBASE			0x00004828
    469   1.1   maxv #define VMCS_GUEST_IA32_SYSENTER_CS		0x0000482A
    470   1.1   maxv #define VMCS_PREEMPTION_TIMER_VALUE		0x0000482E
    471   1.1   maxv /* 32-bit host state fields */
    472   1.1   maxv #define VMCS_HOST_IA32_SYSENTER_CS		0x00004C00
    473   1.1   maxv /* Natural-Width control fields */
    474   1.1   maxv #define VMCS_CR0_MASK				0x00006000
    475   1.1   maxv #define VMCS_CR4_MASK				0x00006002
    476   1.1   maxv #define VMCS_CR0_SHADOW				0x00006004
    477   1.1   maxv #define VMCS_CR4_SHADOW				0x00006006
    478   1.1   maxv #define VMCS_CR3_TARGET0			0x00006008
    479   1.1   maxv #define VMCS_CR3_TARGET1			0x0000600A
    480   1.1   maxv #define VMCS_CR3_TARGET2			0x0000600C
    481   1.1   maxv #define VMCS_CR3_TARGET3			0x0000600E
    482   1.1   maxv /* Natural-Width read-only fields */
    483   1.1   maxv #define VMCS_EXIT_QUALIFICATION			0x00006400
    484   1.1   maxv #define VMCS_IO_RCX				0x00006402
    485   1.1   maxv #define VMCS_IO_RSI				0x00006404
    486   1.1   maxv #define VMCS_IO_RDI				0x00006406
    487   1.1   maxv #define VMCS_IO_RIP				0x00006408
    488   1.1   maxv #define VMCS_GUEST_LINEAR_ADDRESS		0x0000640A
    489   1.1   maxv /* Natural-Width guest-state fields */
    490   1.1   maxv #define VMCS_GUEST_CR0				0x00006800
    491   1.1   maxv #define VMCS_GUEST_CR3				0x00006802
    492   1.1   maxv #define VMCS_GUEST_CR4				0x00006804
    493   1.1   maxv #define VMCS_GUEST_ES_BASE			0x00006806
    494   1.1   maxv #define VMCS_GUEST_CS_BASE			0x00006808
    495   1.1   maxv #define VMCS_GUEST_SS_BASE			0x0000680A
    496   1.1   maxv #define VMCS_GUEST_DS_BASE			0x0000680C
    497   1.1   maxv #define VMCS_GUEST_FS_BASE			0x0000680E
    498   1.1   maxv #define VMCS_GUEST_GS_BASE			0x00006810
    499   1.1   maxv #define VMCS_GUEST_LDTR_BASE			0x00006812
    500   1.1   maxv #define VMCS_GUEST_TR_BASE			0x00006814
    501   1.1   maxv #define VMCS_GUEST_GDTR_BASE			0x00006816
    502   1.1   maxv #define VMCS_GUEST_IDTR_BASE			0x00006818
    503   1.1   maxv #define VMCS_GUEST_DR7				0x0000681A
    504   1.1   maxv #define VMCS_GUEST_RSP				0x0000681C
    505   1.1   maxv #define VMCS_GUEST_RIP				0x0000681E
    506   1.1   maxv #define VMCS_GUEST_RFLAGS			0x00006820
    507   1.1   maxv #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS	0x00006822
    508   1.1   maxv #define VMCS_GUEST_IA32_SYSENTER_ESP		0x00006824
    509   1.1   maxv #define VMCS_GUEST_IA32_SYSENTER_EIP		0x00006826
    510  1.67   maxv #define VMCS_GUEST_IA32_S_CET			0x00006828
    511  1.67   maxv #define VMCS_GUEST_SSP				0x0000682A
    512  1.67   maxv #define VMCS_GUEST_IA32_INTR_SSP_TABLE		0x0000682C
    513   1.1   maxv /* Natural-Width host-state fields */
    514   1.1   maxv #define VMCS_HOST_CR0				0x00006C00
    515   1.1   maxv #define VMCS_HOST_CR3				0x00006C02
    516   1.1   maxv #define VMCS_HOST_CR4				0x00006C04
    517   1.1   maxv #define VMCS_HOST_FS_BASE			0x00006C06
    518   1.1   maxv #define VMCS_HOST_GS_BASE			0x00006C08
    519   1.1   maxv #define VMCS_HOST_TR_BASE			0x00006C0A
    520   1.1   maxv #define VMCS_HOST_GDTR_BASE			0x00006C0C
    521   1.1   maxv #define VMCS_HOST_IDTR_BASE			0x00006C0E
    522   1.1   maxv #define VMCS_HOST_IA32_SYSENTER_ESP		0x00006C10
    523   1.1   maxv #define VMCS_HOST_IA32_SYSENTER_EIP		0x00006C12
    524   1.1   maxv #define VMCS_HOST_RSP				0x00006C14
    525  1.60   maxv #define VMCS_HOST_RIP				0x00006C16
    526  1.67   maxv #define VMCS_HOST_IA32_S_CET			0x00006C18
    527  1.67   maxv #define VMCS_HOST_SSP				0x00006C1A
    528  1.67   maxv #define VMCS_HOST_IA32_INTR_SSP_TABLE		0x00006C1C
    529   1.1   maxv 
    530   1.1   maxv /* VMX basic exit reasons. */
    531   1.1   maxv #define VMCS_EXITCODE_EXC_NMI			0
    532   1.1   maxv #define VMCS_EXITCODE_EXT_INT			1
    533   1.1   maxv #define VMCS_EXITCODE_SHUTDOWN			2
    534   1.1   maxv #define VMCS_EXITCODE_INIT			3
    535   1.1   maxv #define VMCS_EXITCODE_SIPI			4
    536   1.1   maxv #define VMCS_EXITCODE_SMI			5
    537   1.1   maxv #define VMCS_EXITCODE_OTHER_SMI			6
    538   1.1   maxv #define VMCS_EXITCODE_INT_WINDOW		7
    539   1.1   maxv #define VMCS_EXITCODE_NMI_WINDOW		8
    540   1.1   maxv #define VMCS_EXITCODE_TASK_SWITCH		9
    541   1.1   maxv #define VMCS_EXITCODE_CPUID			10
    542   1.1   maxv #define VMCS_EXITCODE_GETSEC			11
    543   1.1   maxv #define VMCS_EXITCODE_HLT			12
    544   1.1   maxv #define VMCS_EXITCODE_INVD			13
    545   1.1   maxv #define VMCS_EXITCODE_INVLPG			14
    546   1.1   maxv #define VMCS_EXITCODE_RDPMC			15
    547   1.1   maxv #define VMCS_EXITCODE_RDTSC			16
    548   1.1   maxv #define VMCS_EXITCODE_RSM			17
    549   1.1   maxv #define VMCS_EXITCODE_VMCALL			18
    550   1.1   maxv #define VMCS_EXITCODE_VMCLEAR			19
    551   1.1   maxv #define VMCS_EXITCODE_VMLAUNCH			20
    552   1.1   maxv #define VMCS_EXITCODE_VMPTRLD			21
    553   1.1   maxv #define VMCS_EXITCODE_VMPTRST			22
    554   1.1   maxv #define VMCS_EXITCODE_VMREAD			23
    555   1.1   maxv #define VMCS_EXITCODE_VMRESUME			24
    556   1.1   maxv #define VMCS_EXITCODE_VMWRITE			25
    557   1.1   maxv #define VMCS_EXITCODE_VMXOFF			26
    558   1.1   maxv #define VMCS_EXITCODE_VMXON			27
    559   1.1   maxv #define VMCS_EXITCODE_CR			28
    560   1.1   maxv #define VMCS_EXITCODE_DR			29
    561   1.1   maxv #define VMCS_EXITCODE_IO			30
    562   1.1   maxv #define VMCS_EXITCODE_RDMSR			31
    563   1.1   maxv #define VMCS_EXITCODE_WRMSR			32
    564   1.1   maxv #define VMCS_EXITCODE_FAIL_GUEST_INVALID	33
    565   1.1   maxv #define VMCS_EXITCODE_FAIL_MSR_INVALID		34
    566   1.1   maxv #define VMCS_EXITCODE_MWAIT			36
    567   1.1   maxv #define VMCS_EXITCODE_TRAP_FLAG			37
    568   1.1   maxv #define VMCS_EXITCODE_MONITOR			39
    569   1.1   maxv #define VMCS_EXITCODE_PAUSE			40
    570   1.1   maxv #define VMCS_EXITCODE_FAIL_MACHINE_CHECK	41
    571   1.1   maxv #define VMCS_EXITCODE_TPR_BELOW			43
    572   1.1   maxv #define VMCS_EXITCODE_APIC_ACCESS		44
    573   1.1   maxv #define VMCS_EXITCODE_VEOI			45
    574   1.1   maxv #define VMCS_EXITCODE_GDTR_IDTR			46
    575   1.1   maxv #define VMCS_EXITCODE_LDTR_TR			47
    576   1.1   maxv #define VMCS_EXITCODE_EPT_VIOLATION		48
    577   1.1   maxv #define VMCS_EXITCODE_EPT_MISCONFIG		49
    578   1.1   maxv #define VMCS_EXITCODE_INVEPT			50
    579   1.1   maxv #define VMCS_EXITCODE_RDTSCP			51
    580   1.1   maxv #define VMCS_EXITCODE_PREEMPT_TIMEOUT		52
    581   1.1   maxv #define VMCS_EXITCODE_INVVPID			53
    582   1.1   maxv #define VMCS_EXITCODE_WBINVD			54
    583   1.1   maxv #define VMCS_EXITCODE_XSETBV			55
    584   1.1   maxv #define VMCS_EXITCODE_APIC_WRITE		56
    585   1.1   maxv #define VMCS_EXITCODE_RDRAND			57
    586   1.1   maxv #define VMCS_EXITCODE_INVPCID			58
    587   1.1   maxv #define VMCS_EXITCODE_VMFUNC			59
    588   1.1   maxv #define VMCS_EXITCODE_ENCLS			60
    589   1.1   maxv #define VMCS_EXITCODE_RDSEED			61
    590   1.1   maxv #define VMCS_EXITCODE_PAGE_LOG_FULL		62
    591   1.1   maxv #define VMCS_EXITCODE_XSAVES			63
    592   1.1   maxv #define VMCS_EXITCODE_XRSTORS			64
    593  1.67   maxv #define VMCS_EXITCODE_SPP			66
    594  1.67   maxv #define VMCS_EXITCODE_UMWAIT			67
    595  1.67   maxv #define VMCS_EXITCODE_TPAUSE			68
    596   1.1   maxv 
    597   1.1   maxv /* -------------------------------------------------------------------------- */
    598   1.1   maxv 
    599  1.31   maxv static void vmx_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
    600  1.31   maxv static void vmx_vcpu_state_commit(struct nvmm_cpu *);
    601  1.31   maxv 
    602   1.1   maxv #define VMX_MSRLIST_STAR		0
    603   1.1   maxv #define VMX_MSRLIST_LSTAR		1
    604   1.1   maxv #define VMX_MSRLIST_CSTAR		2
    605   1.1   maxv #define VMX_MSRLIST_SFMASK		3
    606   1.1   maxv #define VMX_MSRLIST_KERNELGSBASE	4
    607   1.1   maxv #define VMX_MSRLIST_EXIT_NMSR		5
    608   1.1   maxv #define VMX_MSRLIST_L1DFLUSH		5
    609   1.1   maxv 
    610   1.1   maxv /* On entry, we may do +1 to include L1DFLUSH. */
    611   1.1   maxv static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
    612   1.1   maxv 
    613   1.1   maxv struct vmxon {
    614   1.1   maxv 	uint32_t ident;
    615   1.1   maxv #define VMXON_IDENT_REVISION	__BITS(30,0)
    616   1.1   maxv 
    617   1.1   maxv 	uint8_t data[PAGE_SIZE - 4];
    618   1.1   maxv } __packed;
    619   1.1   maxv 
    620   1.1   maxv CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
    621   1.1   maxv 
    622   1.1   maxv struct vmxoncpu {
    623   1.1   maxv 	vaddr_t va;
    624   1.1   maxv 	paddr_t pa;
    625   1.1   maxv };
    626   1.1   maxv 
    627   1.1   maxv static struct vmxoncpu vmxoncpu[MAXCPUS];
    628   1.1   maxv 
    629   1.1   maxv struct vmcs {
    630   1.1   maxv 	uint32_t ident;
    631   1.1   maxv #define VMCS_IDENT_REVISION	__BITS(30,0)
    632   1.1   maxv #define VMCS_IDENT_SHADOW	__BIT(31)
    633   1.1   maxv 
    634   1.1   maxv 	uint32_t abort;
    635   1.1   maxv 	uint8_t data[PAGE_SIZE - 8];
    636   1.1   maxv } __packed;
    637   1.1   maxv 
    638   1.1   maxv CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
    639   1.1   maxv 
    640   1.1   maxv struct msr_entry {
    641   1.1   maxv 	uint32_t msr;
    642   1.1   maxv 	uint32_t rsvd;
    643   1.1   maxv 	uint64_t val;
    644   1.1   maxv } __packed;
    645   1.1   maxv 
    646   1.1   maxv #define VPID_MAX	0xFFFF
    647   1.1   maxv 
    648   1.1   maxv /* Make sure we never run out of VPIDs. */
    649   1.1   maxv CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
    650   1.1   maxv 
    651   1.1   maxv static uint64_t vmx_tlb_flush_op __read_mostly;
    652   1.1   maxv static uint64_t vmx_ept_flush_op __read_mostly;
    653   1.1   maxv static uint64_t vmx_eptp_type __read_mostly;
    654   1.1   maxv 
    655   1.1   maxv static uint64_t vmx_pinbased_ctls __read_mostly;
    656   1.1   maxv static uint64_t vmx_procbased_ctls __read_mostly;
    657   1.1   maxv static uint64_t vmx_procbased_ctls2 __read_mostly;
    658   1.1   maxv static uint64_t vmx_entry_ctls __read_mostly;
    659   1.1   maxv static uint64_t vmx_exit_ctls __read_mostly;
    660   1.1   maxv 
    661   1.1   maxv static uint64_t vmx_cr0_fixed0 __read_mostly;
    662   1.1   maxv static uint64_t vmx_cr0_fixed1 __read_mostly;
    663   1.1   maxv static uint64_t vmx_cr4_fixed0 __read_mostly;
    664   1.1   maxv static uint64_t vmx_cr4_fixed1 __read_mostly;
    665   1.1   maxv 
    666  1.13   maxv extern bool pmap_ept_has_ad;
    667  1.13   maxv 
    668   1.1   maxv #define VMX_PINBASED_CTLS_ONE	\
    669   1.1   maxv 	(PIN_CTLS_INT_EXITING| \
    670   1.1   maxv 	 PIN_CTLS_NMI_EXITING| \
    671   1.1   maxv 	 PIN_CTLS_VIRTUAL_NMIS)
    672   1.1   maxv 
    673   1.1   maxv #define VMX_PINBASED_CTLS_ZERO	0
    674   1.1   maxv 
    675   1.1   maxv #define VMX_PROCBASED_CTLS_ONE	\
    676   1.1   maxv 	(PROC_CTLS_USE_TSC_OFFSETTING| \
    677   1.1   maxv 	 PROC_CTLS_HLT_EXITING| \
    678   1.1   maxv 	 PROC_CTLS_MWAIT_EXITING | \
    679   1.1   maxv 	 PROC_CTLS_RDPMC_EXITING | \
    680   1.1   maxv 	 PROC_CTLS_RCR8_EXITING | \
    681   1.1   maxv 	 PROC_CTLS_LCR8_EXITING | \
    682   1.1   maxv 	 PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
    683   1.1   maxv 	 PROC_CTLS_USE_MSR_BITMAPS | \
    684   1.1   maxv 	 PROC_CTLS_MONITOR_EXITING | \
    685   1.1   maxv 	 PROC_CTLS_ACTIVATE_CTLS2)
    686   1.1   maxv 
    687   1.1   maxv #define VMX_PROCBASED_CTLS_ZERO	\
    688   1.1   maxv 	(PROC_CTLS_RCR3_EXITING| \
    689   1.1   maxv 	 PROC_CTLS_LCR3_EXITING)
    690   1.1   maxv 
    691   1.1   maxv #define VMX_PROCBASED_CTLS2_ONE	\
    692   1.1   maxv 	(PROC_CTLS2_ENABLE_EPT| \
    693   1.1   maxv 	 PROC_CTLS2_ENABLE_VPID| \
    694   1.1   maxv 	 PROC_CTLS2_UNRESTRICTED_GUEST)
    695   1.1   maxv 
    696   1.1   maxv #define VMX_PROCBASED_CTLS2_ZERO	0
    697   1.1   maxv 
    698   1.1   maxv #define VMX_ENTRY_CTLS_ONE	\
    699   1.1   maxv 	(ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
    700   1.1   maxv 	 ENTRY_CTLS_LOAD_EFER| \
    701   1.1   maxv 	 ENTRY_CTLS_LOAD_PAT)
    702   1.1   maxv 
    703   1.1   maxv #define VMX_ENTRY_CTLS_ZERO	\
    704   1.1   maxv 	(ENTRY_CTLS_SMM| \
    705   1.1   maxv 	 ENTRY_CTLS_DISABLE_DUAL)
    706   1.1   maxv 
    707   1.1   maxv #define VMX_EXIT_CTLS_ONE	\
    708   1.1   maxv 	(EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
    709   1.1   maxv 	 EXIT_CTLS_HOST_LONG_MODE| \
    710   1.1   maxv 	 EXIT_CTLS_SAVE_PAT| \
    711   1.1   maxv 	 EXIT_CTLS_LOAD_PAT| \
    712   1.1   maxv 	 EXIT_CTLS_SAVE_EFER| \
    713   1.1   maxv 	 EXIT_CTLS_LOAD_EFER)
    714   1.1   maxv 
    715   1.1   maxv #define VMX_EXIT_CTLS_ZERO	0
    716   1.1   maxv 
    717   1.1   maxv static uint8_t *vmx_asidmap __read_mostly;
    718   1.1   maxv static uint32_t vmx_maxasid __read_mostly;
    719   1.1   maxv static kmutex_t vmx_asidlock __cacheline_aligned;
    720   1.1   maxv 
    721   1.1   maxv #define VMX_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    722   1.1   maxv static uint64_t vmx_xcr0_mask __read_mostly;
    723   1.1   maxv 
    724   1.1   maxv #define VMX_NCPUIDS	32
    725   1.1   maxv 
    726   1.1   maxv #define VMCS_NPAGES	1
    727   1.1   maxv #define VMCS_SIZE	(VMCS_NPAGES * PAGE_SIZE)
    728   1.1   maxv 
    729   1.1   maxv #define MSRBM_NPAGES	1
    730   1.1   maxv #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    731   1.1   maxv 
    732  1.75   maxv #define CR0_STATIC \
    733  1.75   maxv 	(CR0_NW|CR0_CD|CR0_ET)
    734  1.75   maxv 
    735  1.73   maxv #define CR4_VALID \
    736  1.73   maxv 	(CR4_VME |			\
    737  1.73   maxv 	 CR4_PVI |			\
    738  1.73   maxv 	 CR4_TSD |			\
    739  1.73   maxv 	 CR4_DE |			\
    740  1.73   maxv 	 CR4_PSE |			\
    741  1.73   maxv 	 CR4_PAE |			\
    742  1.73   maxv 	 CR4_MCE |			\
    743  1.73   maxv 	 CR4_PGE |			\
    744  1.73   maxv 	 CR4_PCE |			\
    745  1.73   maxv 	 CR4_OSFXSR |			\
    746  1.73   maxv 	 CR4_OSXMMEXCPT |		\
    747  1.73   maxv 	 CR4_UMIP |			\
    748  1.73   maxv 	 /* CR4_LA57 excluded */	\
    749  1.73   maxv 	 /* CR4_VMXE excluded */	\
    750  1.73   maxv 	 /* CR4_SMXE excluded */	\
    751  1.73   maxv 	 CR4_FSGSBASE |			\
    752  1.73   maxv 	 CR4_PCIDE |			\
    753  1.73   maxv 	 CR4_OSXSAVE |			\
    754  1.73   maxv 	 CR4_SMEP |			\
    755  1.73   maxv 	 CR4_SMAP			\
    756  1.73   maxv 	 /* CR4_PKE excluded */		\
    757  1.73   maxv 	 /* CR4_CET excluded */		\
    758  1.73   maxv 	 /* CR4_PKS excluded */)
    759  1.73   maxv #define CR4_INVALID \
    760  1.73   maxv 	(0xFFFFFFFFFFFFFFFFULL & ~CR4_VALID)
    761  1.73   maxv 
    762   1.1   maxv #define EFER_TLB_FLUSH \
    763   1.1   maxv 	(EFER_NXE|EFER_LMA|EFER_LME)
    764   1.1   maxv #define CR0_TLB_FLUSH \
    765   1.1   maxv 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    766   1.1   maxv #define CR4_TLB_FLUSH \
    767  1.70   maxv 	(CR4_PSE|CR4_PAE|CR4_PGE|CR4_PCIDE|CR4_SMEP)
    768   1.1   maxv 
    769   1.1   maxv /* -------------------------------------------------------------------------- */
    770   1.1   maxv 
    771   1.1   maxv struct vmx_machdata {
    772   1.9   maxv 	volatile uint64_t mach_htlb_gen;
    773   1.1   maxv };
    774   1.1   maxv 
    775  1.40   maxv static const size_t vmx_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
    776  1.40   maxv 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
    777  1.41   maxv 	    sizeof(struct nvmm_vcpu_conf_cpuid),
    778  1.41   maxv 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
    779  1.41   maxv 	    sizeof(struct nvmm_vcpu_conf_tpr)
    780   1.1   maxv };
    781   1.1   maxv 
    782   1.1   maxv struct vmx_cpudata {
    783   1.1   maxv 	/* General */
    784   1.1   maxv 	uint64_t asid;
    785   1.8   maxv 	bool gtlb_want_flush;
    786  1.21   maxv 	bool gtsc_want_update;
    787   1.9   maxv 	uint64_t vcpu_htlb_gen;
    788   1.9   maxv 	kcpuset_t *htlb_want_flush;
    789   1.1   maxv 
    790   1.1   maxv 	/* VMCS */
    791   1.1   maxv 	struct vmcs *vmcs;
    792   1.1   maxv 	paddr_t vmcs_pa;
    793   1.1   maxv 	size_t vmcs_refcnt;
    794  1.19   maxv 	struct cpu_info *vmcs_ci;
    795  1.19   maxv 	bool vmcs_launched;
    796   1.1   maxv 
    797   1.1   maxv 	/* MSR bitmap */
    798   1.1   maxv 	uint8_t *msrbm;
    799   1.1   maxv 	paddr_t msrbm_pa;
    800   1.1   maxv 
    801   1.1   maxv 	/* Host state */
    802   1.1   maxv 	uint64_t hxcr0;
    803   1.1   maxv 	uint64_t star;
    804   1.1   maxv 	uint64_t lstar;
    805   1.1   maxv 	uint64_t cstar;
    806   1.1   maxv 	uint64_t sfmask;
    807   1.1   maxv 	uint64_t kernelgsbase;
    808   1.1   maxv 
    809  1.24   maxv 	/* Intr state */
    810   1.1   maxv 	bool int_window_exit;
    811   1.1   maxv 	bool nmi_window_exit;
    812  1.24   maxv 	bool evt_pending;
    813   1.1   maxv 
    814   1.1   maxv 	/* Guest state */
    815   1.1   maxv 	struct msr_entry *gmsr;
    816   1.1   maxv 	paddr_t gmsr_pa;
    817   1.5   maxv 	uint64_t gmsr_misc_enable;
    818   1.1   maxv 	uint64_t gcr2;
    819   1.1   maxv 	uint64_t gcr8;
    820   1.1   maxv 	uint64_t gxcr0;
    821   1.1   maxv 	uint64_t gprs[NVMM_X64_NGPR];
    822   1.1   maxv 	uint64_t drs[NVMM_X64_NDR];
    823  1.21   maxv 	uint64_t gtsc;
    824   1.1   maxv 	struct xsave_header gfpu __aligned(64);
    825  1.40   maxv 
    826  1.40   maxv 	/* VCPU configuration. */
    827  1.40   maxv 	bool cpuidpresent[VMX_NCPUIDS];
    828  1.40   maxv 	struct nvmm_vcpu_conf_cpuid cpuid[VMX_NCPUIDS];
    829  1.41   maxv 	struct nvmm_vcpu_conf_tpr tpr;
    830   1.1   maxv };
    831   1.1   maxv 
    832   1.1   maxv static const struct {
    833   1.2   maxv 	uint64_t selector;
    834   1.2   maxv 	uint64_t attrib;
    835   1.2   maxv 	uint64_t limit;
    836   1.1   maxv 	uint64_t base;
    837   1.1   maxv } vmx_guest_segs[NVMM_X64_NSEG] = {
    838   1.1   maxv 	[NVMM_X64_SEG_ES] = {
    839   1.1   maxv 		VMCS_GUEST_ES_SELECTOR,
    840   1.1   maxv 		VMCS_GUEST_ES_ACCESS_RIGHTS,
    841   1.1   maxv 		VMCS_GUEST_ES_LIMIT,
    842   1.1   maxv 		VMCS_GUEST_ES_BASE
    843   1.1   maxv 	},
    844   1.1   maxv 	[NVMM_X64_SEG_CS] = {
    845   1.1   maxv 		VMCS_GUEST_CS_SELECTOR,
    846   1.1   maxv 		VMCS_GUEST_CS_ACCESS_RIGHTS,
    847   1.1   maxv 		VMCS_GUEST_CS_LIMIT,
    848   1.1   maxv 		VMCS_GUEST_CS_BASE
    849   1.1   maxv 	},
    850   1.1   maxv 	[NVMM_X64_SEG_SS] = {
    851   1.1   maxv 		VMCS_GUEST_SS_SELECTOR,
    852   1.1   maxv 		VMCS_GUEST_SS_ACCESS_RIGHTS,
    853   1.1   maxv 		VMCS_GUEST_SS_LIMIT,
    854   1.1   maxv 		VMCS_GUEST_SS_BASE
    855   1.1   maxv 	},
    856   1.1   maxv 	[NVMM_X64_SEG_DS] = {
    857   1.1   maxv 		VMCS_GUEST_DS_SELECTOR,
    858   1.1   maxv 		VMCS_GUEST_DS_ACCESS_RIGHTS,
    859   1.1   maxv 		VMCS_GUEST_DS_LIMIT,
    860   1.1   maxv 		VMCS_GUEST_DS_BASE
    861   1.1   maxv 	},
    862   1.1   maxv 	[NVMM_X64_SEG_FS] = {
    863   1.1   maxv 		VMCS_GUEST_FS_SELECTOR,
    864   1.1   maxv 		VMCS_GUEST_FS_ACCESS_RIGHTS,
    865   1.1   maxv 		VMCS_GUEST_FS_LIMIT,
    866   1.1   maxv 		VMCS_GUEST_FS_BASE
    867   1.1   maxv 	},
    868   1.1   maxv 	[NVMM_X64_SEG_GS] = {
    869   1.1   maxv 		VMCS_GUEST_GS_SELECTOR,
    870   1.1   maxv 		VMCS_GUEST_GS_ACCESS_RIGHTS,
    871   1.1   maxv 		VMCS_GUEST_GS_LIMIT,
    872   1.1   maxv 		VMCS_GUEST_GS_BASE
    873   1.1   maxv 	},
    874   1.1   maxv 	[NVMM_X64_SEG_GDT] = {
    875   1.1   maxv 		0, /* doesn't exist */
    876   1.1   maxv 		0, /* doesn't exist */
    877   1.1   maxv 		VMCS_GUEST_GDTR_LIMIT,
    878   1.1   maxv 		VMCS_GUEST_GDTR_BASE
    879   1.1   maxv 	},
    880   1.1   maxv 	[NVMM_X64_SEG_IDT] = {
    881   1.1   maxv 		0, /* doesn't exist */
    882   1.1   maxv 		0, /* doesn't exist */
    883   1.1   maxv 		VMCS_GUEST_IDTR_LIMIT,
    884   1.1   maxv 		VMCS_GUEST_IDTR_BASE
    885   1.1   maxv 	},
    886   1.1   maxv 	[NVMM_X64_SEG_LDT] = {
    887   1.1   maxv 		VMCS_GUEST_LDTR_SELECTOR,
    888   1.1   maxv 		VMCS_GUEST_LDTR_ACCESS_RIGHTS,
    889   1.1   maxv 		VMCS_GUEST_LDTR_LIMIT,
    890   1.1   maxv 		VMCS_GUEST_LDTR_BASE
    891   1.1   maxv 	},
    892   1.1   maxv 	[NVMM_X64_SEG_TR] = {
    893   1.1   maxv 		VMCS_GUEST_TR_SELECTOR,
    894   1.1   maxv 		VMCS_GUEST_TR_ACCESS_RIGHTS,
    895   1.1   maxv 		VMCS_GUEST_TR_LIMIT,
    896   1.1   maxv 		VMCS_GUEST_TR_BASE
    897   1.1   maxv 	}
    898   1.1   maxv };
    899   1.1   maxv 
    900   1.1   maxv /* -------------------------------------------------------------------------- */
    901   1.1   maxv 
    902   1.1   maxv static uint64_t
    903   1.1   maxv vmx_get_revision(void)
    904   1.1   maxv {
    905   1.1   maxv 	uint64_t msr;
    906   1.1   maxv 
    907   1.1   maxv 	msr = rdmsr(MSR_IA32_VMX_BASIC);
    908   1.1   maxv 	msr &= IA32_VMX_BASIC_IDENT;
    909   1.1   maxv 
    910   1.1   maxv 	return msr;
    911   1.1   maxv }
    912   1.1   maxv 
    913   1.1   maxv static void
    914  1.19   maxv vmx_vmclear_ipi(void *arg1, void *arg2)
    915  1.19   maxv {
    916  1.19   maxv 	paddr_t vmcs_pa = (paddr_t)arg1;
    917  1.19   maxv 	vmx_vmclear(&vmcs_pa);
    918  1.19   maxv }
    919  1.19   maxv 
    920  1.19   maxv static void
    921  1.19   maxv vmx_vmclear_remote(struct cpu_info *ci, paddr_t vmcs_pa)
    922  1.19   maxv {
    923  1.19   maxv 	uint64_t xc;
    924  1.19   maxv 	int bound;
    925  1.19   maxv 
    926  1.19   maxv 	KASSERT(kpreempt_disabled());
    927  1.19   maxv 
    928  1.19   maxv 	bound = curlwp_bind();
    929  1.19   maxv 	kpreempt_enable();
    930  1.19   maxv 
    931  1.19   maxv 	xc = xc_unicast(XC_HIGHPRI, vmx_vmclear_ipi, (void *)vmcs_pa, NULL, ci);
    932  1.19   maxv 	xc_wait(xc);
    933  1.19   maxv 
    934  1.19   maxv 	kpreempt_disable();
    935  1.19   maxv 	curlwp_bindx(bound);
    936  1.19   maxv }
    937  1.19   maxv 
    938  1.19   maxv static void
    939   1.1   maxv vmx_vmcs_enter(struct nvmm_cpu *vcpu)
    940   1.1   maxv {
    941   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    942  1.19   maxv 	struct cpu_info *vmcs_ci;
    943   1.1   maxv 
    944   1.1   maxv 	cpudata->vmcs_refcnt++;
    945   1.1   maxv 	if (cpudata->vmcs_refcnt > 1) {
    946   1.1   maxv 		KASSERT(kpreempt_disabled());
    947  1.66   maxv 		KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
    948   1.1   maxv 		return;
    949   1.1   maxv 	}
    950   1.1   maxv 
    951  1.19   maxv 	vmcs_ci = cpudata->vmcs_ci;
    952  1.19   maxv 	cpudata->vmcs_ci = (void *)0x00FFFFFFFFFFFFFF; /* clobber */
    953  1.19   maxv 
    954   1.1   maxv 	kpreempt_disable();
    955   1.1   maxv 
    956  1.19   maxv 	if (vmcs_ci == NULL) {
    957  1.19   maxv 		/* This VMCS is loaded for the first time. */
    958  1.19   maxv 		vmx_vmclear(&cpudata->vmcs_pa);
    959  1.19   maxv 		cpudata->vmcs_launched = false;
    960  1.19   maxv 	} else if (vmcs_ci != curcpu()) {
    961  1.19   maxv 		/* This VMCS is active on a remote CPU. */
    962  1.19   maxv 		vmx_vmclear_remote(vmcs_ci, cpudata->vmcs_pa);
    963  1.19   maxv 		cpudata->vmcs_launched = false;
    964  1.19   maxv 	} else {
    965  1.19   maxv 		/* This VMCS is active on curcpu, nothing to do. */
    966  1.19   maxv 	}
    967   1.1   maxv 
    968   1.1   maxv 	vmx_vmptrld(&cpudata->vmcs_pa);
    969   1.1   maxv }
    970   1.1   maxv 
    971   1.1   maxv static void
    972   1.1   maxv vmx_vmcs_leave(struct nvmm_cpu *vcpu)
    973   1.1   maxv {
    974   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    975   1.1   maxv 
    976   1.1   maxv 	KASSERT(kpreempt_disabled());
    977  1.28   maxv 	KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
    978   1.1   maxv 	KASSERT(cpudata->vmcs_refcnt > 0);
    979   1.1   maxv 	cpudata->vmcs_refcnt--;
    980   1.1   maxv 
    981   1.1   maxv 	if (cpudata->vmcs_refcnt > 0) {
    982   1.1   maxv 		return;
    983   1.1   maxv 	}
    984   1.1   maxv 
    985  1.19   maxv 	cpudata->vmcs_ci = curcpu();
    986  1.19   maxv 	kpreempt_enable();
    987  1.19   maxv }
    988  1.19   maxv 
    989  1.19   maxv static void
    990  1.19   maxv vmx_vmcs_destroy(struct nvmm_cpu *vcpu)
    991  1.19   maxv {
    992  1.19   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    993  1.19   maxv 
    994  1.19   maxv 	KASSERT(kpreempt_disabled());
    995  1.28   maxv 	KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
    996  1.19   maxv 	KASSERT(cpudata->vmcs_refcnt == 1);
    997  1.19   maxv 	cpudata->vmcs_refcnt--;
    998  1.19   maxv 
    999   1.1   maxv 	vmx_vmclear(&cpudata->vmcs_pa);
   1000   1.1   maxv 	kpreempt_enable();
   1001   1.1   maxv }
   1002   1.1   maxv 
   1003   1.1   maxv /* -------------------------------------------------------------------------- */
   1004   1.1   maxv 
   1005   1.1   maxv static void
   1006   1.1   maxv vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
   1007   1.1   maxv {
   1008   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1009   1.1   maxv 	uint64_t ctls1;
   1010   1.1   maxv 
   1011  1.28   maxv 	ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
   1012   1.1   maxv 
   1013   1.1   maxv 	if (nmi) {
   1014   1.1   maxv 		// XXX INT_STATE_NMI?
   1015   1.1   maxv 		ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
   1016   1.1   maxv 		cpudata->nmi_window_exit = true;
   1017   1.1   maxv 	} else {
   1018   1.1   maxv 		ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
   1019   1.1   maxv 		cpudata->int_window_exit = true;
   1020   1.1   maxv 	}
   1021   1.1   maxv 
   1022   1.1   maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
   1023   1.1   maxv }
   1024   1.1   maxv 
   1025   1.1   maxv static void
   1026   1.1   maxv vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
   1027   1.1   maxv {
   1028   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1029   1.1   maxv 	uint64_t ctls1;
   1030   1.1   maxv 
   1031  1.28   maxv 	ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
   1032   1.1   maxv 
   1033   1.1   maxv 	if (nmi) {
   1034   1.1   maxv 		ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
   1035   1.1   maxv 		cpudata->nmi_window_exit = false;
   1036   1.1   maxv 	} else {
   1037   1.1   maxv 		ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
   1038   1.1   maxv 		cpudata->int_window_exit = false;
   1039   1.1   maxv 	}
   1040   1.1   maxv 
   1041   1.1   maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
   1042   1.1   maxv }
   1043   1.1   maxv 
   1044  1.74   maxv static inline bool
   1045  1.74   maxv vmx_excp_has_rf(uint8_t vector)
   1046  1.74   maxv {
   1047  1.74   maxv 	switch (vector) {
   1048  1.74   maxv 	case 1:		/* #DB */
   1049  1.74   maxv 	case 4:		/* #OF */
   1050  1.74   maxv 	case 8:		/* #DF */
   1051  1.74   maxv 	case 18:	/* #MC */
   1052  1.74   maxv 		return false;
   1053  1.74   maxv 	default:
   1054  1.74   maxv 		return true;
   1055  1.74   maxv 	}
   1056  1.74   maxv }
   1057  1.74   maxv 
   1058   1.1   maxv static inline int
   1059  1.74   maxv vmx_excp_has_error(uint8_t vector)
   1060   1.1   maxv {
   1061   1.1   maxv 	switch (vector) {
   1062   1.1   maxv 	case 8:		/* #DF */
   1063   1.1   maxv 	case 10:	/* #TS */
   1064   1.1   maxv 	case 11:	/* #NP */
   1065   1.1   maxv 	case 12:	/* #SS */
   1066   1.1   maxv 	case 13:	/* #GP */
   1067   1.1   maxv 	case 14:	/* #PF */
   1068   1.1   maxv 	case 17:	/* #AC */
   1069   1.1   maxv 	case 30:	/* #SX */
   1070   1.1   maxv 		return 1;
   1071   1.1   maxv 	default:
   1072   1.1   maxv 		return 0;
   1073   1.1   maxv 	}
   1074   1.1   maxv }
   1075   1.1   maxv 
   1076   1.1   maxv static int
   1077  1.33   maxv vmx_vcpu_inject(struct nvmm_cpu *vcpu)
   1078   1.1   maxv {
   1079  1.33   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1080   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1081  1.32   maxv 	int type = 0, err = 0, ret = EINVAL;
   1082  1.74   maxv 	uint64_t rflags, info, error;
   1083  1.40   maxv 	u_int evtype;
   1084  1.40   maxv 	uint8_t vector;
   1085  1.33   maxv 
   1086  1.33   maxv 	evtype = comm->event.type;
   1087  1.33   maxv 	vector = comm->event.vector;
   1088  1.40   maxv 	error = comm->event.u.excp.error;
   1089  1.33   maxv 	__insn_barrier();
   1090   1.1   maxv 
   1091   1.1   maxv 	vmx_vmcs_enter(vcpu);
   1092   1.1   maxv 
   1093  1.33   maxv 	switch (evtype) {
   1094  1.40   maxv 	case NVMM_VCPU_EVENT_EXCP:
   1095  1.40   maxv 		if (vector == 2 || vector >= 32)
   1096  1.40   maxv 			goto out;
   1097  1.40   maxv 		if (vector == 3 || vector == 0)
   1098  1.40   maxv 			goto out;
   1099  1.74   maxv 		if (vmx_excp_has_rf(vector)) {
   1100  1.74   maxv 			rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   1101  1.74   maxv 			vmx_vmwrite(VMCS_GUEST_RFLAGS, rflags | PSL_RF);
   1102  1.74   maxv 		}
   1103  1.40   maxv 		type = INTR_TYPE_HW_EXC;
   1104  1.74   maxv 		err = vmx_excp_has_error(vector);
   1105  1.40   maxv 		break;
   1106  1.40   maxv 	case NVMM_VCPU_EVENT_INTR:
   1107  1.17   maxv 		type = INTR_TYPE_EXT_INT;
   1108  1.33   maxv 		if (vector == 2) {
   1109  1.17   maxv 			type = INTR_TYPE_NMI;
   1110   1.1   maxv 			vmx_event_waitexit_enable(vcpu, true);
   1111   1.1   maxv 		}
   1112   1.1   maxv 		err = 0;
   1113   1.1   maxv 		break;
   1114   1.1   maxv 	default:
   1115   1.1   maxv 		goto out;
   1116   1.1   maxv 	}
   1117   1.1   maxv 
   1118   1.1   maxv 	info =
   1119  1.40   maxv 	    __SHIFTIN((uint64_t)vector, INTR_INFO_VECTOR) |
   1120  1.40   maxv 	    __SHIFTIN((uint64_t)type, INTR_INFO_TYPE) |
   1121  1.40   maxv 	    __SHIFTIN((uint64_t)err, INTR_INFO_ERROR) |
   1122  1.40   maxv 	    __SHIFTIN((uint64_t)1, INTR_INFO_VALID);
   1123   1.1   maxv 	vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
   1124  1.33   maxv 	vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, error);
   1125   1.1   maxv 
   1126  1.24   maxv 	cpudata->evt_pending = true;
   1127  1.32   maxv 	ret = 0;
   1128  1.24   maxv 
   1129   1.1   maxv out:
   1130   1.1   maxv 	vmx_vmcs_leave(vcpu);
   1131   1.1   maxv 	return ret;
   1132   1.1   maxv }
   1133   1.1   maxv 
   1134   1.1   maxv static void
   1135  1.33   maxv vmx_inject_ud(struct nvmm_cpu *vcpu)
   1136   1.1   maxv {
   1137  1.33   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1138   1.1   maxv 	int ret __diagused;
   1139   1.1   maxv 
   1140  1.40   maxv 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
   1141  1.33   maxv 	comm->event.vector = 6;
   1142  1.40   maxv 	comm->event.u.excp.error = 0;
   1143   1.1   maxv 
   1144  1.33   maxv 	ret = vmx_vcpu_inject(vcpu);
   1145   1.1   maxv 	KASSERT(ret == 0);
   1146   1.1   maxv }
   1147   1.1   maxv 
   1148   1.1   maxv static void
   1149  1.33   maxv vmx_inject_gp(struct nvmm_cpu *vcpu)
   1150   1.1   maxv {
   1151  1.33   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1152   1.1   maxv 	int ret __diagused;
   1153   1.1   maxv 
   1154  1.40   maxv 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
   1155  1.33   maxv 	comm->event.vector = 13;
   1156  1.40   maxv 	comm->event.u.excp.error = 0;
   1157   1.1   maxv 
   1158  1.33   maxv 	ret = vmx_vcpu_inject(vcpu);
   1159   1.1   maxv 	KASSERT(ret == 0);
   1160   1.1   maxv }
   1161   1.1   maxv 
   1162  1.33   maxv static inline int
   1163  1.33   maxv vmx_vcpu_event_commit(struct nvmm_cpu *vcpu)
   1164  1.33   maxv {
   1165  1.33   maxv 	if (__predict_true(!vcpu->comm->event_commit)) {
   1166  1.33   maxv 		return 0;
   1167  1.33   maxv 	}
   1168  1.33   maxv 	vcpu->comm->event_commit = false;
   1169  1.33   maxv 	return vmx_vcpu_inject(vcpu);
   1170  1.33   maxv }
   1171  1.33   maxv 
   1172   1.1   maxv static inline void
   1173   1.1   maxv vmx_inkernel_advance(void)
   1174   1.1   maxv {
   1175  1.74   maxv 	uint64_t rip, inslen, intstate, rflags;
   1176   1.1   maxv 
   1177   1.1   maxv 	/*
   1178   1.1   maxv 	 * Maybe we should also apply single-stepping and debug exceptions.
   1179   1.1   maxv 	 * Matters for guest-ring3, because it can execute 'cpuid' under a
   1180   1.1   maxv 	 * debugger.
   1181   1.1   maxv 	 */
   1182  1.74   maxv 
   1183  1.28   maxv 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1184  1.28   maxv 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1185   1.1   maxv 	vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
   1186  1.74   maxv 
   1187  1.74   maxv 	rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   1188  1.74   maxv 	vmx_vmwrite(VMCS_GUEST_RFLAGS, rflags & ~PSL_RF);
   1189  1.74   maxv 
   1190  1.28   maxv 	intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   1191   1.1   maxv 	vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
   1192   1.1   maxv 	    intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
   1193   1.1   maxv }
   1194   1.1   maxv 
   1195   1.1   maxv static void
   1196  1.40   maxv vmx_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
   1197  1.37   maxv {
   1198  1.37   maxv 	exit->u.inv.hwcode = code;
   1199  1.40   maxv 	exit->reason = NVMM_VCPU_EXIT_INVALID;
   1200  1.37   maxv }
   1201  1.37   maxv 
   1202  1.37   maxv static void
   1203  1.17   maxv vmx_exit_exc_nmi(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1204  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1205  1.17   maxv {
   1206  1.17   maxv 	uint64_t qual;
   1207  1.17   maxv 
   1208  1.28   maxv 	qual = vmx_vmread(VMCS_EXIT_INTR_INFO);
   1209  1.17   maxv 
   1210  1.17   maxv 	if ((qual & INTR_INFO_VALID) == 0) {
   1211  1.17   maxv 		goto error;
   1212  1.17   maxv 	}
   1213  1.17   maxv 	if (__SHIFTOUT(qual, INTR_INFO_TYPE) != INTR_TYPE_NMI) {
   1214  1.17   maxv 		goto error;
   1215  1.17   maxv 	}
   1216  1.17   maxv 
   1217  1.40   maxv 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1218  1.17   maxv 	return;
   1219  1.17   maxv 
   1220  1.17   maxv error:
   1221  1.37   maxv 	vmx_exit_invalid(exit, VMCS_EXITCODE_EXC_NMI);
   1222  1.17   maxv }
   1223  1.17   maxv 
   1224  1.58   maxv #define VMX_CPUID_MAX_BASIC		0x16
   1225  1.57   maxv #define VMX_CPUID_MAX_HYPERVISOR	0x40000000
   1226  1.58   maxv #define VMX_CPUID_MAX_EXTENDED		0x80000008
   1227  1.58   maxv static uint32_t vmx_cpuid_max_basic __read_mostly;
   1228  1.69   maxv static uint32_t vmx_cpuid_max_extended __read_mostly;
   1229  1.58   maxv 
   1230  1.58   maxv static void
   1231  1.58   maxv vmx_inkernel_exec_cpuid(struct vmx_cpudata *cpudata, uint64_t eax, uint64_t ecx)
   1232  1.58   maxv {
   1233  1.58   maxv 	u_int descs[4];
   1234  1.58   maxv 
   1235  1.58   maxv 	x86_cpuid2(eax, ecx, descs);
   1236  1.58   maxv 	cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
   1237  1.58   maxv 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
   1238  1.58   maxv 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
   1239  1.58   maxv 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
   1240  1.58   maxv }
   1241  1.57   maxv 
   1242  1.17   maxv static void
   1243  1.55   maxv vmx_inkernel_handle_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1244  1.55   maxv     uint64_t eax, uint64_t ecx)
   1245   1.1   maxv {
   1246   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1247  1.55   maxv 	unsigned int ncpus;
   1248   1.6   maxv 	uint64_t cr4;
   1249   1.1   maxv 
   1250  1.58   maxv 	if (eax < 0x40000000) {
   1251  1.58   maxv 		if (__predict_false(eax > vmx_cpuid_max_basic)) {
   1252  1.58   maxv 			eax = vmx_cpuid_max_basic;
   1253  1.58   maxv 			vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1254  1.58   maxv 		}
   1255  1.58   maxv 	} else if (eax < 0x80000000) {
   1256  1.58   maxv 		if (__predict_false(eax > VMX_CPUID_MAX_HYPERVISOR)) {
   1257  1.58   maxv 			eax = vmx_cpuid_max_basic;
   1258  1.58   maxv 			vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1259  1.58   maxv 		}
   1260  1.69   maxv 	} else {
   1261  1.69   maxv 		if (__predict_false(eax > vmx_cpuid_max_extended)) {
   1262  1.69   maxv 			eax = vmx_cpuid_max_basic;
   1263  1.69   maxv 			vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1264  1.69   maxv 		}
   1265  1.58   maxv 	}
   1266  1.58   maxv 
   1267   1.1   maxv 	switch (eax) {
   1268  1.58   maxv 	case 0x00000000:
   1269  1.58   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_basic;
   1270  1.58   maxv 		break;
   1271   1.1   maxv 	case 0x00000001:
   1272  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000001.eax;
   1273  1.16   maxv 
   1274   1.1   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
   1275   1.1   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
   1276   1.1   maxv 		    CPUID_LOCAL_APIC_ID);
   1277  1.16   maxv 
   1278  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
   1279  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
   1280  1.43   maxv 		if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
   1281  1.43   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_PCID;
   1282  1.43   maxv 		}
   1283  1.16   maxv 
   1284  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
   1285   1.6   maxv 
   1286   1.6   maxv 		/* CPUID2_OSXSAVE depends on CR4. */
   1287  1.28   maxv 		cr4 = vmx_vmread(VMCS_GUEST_CR4);
   1288   1.6   maxv 		if (!(cr4 & CR4_OSXSAVE)) {
   1289   1.6   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
   1290   1.6   maxv 		}
   1291   1.1   maxv 		break;
   1292  1.56   maxv 	case 0x00000002:
   1293  1.56   maxv 		break;
   1294  1.56   maxv 	case 0x00000003:
   1295  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1296  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1297  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1298  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1299  1.56   maxv 		break;
   1300  1.56   maxv 	case 0x00000004: /* Deterministic Cache Parameters */
   1301  1.56   maxv 		break; /* TODO? */
   1302  1.56   maxv 	case 0x00000005: /* MONITOR/MWAIT */
   1303  1.56   maxv 	case 0x00000006: /* Thermal and Power Management */
   1304   1.1   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1305   1.1   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1306   1.1   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1307   1.1   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1308   1.1   maxv 		break;
   1309  1.56   maxv 	case 0x00000007: /* Structured Extended Feature Flags Enumeration */
   1310  1.69   maxv 		switch (ecx) {
   1311  1.69   maxv 		case 0:
   1312  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1313  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
   1314  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
   1315  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
   1316  1.69   maxv 			if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
   1317  1.69   maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] |= CPUID_SEF_INVPCID;
   1318  1.69   maxv 			}
   1319  1.69   maxv 			break;
   1320  1.69   maxv 		default:
   1321  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1322  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1323  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1324  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1325  1.69   maxv 			break;
   1326  1.43   maxv 		}
   1327   1.1   maxv 		break;
   1328  1.56   maxv 	case 0x00000008: /* Empty */
   1329  1.56   maxv 	case 0x00000009: /* Direct Cache Access Information */
   1330  1.42   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1331  1.42   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1332  1.42   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1333  1.42   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1334  1.42   maxv 		break;
   1335  1.56   maxv 	case 0x0000000A: /* Architectural Performance Monitoring */
   1336  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1337  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1338  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1339  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1340  1.56   maxv 		break;
   1341  1.56   maxv 	case 0x0000000B: /* Extended Topology Enumeration */
   1342  1.55   maxv 		switch (ecx) {
   1343  1.55   maxv 		case 0: /* Threads */
   1344  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1345  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1346  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] =
   1347  1.55   maxv 			    __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
   1348  1.55   maxv 			    __SHIFTIN(CPUID_TOP_LVLTYPE_SMT, CPUID_TOP_LVLTYPE);
   1349  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
   1350  1.55   maxv 			break;
   1351  1.55   maxv 		case 1: /* Cores */
   1352  1.55   maxv 			ncpus = atomic_load_relaxed(&mach->ncpus);
   1353  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = ilog2(ncpus);
   1354  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = ncpus;
   1355  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] =
   1356  1.55   maxv 			    __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
   1357  1.55   maxv 			    __SHIFTIN(CPUID_TOP_LVLTYPE_CORE, CPUID_TOP_LVLTYPE);
   1358  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
   1359  1.55   maxv 			break;
   1360  1.55   maxv 		default:
   1361  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1362  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1363  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0; /* LVLTYPE_INVAL */
   1364  1.55   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1365  1.55   maxv 			break;
   1366  1.55   maxv 		}
   1367  1.55   maxv 		break;
   1368  1.56   maxv 	case 0x0000000C: /* Empty */
   1369  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1370  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1371  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1372  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1373  1.56   maxv 		break;
   1374  1.56   maxv 	case 0x0000000D: /* Processor Extended State Enumeration */
   1375   1.6   maxv 		if (vmx_xcr0_mask == 0) {
   1376   1.1   maxv 			break;
   1377   1.1   maxv 		}
   1378   1.6   maxv 		switch (ecx) {
   1379   1.6   maxv 		case 0:
   1380   1.6   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
   1381   1.6   maxv 			if (cpudata->gxcr0 & XCR0_SSE) {
   1382   1.6   maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
   1383   1.6   maxv 			} else {
   1384   1.6   maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
   1385   1.6   maxv 			}
   1386   1.6   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
   1387  1.26   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
   1388   1.6   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
   1389   1.6   maxv 			break;
   1390   1.6   maxv 		case 1:
   1391  1.45   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] &=
   1392  1.45   maxv 			    (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
   1393  1.45   maxv 			     CPUID_PES1_XGETBV);
   1394  1.45   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1395  1.45   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1396  1.45   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1397  1.45   maxv 			break;
   1398  1.45   maxv 		default:
   1399  1.45   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1400  1.45   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1401  1.45   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1402  1.45   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1403   1.6   maxv 			break;
   1404   1.1   maxv 		}
   1405   1.1   maxv 		break;
   1406  1.56   maxv 	case 0x0000000E: /* Empty */
   1407  1.56   maxv 	case 0x0000000F: /* Intel RDT Monitoring Enumeration */
   1408  1.56   maxv 	case 0x00000010: /* Intel RDT Allocation Enumeration */
   1409  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1410  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1411  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1412  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1413  1.56   maxv 		break;
   1414  1.56   maxv 	case 0x00000011: /* Empty */
   1415  1.56   maxv 	case 0x00000012: /* Intel SGX Capability Enumeration */
   1416  1.56   maxv 	case 0x00000013: /* Empty */
   1417  1.56   maxv 	case 0x00000014: /* Intel Processor Trace Enumeration */
   1418  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1419  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1420  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1421  1.56   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1422  1.56   maxv 		break;
   1423  1.56   maxv 	case 0x00000015: /* TSC and Nominal Core Crystal Clock Information */
   1424  1.56   maxv 	case 0x00000016: /* Processor Frequency Information */
   1425  1.56   maxv 		break;
   1426  1.56   maxv 
   1427  1.56   maxv 	case 0x40000000: /* Hypervisor Information */
   1428  1.57   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = VMX_CPUID_MAX_HYPERVISOR;
   1429   1.1   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1430   1.1   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1431   1.1   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1432   1.1   maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
   1433   1.1   maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
   1434   1.1   maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
   1435   1.1   maxv 		break;
   1436  1.56   maxv 
   1437  1.69   maxv 	case 0x80000000:
   1438  1.69   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_extended;
   1439  1.69   maxv 		break;
   1440   1.1   maxv 	case 0x80000001:
   1441  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000001.eax;
   1442  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
   1443  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
   1444  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
   1445   1.1   maxv 		break;
   1446  1.58   maxv 	case 0x80000002: /* Processor Brand String */
   1447  1.58   maxv 	case 0x80000003: /* Processor Brand String */
   1448  1.58   maxv 	case 0x80000004: /* Processor Brand String */
   1449  1.58   maxv 	case 0x80000005: /* Reserved Zero */
   1450  1.58   maxv 	case 0x80000006: /* Cache Information */
   1451  1.71   maxv 		break;
   1452  1.58   maxv 	case 0x80000007: /* TSC Information */
   1453  1.71   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000007.eax;
   1454  1.71   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000007.ebx;
   1455  1.71   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000007.ecx;
   1456  1.71   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000007.edx;
   1457  1.71   maxv 		break;
   1458  1.58   maxv 	case 0x80000008: /* Address Sizes */
   1459  1.71   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000008.eax;
   1460  1.71   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000008.ebx;
   1461  1.71   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000008.ecx;
   1462  1.71   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000008.edx;
   1463  1.58   maxv 		break;
   1464  1.58   maxv 
   1465   1.1   maxv 	default:
   1466   1.1   maxv 		break;
   1467   1.1   maxv 	}
   1468   1.1   maxv }
   1469   1.1   maxv 
   1470   1.1   maxv static void
   1471  1.40   maxv vmx_exit_insn(struct nvmm_vcpu_exit *exit, uint64_t reason)
   1472  1.40   maxv {
   1473  1.40   maxv 	uint64_t inslen, rip;
   1474  1.40   maxv 
   1475  1.40   maxv 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1476  1.40   maxv 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1477  1.40   maxv 	exit->u.insn.npc = rip + inslen;
   1478  1.40   maxv 	exit->reason = reason;
   1479  1.40   maxv }
   1480  1.40   maxv 
   1481  1.40   maxv static void
   1482   1.1   maxv vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1483  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1484   1.1   maxv {
   1485   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1486  1.40   maxv 	struct nvmm_vcpu_conf_cpuid *cpuid;
   1487   1.1   maxv 	uint64_t eax, ecx;
   1488   1.1   maxv 	size_t i;
   1489   1.1   maxv 
   1490   1.1   maxv 	eax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1491   1.1   maxv 	ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
   1492  1.58   maxv 	vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1493  1.55   maxv 	vmx_inkernel_handle_cpuid(mach, vcpu, eax, ecx);
   1494  1.25   maxv 
   1495   1.1   maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   1496  1.40   maxv 		if (!cpudata->cpuidpresent[i]) {
   1497   1.1   maxv 			continue;
   1498   1.1   maxv 		}
   1499  1.40   maxv 		cpuid = &cpudata->cpuid[i];
   1500   1.1   maxv 		if (cpuid->leaf != eax) {
   1501   1.1   maxv 			continue;
   1502   1.1   maxv 		}
   1503   1.1   maxv 
   1504  1.40   maxv 		if (cpuid->exit) {
   1505  1.40   maxv 			vmx_exit_insn(exit, NVMM_VCPU_EXIT_CPUID);
   1506  1.40   maxv 			return;
   1507  1.40   maxv 		}
   1508  1.40   maxv 		KASSERT(cpuid->mask);
   1509  1.40   maxv 
   1510   1.1   maxv 		/* del */
   1511  1.40   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->u.mask.del.eax;
   1512  1.40   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
   1513  1.40   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
   1514  1.40   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
   1515   1.1   maxv 
   1516   1.1   maxv 		/* set */
   1517  1.40   maxv 		cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->u.mask.set.eax;
   1518  1.40   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
   1519  1.40   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
   1520  1.40   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
   1521   1.1   maxv 
   1522   1.1   maxv 		break;
   1523   1.1   maxv 	}
   1524   1.1   maxv 
   1525   1.1   maxv 	vmx_inkernel_advance();
   1526  1.40   maxv 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1527   1.1   maxv }
   1528   1.1   maxv 
   1529   1.1   maxv static void
   1530   1.1   maxv vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1531  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1532   1.1   maxv {
   1533   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1534   1.1   maxv 	uint64_t rflags;
   1535   1.1   maxv 
   1536   1.1   maxv 	if (cpudata->int_window_exit) {
   1537  1.28   maxv 		rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   1538   1.1   maxv 		if (rflags & PSL_I) {
   1539   1.1   maxv 			vmx_event_waitexit_disable(vcpu, false);
   1540   1.1   maxv 		}
   1541   1.1   maxv 	}
   1542   1.1   maxv 
   1543   1.1   maxv 	vmx_inkernel_advance();
   1544  1.40   maxv 	exit->reason = NVMM_VCPU_EXIT_HALTED;
   1545   1.1   maxv }
   1546   1.1   maxv 
   1547   1.1   maxv #define VMX_QUAL_CR_NUM		__BITS(3,0)
   1548   1.1   maxv #define VMX_QUAL_CR_TYPE	__BITS(5,4)
   1549   1.1   maxv #define		CR_TYPE_WRITE	0
   1550   1.1   maxv #define		CR_TYPE_READ	1
   1551   1.1   maxv #define		CR_TYPE_CLTS	2
   1552   1.1   maxv #define		CR_TYPE_LMSW	3
   1553   1.1   maxv #define VMX_QUAL_CR_LMSW_OPMEM	__BIT(6)
   1554   1.1   maxv #define VMX_QUAL_CR_GPR		__BITS(11,8)
   1555   1.1   maxv #define VMX_QUAL_CR_LMSW_SRC	__BIT(31,16)
   1556   1.1   maxv 
   1557   1.1   maxv static inline int
   1558   1.1   maxv vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
   1559   1.1   maxv {
   1560   1.1   maxv 	/* Bits set to 1 in fixed0 are fixed to 1. */
   1561   1.1   maxv 	if ((crval & fixed0) != fixed0) {
   1562   1.1   maxv 		return -1;
   1563   1.1   maxv 	}
   1564   1.1   maxv 	/* Bits set to 0 in fixed1 are fixed to 0. */
   1565   1.1   maxv 	if (crval & ~fixed1) {
   1566   1.1   maxv 		return -1;
   1567   1.1   maxv 	}
   1568   1.1   maxv 	return 0;
   1569   1.1   maxv }
   1570   1.1   maxv 
   1571   1.1   maxv static int
   1572   1.1   maxv vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1573   1.1   maxv     uint64_t qual)
   1574   1.1   maxv {
   1575   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1576  1.75   maxv 	uint64_t type, gpr, oldcr0, cr0;
   1577  1.11   maxv 	uint64_t efer, ctls1;
   1578   1.1   maxv 
   1579   1.1   maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1580   1.1   maxv 	if (type != CR_TYPE_WRITE) {
   1581   1.1   maxv 		return -1;
   1582   1.1   maxv 	}
   1583   1.1   maxv 
   1584   1.1   maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1585   1.1   maxv 	KASSERT(gpr < 16);
   1586   1.1   maxv 
   1587   1.1   maxv 	if (gpr == NVMM_X64_GPR_RSP) {
   1588  1.28   maxv 		gpr = vmx_vmread(VMCS_GUEST_RSP);
   1589   1.1   maxv 	} else {
   1590   1.1   maxv 		gpr = cpudata->gprs[gpr];
   1591   1.1   maxv 	}
   1592   1.1   maxv 
   1593   1.1   maxv 	cr0 = gpr | CR0_NE | CR0_ET;
   1594   1.1   maxv 	cr0 &= ~(CR0_NW|CR0_CD);
   1595   1.1   maxv 
   1596   1.1   maxv 	if (vmx_check_cr(cr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
   1597   1.1   maxv 		return -1;
   1598   1.1   maxv 	}
   1599   1.1   maxv 
   1600  1.11   maxv 	/*
   1601  1.11   maxv 	 * XXX Handle 32bit PAE paging, need to set PDPTEs, fetched manually
   1602  1.11   maxv 	 * from CR3.
   1603  1.11   maxv 	 */
   1604  1.11   maxv 
   1605  1.11   maxv 	if (cr0 & CR0_PG) {
   1606  1.28   maxv 		ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
   1607  1.28   maxv 		efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
   1608  1.11   maxv 		if (efer & EFER_LME) {
   1609  1.11   maxv 			ctls1 |= ENTRY_CTLS_LONG_MODE;
   1610  1.11   maxv 			efer |= EFER_LMA;
   1611  1.11   maxv 		} else {
   1612  1.11   maxv 			ctls1 &= ~ENTRY_CTLS_LONG_MODE;
   1613  1.11   maxv 			efer &= ~EFER_LMA;
   1614  1.11   maxv 		}
   1615  1.11   maxv 		vmx_vmwrite(VMCS_GUEST_IA32_EFER, efer);
   1616  1.11   maxv 		vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
   1617  1.11   maxv 	}
   1618  1.11   maxv 
   1619  1.75   maxv 	oldcr0 = (vmx_vmread(VMCS_CR0_SHADOW) & CR0_STATIC) |
   1620  1.75   maxv 	    (vmx_vmread(VMCS_GUEST_CR0) & ~CR0_STATIC);
   1621  1.75   maxv 	if ((oldcr0 ^ gpr) & CR0_TLB_FLUSH) {
   1622  1.75   maxv 		cpudata->gtlb_want_flush = true;
   1623  1.75   maxv 	}
   1624  1.75   maxv 
   1625  1.75   maxv 	vmx_vmwrite(VMCS_CR0_SHADOW, gpr);
   1626   1.1   maxv 	vmx_vmwrite(VMCS_GUEST_CR0, cr0);
   1627   1.1   maxv 	vmx_inkernel_advance();
   1628   1.1   maxv 	return 0;
   1629   1.1   maxv }
   1630   1.1   maxv 
   1631   1.1   maxv static int
   1632   1.1   maxv vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1633   1.1   maxv     uint64_t qual)
   1634   1.1   maxv {
   1635   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1636  1.75   maxv 	uint64_t type, gpr, oldcr4, cr4;
   1637   1.1   maxv 
   1638   1.1   maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1639   1.1   maxv 	if (type != CR_TYPE_WRITE) {
   1640   1.1   maxv 		return -1;
   1641   1.1   maxv 	}
   1642   1.1   maxv 
   1643   1.1   maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1644   1.1   maxv 	KASSERT(gpr < 16);
   1645   1.1   maxv 
   1646   1.1   maxv 	if (gpr == NVMM_X64_GPR_RSP) {
   1647  1.28   maxv 		gpr = vmx_vmread(VMCS_GUEST_RSP);
   1648   1.1   maxv 	} else {
   1649   1.1   maxv 		gpr = cpudata->gprs[gpr];
   1650   1.1   maxv 	}
   1651   1.1   maxv 
   1652  1.73   maxv 	if (gpr & CR4_INVALID) {
   1653  1.73   maxv 		return -1;
   1654  1.73   maxv 	}
   1655   1.1   maxv 	cr4 = gpr | CR4_VMXE;
   1656   1.1   maxv 	if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
   1657   1.1   maxv 		return -1;
   1658   1.1   maxv 	}
   1659   1.1   maxv 
   1660  1.75   maxv 	oldcr4 = vmx_vmread(VMCS_GUEST_CR4);
   1661  1.75   maxv 	if ((oldcr4 ^ gpr) & CR4_TLB_FLUSH) {
   1662  1.73   maxv 		cpudata->gtlb_want_flush = true;
   1663  1.73   maxv 	}
   1664  1.73   maxv 
   1665   1.1   maxv 	vmx_vmwrite(VMCS_GUEST_CR4, cr4);
   1666   1.1   maxv 	vmx_inkernel_advance();
   1667   1.1   maxv 	return 0;
   1668   1.1   maxv }
   1669   1.1   maxv 
   1670   1.1   maxv static int
   1671   1.1   maxv vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1672  1.41   maxv     uint64_t qual, struct nvmm_vcpu_exit *exit)
   1673   1.1   maxv {
   1674   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1675   1.1   maxv 	uint64_t type, gpr;
   1676   1.1   maxv 	bool write;
   1677   1.1   maxv 
   1678   1.1   maxv 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1679   1.1   maxv 	if (type == CR_TYPE_WRITE) {
   1680   1.1   maxv 		write = true;
   1681   1.1   maxv 	} else if (type == CR_TYPE_READ) {
   1682   1.1   maxv 		write = false;
   1683   1.1   maxv 	} else {
   1684   1.1   maxv 		return -1;
   1685   1.1   maxv 	}
   1686   1.1   maxv 
   1687   1.1   maxv 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1688   1.1   maxv 	KASSERT(gpr < 16);
   1689   1.1   maxv 
   1690   1.1   maxv 	if (write) {
   1691   1.1   maxv 		if (gpr == NVMM_X64_GPR_RSP) {
   1692  1.28   maxv 			cpudata->gcr8 = vmx_vmread(VMCS_GUEST_RSP);
   1693   1.1   maxv 		} else {
   1694   1.1   maxv 			cpudata->gcr8 = cpudata->gprs[gpr];
   1695   1.1   maxv 		}
   1696  1.41   maxv 		if (cpudata->tpr.exit_changed) {
   1697  1.41   maxv 			exit->reason = NVMM_VCPU_EXIT_TPR_CHANGED;
   1698  1.41   maxv 		}
   1699   1.1   maxv 	} else {
   1700   1.1   maxv 		if (gpr == NVMM_X64_GPR_RSP) {
   1701   1.1   maxv 			vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
   1702   1.1   maxv 		} else {
   1703   1.1   maxv 			cpudata->gprs[gpr] = cpudata->gcr8;
   1704   1.1   maxv 		}
   1705   1.1   maxv 	}
   1706   1.1   maxv 
   1707   1.1   maxv 	vmx_inkernel_advance();
   1708   1.1   maxv 	return 0;
   1709   1.1   maxv }
   1710   1.1   maxv 
   1711   1.1   maxv static void
   1712   1.1   maxv vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1713  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1714   1.1   maxv {
   1715   1.1   maxv 	uint64_t qual;
   1716   1.1   maxv 	int ret;
   1717   1.1   maxv 
   1718  1.41   maxv 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1719  1.41   maxv 
   1720  1.28   maxv 	qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
   1721   1.1   maxv 
   1722   1.1   maxv 	switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
   1723   1.1   maxv 	case 0:
   1724   1.1   maxv 		ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
   1725   1.1   maxv 		break;
   1726   1.1   maxv 	case 4:
   1727   1.1   maxv 		ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
   1728   1.1   maxv 		break;
   1729   1.1   maxv 	case 8:
   1730  1.41   maxv 		ret = vmx_inkernel_handle_cr8(mach, vcpu, qual, exit);
   1731   1.1   maxv 		break;
   1732   1.1   maxv 	default:
   1733   1.1   maxv 		ret = -1;
   1734   1.1   maxv 		break;
   1735   1.1   maxv 	}
   1736   1.1   maxv 
   1737   1.1   maxv 	if (ret == -1) {
   1738  1.33   maxv 		vmx_inject_gp(vcpu);
   1739   1.1   maxv 	}
   1740   1.1   maxv }
   1741   1.1   maxv 
   1742   1.1   maxv #define VMX_QUAL_IO_SIZE	__BITS(2,0)
   1743   1.1   maxv #define		IO_SIZE_8	0
   1744   1.1   maxv #define		IO_SIZE_16	1
   1745   1.1   maxv #define		IO_SIZE_32	3
   1746   1.1   maxv #define VMX_QUAL_IO_IN		__BIT(3)
   1747   1.1   maxv #define VMX_QUAL_IO_STR		__BIT(4)
   1748   1.1   maxv #define VMX_QUAL_IO_REP		__BIT(5)
   1749   1.1   maxv #define VMX_QUAL_IO_DX		__BIT(6)
   1750   1.1   maxv #define VMX_QUAL_IO_PORT	__BITS(31,16)
   1751   1.1   maxv 
   1752   1.1   maxv #define VMX_INFO_IO_ADRSIZE	__BITS(9,7)
   1753   1.1   maxv #define		IO_ADRSIZE_16	0
   1754   1.1   maxv #define		IO_ADRSIZE_32	1
   1755   1.1   maxv #define		IO_ADRSIZE_64	2
   1756   1.1   maxv #define VMX_INFO_IO_SEG		__BITS(17,15)
   1757   1.1   maxv 
   1758   1.1   maxv static void
   1759   1.1   maxv vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1760  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1761   1.1   maxv {
   1762   1.1   maxv 	uint64_t qual, info, inslen, rip;
   1763   1.1   maxv 
   1764  1.28   maxv 	qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
   1765  1.28   maxv 	info = vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO);
   1766   1.1   maxv 
   1767  1.40   maxv 	exit->reason = NVMM_VCPU_EXIT_IO;
   1768   1.1   maxv 
   1769  1.40   maxv 	exit->u.io.in = (qual & VMX_QUAL_IO_IN) != 0;
   1770   1.1   maxv 	exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
   1771   1.1   maxv 
   1772   1.1   maxv 	KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
   1773  1.15   maxv 	exit->u.io.seg = __SHIFTOUT(info, VMX_INFO_IO_SEG);
   1774   1.1   maxv 
   1775   1.1   maxv 	if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
   1776   1.1   maxv 		exit->u.io.address_size = 8;
   1777   1.1   maxv 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
   1778   1.1   maxv 		exit->u.io.address_size = 4;
   1779   1.1   maxv 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
   1780   1.1   maxv 		exit->u.io.address_size = 2;
   1781   1.1   maxv 	}
   1782   1.1   maxv 
   1783   1.1   maxv 	if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
   1784   1.1   maxv 		exit->u.io.operand_size = 4;
   1785   1.1   maxv 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
   1786   1.1   maxv 		exit->u.io.operand_size = 2;
   1787   1.1   maxv 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
   1788   1.1   maxv 		exit->u.io.operand_size = 1;
   1789   1.1   maxv 	}
   1790   1.1   maxv 
   1791   1.1   maxv 	exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
   1792   1.1   maxv 	exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
   1793   1.1   maxv 
   1794  1.40   maxv 	if (exit->u.io.in && exit->u.io.str) {
   1795   1.1   maxv 		exit->u.io.seg = NVMM_X64_SEG_ES;
   1796   1.1   maxv 	}
   1797   1.1   maxv 
   1798  1.28   maxv 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1799  1.28   maxv 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1800   1.1   maxv 	exit->u.io.npc = rip + inslen;
   1801  1.31   maxv 
   1802  1.31   maxv 	vmx_vcpu_state_provide(vcpu,
   1803  1.31   maxv 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   1804  1.31   maxv 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   1805   1.1   maxv }
   1806   1.1   maxv 
   1807   1.1   maxv static const uint64_t msr_ignore_list[] = {
   1808   1.1   maxv 	MSR_BIOS_SIGN,
   1809   1.1   maxv 	MSR_IA32_PLATFORM_ID
   1810   1.1   maxv };
   1811   1.1   maxv 
   1812   1.1   maxv static bool
   1813   1.1   maxv vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1814  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1815   1.1   maxv {
   1816   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1817   1.1   maxv 	uint64_t val;
   1818   1.1   maxv 	size_t i;
   1819   1.1   maxv 
   1820  1.40   maxv 	if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
   1821  1.40   maxv 		if (exit->u.rdmsr.msr == MSR_CR_PAT) {
   1822  1.28   maxv 			val = vmx_vmread(VMCS_GUEST_IA32_PAT);
   1823   1.1   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1824   1.1   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1825   1.1   maxv 			goto handled;
   1826   1.1   maxv 		}
   1827  1.40   maxv 		if (exit->u.rdmsr.msr == MSR_MISC_ENABLE) {
   1828   1.5   maxv 			val = cpudata->gmsr_misc_enable;
   1829   1.5   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1830   1.5   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1831   1.5   maxv 			goto handled;
   1832   1.5   maxv 		}
   1833  1.68   maxv 		if (exit->u.rdmsr.msr == MSR_IA32_ARCH_CAPABILITIES) {
   1834  1.68   maxv 			u_int descs[4];
   1835  1.68   maxv 			if (cpuid_level < 7) {
   1836  1.68   maxv 				goto error;
   1837  1.68   maxv 			}
   1838  1.68   maxv 			x86_cpuid(7, descs);
   1839  1.68   maxv 			if (!(descs[3] & CPUID_SEF_ARCH_CAP)) {
   1840  1.68   maxv 				goto error;
   1841  1.68   maxv 			}
   1842  1.68   maxv 			val = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
   1843  1.68   maxv 			val &= (IA32_ARCH_RDCL_NO |
   1844  1.68   maxv 			    IA32_ARCH_SSB_NO |
   1845  1.68   maxv 			    IA32_ARCH_MDS_NO |
   1846  1.68   maxv 			    IA32_ARCH_TAA_NO);
   1847  1.68   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1848  1.68   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1849  1.68   maxv 			goto handled;
   1850  1.68   maxv 		}
   1851   1.1   maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1852  1.40   maxv 			if (msr_ignore_list[i] != exit->u.rdmsr.msr)
   1853   1.1   maxv 				continue;
   1854   1.1   maxv 			val = 0;
   1855   1.1   maxv 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1856   1.1   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1857   1.1   maxv 			goto handled;
   1858   1.1   maxv 		}
   1859  1.40   maxv 	} else {
   1860  1.40   maxv 		if (exit->u.wrmsr.msr == MSR_TSC) {
   1861  1.40   maxv 			cpudata->gtsc = exit->u.wrmsr.val;
   1862  1.21   maxv 			cpudata->gtsc_want_update = true;
   1863   1.4   maxv 			goto handled;
   1864   1.4   maxv 		}
   1865  1.40   maxv 		if (exit->u.wrmsr.msr == MSR_CR_PAT) {
   1866  1.40   maxv 			val = exit->u.wrmsr.val;
   1867  1.23   maxv 			if (__predict_false(!nvmm_x86_pat_validate(val))) {
   1868  1.23   maxv 				goto error;
   1869  1.23   maxv 			}
   1870  1.23   maxv 			vmx_vmwrite(VMCS_GUEST_IA32_PAT, val);
   1871   1.1   maxv 			goto handled;
   1872   1.1   maxv 		}
   1873  1.40   maxv 		if (exit->u.wrmsr.msr == MSR_MISC_ENABLE) {
   1874   1.5   maxv 			/* Don't care. */
   1875   1.5   maxv 			goto handled;
   1876   1.5   maxv 		}
   1877   1.1   maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1878  1.40   maxv 			if (msr_ignore_list[i] != exit->u.wrmsr.msr)
   1879   1.1   maxv 				continue;
   1880   1.1   maxv 			goto handled;
   1881   1.1   maxv 		}
   1882   1.1   maxv 	}
   1883   1.1   maxv 
   1884   1.1   maxv 	return false;
   1885   1.1   maxv 
   1886   1.1   maxv handled:
   1887   1.1   maxv 	vmx_inkernel_advance();
   1888   1.1   maxv 	return true;
   1889  1.23   maxv 
   1890  1.23   maxv error:
   1891  1.33   maxv 	vmx_inject_gp(vcpu);
   1892  1.23   maxv 	return true;
   1893   1.1   maxv }
   1894   1.1   maxv 
   1895   1.1   maxv static void
   1896  1.40   maxv vmx_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1897  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1898   1.1   maxv {
   1899   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1900   1.1   maxv 	uint64_t inslen, rip;
   1901   1.1   maxv 
   1902  1.40   maxv 	exit->reason = NVMM_VCPU_EXIT_RDMSR;
   1903  1.40   maxv 	exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1904  1.40   maxv 
   1905  1.40   maxv 	if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
   1906  1.40   maxv 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1907  1.40   maxv 		return;
   1908   1.1   maxv 	}
   1909   1.1   maxv 
   1910  1.40   maxv 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1911  1.40   maxv 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1912  1.40   maxv 	exit->u.rdmsr.npc = rip + inslen;
   1913   1.1   maxv 
   1914  1.40   maxv 	vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1915  1.40   maxv }
   1916  1.40   maxv 
   1917  1.40   maxv static void
   1918  1.40   maxv vmx_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1919  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1920  1.40   maxv {
   1921  1.40   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1922  1.40   maxv 	uint64_t rdx, rax, inslen, rip;
   1923  1.40   maxv 
   1924  1.40   maxv 	rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
   1925  1.40   maxv 	rax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1926  1.40   maxv 
   1927  1.40   maxv 	exit->reason = NVMM_VCPU_EXIT_WRMSR;
   1928  1.40   maxv 	exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1929  1.40   maxv 	exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
   1930   1.1   maxv 
   1931   1.1   maxv 	if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
   1932  1.40   maxv 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1933   1.1   maxv 		return;
   1934   1.1   maxv 	}
   1935   1.1   maxv 
   1936  1.28   maxv 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1937  1.28   maxv 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1938  1.40   maxv 	exit->u.wrmsr.npc = rip + inslen;
   1939  1.31   maxv 
   1940  1.31   maxv 	vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1941   1.1   maxv }
   1942   1.1   maxv 
   1943   1.1   maxv static void
   1944   1.1   maxv vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1945  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1946   1.1   maxv {
   1947   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1948  1.47   maxv 	uint64_t val;
   1949   1.1   maxv 
   1950  1.40   maxv 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1951   1.1   maxv 
   1952   1.1   maxv 	val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
   1953   1.1   maxv 	    (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
   1954   1.1   maxv 
   1955   1.1   maxv 	if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
   1956   1.1   maxv 		goto error;
   1957   1.1   maxv 	} else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
   1958   1.1   maxv 		goto error;
   1959   1.1   maxv 	} else if (__predict_false((val & XCR0_X87) == 0)) {
   1960   1.1   maxv 		goto error;
   1961   1.1   maxv 	}
   1962   1.1   maxv 
   1963   1.1   maxv 	cpudata->gxcr0 = val;
   1964  1.39   maxv 	if (vmx_xcr0_mask != 0) {
   1965  1.39   maxv 		wrxcr(0, cpudata->gxcr0);
   1966  1.39   maxv 	}
   1967   1.1   maxv 
   1968   1.1   maxv 	vmx_inkernel_advance();
   1969   1.1   maxv 	return;
   1970   1.1   maxv 
   1971   1.1   maxv error:
   1972  1.33   maxv 	vmx_inject_gp(vcpu);
   1973   1.1   maxv }
   1974   1.1   maxv 
   1975   1.1   maxv #define VMX_EPT_VIOLATION_READ		__BIT(0)
   1976   1.1   maxv #define VMX_EPT_VIOLATION_WRITE		__BIT(1)
   1977   1.1   maxv #define VMX_EPT_VIOLATION_EXECUTE	__BIT(2)
   1978   1.1   maxv 
   1979   1.1   maxv static void
   1980   1.1   maxv vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1981  1.40   maxv     struct nvmm_vcpu_exit *exit)
   1982   1.1   maxv {
   1983   1.1   maxv 	uint64_t perm;
   1984   1.1   maxv 	gpaddr_t gpa;
   1985   1.1   maxv 
   1986  1.28   maxv 	gpa = vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS);
   1987   1.1   maxv 
   1988  1.40   maxv 	exit->reason = NVMM_VCPU_EXIT_MEMORY;
   1989  1.28   maxv 	perm = vmx_vmread(VMCS_EXIT_QUALIFICATION);
   1990   1.7   maxv 	if (perm & VMX_EPT_VIOLATION_WRITE)
   1991  1.20   maxv 		exit->u.mem.prot = PROT_WRITE;
   1992   1.7   maxv 	else if (perm & VMX_EPT_VIOLATION_EXECUTE)
   1993  1.20   maxv 		exit->u.mem.prot = PROT_EXEC;
   1994   1.7   maxv 	else
   1995  1.20   maxv 		exit->u.mem.prot = PROT_READ;
   1996   1.7   maxv 	exit->u.mem.gpa = gpa;
   1997   1.7   maxv 	exit->u.mem.inst_len = 0;
   1998  1.31   maxv 
   1999  1.31   maxv 	vmx_vcpu_state_provide(vcpu,
   2000  1.31   maxv 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   2001  1.31   maxv 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   2002   1.1   maxv }
   2003   1.1   maxv 
   2004   1.9   maxv /* -------------------------------------------------------------------------- */
   2005   1.9   maxv 
   2006   1.1   maxv static void
   2007   1.1   maxv vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
   2008   1.1   maxv {
   2009   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2010   1.1   maxv 
   2011  1.65   maxv 	fpu_kern_enter();
   2012   1.1   maxv 	fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask);
   2013   1.1   maxv 
   2014   1.1   maxv 	if (vmx_xcr0_mask != 0) {
   2015   1.1   maxv 		cpudata->hxcr0 = rdxcr(0);
   2016   1.1   maxv 		wrxcr(0, cpudata->gxcr0);
   2017   1.1   maxv 	}
   2018   1.1   maxv }
   2019   1.1   maxv 
   2020   1.1   maxv static void
   2021   1.1   maxv vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   2022   1.1   maxv {
   2023   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2024   1.1   maxv 
   2025   1.1   maxv 	if (vmx_xcr0_mask != 0) {
   2026   1.1   maxv 		cpudata->gxcr0 = rdxcr(0);
   2027   1.1   maxv 		wrxcr(0, cpudata->hxcr0);
   2028   1.1   maxv 	}
   2029   1.1   maxv 
   2030   1.1   maxv 	fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask);
   2031  1.65   maxv 	fpu_kern_leave();
   2032   1.1   maxv }
   2033   1.1   maxv 
   2034   1.1   maxv static void
   2035   1.1   maxv vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   2036   1.1   maxv {
   2037   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2038   1.1   maxv 
   2039   1.1   maxv 	x86_dbregs_save(curlwp);
   2040   1.1   maxv 
   2041   1.1   maxv 	ldr7(0);
   2042   1.1   maxv 
   2043   1.1   maxv 	ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
   2044   1.1   maxv 	ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
   2045   1.1   maxv 	ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
   2046   1.1   maxv 	ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
   2047   1.1   maxv 	ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
   2048   1.1   maxv }
   2049   1.1   maxv 
   2050   1.1   maxv static void
   2051   1.1   maxv vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   2052   1.1   maxv {
   2053   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2054   1.1   maxv 
   2055   1.1   maxv 	cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
   2056   1.1   maxv 	cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
   2057   1.1   maxv 	cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
   2058   1.1   maxv 	cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
   2059   1.1   maxv 	cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
   2060   1.1   maxv 
   2061   1.1   maxv 	x86_dbregs_restore(curlwp);
   2062   1.1   maxv }
   2063   1.1   maxv 
   2064   1.1   maxv static void
   2065   1.1   maxv vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   2066   1.1   maxv {
   2067   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2068   1.1   maxv 
   2069   1.1   maxv 	/* This gets restored automatically by the CPU. */
   2070  1.63   maxv 	vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)curcpu()->ci_idtvec.iv_idt);
   2071   1.1   maxv 	vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
   2072   1.1   maxv 	vmx_vmwrite(VMCS_HOST_CR3, rcr3());
   2073   1.1   maxv 	vmx_vmwrite(VMCS_HOST_CR4, rcr4());
   2074   1.1   maxv 
   2075   1.1   maxv 	cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
   2076   1.1   maxv }
   2077   1.1   maxv 
   2078   1.1   maxv static void
   2079   1.1   maxv vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   2080   1.1   maxv {
   2081   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2082   1.1   maxv 
   2083   1.1   maxv 	wrmsr(MSR_STAR, cpudata->star);
   2084   1.1   maxv 	wrmsr(MSR_LSTAR, cpudata->lstar);
   2085   1.1   maxv 	wrmsr(MSR_CSTAR, cpudata->cstar);
   2086   1.1   maxv 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   2087   1.1   maxv 	wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
   2088   1.1   maxv }
   2089   1.1   maxv 
   2090   1.9   maxv /* -------------------------------------------------------------------------- */
   2091   1.8   maxv 
   2092   1.1   maxv #define VMX_INVVPID_ADDRESS		0
   2093   1.1   maxv #define VMX_INVVPID_CONTEXT		1
   2094   1.1   maxv #define VMX_INVVPID_ALL			2
   2095   1.1   maxv #define VMX_INVVPID_CONTEXT_NOGLOBAL	3
   2096   1.1   maxv 
   2097   1.1   maxv #define VMX_INVEPT_CONTEXT		1
   2098   1.1   maxv #define VMX_INVEPT_ALL			2
   2099   1.1   maxv 
   2100   1.8   maxv static inline void
   2101   1.8   maxv vmx_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   2102   1.8   maxv {
   2103   1.8   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2104   1.8   maxv 
   2105   1.8   maxv 	if (vcpu->hcpu_last != hcpu) {
   2106   1.8   maxv 		cpudata->gtlb_want_flush = true;
   2107   1.8   maxv 	}
   2108   1.8   maxv }
   2109   1.8   maxv 
   2110   1.9   maxv static inline void
   2111   1.9   maxv vmx_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   2112   1.9   maxv {
   2113   1.9   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2114   1.9   maxv 	struct ept_desc ept_desc;
   2115   1.9   maxv 
   2116   1.9   maxv 	if (__predict_true(!kcpuset_isset(cpudata->htlb_want_flush, hcpu))) {
   2117   1.9   maxv 		return;
   2118   1.9   maxv 	}
   2119   1.9   maxv 
   2120  1.28   maxv 	ept_desc.eptp = vmx_vmread(VMCS_EPTP);
   2121   1.9   maxv 	ept_desc.mbz = 0;
   2122   1.9   maxv 	vmx_invept(vmx_ept_flush_op, &ept_desc);
   2123   1.9   maxv 	kcpuset_clear(cpudata->htlb_want_flush, hcpu);
   2124   1.9   maxv }
   2125   1.9   maxv 
   2126   1.9   maxv static inline uint64_t
   2127   1.9   maxv vmx_htlb_flush(struct vmx_machdata *machdata, struct vmx_cpudata *cpudata)
   2128   1.9   maxv {
   2129   1.9   maxv 	struct ept_desc ept_desc;
   2130   1.9   maxv 	uint64_t machgen;
   2131   1.9   maxv 
   2132   1.9   maxv 	machgen = machdata->mach_htlb_gen;
   2133   1.9   maxv 	if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
   2134   1.9   maxv 		return machgen;
   2135   1.9   maxv 	}
   2136   1.9   maxv 
   2137   1.9   maxv 	kcpuset_copy(cpudata->htlb_want_flush, kcpuset_running);
   2138   1.9   maxv 
   2139  1.28   maxv 	ept_desc.eptp = vmx_vmread(VMCS_EPTP);
   2140   1.9   maxv 	ept_desc.mbz = 0;
   2141   1.9   maxv 	vmx_invept(vmx_ept_flush_op, &ept_desc);
   2142   1.9   maxv 
   2143   1.9   maxv 	return machgen;
   2144   1.9   maxv }
   2145   1.9   maxv 
   2146   1.9   maxv static inline void
   2147   1.9   maxv vmx_htlb_flush_ack(struct vmx_cpudata *cpudata, uint64_t machgen)
   2148   1.9   maxv {
   2149   1.9   maxv 	cpudata->vcpu_htlb_gen = machgen;
   2150   1.9   maxv 	kcpuset_clear(cpudata->htlb_want_flush, cpu_number());
   2151   1.9   maxv }
   2152   1.9   maxv 
   2153  1.29   maxv static inline void
   2154  1.29   maxv vmx_exit_evt(struct vmx_cpudata *cpudata)
   2155  1.29   maxv {
   2156  1.54   maxv 	uint64_t info, err, inslen;
   2157  1.29   maxv 
   2158  1.29   maxv 	cpudata->evt_pending = false;
   2159  1.29   maxv 
   2160  1.29   maxv 	info = vmx_vmread(VMCS_IDT_VECTORING_INFO);
   2161  1.29   maxv 	if (__predict_true((info & INTR_INFO_VALID) == 0)) {
   2162  1.29   maxv 		return;
   2163  1.29   maxv 	}
   2164  1.29   maxv 	err = vmx_vmread(VMCS_IDT_VECTORING_ERROR);
   2165  1.29   maxv 
   2166  1.29   maxv 	vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
   2167  1.29   maxv 	vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, err);
   2168  1.29   maxv 
   2169  1.54   maxv 	switch (__SHIFTOUT(info, INTR_INFO_TYPE)) {
   2170  1.54   maxv 	case INTR_TYPE_SW_INT:
   2171  1.54   maxv 	case INTR_TYPE_PRIV_SW_EXC:
   2172  1.54   maxv 	case INTR_TYPE_SW_EXC:
   2173  1.54   maxv 		inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   2174  1.54   maxv 		vmx_vmwrite(VMCS_ENTRY_INSTRUCTION_LENGTH, inslen);
   2175  1.54   maxv 	}
   2176  1.54   maxv 
   2177  1.29   maxv 	cpudata->evt_pending = true;
   2178  1.29   maxv }
   2179  1.29   maxv 
   2180   1.1   maxv static int
   2181   1.1   maxv vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   2182  1.40   maxv     struct nvmm_vcpu_exit *exit)
   2183   1.1   maxv {
   2184  1.31   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   2185   1.1   maxv 	struct vmx_machdata *machdata = mach->machdata;
   2186   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2187   1.1   maxv 	struct vpid_desc vpid_desc;
   2188   1.1   maxv 	struct cpu_info *ci;
   2189   1.1   maxv 	uint64_t exitcode;
   2190   1.1   maxv 	uint64_t intstate;
   2191   1.9   maxv 	uint64_t machgen;
   2192  1.64   maxv 	int hcpu, ret;
   2193  1.19   maxv 	bool launched;
   2194   1.1   maxv 
   2195   1.1   maxv 	vmx_vmcs_enter(vcpu);
   2196  1.31   maxv 
   2197  1.74   maxv 	vmx_vcpu_state_commit(vcpu);
   2198  1.74   maxv 	comm->state_cached = 0;
   2199  1.74   maxv 
   2200  1.33   maxv 	if (__predict_false(vmx_vcpu_event_commit(vcpu) != 0)) {
   2201  1.33   maxv 		vmx_vmcs_leave(vcpu);
   2202  1.33   maxv 		return EINVAL;
   2203  1.33   maxv 	}
   2204  1.31   maxv 
   2205   1.1   maxv 	ci = curcpu();
   2206   1.1   maxv 	hcpu = cpu_number();
   2207  1.19   maxv 	launched = cpudata->vmcs_launched;
   2208   1.1   maxv 
   2209   1.8   maxv 	vmx_gtlb_catchup(vcpu, hcpu);
   2210   1.9   maxv 	vmx_htlb_catchup(vcpu, hcpu);
   2211   1.1   maxv 
   2212   1.1   maxv 	if (vcpu->hcpu_last != hcpu) {
   2213   1.1   maxv 		vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
   2214   1.1   maxv 		vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
   2215   1.1   maxv 		vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
   2216   1.1   maxv 		vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
   2217  1.21   maxv 		cpudata->gtsc_want_update = true;
   2218   1.1   maxv 		vcpu->hcpu_last = hcpu;
   2219   1.1   maxv 	}
   2220   1.1   maxv 
   2221   1.1   maxv 	vmx_vcpu_guest_dbregs_enter(vcpu);
   2222   1.1   maxv 	vmx_vcpu_guest_misc_enter(vcpu);
   2223  1.39   maxv 	vmx_vcpu_guest_fpu_enter(vcpu);
   2224   1.1   maxv 
   2225   1.1   maxv 	while (1) {
   2226   1.8   maxv 		if (cpudata->gtlb_want_flush) {
   2227   1.1   maxv 			vpid_desc.vpid = cpudata->asid;
   2228   1.1   maxv 			vpid_desc.addr = 0;
   2229   1.1   maxv 			vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
   2230   1.8   maxv 			cpudata->gtlb_want_flush = false;
   2231   1.1   maxv 		}
   2232   1.1   maxv 
   2233  1.21   maxv 		if (__predict_false(cpudata->gtsc_want_update)) {
   2234  1.21   maxv 			vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->gtsc - rdtsc());
   2235  1.21   maxv 			cpudata->gtsc_want_update = false;
   2236  1.21   maxv 		}
   2237  1.21   maxv 
   2238  1.64   maxv 		vmx_cli();
   2239   1.9   maxv 		machgen = vmx_htlb_flush(machdata, cpudata);
   2240   1.1   maxv 		lcr2(cpudata->gcr2);
   2241   1.1   maxv 		if (launched) {
   2242   1.1   maxv 			ret = vmx_vmresume(cpudata->gprs);
   2243   1.1   maxv 		} else {
   2244   1.1   maxv 			ret = vmx_vmlaunch(cpudata->gprs);
   2245   1.1   maxv 		}
   2246   1.1   maxv 		cpudata->gcr2 = rcr2();
   2247   1.9   maxv 		vmx_htlb_flush_ack(cpudata, machgen);
   2248  1.64   maxv 		vmx_sti();
   2249   1.1   maxv 
   2250   1.1   maxv 		if (__predict_false(ret != 0)) {
   2251  1.37   maxv 			vmx_exit_invalid(exit, -1);
   2252   1.1   maxv 			break;
   2253   1.1   maxv 		}
   2254  1.29   maxv 		vmx_exit_evt(cpudata);
   2255   1.1   maxv 
   2256   1.1   maxv 		launched = true;
   2257   1.1   maxv 
   2258  1.28   maxv 		exitcode = vmx_vmread(VMCS_EXIT_REASON);
   2259   1.1   maxv 		exitcode &= __BITS(15,0);
   2260   1.1   maxv 
   2261   1.1   maxv 		switch (exitcode) {
   2262  1.17   maxv 		case VMCS_EXITCODE_EXC_NMI:
   2263  1.17   maxv 			vmx_exit_exc_nmi(mach, vcpu, exit);
   2264  1.17   maxv 			break;
   2265   1.1   maxv 		case VMCS_EXITCODE_EXT_INT:
   2266  1.40   maxv 			exit->reason = NVMM_VCPU_EXIT_NONE;
   2267   1.1   maxv 			break;
   2268   1.1   maxv 		case VMCS_EXITCODE_CPUID:
   2269   1.1   maxv 			vmx_exit_cpuid(mach, vcpu, exit);
   2270   1.1   maxv 			break;
   2271   1.1   maxv 		case VMCS_EXITCODE_HLT:
   2272   1.1   maxv 			vmx_exit_hlt(mach, vcpu, exit);
   2273   1.1   maxv 			break;
   2274   1.1   maxv 		case VMCS_EXITCODE_CR:
   2275   1.1   maxv 			vmx_exit_cr(mach, vcpu, exit);
   2276   1.1   maxv 			break;
   2277   1.1   maxv 		case VMCS_EXITCODE_IO:
   2278   1.1   maxv 			vmx_exit_io(mach, vcpu, exit);
   2279   1.1   maxv 			break;
   2280   1.1   maxv 		case VMCS_EXITCODE_RDMSR:
   2281  1.40   maxv 			vmx_exit_rdmsr(mach, vcpu, exit);
   2282   1.1   maxv 			break;
   2283   1.1   maxv 		case VMCS_EXITCODE_WRMSR:
   2284  1.40   maxv 			vmx_exit_wrmsr(mach, vcpu, exit);
   2285   1.1   maxv 			break;
   2286   1.1   maxv 		case VMCS_EXITCODE_SHUTDOWN:
   2287  1.40   maxv 			exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
   2288   1.1   maxv 			break;
   2289   1.1   maxv 		case VMCS_EXITCODE_MONITOR:
   2290  1.40   maxv 			vmx_exit_insn(exit, NVMM_VCPU_EXIT_MONITOR);
   2291   1.1   maxv 			break;
   2292   1.1   maxv 		case VMCS_EXITCODE_MWAIT:
   2293  1.40   maxv 			vmx_exit_insn(exit, NVMM_VCPU_EXIT_MWAIT);
   2294   1.1   maxv 			break;
   2295   1.1   maxv 		case VMCS_EXITCODE_XSETBV:
   2296   1.1   maxv 			vmx_exit_xsetbv(mach, vcpu, exit);
   2297   1.1   maxv 			break;
   2298   1.1   maxv 		case VMCS_EXITCODE_RDPMC:
   2299   1.1   maxv 		case VMCS_EXITCODE_RDTSCP:
   2300   1.1   maxv 		case VMCS_EXITCODE_INVVPID:
   2301   1.1   maxv 		case VMCS_EXITCODE_INVEPT:
   2302   1.1   maxv 		case VMCS_EXITCODE_VMCALL:
   2303   1.1   maxv 		case VMCS_EXITCODE_VMCLEAR:
   2304   1.1   maxv 		case VMCS_EXITCODE_VMLAUNCH:
   2305   1.1   maxv 		case VMCS_EXITCODE_VMPTRLD:
   2306   1.1   maxv 		case VMCS_EXITCODE_VMPTRST:
   2307   1.1   maxv 		case VMCS_EXITCODE_VMREAD:
   2308   1.1   maxv 		case VMCS_EXITCODE_VMRESUME:
   2309   1.1   maxv 		case VMCS_EXITCODE_VMWRITE:
   2310   1.1   maxv 		case VMCS_EXITCODE_VMXOFF:
   2311   1.1   maxv 		case VMCS_EXITCODE_VMXON:
   2312  1.33   maxv 			vmx_inject_ud(vcpu);
   2313  1.40   maxv 			exit->reason = NVMM_VCPU_EXIT_NONE;
   2314   1.1   maxv 			break;
   2315   1.1   maxv 		case VMCS_EXITCODE_EPT_VIOLATION:
   2316   1.1   maxv 			vmx_exit_epf(mach, vcpu, exit);
   2317   1.1   maxv 			break;
   2318   1.1   maxv 		case VMCS_EXITCODE_INT_WINDOW:
   2319   1.1   maxv 			vmx_event_waitexit_disable(vcpu, false);
   2320  1.40   maxv 			exit->reason = NVMM_VCPU_EXIT_INT_READY;
   2321   1.1   maxv 			break;
   2322   1.1   maxv 		case VMCS_EXITCODE_NMI_WINDOW:
   2323   1.1   maxv 			vmx_event_waitexit_disable(vcpu, true);
   2324  1.40   maxv 			exit->reason = NVMM_VCPU_EXIT_NMI_READY;
   2325   1.1   maxv 			break;
   2326   1.1   maxv 		default:
   2327  1.27   maxv 			vmx_exit_invalid(exit, exitcode);
   2328   1.1   maxv 			break;
   2329   1.1   maxv 		}
   2330   1.1   maxv 
   2331   1.1   maxv 		/* If no reason to return to userland, keep rolling. */
   2332  1.59   maxv 		if (nvmm_return_needed()) {
   2333   1.1   maxv 			break;
   2334   1.1   maxv 		}
   2335  1.40   maxv 		if (exit->reason != NVMM_VCPU_EXIT_NONE) {
   2336   1.1   maxv 			break;
   2337   1.1   maxv 		}
   2338   1.1   maxv 	}
   2339   1.1   maxv 
   2340  1.19   maxv 	cpudata->vmcs_launched = launched;
   2341  1.19   maxv 
   2342  1.28   maxv 	cpudata->gtsc = vmx_vmread(VMCS_TSC_OFFSET) + rdtsc();
   2343  1.21   maxv 
   2344  1.39   maxv 	vmx_vcpu_guest_fpu_leave(vcpu);
   2345   1.1   maxv 	vmx_vcpu_guest_misc_leave(vcpu);
   2346   1.1   maxv 	vmx_vcpu_guest_dbregs_leave(vcpu);
   2347   1.1   maxv 
   2348  1.44   maxv 	exit->exitstate.rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   2349  1.44   maxv 	exit->exitstate.cr8 = cpudata->gcr8;
   2350  1.28   maxv 	intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   2351  1.44   maxv 	exit->exitstate.int_shadow =
   2352   1.1   maxv 	    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   2353  1.44   maxv 	exit->exitstate.int_window_exiting = cpudata->int_window_exit;
   2354  1.44   maxv 	exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
   2355  1.44   maxv 	exit->exitstate.evt_pending = cpudata->evt_pending;
   2356   1.1   maxv 
   2357   1.1   maxv 	vmx_vmcs_leave(vcpu);
   2358   1.1   maxv 
   2359   1.1   maxv 	return 0;
   2360   1.1   maxv }
   2361   1.1   maxv 
   2362   1.1   maxv /* -------------------------------------------------------------------------- */
   2363   1.1   maxv 
   2364   1.1   maxv static int
   2365   1.1   maxv vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   2366   1.1   maxv {
   2367   1.1   maxv 	struct pglist pglist;
   2368   1.1   maxv 	paddr_t _pa;
   2369   1.1   maxv 	vaddr_t _va;
   2370   1.1   maxv 	size_t i;
   2371   1.1   maxv 	int ret;
   2372   1.1   maxv 
   2373   1.1   maxv 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   2374   1.1   maxv 	    &pglist, 1, 0);
   2375   1.1   maxv 	if (ret != 0)
   2376   1.1   maxv 		return ENOMEM;
   2377  1.46     ad 	_pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
   2378   1.1   maxv 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   2379   1.1   maxv 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   2380   1.1   maxv 	if (_va == 0)
   2381   1.1   maxv 		goto error;
   2382   1.1   maxv 
   2383   1.1   maxv 	for (i = 0; i < npages; i++) {
   2384   1.1   maxv 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   2385   1.1   maxv 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   2386   1.1   maxv 	}
   2387   1.1   maxv 	pmap_update(pmap_kernel());
   2388   1.1   maxv 
   2389   1.1   maxv 	memset((void *)_va, 0, npages * PAGE_SIZE);
   2390   1.1   maxv 
   2391   1.1   maxv 	*pa = _pa;
   2392   1.1   maxv 	*va = _va;
   2393   1.1   maxv 	return 0;
   2394   1.1   maxv 
   2395   1.1   maxv error:
   2396   1.1   maxv 	for (i = 0; i < npages; i++) {
   2397   1.1   maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   2398   1.1   maxv 	}
   2399   1.1   maxv 	return ENOMEM;
   2400   1.1   maxv }
   2401   1.1   maxv 
   2402   1.1   maxv static void
   2403   1.1   maxv vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
   2404   1.1   maxv {
   2405   1.1   maxv 	size_t i;
   2406   1.1   maxv 
   2407   1.1   maxv 	pmap_kremove(va, npages * PAGE_SIZE);
   2408   1.1   maxv 	pmap_update(pmap_kernel());
   2409   1.1   maxv 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   2410   1.1   maxv 	for (i = 0; i < npages; i++) {
   2411   1.1   maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   2412   1.1   maxv 	}
   2413   1.1   maxv }
   2414   1.1   maxv 
   2415   1.1   maxv /* -------------------------------------------------------------------------- */
   2416   1.1   maxv 
   2417   1.1   maxv static void
   2418   1.1   maxv vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   2419   1.1   maxv {
   2420   1.1   maxv 	uint64_t byte;
   2421   1.1   maxv 	uint8_t bitoff;
   2422   1.1   maxv 
   2423   1.1   maxv 	if (msr < 0x00002000) {
   2424   1.1   maxv 		/* Range 1 */
   2425   1.1   maxv 		byte = ((msr - 0x00000000) / 8) + 0;
   2426   1.1   maxv 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   2427   1.1   maxv 		/* Range 2 */
   2428   1.1   maxv 		byte = ((msr - 0xC0000000) / 8) + 1024;
   2429   1.1   maxv 	} else {
   2430   1.1   maxv 		panic("%s: wrong range", __func__);
   2431   1.1   maxv 	}
   2432   1.1   maxv 
   2433   1.1   maxv 	bitoff = (msr & 0x7);
   2434   1.1   maxv 
   2435   1.1   maxv 	if (read) {
   2436   1.1   maxv 		bitmap[byte] &= ~__BIT(bitoff);
   2437   1.1   maxv 	}
   2438   1.1   maxv 	if (write) {
   2439   1.1   maxv 		bitmap[2048 + byte] &= ~__BIT(bitoff);
   2440   1.1   maxv 	}
   2441   1.1   maxv }
   2442   1.1   maxv 
   2443  1.15   maxv #define VMX_SEG_ATTRIB_TYPE		__BITS(3,0)
   2444  1.15   maxv #define VMX_SEG_ATTRIB_S		__BIT(4)
   2445  1.12   maxv #define VMX_SEG_ATTRIB_DPL		__BITS(6,5)
   2446  1.12   maxv #define VMX_SEG_ATTRIB_P		__BIT(7)
   2447  1.12   maxv #define VMX_SEG_ATTRIB_AVL		__BIT(12)
   2448  1.15   maxv #define VMX_SEG_ATTRIB_L		__BIT(13)
   2449  1.15   maxv #define VMX_SEG_ATTRIB_DEF		__BIT(14)
   2450  1.15   maxv #define VMX_SEG_ATTRIB_G		__BIT(15)
   2451  1.12   maxv #define VMX_SEG_ATTRIB_UNUSABLE		__BIT(16)
   2452  1.12   maxv 
   2453   1.1   maxv static void
   2454  1.12   maxv vmx_vcpu_setstate_seg(const struct nvmm_x64_state_seg *segs, int idx)
   2455   1.1   maxv {
   2456  1.12   maxv 	uint64_t attrib;
   2457   1.1   maxv 
   2458  1.12   maxv 	attrib =
   2459  1.12   maxv 	    __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
   2460  1.15   maxv 	    __SHIFTIN(segs[idx].attrib.s, VMX_SEG_ATTRIB_S) |
   2461  1.12   maxv 	    __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
   2462  1.12   maxv 	    __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
   2463  1.12   maxv 	    __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
   2464  1.15   maxv 	    __SHIFTIN(segs[idx].attrib.l, VMX_SEG_ATTRIB_L) |
   2465  1.15   maxv 	    __SHIFTIN(segs[idx].attrib.def, VMX_SEG_ATTRIB_DEF) |
   2466  1.15   maxv 	    __SHIFTIN(segs[idx].attrib.g, VMX_SEG_ATTRIB_G) |
   2467  1.12   maxv 	    (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
   2468   1.1   maxv 
   2469  1.12   maxv 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2470  1.12   maxv 		vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
   2471  1.12   maxv 		vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
   2472  1.12   maxv 	}
   2473  1.12   maxv 	vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
   2474  1.12   maxv 	vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
   2475  1.12   maxv }
   2476   1.1   maxv 
   2477  1.12   maxv static void
   2478  1.12   maxv vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
   2479  1.12   maxv {
   2480  1.28   maxv 	uint64_t selector = 0, attrib = 0, base, limit;
   2481   1.1   maxv 
   2482  1.12   maxv 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2483  1.28   maxv 		selector = vmx_vmread(vmx_guest_segs[idx].selector);
   2484  1.28   maxv 		attrib = vmx_vmread(vmx_guest_segs[idx].attrib);
   2485  1.12   maxv 	}
   2486  1.28   maxv 	limit = vmx_vmread(vmx_guest_segs[idx].limit);
   2487  1.28   maxv 	base = vmx_vmread(vmx_guest_segs[idx].base);
   2488   1.1   maxv 
   2489  1.15   maxv 	segs[idx].selector = selector;
   2490  1.15   maxv 	segs[idx].limit = limit;
   2491  1.15   maxv 	segs[idx].base = base;
   2492  1.12   maxv 	segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
   2493  1.15   maxv 	segs[idx].attrib.s = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_S);
   2494  1.12   maxv 	segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
   2495  1.12   maxv 	segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
   2496  1.12   maxv 	segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
   2497  1.15   maxv 	segs[idx].attrib.l = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_L);
   2498  1.15   maxv 	segs[idx].attrib.def = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF);
   2499  1.15   maxv 	segs[idx].attrib.g = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_G);
   2500  1.12   maxv 	if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
   2501  1.12   maxv 		segs[idx].attrib.p = 0;
   2502  1.12   maxv 	}
   2503  1.12   maxv }
   2504   1.1   maxv 
   2505  1.12   maxv static inline bool
   2506  1.12   maxv vmx_state_tlb_flush(const struct nvmm_x64_state *state, uint64_t flags)
   2507  1.12   maxv {
   2508  1.12   maxv 	uint64_t cr0, cr3, cr4, efer;
   2509   1.1   maxv 
   2510  1.12   maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2511  1.28   maxv 		cr0 = vmx_vmread(VMCS_GUEST_CR0);
   2512  1.12   maxv 		if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   2513  1.12   maxv 			return true;
   2514  1.12   maxv 		}
   2515  1.28   maxv 		cr3 = vmx_vmread(VMCS_GUEST_CR3);
   2516  1.12   maxv 		if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
   2517  1.12   maxv 			return true;
   2518  1.12   maxv 		}
   2519  1.28   maxv 		cr4 = vmx_vmread(VMCS_GUEST_CR4);
   2520  1.12   maxv 		if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   2521  1.12   maxv 			return true;
   2522  1.12   maxv 		}
   2523  1.12   maxv 	}
   2524   1.1   maxv 
   2525  1.12   maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2526  1.28   maxv 		efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
   2527  1.12   maxv 		if ((efer ^
   2528  1.12   maxv 		     state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   2529  1.12   maxv 			return true;
   2530  1.12   maxv 		}
   2531  1.12   maxv 	}
   2532   1.1   maxv 
   2533  1.12   maxv 	return false;
   2534  1.12   maxv }
   2535   1.1   maxv 
   2536  1.12   maxv static void
   2537  1.31   maxv vmx_vcpu_setstate(struct nvmm_cpu *vcpu)
   2538  1.12   maxv {
   2539  1.31   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   2540  1.31   maxv 	const struct nvmm_x64_state *state = &comm->state;
   2541  1.12   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2542  1.12   maxv 	struct fxsave *fpustate;
   2543  1.12   maxv 	uint64_t ctls1, intstate;
   2544  1.31   maxv 	uint64_t flags;
   2545  1.31   maxv 
   2546  1.31   maxv 	flags = comm->state_wanted;
   2547   1.1   maxv 
   2548  1.12   maxv 	vmx_vmcs_enter(vcpu);
   2549   1.1   maxv 
   2550  1.12   maxv 	if (vmx_state_tlb_flush(state, flags)) {
   2551  1.12   maxv 		cpudata->gtlb_want_flush = true;
   2552  1.12   maxv 	}
   2553   1.1   maxv 
   2554  1.12   maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   2555  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
   2556  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
   2557  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
   2558  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
   2559  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
   2560  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
   2561  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2562  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2563  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2564  1.12   maxv 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
   2565  1.12   maxv 	}
   2566   1.5   maxv 
   2567  1.12   maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2568  1.12   maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   2569  1.12   maxv 		memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
   2570   1.1   maxv 
   2571  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
   2572  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
   2573  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
   2574  1.12   maxv 	}
   2575  1.12   maxv 
   2576  1.12   maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2577  1.12   maxv 		/*
   2578  1.12   maxv 		 * CR0_NE and CR4_VMXE are mandatory.
   2579  1.12   maxv 		 */
   2580  1.75   maxv 		vmx_vmwrite(VMCS_CR0_SHADOW, state->crs[NVMM_X64_CR_CR0]);
   2581  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_CR0,
   2582  1.12   maxv 		    state->crs[NVMM_X64_CR_CR0] | CR0_NE);
   2583  1.12   maxv 		cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
   2584  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]); // XXX PDPTE?
   2585  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_CR4,
   2586  1.73   maxv 		    (state->crs[NVMM_X64_CR_CR4] & CR4_VALID) | CR4_VMXE);
   2587  1.12   maxv 		cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
   2588   1.1   maxv 
   2589  1.12   maxv 		if (vmx_xcr0_mask != 0) {
   2590  1.12   maxv 			/* Clear illegal XCR0 bits, set mandatory X87 bit. */
   2591  1.12   maxv 			cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
   2592  1.12   maxv 			cpudata->gxcr0 &= vmx_xcr0_mask;
   2593  1.12   maxv 			cpudata->gxcr0 |= XCR0_X87;
   2594  1.12   maxv 		}
   2595  1.12   maxv 	}
   2596   1.1   maxv 
   2597  1.12   maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2598  1.12   maxv 	if (flags & NVMM_X64_STATE_DRS) {
   2599  1.12   maxv 		memcpy(cpudata->drs, state->drs, sizeof(state->drs));
   2600   1.1   maxv 
   2601  1.12   maxv 		cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
   2602  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
   2603  1.12   maxv 	}
   2604   1.1   maxv 
   2605  1.12   maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2606  1.12   maxv 		cpudata->gmsr[VMX_MSRLIST_STAR].val =
   2607  1.12   maxv 		    state->msrs[NVMM_X64_MSR_STAR];
   2608  1.12   maxv 		cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
   2609  1.12   maxv 		    state->msrs[NVMM_X64_MSR_LSTAR];
   2610  1.12   maxv 		cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
   2611  1.12   maxv 		    state->msrs[NVMM_X64_MSR_CSTAR];
   2612  1.12   maxv 		cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
   2613  1.12   maxv 		    state->msrs[NVMM_X64_MSR_SFMASK];
   2614  1.12   maxv 		cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
   2615  1.12   maxv 		    state->msrs[NVMM_X64_MSR_KERNELGSBASE];
   2616   1.1   maxv 
   2617  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_IA32_EFER,
   2618  1.12   maxv 		    state->msrs[NVMM_X64_MSR_EFER]);
   2619  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_IA32_PAT,
   2620  1.12   maxv 		    state->msrs[NVMM_X64_MSR_PAT]);
   2621  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
   2622  1.12   maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
   2623  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
   2624  1.12   maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
   2625  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
   2626  1.12   maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
   2627   1.1   maxv 
   2628  1.21   maxv 		cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
   2629  1.21   maxv 		cpudata->gtsc_want_update = true;
   2630  1.21   maxv 
   2631  1.12   maxv 		/* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
   2632  1.28   maxv 		ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
   2633  1.12   maxv 		if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
   2634  1.12   maxv 			ctls1 |= ENTRY_CTLS_LONG_MODE;
   2635  1.12   maxv 		} else {
   2636  1.12   maxv 			ctls1 &= ~ENTRY_CTLS_LONG_MODE;
   2637  1.12   maxv 		}
   2638  1.12   maxv 		vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
   2639  1.12   maxv 	}
   2640   1.1   maxv 
   2641  1.24   maxv 	if (flags & NVMM_X64_STATE_INTR) {
   2642  1.28   maxv 		intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   2643  1.12   maxv 		intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
   2644  1.24   maxv 		if (state->intr.int_shadow) {
   2645  1.12   maxv 			intstate |= INT_STATE_MOVSS;
   2646  1.12   maxv 		}
   2647  1.12   maxv 		vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
   2648   1.1   maxv 
   2649  1.24   maxv 		if (state->intr.int_window_exiting) {
   2650  1.12   maxv 			vmx_event_waitexit_enable(vcpu, false);
   2651  1.12   maxv 		} else {
   2652  1.12   maxv 			vmx_event_waitexit_disable(vcpu, false);
   2653  1.12   maxv 		}
   2654   1.1   maxv 
   2655  1.24   maxv 		if (state->intr.nmi_window_exiting) {
   2656  1.12   maxv 			vmx_event_waitexit_enable(vcpu, true);
   2657  1.12   maxv 		} else {
   2658  1.12   maxv 			vmx_event_waitexit_disable(vcpu, true);
   2659  1.12   maxv 		}
   2660  1.12   maxv 	}
   2661   1.9   maxv 
   2662  1.12   maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2663  1.12   maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2664  1.12   maxv 		memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
   2665  1.12   maxv 		    sizeof(state->fpu));
   2666   1.1   maxv 
   2667  1.12   maxv 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   2668  1.12   maxv 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   2669  1.12   maxv 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   2670   1.1   maxv 
   2671  1.12   maxv 		if (vmx_xcr0_mask != 0) {
   2672  1.12   maxv 			/* Reset XSTATE_BV, to force a reload. */
   2673  1.12   maxv 			cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2674  1.12   maxv 		}
   2675   1.1   maxv 	}
   2676   1.1   maxv 
   2677  1.12   maxv 	vmx_vmcs_leave(vcpu);
   2678  1.31   maxv 
   2679  1.31   maxv 	comm->state_wanted = 0;
   2680  1.31   maxv 	comm->state_cached |= flags;
   2681   1.1   maxv }
   2682   1.1   maxv 
   2683   1.1   maxv static void
   2684  1.31   maxv vmx_vcpu_getstate(struct nvmm_cpu *vcpu)
   2685   1.1   maxv {
   2686  1.31   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   2687  1.31   maxv 	struct nvmm_x64_state *state = &comm->state;
   2688   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2689  1.31   maxv 	uint64_t intstate, flags;
   2690  1.31   maxv 
   2691  1.31   maxv 	flags = comm->state_wanted;
   2692   1.1   maxv 
   2693   1.1   maxv 	vmx_vmcs_enter(vcpu);
   2694   1.1   maxv 
   2695  1.12   maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   2696  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
   2697  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
   2698  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
   2699  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
   2700  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
   2701  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
   2702  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2703  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2704  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2705  1.12   maxv 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
   2706  1.12   maxv 	}
   2707  1.12   maxv 
   2708  1.12   maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2709  1.12   maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   2710  1.12   maxv 		memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
   2711  1.12   maxv 
   2712  1.28   maxv 		state->gprs[NVMM_X64_GPR_RIP] = vmx_vmread(VMCS_GUEST_RIP);
   2713  1.28   maxv 		state->gprs[NVMM_X64_GPR_RSP] = vmx_vmread(VMCS_GUEST_RSP);
   2714  1.28   maxv 		state->gprs[NVMM_X64_GPR_RFLAGS] = vmx_vmread(VMCS_GUEST_RFLAGS);
   2715  1.12   maxv 	}
   2716  1.12   maxv 
   2717  1.12   maxv 	if (flags & NVMM_X64_STATE_CRS) {
   2718  1.75   maxv 		state->crs[NVMM_X64_CR_CR0] =
   2719  1.75   maxv 		    (vmx_vmread(VMCS_CR0_SHADOW) & CR0_STATIC) |
   2720  1.75   maxv 		    (vmx_vmread(VMCS_GUEST_CR0) & ~CR0_STATIC);
   2721  1.12   maxv 		state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
   2722  1.28   maxv 		state->crs[NVMM_X64_CR_CR3] = vmx_vmread(VMCS_GUEST_CR3);
   2723  1.28   maxv 		state->crs[NVMM_X64_CR_CR4] = vmx_vmread(VMCS_GUEST_CR4);
   2724  1.12   maxv 		state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
   2725  1.12   maxv 		state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
   2726  1.12   maxv 
   2727  1.12   maxv 		/* Hide VMXE. */
   2728  1.12   maxv 		state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
   2729  1.12   maxv 	}
   2730  1.12   maxv 
   2731  1.12   maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2732  1.12   maxv 	if (flags & NVMM_X64_STATE_DRS) {
   2733  1.12   maxv 		memcpy(state->drs, cpudata->drs, sizeof(state->drs));
   2734  1.12   maxv 
   2735  1.28   maxv 		state->drs[NVMM_X64_DR_DR7] = vmx_vmread(VMCS_GUEST_DR7);
   2736  1.12   maxv 	}
   2737   1.9   maxv 
   2738  1.12   maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2739  1.12   maxv 		state->msrs[NVMM_X64_MSR_STAR] =
   2740  1.12   maxv 		    cpudata->gmsr[VMX_MSRLIST_STAR].val;
   2741  1.12   maxv 		state->msrs[NVMM_X64_MSR_LSTAR] =
   2742  1.12   maxv 		    cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
   2743  1.12   maxv 		state->msrs[NVMM_X64_MSR_CSTAR] =
   2744  1.12   maxv 		    cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
   2745  1.12   maxv 		state->msrs[NVMM_X64_MSR_SFMASK] =
   2746  1.12   maxv 		    cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
   2747  1.12   maxv 		state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   2748  1.12   maxv 		    cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
   2749  1.28   maxv 		state->msrs[NVMM_X64_MSR_EFER] =
   2750  1.28   maxv 		    vmx_vmread(VMCS_GUEST_IA32_EFER);
   2751  1.28   maxv 		state->msrs[NVMM_X64_MSR_PAT] =
   2752  1.28   maxv 		    vmx_vmread(VMCS_GUEST_IA32_PAT);
   2753  1.28   maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
   2754  1.28   maxv 		    vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS);
   2755  1.28   maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
   2756  1.28   maxv 		    vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP);
   2757  1.28   maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
   2758  1.28   maxv 		    vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP);
   2759  1.21   maxv 		state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
   2760  1.12   maxv 	}
   2761   1.1   maxv 
   2762  1.24   maxv 	if (flags & NVMM_X64_STATE_INTR) {
   2763  1.28   maxv 		intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   2764  1.24   maxv 		state->intr.int_shadow =
   2765  1.12   maxv 		    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   2766  1.24   maxv 		state->intr.int_window_exiting = cpudata->int_window_exit;
   2767  1.24   maxv 		state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
   2768  1.24   maxv 		state->intr.evt_pending = cpudata->evt_pending;
   2769  1.12   maxv 	}
   2770   1.1   maxv 
   2771  1.12   maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2772  1.12   maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2773  1.12   maxv 		memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
   2774  1.12   maxv 		    sizeof(state->fpu));
   2775   1.1   maxv 	}
   2776  1.12   maxv 
   2777  1.12   maxv 	vmx_vmcs_leave(vcpu);
   2778  1.31   maxv 
   2779  1.31   maxv 	comm->state_wanted = 0;
   2780  1.31   maxv 	comm->state_cached |= flags;
   2781  1.31   maxv }
   2782  1.31   maxv 
   2783  1.31   maxv static void
   2784  1.31   maxv vmx_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
   2785  1.31   maxv {
   2786  1.31   maxv 	vcpu->comm->state_wanted = flags;
   2787  1.31   maxv 	vmx_vcpu_getstate(vcpu);
   2788  1.31   maxv }
   2789  1.31   maxv 
   2790  1.31   maxv static void
   2791  1.31   maxv vmx_vcpu_state_commit(struct nvmm_cpu *vcpu)
   2792  1.31   maxv {
   2793  1.31   maxv 	vcpu->comm->state_wanted = vcpu->comm->state_commit;
   2794  1.31   maxv 	vcpu->comm->state_commit = 0;
   2795  1.31   maxv 	vmx_vcpu_setstate(vcpu);
   2796   1.1   maxv }
   2797   1.1   maxv 
   2798  1.12   maxv /* -------------------------------------------------------------------------- */
   2799  1.12   maxv 
   2800   1.1   maxv static void
   2801  1.12   maxv vmx_asid_alloc(struct nvmm_cpu *vcpu)
   2802   1.1   maxv {
   2803  1.12   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2804  1.12   maxv 	size_t i, oct, bit;
   2805  1.12   maxv 
   2806  1.12   maxv 	mutex_enter(&vmx_asidlock);
   2807  1.12   maxv 
   2808  1.12   maxv 	for (i = 0; i < vmx_maxasid; i++) {
   2809  1.12   maxv 		oct = i / 8;
   2810  1.12   maxv 		bit = i % 8;
   2811  1.12   maxv 
   2812  1.12   maxv 		if (vmx_asidmap[oct] & __BIT(bit)) {
   2813  1.12   maxv 			continue;
   2814  1.12   maxv 		}
   2815  1.12   maxv 
   2816  1.12   maxv 		cpudata->asid = i;
   2817   1.1   maxv 
   2818  1.12   maxv 		vmx_asidmap[oct] |= __BIT(bit);
   2819  1.12   maxv 		vmx_vmwrite(VMCS_VPID, i);
   2820  1.12   maxv 		mutex_exit(&vmx_asidlock);
   2821  1.12   maxv 		return;
   2822   1.1   maxv 	}
   2823   1.1   maxv 
   2824  1.12   maxv 	mutex_exit(&vmx_asidlock);
   2825  1.12   maxv 
   2826  1.12   maxv 	panic("%s: impossible", __func__);
   2827   1.1   maxv }
   2828   1.1   maxv 
   2829  1.12   maxv static void
   2830  1.12   maxv vmx_asid_free(struct nvmm_cpu *vcpu)
   2831   1.1   maxv {
   2832  1.12   maxv 	size_t oct, bit;
   2833  1.12   maxv 	uint64_t asid;
   2834   1.1   maxv 
   2835  1.28   maxv 	asid = vmx_vmread(VMCS_VPID);
   2836   1.1   maxv 
   2837  1.12   maxv 	oct = asid / 8;
   2838  1.12   maxv 	bit = asid % 8;
   2839   1.1   maxv 
   2840  1.12   maxv 	mutex_enter(&vmx_asidlock);
   2841  1.12   maxv 	vmx_asidmap[oct] &= ~__BIT(bit);
   2842  1.12   maxv 	mutex_exit(&vmx_asidlock);
   2843   1.1   maxv }
   2844   1.1   maxv 
   2845   1.1   maxv static void
   2846  1.12   maxv vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2847   1.1   maxv {
   2848   1.1   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2849  1.12   maxv 	struct vmcs *vmcs = cpudata->vmcs;
   2850  1.12   maxv 	struct msr_entry *gmsr = cpudata->gmsr;
   2851  1.12   maxv 	extern uint8_t vmx_resume_rip;
   2852  1.63   maxv 	uint64_t rev, eptp;
   2853   1.1   maxv 
   2854  1.12   maxv 	rev = vmx_get_revision();
   2855   1.1   maxv 
   2856  1.12   maxv 	memset(vmcs, 0, VMCS_SIZE);
   2857  1.12   maxv 	vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
   2858  1.12   maxv 	vmcs->abort = 0;
   2859   1.1   maxv 
   2860  1.12   maxv 	vmx_vmcs_enter(vcpu);
   2861   1.1   maxv 
   2862  1.12   maxv 	/* No link pointer. */
   2863  1.12   maxv 	vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
   2864   1.1   maxv 
   2865  1.12   maxv 	/* Install the CTLSs. */
   2866  1.12   maxv 	vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
   2867  1.12   maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
   2868  1.12   maxv 	vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
   2869  1.12   maxv 	vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
   2870  1.12   maxv 	vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
   2871   1.1   maxv 
   2872  1.12   maxv 	/* Allow direct access to certain MSRs. */
   2873  1.12   maxv 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   2874  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
   2875  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   2876  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   2877  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   2878  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   2879  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   2880  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   2881  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   2882  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   2883  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   2884  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   2885  1.12   maxv 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
   2886  1.12   maxv 	vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
   2887   1.1   maxv 
   2888  1.12   maxv 	/*
   2889  1.12   maxv 	 * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
   2890  1.12   maxv 	 * includes the L1D_FLUSH MSR, to mitigate L1TF.
   2891  1.12   maxv 	 */
   2892  1.12   maxv 	gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
   2893  1.12   maxv 	gmsr[VMX_MSRLIST_STAR].val = 0;
   2894  1.12   maxv 	gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
   2895  1.12   maxv 	gmsr[VMX_MSRLIST_LSTAR].val = 0;
   2896  1.12   maxv 	gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
   2897  1.12   maxv 	gmsr[VMX_MSRLIST_CSTAR].val = 0;
   2898  1.12   maxv 	gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
   2899  1.12   maxv 	gmsr[VMX_MSRLIST_SFMASK].val = 0;
   2900  1.12   maxv 	gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
   2901  1.12   maxv 	gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
   2902  1.12   maxv 	gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
   2903  1.12   maxv 	gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
   2904  1.12   maxv 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
   2905  1.12   maxv 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
   2906  1.12   maxv 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
   2907  1.12   maxv 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
   2908   1.1   maxv 
   2909  1.75   maxv 	/* Set the CR0 mask. Any change of these bits causes a VMEXIT. */
   2910  1.75   maxv 	vmx_vmwrite(VMCS_CR0_MASK, CR0_STATIC);
   2911   1.1   maxv 
   2912  1.73   maxv 	/* Force unsupported CR4 fields to zero. */
   2913  1.73   maxv 	vmx_vmwrite(VMCS_CR4_MASK, CR4_INVALID);
   2914  1.73   maxv 	vmx_vmwrite(VMCS_CR4_SHADOW, 0);
   2915   1.1   maxv 
   2916  1.12   maxv 	/* Set the Host state for resuming. */
   2917  1.12   maxv 	vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
   2918  1.12   maxv 	vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
   2919  1.12   maxv 	vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2920  1.12   maxv 	vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2921  1.12   maxv 	vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2922  1.12   maxv 	vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
   2923  1.12   maxv 	vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
   2924  1.12   maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
   2925  1.12   maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
   2926  1.12   maxv 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
   2927  1.12   maxv 	vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
   2928  1.12   maxv 	vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
   2929  1.48   maxv 	vmx_vmwrite(VMCS_HOST_CR0, rcr0() & ~CR0_TS);
   2930   1.1   maxv 
   2931  1.12   maxv 	/* Generate ASID. */
   2932  1.12   maxv 	vmx_asid_alloc(vcpu);
   2933   1.1   maxv 
   2934  1.12   maxv 	/* Enable Extended Paging, 4-Level. */
   2935  1.12   maxv 	eptp =
   2936  1.12   maxv 	    __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
   2937  1.12   maxv 	    __SHIFTIN(4-1, EPTP_WALKLEN) |
   2938  1.13   maxv 	    (pmap_ept_has_ad ? EPTP_FLAGS_AD : 0) |
   2939  1.12   maxv 	    mach->vm->vm_map.pmap->pm_pdirpa[0];
   2940  1.12   maxv 	vmx_vmwrite(VMCS_EPTP, eptp);
   2941   1.1   maxv 
   2942  1.12   maxv 	/* Init IA32_MISC_ENABLE. */
   2943  1.12   maxv 	cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
   2944  1.12   maxv 	cpudata->gmsr_misc_enable &=
   2945  1.12   maxv 	    ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
   2946  1.12   maxv 	cpudata->gmsr_misc_enable |=
   2947  1.12   maxv 	    (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
   2948   1.1   maxv 
   2949  1.12   maxv 	/* Init XSAVE header. */
   2950  1.12   maxv 	cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2951  1.12   maxv 	cpudata->gfpu.xsh_xcomp_bv = 0;
   2952   1.1   maxv 
   2953  1.12   maxv 	/* These MSRs are static. */
   2954  1.12   maxv 	cpudata->star = rdmsr(MSR_STAR);
   2955  1.35   maxv 	cpudata->lstar = rdmsr(MSR_LSTAR);
   2956  1.12   maxv 	cpudata->cstar = rdmsr(MSR_CSTAR);
   2957  1.12   maxv 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   2958   1.1   maxv 
   2959  1.14   maxv 	/* Install the RESET state. */
   2960  1.31   maxv 	memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
   2961  1.31   maxv 	    sizeof(nvmm_x86_reset_state));
   2962  1.31   maxv 	vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
   2963  1.31   maxv 	vcpu->comm->state_cached = 0;
   2964  1.31   maxv 	vmx_vcpu_setstate(vcpu);
   2965  1.14   maxv 
   2966   1.1   maxv 	vmx_vmcs_leave(vcpu);
   2967   1.1   maxv }
   2968   1.1   maxv 
   2969  1.12   maxv static int
   2970  1.12   maxv vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2971   1.1   maxv {
   2972  1.12   maxv 	struct vmx_cpudata *cpudata;
   2973  1.12   maxv 	int error;
   2974   1.1   maxv 
   2975  1.12   maxv 	/* Allocate the VMX cpudata. */
   2976  1.12   maxv 	cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
   2977  1.12   maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   2978  1.12   maxv 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   2979  1.12   maxv 	vcpu->cpudata = cpudata;
   2980   1.1   maxv 
   2981  1.12   maxv 	/* VMCS */
   2982  1.12   maxv 	error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
   2983  1.12   maxv 	    VMCS_NPAGES);
   2984  1.12   maxv 	if (error)
   2985  1.12   maxv 		goto error;
   2986   1.1   maxv 
   2987  1.12   maxv 	/* MSR Bitmap */
   2988  1.12   maxv 	error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   2989  1.12   maxv 	    MSRBM_NPAGES);
   2990  1.12   maxv 	if (error)
   2991  1.12   maxv 		goto error;
   2992   1.1   maxv 
   2993  1.12   maxv 	/* Guest MSR List */
   2994  1.12   maxv 	error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
   2995  1.12   maxv 	if (error)
   2996  1.12   maxv 		goto error;
   2997   1.1   maxv 
   2998  1.12   maxv 	kcpuset_create(&cpudata->htlb_want_flush, true);
   2999   1.1   maxv 
   3000  1.12   maxv 	/* Init the VCPU info. */
   3001  1.12   maxv 	vmx_vcpu_init(mach, vcpu);
   3002   1.1   maxv 
   3003  1.12   maxv 	return 0;
   3004   1.1   maxv 
   3005  1.12   maxv error:
   3006  1.12   maxv 	if (cpudata->vmcs_pa) {
   3007  1.12   maxv 		vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
   3008  1.12   maxv 		    VMCS_NPAGES);
   3009  1.12   maxv 	}
   3010  1.12   maxv 	if (cpudata->msrbm_pa) {
   3011  1.12   maxv 		vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   3012  1.12   maxv 		    MSRBM_NPAGES);
   3013  1.12   maxv 	}
   3014  1.12   maxv 	if (cpudata->gmsr_pa) {
   3015  1.12   maxv 		vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   3016   1.1   maxv 	}
   3017   1.1   maxv 
   3018  1.12   maxv 	kmem_free(cpudata, sizeof(*cpudata));
   3019  1.12   maxv 	return error;
   3020  1.12   maxv }
   3021   1.1   maxv 
   3022  1.12   maxv static void
   3023  1.12   maxv vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   3024  1.12   maxv {
   3025  1.12   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   3026   1.1   maxv 
   3027  1.12   maxv 	vmx_vmcs_enter(vcpu);
   3028  1.12   maxv 	vmx_asid_free(vcpu);
   3029  1.19   maxv 	vmx_vmcs_destroy(vcpu);
   3030   1.1   maxv 
   3031  1.12   maxv 	kcpuset_destroy(cpudata->htlb_want_flush);
   3032   1.1   maxv 
   3033  1.12   maxv 	vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
   3034  1.12   maxv 	vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   3035  1.12   maxv 	vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   3036  1.12   maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   3037  1.12   maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   3038   1.1   maxv }
   3039   1.1   maxv 
   3040  1.41   maxv /* -------------------------------------------------------------------------- */
   3041  1.41   maxv 
   3042  1.40   maxv static int
   3043  1.41   maxv vmx_vcpu_configure_cpuid(struct vmx_cpudata *cpudata, void *data)
   3044  1.40   maxv {
   3045  1.41   maxv 	struct nvmm_vcpu_conf_cpuid *cpuid = data;
   3046  1.40   maxv 	size_t i;
   3047  1.40   maxv 
   3048  1.40   maxv 	if (__predict_false(cpuid->mask && cpuid->exit)) {
   3049  1.40   maxv 		return EINVAL;
   3050  1.40   maxv 	}
   3051  1.40   maxv 	if (__predict_false(cpuid->mask &&
   3052  1.40   maxv 	    ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
   3053  1.40   maxv 	     (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
   3054  1.40   maxv 	     (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
   3055  1.40   maxv 	     (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
   3056  1.40   maxv 		return EINVAL;
   3057  1.40   maxv 	}
   3058  1.40   maxv 
   3059  1.40   maxv 	/* If unset, delete, to restore the default behavior. */
   3060  1.40   maxv 	if (!cpuid->mask && !cpuid->exit) {
   3061  1.40   maxv 		for (i = 0; i < VMX_NCPUIDS; i++) {
   3062  1.40   maxv 			if (!cpudata->cpuidpresent[i]) {
   3063  1.40   maxv 				continue;
   3064  1.40   maxv 			}
   3065  1.40   maxv 			if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   3066  1.40   maxv 				cpudata->cpuidpresent[i] = false;
   3067  1.40   maxv 			}
   3068  1.40   maxv 		}
   3069  1.40   maxv 		return 0;
   3070  1.40   maxv 	}
   3071  1.40   maxv 
   3072  1.40   maxv 	/* If already here, replace. */
   3073  1.40   maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   3074  1.40   maxv 		if (!cpudata->cpuidpresent[i]) {
   3075  1.40   maxv 			continue;
   3076  1.40   maxv 		}
   3077  1.40   maxv 		if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   3078  1.40   maxv 			memcpy(&cpudata->cpuid[i], cpuid,
   3079  1.40   maxv 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   3080  1.40   maxv 			return 0;
   3081  1.40   maxv 		}
   3082  1.40   maxv 	}
   3083  1.40   maxv 
   3084  1.40   maxv 	/* Not here, insert. */
   3085  1.40   maxv 	for (i = 0; i < VMX_NCPUIDS; i++) {
   3086  1.40   maxv 		if (!cpudata->cpuidpresent[i]) {
   3087  1.40   maxv 			cpudata->cpuidpresent[i] = true;
   3088  1.40   maxv 			memcpy(&cpudata->cpuid[i], cpuid,
   3089  1.40   maxv 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   3090  1.40   maxv 			return 0;
   3091  1.40   maxv 		}
   3092  1.40   maxv 	}
   3093  1.40   maxv 
   3094  1.40   maxv 	return ENOBUFS;
   3095  1.40   maxv }
   3096  1.40   maxv 
   3097  1.41   maxv static int
   3098  1.41   maxv vmx_vcpu_configure_tpr(struct vmx_cpudata *cpudata, void *data)
   3099  1.41   maxv {
   3100  1.41   maxv 	struct nvmm_vcpu_conf_tpr *tpr = data;
   3101  1.41   maxv 
   3102  1.41   maxv 	memcpy(&cpudata->tpr, tpr, sizeof(*tpr));
   3103  1.41   maxv 	return 0;
   3104  1.41   maxv }
   3105  1.41   maxv 
   3106  1.41   maxv static int
   3107  1.41   maxv vmx_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
   3108  1.41   maxv {
   3109  1.41   maxv 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   3110  1.41   maxv 
   3111  1.41   maxv 	switch (op) {
   3112  1.41   maxv 	case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
   3113  1.41   maxv 		return vmx_vcpu_configure_cpuid(cpudata, data);
   3114  1.41   maxv 	case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR):
   3115  1.41   maxv 		return vmx_vcpu_configure_tpr(cpudata, data);
   3116  1.41   maxv 	default:
   3117  1.41   maxv 		return EINVAL;
   3118  1.41   maxv 	}
   3119  1.41   maxv }
   3120  1.41   maxv 
   3121   1.1   maxv /* -------------------------------------------------------------------------- */
   3122   1.1   maxv 
   3123   1.1   maxv static void
   3124   1.1   maxv vmx_tlb_flush(struct pmap *pm)
   3125   1.1   maxv {
   3126   1.1   maxv 	struct nvmm_machine *mach = pm->pm_data;
   3127   1.1   maxv 	struct vmx_machdata *machdata = mach->machdata;
   3128   1.1   maxv 
   3129   1.9   maxv 	atomic_inc_64(&machdata->mach_htlb_gen);
   3130   1.1   maxv 
   3131   1.9   maxv 	/* Generates IPIs, which cause #VMEXITs. */
   3132  1.52     ad 	pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_NVMM);
   3133   1.1   maxv }
   3134   1.1   maxv 
   3135   1.1   maxv static void
   3136   1.1   maxv vmx_machine_create(struct nvmm_machine *mach)
   3137   1.1   maxv {
   3138   1.1   maxv 	struct pmap *pmap = mach->vm->vm_map.pmap;
   3139   1.1   maxv 	struct vmx_machdata *machdata;
   3140   1.1   maxv 
   3141   1.1   maxv 	/* Convert to EPT. */
   3142   1.1   maxv 	pmap_ept_transform(pmap);
   3143   1.1   maxv 
   3144   1.1   maxv 	/* Fill in pmap info. */
   3145   1.1   maxv 	pmap->pm_data = (void *)mach;
   3146   1.1   maxv 	pmap->pm_tlb_flush = vmx_tlb_flush;
   3147   1.1   maxv 
   3148   1.1   maxv 	machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
   3149   1.1   maxv 	mach->machdata = machdata;
   3150   1.1   maxv 
   3151   1.9   maxv 	/* Start with an hTLB flush everywhere. */
   3152   1.9   maxv 	machdata->mach_htlb_gen = 1;
   3153   1.1   maxv }
   3154   1.1   maxv 
   3155   1.1   maxv static void
   3156   1.1   maxv vmx_machine_destroy(struct nvmm_machine *mach)
   3157   1.1   maxv {
   3158   1.1   maxv 	struct vmx_machdata *machdata = mach->machdata;
   3159   1.1   maxv 
   3160   1.1   maxv 	kmem_free(machdata, sizeof(struct vmx_machdata));
   3161   1.1   maxv }
   3162   1.1   maxv 
   3163   1.1   maxv static int
   3164   1.1   maxv vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   3165   1.1   maxv {
   3166  1.40   maxv 	panic("%s: impossible", __func__);
   3167   1.1   maxv }
   3168   1.1   maxv 
   3169   1.1   maxv /* -------------------------------------------------------------------------- */
   3170   1.1   maxv 
   3171  1.43   maxv #define CTLS_ONE_ALLOWED(msrval, bitoff) \
   3172  1.43   maxv 	((msrval & __BIT(32 + bitoff)) != 0)
   3173  1.43   maxv #define CTLS_ZERO_ALLOWED(msrval, bitoff) \
   3174  1.43   maxv 	((msrval & __BIT(bitoff)) == 0)
   3175  1.43   maxv 
   3176  1.43   maxv static int
   3177  1.43   maxv vmx_check_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls, uint64_t set_one)
   3178  1.43   maxv {
   3179  1.43   maxv 	uint64_t basic, val, true_val;
   3180  1.43   maxv 	bool has_true;
   3181  1.43   maxv 	size_t i;
   3182  1.43   maxv 
   3183  1.43   maxv 	basic = rdmsr(MSR_IA32_VMX_BASIC);
   3184  1.43   maxv 	has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
   3185  1.43   maxv 
   3186  1.43   maxv 	val = rdmsr(msr_ctls);
   3187  1.43   maxv 	if (has_true) {
   3188  1.43   maxv 		true_val = rdmsr(msr_true_ctls);
   3189  1.43   maxv 	} else {
   3190  1.43   maxv 		true_val = val;
   3191  1.43   maxv 	}
   3192  1.43   maxv 
   3193  1.43   maxv 	for (i = 0; i < 32; i++) {
   3194  1.43   maxv 		if (!(set_one & __BIT(i))) {
   3195  1.43   maxv 			continue;
   3196  1.43   maxv 		}
   3197  1.43   maxv 		if (!CTLS_ONE_ALLOWED(true_val, i)) {
   3198  1.43   maxv 			return -1;
   3199  1.43   maxv 		}
   3200  1.43   maxv 	}
   3201  1.43   maxv 
   3202  1.43   maxv 	return 0;
   3203  1.43   maxv }
   3204  1.43   maxv 
   3205   1.1   maxv static int
   3206   1.1   maxv vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
   3207   1.1   maxv     uint64_t set_one, uint64_t set_zero, uint64_t *res)
   3208   1.1   maxv {
   3209   1.1   maxv 	uint64_t basic, val, true_val;
   3210   1.1   maxv 	bool one_allowed, zero_allowed, has_true;
   3211   1.1   maxv 	size_t i;
   3212   1.1   maxv 
   3213   1.1   maxv 	basic = rdmsr(MSR_IA32_VMX_BASIC);
   3214   1.1   maxv 	has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
   3215   1.1   maxv 
   3216   1.1   maxv 	val = rdmsr(msr_ctls);
   3217   1.1   maxv 	if (has_true) {
   3218   1.1   maxv 		true_val = rdmsr(msr_true_ctls);
   3219   1.1   maxv 	} else {
   3220   1.1   maxv 		true_val = val;
   3221   1.1   maxv 	}
   3222   1.1   maxv 
   3223   1.1   maxv 	for (i = 0; i < 32; i++) {
   3224  1.43   maxv 		one_allowed = CTLS_ONE_ALLOWED(true_val, i);
   3225  1.43   maxv 		zero_allowed = CTLS_ZERO_ALLOWED(true_val, i);
   3226   1.1   maxv 
   3227   1.1   maxv 		if (zero_allowed && !one_allowed) {
   3228   1.1   maxv 			if (set_one & __BIT(i))
   3229   1.1   maxv 				return -1;
   3230   1.1   maxv 			*res &= ~__BIT(i);
   3231   1.1   maxv 		} else if (one_allowed && !zero_allowed) {
   3232   1.1   maxv 			if (set_zero & __BIT(i))
   3233   1.1   maxv 				return -1;
   3234   1.1   maxv 			*res |= __BIT(i);
   3235   1.1   maxv 		} else {
   3236   1.1   maxv 			if (set_zero & __BIT(i)) {
   3237   1.1   maxv 				*res &= ~__BIT(i);
   3238   1.1   maxv 			} else if (set_one & __BIT(i)) {
   3239   1.1   maxv 				*res |= __BIT(i);
   3240   1.1   maxv 			} else if (!has_true) {
   3241   1.1   maxv 				*res &= ~__BIT(i);
   3242  1.43   maxv 			} else if (CTLS_ZERO_ALLOWED(val, i)) {
   3243   1.1   maxv 				*res &= ~__BIT(i);
   3244  1.43   maxv 			} else if (CTLS_ONE_ALLOWED(val, i)) {
   3245   1.1   maxv 				*res |= __BIT(i);
   3246   1.1   maxv 			} else {
   3247   1.1   maxv 				return -1;
   3248   1.1   maxv 			}
   3249   1.1   maxv 		}
   3250   1.1   maxv 	}
   3251   1.1   maxv 
   3252   1.1   maxv 	return 0;
   3253   1.1   maxv }
   3254   1.1   maxv 
   3255   1.1   maxv static bool
   3256   1.1   maxv vmx_ident(void)
   3257   1.1   maxv {
   3258   1.1   maxv 	uint64_t msr;
   3259   1.1   maxv 	int ret;
   3260   1.1   maxv 
   3261   1.1   maxv 	if (!(cpu_feature[1] & CPUID2_VMX)) {
   3262   1.1   maxv 		return false;
   3263   1.1   maxv 	}
   3264   1.1   maxv 
   3265   1.1   maxv 	msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
   3266  1.72   maxv 	if ((msr & IA32_FEATURE_CONTROL_LOCK) != 0 &&
   3267  1.72   maxv 	    (msr & IA32_FEATURE_CONTROL_OUT_SMX) == 0) {
   3268  1.53   maxv 		printf("NVMM: VMX disabled in BIOS\n");
   3269  1.36   maxv 		return false;
   3270  1.36   maxv 	}
   3271   1.1   maxv 
   3272   1.1   maxv 	msr = rdmsr(MSR_IA32_VMX_BASIC);
   3273   1.1   maxv 	if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
   3274  1.53   maxv 		printf("NVMM: I/O reporting not supported\n");
   3275   1.1   maxv 		return false;
   3276   1.1   maxv 	}
   3277   1.1   maxv 	if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
   3278  1.53   maxv 		printf("NVMM: WB memory not supported\n");
   3279   1.1   maxv 		return false;
   3280   1.1   maxv 	}
   3281   1.1   maxv 
   3282   1.1   maxv 	/* PG and PE are reported, even if Unrestricted Guests is supported. */
   3283   1.1   maxv 	vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
   3284   1.1   maxv 	vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
   3285   1.1   maxv 	ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
   3286   1.1   maxv 	if (ret == -1) {
   3287  1.53   maxv 		printf("NVMM: CR0 requirements not satisfied\n");
   3288   1.1   maxv 		return false;
   3289   1.1   maxv 	}
   3290   1.1   maxv 
   3291   1.1   maxv 	vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
   3292   1.1   maxv 	vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
   3293   1.1   maxv 	ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
   3294   1.1   maxv 	if (ret == -1) {
   3295  1.53   maxv 		printf("NVMM: CR4 requirements not satisfied\n");
   3296   1.1   maxv 		return false;
   3297   1.1   maxv 	}
   3298   1.1   maxv 
   3299   1.1   maxv 	/* Init the CTLSs right now, and check for errors. */
   3300   1.1   maxv 	ret = vmx_init_ctls(
   3301   1.1   maxv 	    MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
   3302   1.1   maxv 	    VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
   3303   1.1   maxv 	    &vmx_pinbased_ctls);
   3304   1.1   maxv 	if (ret == -1) {
   3305  1.53   maxv 		printf("NVMM: pin-based-ctls requirements not satisfied\n");
   3306   1.1   maxv 		return false;
   3307   1.1   maxv 	}
   3308   1.1   maxv 	ret = vmx_init_ctls(
   3309   1.1   maxv 	    MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
   3310   1.1   maxv 	    VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
   3311   1.1   maxv 	    &vmx_procbased_ctls);
   3312   1.1   maxv 	if (ret == -1) {
   3313  1.53   maxv 		printf("NVMM: proc-based-ctls requirements not satisfied\n");
   3314   1.1   maxv 		return false;
   3315   1.1   maxv 	}
   3316   1.1   maxv 	ret = vmx_init_ctls(
   3317   1.1   maxv 	    MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
   3318   1.1   maxv 	    VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
   3319   1.1   maxv 	    &vmx_procbased_ctls2);
   3320   1.1   maxv 	if (ret == -1) {
   3321  1.53   maxv 		printf("NVMM: proc-based-ctls2 requirements not satisfied\n");
   3322   1.1   maxv 		return false;
   3323   1.1   maxv 	}
   3324  1.43   maxv 	ret = vmx_check_ctls(
   3325  1.43   maxv 	    MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
   3326  1.43   maxv 	    PROC_CTLS2_INVPCID_ENABLE);
   3327  1.43   maxv 	if (ret != -1) {
   3328  1.43   maxv 		vmx_procbased_ctls2 |= PROC_CTLS2_INVPCID_ENABLE;
   3329  1.43   maxv 	}
   3330   1.1   maxv 	ret = vmx_init_ctls(
   3331   1.1   maxv 	    MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
   3332   1.1   maxv 	    VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
   3333   1.1   maxv 	    &vmx_entry_ctls);
   3334   1.1   maxv 	if (ret == -1) {
   3335  1.53   maxv 		printf("NVMM: entry-ctls requirements not satisfied\n");
   3336   1.1   maxv 		return false;
   3337   1.1   maxv 	}
   3338   1.1   maxv 	ret = vmx_init_ctls(
   3339   1.1   maxv 	    MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
   3340   1.1   maxv 	    VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
   3341   1.1   maxv 	    &vmx_exit_ctls);
   3342   1.1   maxv 	if (ret == -1) {
   3343  1.53   maxv 		printf("NVMM: exit-ctls requirements not satisfied\n");
   3344   1.1   maxv 		return false;
   3345   1.1   maxv 	}
   3346   1.1   maxv 
   3347  1.10   maxv 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   3348  1.10   maxv 	if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
   3349  1.53   maxv 		printf("NVMM: 4-level page tree not supported\n");
   3350  1.10   maxv 		return false;
   3351  1.10   maxv 	}
   3352  1.10   maxv 	if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
   3353  1.53   maxv 		printf("NVMM: INVEPT not supported\n");
   3354  1.10   maxv 		return false;
   3355  1.10   maxv 	}
   3356  1.10   maxv 	if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
   3357  1.53   maxv 		printf("NVMM: INVVPID not supported\n");
   3358  1.10   maxv 		return false;
   3359  1.10   maxv 	}
   3360  1.13   maxv 	if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) != 0) {
   3361  1.13   maxv 		pmap_ept_has_ad = true;
   3362  1.13   maxv 	} else {
   3363  1.13   maxv 		pmap_ept_has_ad = false;
   3364  1.10   maxv 	}
   3365  1.10   maxv 	if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
   3366  1.53   maxv 		printf("NVMM: EPT UC/WB memory types not supported\n");
   3367  1.10   maxv 		return false;
   3368  1.10   maxv 	}
   3369  1.10   maxv 
   3370   1.1   maxv 	return true;
   3371   1.1   maxv }
   3372   1.1   maxv 
   3373   1.1   maxv static void
   3374  1.12   maxv vmx_init_asid(uint32_t maxasid)
   3375  1.12   maxv {
   3376  1.12   maxv 	size_t allocsz;
   3377  1.12   maxv 
   3378  1.12   maxv 	mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
   3379  1.12   maxv 
   3380  1.12   maxv 	vmx_maxasid = maxasid;
   3381  1.12   maxv 	allocsz = roundup(maxasid, 8) / 8;
   3382  1.12   maxv 	vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   3383  1.12   maxv 
   3384  1.12   maxv 	/* ASID 0 is reserved for the host. */
   3385  1.12   maxv 	vmx_asidmap[0] |= __BIT(0);
   3386  1.12   maxv }
   3387  1.12   maxv 
   3388  1.12   maxv static void
   3389   1.1   maxv vmx_change_cpu(void *arg1, void *arg2)
   3390   1.1   maxv {
   3391   1.1   maxv 	struct cpu_info *ci = curcpu();
   3392  1.49  joerg 	bool enable = arg1 != NULL;
   3393  1.72   maxv 	uint64_t msr, cr4;
   3394  1.72   maxv 
   3395  1.72   maxv 	if (enable) {
   3396  1.72   maxv 		msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
   3397  1.72   maxv 		if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
   3398  1.72   maxv 			/* Lock now, with VMX-outside-SMX enabled. */
   3399  1.72   maxv 			wrmsr(MSR_IA32_FEATURE_CONTROL, msr |
   3400  1.72   maxv 			    IA32_FEATURE_CONTROL_LOCK |
   3401  1.72   maxv 			    IA32_FEATURE_CONTROL_OUT_SMX);
   3402  1.72   maxv 		}
   3403  1.72   maxv 	}
   3404   1.1   maxv 
   3405   1.1   maxv 	if (!enable) {
   3406   1.1   maxv 		vmx_vmxoff();
   3407   1.1   maxv 	}
   3408   1.1   maxv 
   3409   1.1   maxv 	cr4 = rcr4();
   3410   1.1   maxv 	if (enable) {
   3411   1.1   maxv 		cr4 |= CR4_VMXE;
   3412   1.1   maxv 	} else {
   3413   1.1   maxv 		cr4 &= ~CR4_VMXE;
   3414   1.1   maxv 	}
   3415   1.1   maxv 	lcr4(cr4);
   3416   1.1   maxv 
   3417   1.1   maxv 	if (enable) {
   3418   1.1   maxv 		vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
   3419   1.1   maxv 	}
   3420   1.1   maxv }
   3421   1.1   maxv 
   3422   1.1   maxv static void
   3423   1.1   maxv vmx_init_l1tf(void)
   3424   1.1   maxv {
   3425   1.1   maxv 	u_int descs[4];
   3426   1.1   maxv 	uint64_t msr;
   3427   1.1   maxv 
   3428   1.1   maxv 	if (cpuid_level < 7) {
   3429   1.1   maxv 		return;
   3430   1.1   maxv 	}
   3431   1.1   maxv 
   3432   1.1   maxv 	x86_cpuid(7, descs);
   3433   1.1   maxv 
   3434   1.1   maxv 	if (descs[3] & CPUID_SEF_ARCH_CAP) {
   3435   1.1   maxv 		msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
   3436   1.1   maxv 		if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
   3437   1.1   maxv 			/* No mitigation needed. */
   3438   1.1   maxv 			return;
   3439   1.1   maxv 		}
   3440   1.1   maxv 	}
   3441   1.1   maxv 
   3442   1.1   maxv 	if (descs[3] & CPUID_SEF_L1D_FLUSH) {
   3443   1.1   maxv 		/* Enable hardware mitigation. */
   3444   1.1   maxv 		vmx_msrlist_entry_nmsr += 1;
   3445   1.1   maxv 	}
   3446   1.1   maxv }
   3447   1.1   maxv 
   3448   1.1   maxv static void
   3449   1.1   maxv vmx_init(void)
   3450   1.1   maxv {
   3451   1.1   maxv 	CPU_INFO_ITERATOR cii;
   3452   1.1   maxv 	struct cpu_info *ci;
   3453   1.1   maxv 	uint64_t xc, msr;
   3454   1.1   maxv 	struct vmxon *vmxon;
   3455   1.1   maxv 	uint32_t revision;
   3456  1.69   maxv 	u_int descs[4];
   3457   1.1   maxv 	paddr_t pa;
   3458   1.1   maxv 	vaddr_t va;
   3459   1.1   maxv 	int error;
   3460   1.1   maxv 
   3461   1.1   maxv 	/* Init the ASID bitmap (VPID). */
   3462   1.1   maxv 	vmx_init_asid(VPID_MAX);
   3463   1.1   maxv 
   3464   1.1   maxv 	/* Init the XCR0 mask. */
   3465   1.1   maxv 	vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
   3466   1.1   maxv 
   3467  1.69   maxv 	/* Init the max basic CPUID leaf. */
   3468  1.58   maxv 	vmx_cpuid_max_basic = uimin(cpuid_level, VMX_CPUID_MAX_BASIC);
   3469  1.58   maxv 
   3470  1.69   maxv 	/* Init the max extended CPUID leaf. */
   3471  1.69   maxv 	x86_cpuid(0x80000000, descs);
   3472  1.69   maxv 	vmx_cpuid_max_extended = uimin(descs[0], VMX_CPUID_MAX_EXTENDED);
   3473  1.69   maxv 
   3474   1.1   maxv 	/* Init the TLB flush op, the EPT flush op and the EPTP type. */
   3475   1.1   maxv 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   3476   1.1   maxv 	if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
   3477   1.1   maxv 		vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
   3478   1.1   maxv 	} else {
   3479   1.1   maxv 		vmx_tlb_flush_op = VMX_INVVPID_ALL;
   3480   1.1   maxv 	}
   3481   1.1   maxv 	if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
   3482   1.1   maxv 		vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
   3483   1.1   maxv 	} else {
   3484   1.1   maxv 		vmx_ept_flush_op = VMX_INVEPT_ALL;
   3485   1.1   maxv 	}
   3486   1.1   maxv 	if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
   3487   1.1   maxv 		vmx_eptp_type = EPTP_TYPE_WB;
   3488   1.1   maxv 	} else {
   3489   1.1   maxv 		vmx_eptp_type = EPTP_TYPE_UC;
   3490   1.1   maxv 	}
   3491   1.1   maxv 
   3492   1.1   maxv 	/* Init the L1TF mitigation. */
   3493   1.1   maxv 	vmx_init_l1tf();
   3494   1.1   maxv 
   3495   1.1   maxv 	memset(vmxoncpu, 0, sizeof(vmxoncpu));
   3496   1.1   maxv 	revision = vmx_get_revision();
   3497   1.1   maxv 
   3498   1.1   maxv 	for (CPU_INFO_FOREACH(cii, ci)) {
   3499   1.1   maxv 		error = vmx_memalloc(&pa, &va, 1);
   3500   1.1   maxv 		if (error) {
   3501   1.1   maxv 			panic("%s: out of memory", __func__);
   3502   1.1   maxv 		}
   3503   1.1   maxv 		vmxoncpu[cpu_index(ci)].pa = pa;
   3504   1.1   maxv 		vmxoncpu[cpu_index(ci)].va = va;
   3505   1.1   maxv 
   3506   1.1   maxv 		vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
   3507   1.1   maxv 		vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
   3508   1.1   maxv 	}
   3509   1.1   maxv 
   3510   1.1   maxv 	xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
   3511   1.1   maxv 	xc_wait(xc);
   3512   1.1   maxv }
   3513   1.1   maxv 
   3514   1.1   maxv static void
   3515   1.1   maxv vmx_fini_asid(void)
   3516   1.1   maxv {
   3517   1.1   maxv 	size_t allocsz;
   3518   1.1   maxv 
   3519   1.1   maxv 	allocsz = roundup(vmx_maxasid, 8) / 8;
   3520   1.1   maxv 	kmem_free(vmx_asidmap, allocsz);
   3521   1.1   maxv 
   3522   1.1   maxv 	mutex_destroy(&vmx_asidlock);
   3523   1.1   maxv }
   3524   1.1   maxv 
   3525   1.1   maxv static void
   3526   1.1   maxv vmx_fini(void)
   3527   1.1   maxv {
   3528   1.1   maxv 	uint64_t xc;
   3529   1.1   maxv 	size_t i;
   3530   1.1   maxv 
   3531   1.1   maxv 	xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
   3532   1.1   maxv 	xc_wait(xc);
   3533   1.1   maxv 
   3534   1.1   maxv 	for (i = 0; i < MAXCPUS; i++) {
   3535   1.1   maxv 		if (vmxoncpu[i].pa != 0)
   3536   1.1   maxv 			vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
   3537   1.1   maxv 	}
   3538   1.1   maxv 
   3539   1.1   maxv 	vmx_fini_asid();
   3540   1.1   maxv }
   3541   1.1   maxv 
   3542   1.1   maxv static void
   3543   1.1   maxv vmx_capability(struct nvmm_capability *cap)
   3544   1.1   maxv {
   3545  1.41   maxv 	cap->arch.mach_conf_support = 0;
   3546  1.41   maxv 	cap->arch.vcpu_conf_support =
   3547  1.41   maxv 	    NVMM_CAP_ARCH_VCPU_CONF_CPUID |
   3548  1.41   maxv 	    NVMM_CAP_ARCH_VCPU_CONF_TPR;
   3549  1.30   maxv 	cap->arch.xcr0_mask = vmx_xcr0_mask;
   3550  1.30   maxv 	cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
   3551  1.30   maxv 	cap->arch.conf_cpuid_maxops = VMX_NCPUIDS;
   3552   1.1   maxv }
   3553   1.1   maxv 
   3554   1.1   maxv const struct nvmm_impl nvmm_x86_vmx = {
   3555  1.61   maxv 	.name = "x86-vmx",
   3556   1.1   maxv 	.ident = vmx_ident,
   3557   1.1   maxv 	.init = vmx_init,
   3558   1.1   maxv 	.fini = vmx_fini,
   3559   1.1   maxv 	.capability = vmx_capability,
   3560  1.40   maxv 	.mach_conf_max = NVMM_X86_MACH_NCONF,
   3561  1.40   maxv 	.mach_conf_sizes = NULL,
   3562  1.40   maxv 	.vcpu_conf_max = NVMM_X86_VCPU_NCONF,
   3563  1.40   maxv 	.vcpu_conf_sizes = vmx_vcpu_conf_sizes,
   3564   1.1   maxv 	.state_size = sizeof(struct nvmm_x64_state),
   3565   1.1   maxv 	.machine_create = vmx_machine_create,
   3566   1.1   maxv 	.machine_destroy = vmx_machine_destroy,
   3567   1.1   maxv 	.machine_configure = vmx_machine_configure,
   3568   1.1   maxv 	.vcpu_create = vmx_vcpu_create,
   3569   1.1   maxv 	.vcpu_destroy = vmx_vcpu_destroy,
   3570  1.40   maxv 	.vcpu_configure = vmx_vcpu_configure,
   3571   1.1   maxv 	.vcpu_setstate = vmx_vcpu_setstate,
   3572   1.1   maxv 	.vcpu_getstate = vmx_vcpu_getstate,
   3573   1.1   maxv 	.vcpu_inject = vmx_vcpu_inject,
   3574   1.1   maxv 	.vcpu_run = vmx_vcpu_run
   3575   1.1   maxv };
   3576