nvmm_x86_vmx.c revision 1.11 1 /* $NetBSD: nvmm_x86_vmx.c,v 1.11 2019/02/22 12:24:34 maxv Exp $ */
2
3 /*
4 * Copyright (c) 2018 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Maxime Villard.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 #include <sys/cdefs.h>
33 __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.11 2019/02/22 12:24:34 maxv Exp $");
34
35 #include <sys/param.h>
36 #include <sys/systm.h>
37 #include <sys/kernel.h>
38 #include <sys/kmem.h>
39 #include <sys/cpu.h>
40 #include <sys/xcall.h>
41
42 #include <uvm/uvm.h>
43 #include <uvm/uvm_page.h>
44
45 #include <x86/cputypes.h>
46 #include <x86/specialreg.h>
47 #include <x86/pmap.h>
48 #include <x86/dbregs.h>
49 #include <x86/cpu_counter.h>
50 #include <machine/cpuvar.h>
51
52 #include <dev/nvmm/nvmm.h>
53 #include <dev/nvmm/nvmm_internal.h>
54 #include <dev/nvmm/x86/nvmm_x86.h>
55
56 int _vmx_vmxon(paddr_t *pa);
57 int _vmx_vmxoff(void);
58 int _vmx_invept(uint64_t op, void *desc);
59 int _vmx_invvpid(uint64_t op, void *desc);
60 int _vmx_vmread(uint64_t op, uint64_t *val);
61 int _vmx_vmwrite(uint64_t op, uint64_t val);
62 int _vmx_vmptrld(paddr_t *pa);
63 int _vmx_vmptrst(paddr_t *pa);
64 int _vmx_vmclear(paddr_t *pa);
65 int vmx_vmlaunch(uint64_t *gprs);
66 int vmx_vmresume(uint64_t *gprs);
67
68 #define vmx_vmxon(a) \
69 if (__predict_false(_vmx_vmxon(a) != 0)) { \
70 panic("%s: VMXON failed", __func__); \
71 }
72 #define vmx_vmxoff() \
73 if (__predict_false(_vmx_vmxoff() != 0)) { \
74 panic("%s: VMXOFF failed", __func__); \
75 }
76 #define vmx_invept(a, b) \
77 if (__predict_false(_vmx_invept(a, b) != 0)) { \
78 panic("%s: INVEPT failed", __func__); \
79 }
80 #define vmx_invvpid(a, b) \
81 if (__predict_false(_vmx_invvpid(a, b) != 0)) { \
82 panic("%s: INVVPID failed", __func__); \
83 }
84 #define vmx_vmread(a, b) \
85 if (__predict_false(_vmx_vmread(a, b) != 0)) { \
86 panic("%s: VMREAD failed", __func__); \
87 }
88 #define vmx_vmwrite(a, b) \
89 if (__predict_false(_vmx_vmwrite(a, b) != 0)) { \
90 panic("%s: VMWRITE failed", __func__); \
91 }
92 #define vmx_vmptrld(a) \
93 if (__predict_false(_vmx_vmptrld(a) != 0)) { \
94 panic("%s: VMPTRLD failed", __func__); \
95 }
96 #define vmx_vmptrst(a) \
97 if (__predict_false(_vmx_vmptrst(a) != 0)) { \
98 panic("%s: VMPTRST failed", __func__); \
99 }
100 #define vmx_vmclear(a) \
101 if (__predict_false(_vmx_vmclear(a) != 0)) { \
102 panic("%s: VMCLEAR failed", __func__); \
103 }
104
105 #define MSR_IA32_FEATURE_CONTROL 0x003A
106 #define IA32_FEATURE_CONTROL_LOCK __BIT(0)
107 #define IA32_FEATURE_CONTROL_IN_SMX __BIT(1)
108 #define IA32_FEATURE_CONTROL_OUT_SMX __BIT(2)
109
110 #define MSR_IA32_VMX_BASIC 0x0480
111 #define IA32_VMX_BASIC_IDENT __BITS(30,0)
112 #define IA32_VMX_BASIC_DATA_SIZE __BITS(44,32)
113 #define IA32_VMX_BASIC_MEM_WIDTH __BIT(48)
114 #define IA32_VMX_BASIC_DUAL __BIT(49)
115 #define IA32_VMX_BASIC_MEM_TYPE __BITS(53,50)
116 #define MEM_TYPE_UC 0
117 #define MEM_TYPE_WB 6
118 #define IA32_VMX_BASIC_IO_REPORT __BIT(54)
119 #define IA32_VMX_BASIC_TRUE_CTLS __BIT(55)
120
121 #define MSR_IA32_VMX_PINBASED_CTLS 0x0481
122 #define MSR_IA32_VMX_PROCBASED_CTLS 0x0482
123 #define MSR_IA32_VMX_EXIT_CTLS 0x0483
124 #define MSR_IA32_VMX_ENTRY_CTLS 0x0484
125 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x048B
126
127 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x048D
128 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x048E
129 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x048F
130 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x0490
131
132 #define MSR_IA32_VMX_CR0_FIXED0 0x0486
133 #define MSR_IA32_VMX_CR0_FIXED1 0x0487
134 #define MSR_IA32_VMX_CR4_FIXED0 0x0488
135 #define MSR_IA32_VMX_CR4_FIXED1 0x0489
136
137 #define MSR_IA32_VMX_EPT_VPID_CAP 0x048C
138 #define IA32_VMX_EPT_VPID_WALKLENGTH_4 __BIT(6)
139 #define IA32_VMX_EPT_VPID_UC __BIT(8)
140 #define IA32_VMX_EPT_VPID_WB __BIT(14)
141 #define IA32_VMX_EPT_VPID_INVEPT __BIT(20)
142 #define IA32_VMX_EPT_VPID_FLAGS_AD __BIT(21)
143 #define IA32_VMX_EPT_VPID_INVEPT_CONTEXT __BIT(25)
144 #define IA32_VMX_EPT_VPID_INVEPT_ALL __BIT(26)
145 #define IA32_VMX_EPT_VPID_INVVPID __BIT(32)
146 #define IA32_VMX_EPT_VPID_INVVPID_ADDR __BIT(40)
147 #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT __BIT(41)
148 #define IA32_VMX_EPT_VPID_INVVPID_ALL __BIT(42)
149 #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG __BIT(43)
150
151 /* -------------------------------------------------------------------------- */
152
153 /* 16-bit control fields */
154 #define VMCS_VPID 0x00000000
155 #define VMCS_PIR_VECTOR 0x00000002
156 #define VMCS_EPTP_INDEX 0x00000004
157 /* 16-bit guest-state fields */
158 #define VMCS_GUEST_ES_SELECTOR 0x00000800
159 #define VMCS_GUEST_CS_SELECTOR 0x00000802
160 #define VMCS_GUEST_SS_SELECTOR 0x00000804
161 #define VMCS_GUEST_DS_SELECTOR 0x00000806
162 #define VMCS_GUEST_FS_SELECTOR 0x00000808
163 #define VMCS_GUEST_GS_SELECTOR 0x0000080A
164 #define VMCS_GUEST_LDTR_SELECTOR 0x0000080C
165 #define VMCS_GUEST_TR_SELECTOR 0x0000080E
166 #define VMCS_GUEST_INTR_STATUS 0x00000810
167 #define VMCS_PML_INDEX 0x00000812
168 /* 16-bit host-state fields */
169 #define VMCS_HOST_ES_SELECTOR 0x00000C00
170 #define VMCS_HOST_CS_SELECTOR 0x00000C02
171 #define VMCS_HOST_SS_SELECTOR 0x00000C04
172 #define VMCS_HOST_DS_SELECTOR 0x00000C06
173 #define VMCS_HOST_FS_SELECTOR 0x00000C08
174 #define VMCS_HOST_GS_SELECTOR 0x00000C0A
175 #define VMCS_HOST_TR_SELECTOR 0x00000C0C
176 /* 64-bit control fields */
177 #define VMCS_IO_BITMAP_A 0x00002000
178 #define VMCS_IO_BITMAP_B 0x00002002
179 #define VMCS_MSR_BITMAP 0x00002004
180 #define VMCS_EXIT_MSR_STORE_ADDRESS 0x00002006
181 #define VMCS_EXIT_MSR_LOAD_ADDRESS 0x00002008
182 #define VMCS_ENTRY_MSR_LOAD_ADDRESS 0x0000200A
183 #define VMCS_EXECUTIVE_VMCS 0x0000200C
184 #define VMCS_PML_ADDRESS 0x0000200E
185 #define VMCS_TSC_OFFSET 0x00002010
186 #define VMCS_VIRTUAL_APIC 0x00002012
187 #define VMCS_APIC_ACCESS 0x00002014
188 #define VMCS_PIR_DESC 0x00002016
189 #define VMCS_VM_CONTROL 0x00002018
190 #define VMCS_EPTP 0x0000201A
191 #define EPTP_TYPE __BITS(2,0)
192 #define EPTP_TYPE_UC 0
193 #define EPTP_TYPE_WB 6
194 #define EPTP_WALKLEN __BITS(5,3)
195 #define EPTP_FLAGS_AD __BIT(6)
196 #define EPTP_PHYSADDR __BITS(63,12)
197 #define VMCS_EOI_EXIT0 0x0000201C
198 #define VMCS_EOI_EXIT1 0x0000201E
199 #define VMCS_EOI_EXIT2 0x00002020
200 #define VMCS_EOI_EXIT3 0x00002022
201 #define VMCS_EPTP_LIST 0x00002024
202 #define VMCS_VMREAD_BITMAP 0x00002026
203 #define VMCS_VMWRITE_BITMAP 0x00002028
204 #define VMCS_VIRTUAL_EXCEPTION 0x0000202A
205 #define VMCS_XSS_EXIT_BITMAP 0x0000202C
206 #define VMCS_ENCLS_EXIT_BITMAP 0x0000202E
207 #define VMCS_TSC_MULTIPLIER 0x00002032
208 /* 64-bit read-only fields */
209 #define VMCS_GUEST_PHYSICAL_ADDRESS 0x00002400
210 /* 64-bit guest-state fields */
211 #define VMCS_LINK_POINTER 0x00002800
212 #define VMCS_GUEST_IA32_DEBUGCTL 0x00002802
213 #define VMCS_GUEST_IA32_PAT 0x00002804
214 #define VMCS_GUEST_IA32_EFER 0x00002806
215 #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL 0x00002808
216 #define VMCS_GUEST_PDPTE0 0x0000280A
217 #define VMCS_GUEST_PDPTE1 0x0000280C
218 #define VMCS_GUEST_PDPTE2 0x0000280E
219 #define VMCS_GUEST_PDPTE3 0x00002810
220 #define VMCS_GUEST_BNDCFGS 0x00002812
221 /* 64-bit host-state fields */
222 #define VMCS_HOST_IA32_PAT 0x00002C00
223 #define VMCS_HOST_IA32_EFER 0x00002C02
224 #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL 0x00002C04
225 /* 32-bit control fields */
226 #define VMCS_PINBASED_CTLS 0x00004000
227 #define PIN_CTLS_INT_EXITING __BIT(0)
228 #define PIN_CTLS_NMI_EXITING __BIT(3)
229 #define PIN_CTLS_VIRTUAL_NMIS __BIT(5)
230 #define PIN_CTLS_ACTIVATE_PREEMPT_TIMER __BIT(6)
231 #define PIN_CTLS_PROCESS_POSTEd_INTS __BIT(7)
232 #define VMCS_PROCBASED_CTLS 0x00004002
233 #define PROC_CTLS_INT_WINDOW_EXITING __BIT(2)
234 #define PROC_CTLS_USE_TSC_OFFSETTING __BIT(3)
235 #define PROC_CTLS_HLT_EXITING __BIT(7)
236 #define PROC_CTLS_INVLPG_EXITING __BIT(9)
237 #define PROC_CTLS_MWAIT_EXITING __BIT(10)
238 #define PROC_CTLS_RDPMC_EXITING __BIT(11)
239 #define PROC_CTLS_RDTSC_EXITING __BIT(12)
240 #define PROC_CTLS_RCR3_EXITING __BIT(15)
241 #define PROC_CTLS_LCR3_EXITING __BIT(16)
242 #define PROC_CTLS_RCR8_EXITING __BIT(19)
243 #define PROC_CTLS_LCR8_EXITING __BIT(20)
244 #define PROC_CTLS_USE_TPR_SHADOW __BIT(21)
245 #define PROC_CTLS_NMI_WINDOW_EXITING __BIT(22)
246 #define PROC_CTLS_DR_EXITING __BIT(23)
247 #define PROC_CTLS_UNCOND_IO_EXITING __BIT(24)
248 #define PROC_CTLS_USE_IO_BITMAPS __BIT(25)
249 #define PROC_CTLS_MONITOR_TRAP_FLAG __BIT(27)
250 #define PROC_CTLS_USE_MSR_BITMAPS __BIT(28)
251 #define PROC_CTLS_MONITOR_EXITING __BIT(29)
252 #define PROC_CTLS_PAUSE_EXITING __BIT(30)
253 #define PROC_CTLS_ACTIVATE_CTLS2 __BIT(31)
254 #define VMCS_EXCEPTION_BITMAP 0x00004004
255 #define VMCS_PF_ERROR_MASK 0x00004006
256 #define VMCS_PF_ERROR_MATCH 0x00004008
257 #define VMCS_CR3_TARGET_COUNT 0x0000400A
258 #define VMCS_EXIT_CTLS 0x0000400C
259 #define EXIT_CTLS_SAVE_DEBUG_CONTROLS __BIT(2)
260 #define EXIT_CTLS_HOST_LONG_MODE __BIT(9)
261 #define EXIT_CTLS_LOAD_PERFGLOBALCTRL __BIT(12)
262 #define EXIT_CTLS_ACK_INTERRUPT __BIT(15)
263 #define EXIT_CTLS_SAVE_PAT __BIT(18)
264 #define EXIT_CTLS_LOAD_PAT __BIT(19)
265 #define EXIT_CTLS_SAVE_EFER __BIT(20)
266 #define EXIT_CTLS_LOAD_EFER __BIT(21)
267 #define EXIT_CTLS_SAVE_PREEMPT_TIMER __BIT(22)
268 #define EXIT_CTLS_CLEAR_BNDCFGS __BIT(23)
269 #define EXIT_CTLS_CONCEAL_PT __BIT(24)
270 #define VMCS_EXIT_MSR_STORE_COUNT 0x0000400E
271 #define VMCS_EXIT_MSR_LOAD_COUNT 0x00004010
272 #define VMCS_ENTRY_CTLS 0x00004012
273 #define ENTRY_CTLS_LOAD_DEBUG_CONTROLS __BIT(2)
274 #define ENTRY_CTLS_LONG_MODE __BIT(9)
275 #define ENTRY_CTLS_SMM __BIT(10)
276 #define ENTRY_CTLS_DISABLE_DUAL __BIT(11)
277 #define ENTRY_CTLS_LOAD_PERFGLOBALCTRL __BIT(13)
278 #define ENTRY_CTLS_LOAD_PAT __BIT(14)
279 #define ENTRY_CTLS_LOAD_EFER __BIT(15)
280 #define ENTRY_CTLS_LOAD_BNDCFGS __BIT(16)
281 #define ENTRY_CTLS_CONCEAL_PT __BIT(17)
282 #define VMCS_ENTRY_MSR_LOAD_COUNT 0x00004014
283 #define VMCS_ENTRY_INTR_INFO 0x00004016
284 #define INTR_INFO_VECTOR __BITS(7,0)
285 #define INTR_INFO_TYPE_EXT_INT (0 << 8)
286 #define INTR_INFO_TYPE_NMI (2 << 8)
287 #define INTR_INFO_TYPE_HW_EXC (3 << 8)
288 #define INTR_INFO_TYPE_SW_INT (4 << 8)
289 #define INTR_INFO_TYPE_PRIV_SW_EXC (5 << 8)
290 #define INTR_INFO_TYPE_SW_EXC (6 << 8)
291 #define INTR_INFO_TYPE_OTHER (7 << 8)
292 #define INTR_INFO_ERROR __BIT(11)
293 #define INTR_INFO_VALID __BIT(31)
294 #define VMCS_ENTRY_EXCEPTION_ERROR 0x00004018
295 #define VMCS_ENTRY_INST_LENGTH 0x0000401A
296 #define VMCS_TPR_THRESHOLD 0x0000401C
297 #define VMCS_PROCBASED_CTLS2 0x0000401E
298 #define PROC_CTLS2_VIRT_APIC_ACCESSES __BIT(0)
299 #define PROC_CTLS2_ENABLE_EPT __BIT(1)
300 #define PROC_CTLS2_DESC_TABLE_EXITING __BIT(2)
301 #define PROC_CTLS2_ENABLE_RDTSCP __BIT(3)
302 #define PROC_CTLS2_VIRT_X2APIC __BIT(4)
303 #define PROC_CTLS2_ENABLE_VPID __BIT(5)
304 #define PROC_CTLS2_WBINVD_EXITING __BIT(6)
305 #define PROC_CTLS2_UNRESTRICTED_GUEST __BIT(7)
306 #define PROC_CTLS2_APIC_REG_VIRT __BIT(8)
307 #define PROC_CTLS2_VIRT_INT_DELIVERY __BIT(9)
308 #define PROC_CTLS2_PAUSE_LOOP_EXITING __BIT(10)
309 #define PROC_CTLS2_RDRAND_EXITING __BIT(11)
310 #define PROC_CTLS2_INVPCID_ENABLE __BIT(12)
311 #define PROC_CTLS2_VMFUNC_ENABLE __BIT(13)
312 #define PROC_CTLS2_VMCS_SHADOWING __BIT(14)
313 #define PROC_CTLS2_ENCLS_EXITING __BIT(15)
314 #define PROC_CTLS2_RDSEED_EXITING __BIT(16)
315 #define PROC_CTLS2_PML_ENABLE __BIT(17)
316 #define PROC_CTLS2_EPT_VIOLATION __BIT(18)
317 #define PROC_CTLS2_CONCEAL_VMX_FROM_PT __BIT(19)
318 #define PROC_CTLS2_XSAVES_ENABLE __BIT(20)
319 #define PROC_CTLS2_MODE_BASED_EXEC_EPT __BIT(22)
320 #define PROC_CTLS2_USE_TSC_SCALING __BIT(25)
321 #define VMCS_PLE_GAP 0x00004020
322 #define VMCS_PLE_WINDOW 0x00004022
323 /* 32-bit read-only data fields */
324 #define VMCS_INSTRUCTION_ERROR 0x00004400
325 #define VMCS_EXIT_REASON 0x00004402
326 #define VMCS_EXIT_INTR_INFO 0x00004404
327 #define VMCS_EXIT_INTR_ERRCODE 0x00004406
328 #define VMCS_IDT_VECTORING_INFO 0x00004408
329 #define VMCS_IDT_VECTORING_ERROR 0x0000440A
330 #define VMCS_EXIT_INSTRUCTION_LENGTH 0x0000440C
331 #define VMCS_EXIT_INSTRUCTION_INFO 0x0000440E
332 /* 32-bit guest-state fields */
333 #define VMCS_GUEST_ES_LIMIT 0x00004800
334 #define VMCS_GUEST_CS_LIMIT 0x00004802
335 #define VMCS_GUEST_SS_LIMIT 0x00004804
336 #define VMCS_GUEST_DS_LIMIT 0x00004806
337 #define VMCS_GUEST_FS_LIMIT 0x00004808
338 #define VMCS_GUEST_GS_LIMIT 0x0000480A
339 #define VMCS_GUEST_LDTR_LIMIT 0x0000480C
340 #define VMCS_GUEST_TR_LIMIT 0x0000480E
341 #define VMCS_GUEST_GDTR_LIMIT 0x00004810
342 #define VMCS_GUEST_IDTR_LIMIT 0x00004812
343 #define VMCS_GUEST_ES_ACCESS_RIGHTS 0x00004814
344 #define VMCS_GUEST_CS_ACCESS_RIGHTS 0x00004816
345 #define VMCS_GUEST_SS_ACCESS_RIGHTS 0x00004818
346 #define VMCS_GUEST_DS_ACCESS_RIGHTS 0x0000481A
347 #define VMCS_GUEST_FS_ACCESS_RIGHTS 0x0000481C
348 #define VMCS_GUEST_GS_ACCESS_RIGHTS 0x0000481E
349 #define VMCS_GUEST_LDTR_ACCESS_RIGHTS 0x00004820
350 #define VMCS_GUEST_TR_ACCESS_RIGHTS 0x00004822
351 #define VMCS_GUEST_INTERRUPTIBILITY 0x00004824
352 #define INT_STATE_STI __BIT(0)
353 #define INT_STATE_MOVSS __BIT(1)
354 #define INT_STATE_SMI __BIT(2)
355 #define INT_STATE_NMI __BIT(3)
356 #define INT_STATE_ENCLAVE __BIT(4)
357 #define VMCS_GUEST_ACTIVITY 0x00004826
358 #define VMCS_GUEST_SMBASE 0x00004828
359 #define VMCS_GUEST_IA32_SYSENTER_CS 0x0000482A
360 #define VMCS_PREEMPTION_TIMER_VALUE 0x0000482E
361 /* 32-bit host state fields */
362 #define VMCS_HOST_IA32_SYSENTER_CS 0x00004C00
363 /* Natural-Width control fields */
364 #define VMCS_CR0_MASK 0x00006000
365 #define VMCS_CR4_MASK 0x00006002
366 #define VMCS_CR0_SHADOW 0x00006004
367 #define VMCS_CR4_SHADOW 0x00006006
368 #define VMCS_CR3_TARGET0 0x00006008
369 #define VMCS_CR3_TARGET1 0x0000600A
370 #define VMCS_CR3_TARGET2 0x0000600C
371 #define VMCS_CR3_TARGET3 0x0000600E
372 /* Natural-Width read-only fields */
373 #define VMCS_EXIT_QUALIFICATION 0x00006400
374 #define VMCS_IO_RCX 0x00006402
375 #define VMCS_IO_RSI 0x00006404
376 #define VMCS_IO_RDI 0x00006406
377 #define VMCS_IO_RIP 0x00006408
378 #define VMCS_GUEST_LINEAR_ADDRESS 0x0000640A
379 /* Natural-Width guest-state fields */
380 #define VMCS_GUEST_CR0 0x00006800
381 #define VMCS_GUEST_CR3 0x00006802
382 #define VMCS_GUEST_CR4 0x00006804
383 #define VMCS_GUEST_ES_BASE 0x00006806
384 #define VMCS_GUEST_CS_BASE 0x00006808
385 #define VMCS_GUEST_SS_BASE 0x0000680A
386 #define VMCS_GUEST_DS_BASE 0x0000680C
387 #define VMCS_GUEST_FS_BASE 0x0000680E
388 #define VMCS_GUEST_GS_BASE 0x00006810
389 #define VMCS_GUEST_LDTR_BASE 0x00006812
390 #define VMCS_GUEST_TR_BASE 0x00006814
391 #define VMCS_GUEST_GDTR_BASE 0x00006816
392 #define VMCS_GUEST_IDTR_BASE 0x00006818
393 #define VMCS_GUEST_DR7 0x0000681A
394 #define VMCS_GUEST_RSP 0x0000681C
395 #define VMCS_GUEST_RIP 0x0000681E
396 #define VMCS_GUEST_RFLAGS 0x00006820
397 #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS 0x00006822
398 #define VMCS_GUEST_IA32_SYSENTER_ESP 0x00006824
399 #define VMCS_GUEST_IA32_SYSENTER_EIP 0x00006826
400 /* Natural-Width host-state fields */
401 #define VMCS_HOST_CR0 0x00006C00
402 #define VMCS_HOST_CR3 0x00006C02
403 #define VMCS_HOST_CR4 0x00006C04
404 #define VMCS_HOST_FS_BASE 0x00006C06
405 #define VMCS_HOST_GS_BASE 0x00006C08
406 #define VMCS_HOST_TR_BASE 0x00006C0A
407 #define VMCS_HOST_GDTR_BASE 0x00006C0C
408 #define VMCS_HOST_IDTR_BASE 0x00006C0E
409 #define VMCS_HOST_IA32_SYSENTER_ESP 0x00006C10
410 #define VMCS_HOST_IA32_SYSENTER_EIP 0x00006C12
411 #define VMCS_HOST_RSP 0x00006C14
412 #define VMCS_HOST_RIP 0x00006c16
413
414 /* VMX basic exit reasons. */
415 #define VMCS_EXITCODE_EXC_NMI 0
416 #define VMCS_EXITCODE_EXT_INT 1
417 #define VMCS_EXITCODE_SHUTDOWN 2
418 #define VMCS_EXITCODE_INIT 3
419 #define VMCS_EXITCODE_SIPI 4
420 #define VMCS_EXITCODE_SMI 5
421 #define VMCS_EXITCODE_OTHER_SMI 6
422 #define VMCS_EXITCODE_INT_WINDOW 7
423 #define VMCS_EXITCODE_NMI_WINDOW 8
424 #define VMCS_EXITCODE_TASK_SWITCH 9
425 #define VMCS_EXITCODE_CPUID 10
426 #define VMCS_EXITCODE_GETSEC 11
427 #define VMCS_EXITCODE_HLT 12
428 #define VMCS_EXITCODE_INVD 13
429 #define VMCS_EXITCODE_INVLPG 14
430 #define VMCS_EXITCODE_RDPMC 15
431 #define VMCS_EXITCODE_RDTSC 16
432 #define VMCS_EXITCODE_RSM 17
433 #define VMCS_EXITCODE_VMCALL 18
434 #define VMCS_EXITCODE_VMCLEAR 19
435 #define VMCS_EXITCODE_VMLAUNCH 20
436 #define VMCS_EXITCODE_VMPTRLD 21
437 #define VMCS_EXITCODE_VMPTRST 22
438 #define VMCS_EXITCODE_VMREAD 23
439 #define VMCS_EXITCODE_VMRESUME 24
440 #define VMCS_EXITCODE_VMWRITE 25
441 #define VMCS_EXITCODE_VMXOFF 26
442 #define VMCS_EXITCODE_VMXON 27
443 #define VMCS_EXITCODE_CR 28
444 #define VMCS_EXITCODE_DR 29
445 #define VMCS_EXITCODE_IO 30
446 #define VMCS_EXITCODE_RDMSR 31
447 #define VMCS_EXITCODE_WRMSR 32
448 #define VMCS_EXITCODE_FAIL_GUEST_INVALID 33
449 #define VMCS_EXITCODE_FAIL_MSR_INVALID 34
450 #define VMCS_EXITCODE_MWAIT 36
451 #define VMCS_EXITCODE_TRAP_FLAG 37
452 #define VMCS_EXITCODE_MONITOR 39
453 #define VMCS_EXITCODE_PAUSE 40
454 #define VMCS_EXITCODE_FAIL_MACHINE_CHECK 41
455 #define VMCS_EXITCODE_TPR_BELOW 43
456 #define VMCS_EXITCODE_APIC_ACCESS 44
457 #define VMCS_EXITCODE_VEOI 45
458 #define VMCS_EXITCODE_GDTR_IDTR 46
459 #define VMCS_EXITCODE_LDTR_TR 47
460 #define VMCS_EXITCODE_EPT_VIOLATION 48
461 #define VMCS_EXITCODE_EPT_MISCONFIG 49
462 #define VMCS_EXITCODE_INVEPT 50
463 #define VMCS_EXITCODE_RDTSCP 51
464 #define VMCS_EXITCODE_PREEMPT_TIMEOUT 52
465 #define VMCS_EXITCODE_INVVPID 53
466 #define VMCS_EXITCODE_WBINVD 54
467 #define VMCS_EXITCODE_XSETBV 55
468 #define VMCS_EXITCODE_APIC_WRITE 56
469 #define VMCS_EXITCODE_RDRAND 57
470 #define VMCS_EXITCODE_INVPCID 58
471 #define VMCS_EXITCODE_VMFUNC 59
472 #define VMCS_EXITCODE_ENCLS 60
473 #define VMCS_EXITCODE_RDSEED 61
474 #define VMCS_EXITCODE_PAGE_LOG_FULL 62
475 #define VMCS_EXITCODE_XSAVES 63
476 #define VMCS_EXITCODE_XRSTORS 64
477
478 /* -------------------------------------------------------------------------- */
479
480 #define VMX_MSRLIST_STAR 0
481 #define VMX_MSRLIST_LSTAR 1
482 #define VMX_MSRLIST_CSTAR 2
483 #define VMX_MSRLIST_SFMASK 3
484 #define VMX_MSRLIST_KERNELGSBASE 4
485 #define VMX_MSRLIST_EXIT_NMSR 5
486 #define VMX_MSRLIST_L1DFLUSH 5
487
488 /* On entry, we may do +1 to include L1DFLUSH. */
489 static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
490
491 struct vmxon {
492 uint32_t ident;
493 #define VMXON_IDENT_REVISION __BITS(30,0)
494
495 uint8_t data[PAGE_SIZE - 4];
496 } __packed;
497
498 CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
499
500 struct vmxoncpu {
501 vaddr_t va;
502 paddr_t pa;
503 };
504
505 static struct vmxoncpu vmxoncpu[MAXCPUS];
506
507 struct vmcs {
508 uint32_t ident;
509 #define VMCS_IDENT_REVISION __BITS(30,0)
510 #define VMCS_IDENT_SHADOW __BIT(31)
511
512 uint32_t abort;
513 uint8_t data[PAGE_SIZE - 8];
514 } __packed;
515
516 CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
517
518 struct msr_entry {
519 uint32_t msr;
520 uint32_t rsvd;
521 uint64_t val;
522 } __packed;
523
524 struct ept_desc {
525 uint64_t eptp;
526 uint64_t mbz;
527 } __packed;
528
529 struct vpid_desc {
530 uint64_t vpid;
531 uint64_t addr;
532 } __packed;
533
534 #define VPID_MAX 0xFFFF
535
536 /* Make sure we never run out of VPIDs. */
537 CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
538
539 static uint64_t vmx_tlb_flush_op __read_mostly;
540 static uint64_t vmx_ept_flush_op __read_mostly;
541 static uint64_t vmx_eptp_type __read_mostly;
542
543 static uint64_t vmx_pinbased_ctls __read_mostly;
544 static uint64_t vmx_procbased_ctls __read_mostly;
545 static uint64_t vmx_procbased_ctls2 __read_mostly;
546 static uint64_t vmx_entry_ctls __read_mostly;
547 static uint64_t vmx_exit_ctls __read_mostly;
548
549 static uint64_t vmx_cr0_fixed0 __read_mostly;
550 static uint64_t vmx_cr0_fixed1 __read_mostly;
551 static uint64_t vmx_cr4_fixed0 __read_mostly;
552 static uint64_t vmx_cr4_fixed1 __read_mostly;
553
554 #define VMX_PINBASED_CTLS_ONE \
555 (PIN_CTLS_INT_EXITING| \
556 PIN_CTLS_NMI_EXITING| \
557 PIN_CTLS_VIRTUAL_NMIS)
558
559 #define VMX_PINBASED_CTLS_ZERO 0
560
561 #define VMX_PROCBASED_CTLS_ONE \
562 (PROC_CTLS_USE_TSC_OFFSETTING| \
563 PROC_CTLS_HLT_EXITING| \
564 PROC_CTLS_MWAIT_EXITING | \
565 PROC_CTLS_RDPMC_EXITING | \
566 PROC_CTLS_RCR8_EXITING | \
567 PROC_CTLS_LCR8_EXITING | \
568 PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
569 PROC_CTLS_USE_MSR_BITMAPS | \
570 PROC_CTLS_MONITOR_EXITING | \
571 PROC_CTLS_ACTIVATE_CTLS2)
572
573 #define VMX_PROCBASED_CTLS_ZERO \
574 (PROC_CTLS_RCR3_EXITING| \
575 PROC_CTLS_LCR3_EXITING)
576
577 #define VMX_PROCBASED_CTLS2_ONE \
578 (PROC_CTLS2_ENABLE_EPT| \
579 PROC_CTLS2_ENABLE_VPID| \
580 PROC_CTLS2_UNRESTRICTED_GUEST)
581
582 #define VMX_PROCBASED_CTLS2_ZERO 0
583
584 #define VMX_ENTRY_CTLS_ONE \
585 (ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
586 ENTRY_CTLS_LOAD_EFER| \
587 ENTRY_CTLS_LOAD_PAT)
588
589 #define VMX_ENTRY_CTLS_ZERO \
590 (ENTRY_CTLS_SMM| \
591 ENTRY_CTLS_DISABLE_DUAL)
592
593 #define VMX_EXIT_CTLS_ONE \
594 (EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
595 EXIT_CTLS_HOST_LONG_MODE| \
596 EXIT_CTLS_SAVE_PAT| \
597 EXIT_CTLS_LOAD_PAT| \
598 EXIT_CTLS_SAVE_EFER| \
599 EXIT_CTLS_LOAD_EFER)
600
601 #define VMX_EXIT_CTLS_ZERO 0
602
603 static uint8_t *vmx_asidmap __read_mostly;
604 static uint32_t vmx_maxasid __read_mostly;
605 static kmutex_t vmx_asidlock __cacheline_aligned;
606
607 #define VMX_XCR0_MASK_DEFAULT (XCR0_X87|XCR0_SSE)
608 static uint64_t vmx_xcr0_mask __read_mostly;
609
610 #define VMX_NCPUIDS 32
611
612 #define VMCS_NPAGES 1
613 #define VMCS_SIZE (VMCS_NPAGES * PAGE_SIZE)
614
615 #define MSRBM_NPAGES 1
616 #define MSRBM_SIZE (MSRBM_NPAGES * PAGE_SIZE)
617
618 #define EFER_TLB_FLUSH \
619 (EFER_NXE|EFER_LMA|EFER_LME)
620 #define CR0_TLB_FLUSH \
621 (CR0_PG|CR0_WP|CR0_CD|CR0_NW)
622 #define CR4_TLB_FLUSH \
623 (CR4_PGE|CR4_PAE|CR4_PSE)
624
625 /* -------------------------------------------------------------------------- */
626
627 struct vmx_machdata {
628 bool cpuidpresent[VMX_NCPUIDS];
629 struct nvmm_x86_conf_cpuid cpuid[VMX_NCPUIDS];
630 volatile uint64_t mach_htlb_gen;
631 };
632
633 static const size_t vmx_conf_sizes[NVMM_X86_NCONF] = {
634 [NVMM_X86_CONF_CPUID] = sizeof(struct nvmm_x86_conf_cpuid)
635 };
636
637 struct vmx_cpudata {
638 /* General */
639 uint64_t asid;
640 bool gtlb_want_flush;
641 uint64_t vcpu_htlb_gen;
642 kcpuset_t *htlb_want_flush;
643
644 /* VMCS */
645 struct vmcs *vmcs;
646 paddr_t vmcs_pa;
647 size_t vmcs_refcnt;
648
649 /* MSR bitmap */
650 uint8_t *msrbm;
651 paddr_t msrbm_pa;
652
653 /* Host state */
654 uint64_t hxcr0;
655 uint64_t star;
656 uint64_t lstar;
657 uint64_t cstar;
658 uint64_t sfmask;
659 uint64_t kernelgsbase;
660 bool ts_set;
661 struct xsave_header hfpu __aligned(64);
662
663 /* Event state */
664 bool int_window_exit;
665 bool nmi_window_exit;
666
667 /* Guest state */
668 struct msr_entry *gmsr;
669 paddr_t gmsr_pa;
670 uint64_t gmsr_misc_enable;
671 uint64_t gcr2;
672 uint64_t gcr8;
673 uint64_t gxcr0;
674 uint64_t gprs[NVMM_X64_NGPR];
675 uint64_t drs[NVMM_X64_NDR];
676 uint64_t tsc_offset;
677 struct xsave_header gfpu __aligned(64);
678 };
679
680 static const struct {
681 uint64_t selector;
682 uint64_t attrib;
683 uint64_t limit;
684 uint64_t base;
685 } vmx_guest_segs[NVMM_X64_NSEG] = {
686 [NVMM_X64_SEG_ES] = {
687 VMCS_GUEST_ES_SELECTOR,
688 VMCS_GUEST_ES_ACCESS_RIGHTS,
689 VMCS_GUEST_ES_LIMIT,
690 VMCS_GUEST_ES_BASE
691 },
692 [NVMM_X64_SEG_CS] = {
693 VMCS_GUEST_CS_SELECTOR,
694 VMCS_GUEST_CS_ACCESS_RIGHTS,
695 VMCS_GUEST_CS_LIMIT,
696 VMCS_GUEST_CS_BASE
697 },
698 [NVMM_X64_SEG_SS] = {
699 VMCS_GUEST_SS_SELECTOR,
700 VMCS_GUEST_SS_ACCESS_RIGHTS,
701 VMCS_GUEST_SS_LIMIT,
702 VMCS_GUEST_SS_BASE
703 },
704 [NVMM_X64_SEG_DS] = {
705 VMCS_GUEST_DS_SELECTOR,
706 VMCS_GUEST_DS_ACCESS_RIGHTS,
707 VMCS_GUEST_DS_LIMIT,
708 VMCS_GUEST_DS_BASE
709 },
710 [NVMM_X64_SEG_FS] = {
711 VMCS_GUEST_FS_SELECTOR,
712 VMCS_GUEST_FS_ACCESS_RIGHTS,
713 VMCS_GUEST_FS_LIMIT,
714 VMCS_GUEST_FS_BASE
715 },
716 [NVMM_X64_SEG_GS] = {
717 VMCS_GUEST_GS_SELECTOR,
718 VMCS_GUEST_GS_ACCESS_RIGHTS,
719 VMCS_GUEST_GS_LIMIT,
720 VMCS_GUEST_GS_BASE
721 },
722 [NVMM_X64_SEG_GDT] = {
723 0, /* doesn't exist */
724 0, /* doesn't exist */
725 VMCS_GUEST_GDTR_LIMIT,
726 VMCS_GUEST_GDTR_BASE
727 },
728 [NVMM_X64_SEG_IDT] = {
729 0, /* doesn't exist */
730 0, /* doesn't exist */
731 VMCS_GUEST_IDTR_LIMIT,
732 VMCS_GUEST_IDTR_BASE
733 },
734 [NVMM_X64_SEG_LDT] = {
735 VMCS_GUEST_LDTR_SELECTOR,
736 VMCS_GUEST_LDTR_ACCESS_RIGHTS,
737 VMCS_GUEST_LDTR_LIMIT,
738 VMCS_GUEST_LDTR_BASE
739 },
740 [NVMM_X64_SEG_TR] = {
741 VMCS_GUEST_TR_SELECTOR,
742 VMCS_GUEST_TR_ACCESS_RIGHTS,
743 VMCS_GUEST_TR_LIMIT,
744 VMCS_GUEST_TR_BASE
745 }
746 };
747
748 /* -------------------------------------------------------------------------- */
749
750 static uint64_t
751 vmx_get_revision(void)
752 {
753 uint64_t msr;
754
755 msr = rdmsr(MSR_IA32_VMX_BASIC);
756 msr &= IA32_VMX_BASIC_IDENT;
757
758 return msr;
759 }
760
761 static void
762 vmx_vmcs_enter(struct nvmm_cpu *vcpu)
763 {
764 struct vmx_cpudata *cpudata = vcpu->cpudata;
765 paddr_t oldpa __diagused;
766
767 cpudata->vmcs_refcnt++;
768 if (cpudata->vmcs_refcnt > 1) {
769 #ifdef DIAGNOSTIC
770 KASSERT(kpreempt_disabled());
771 vmx_vmptrst(&oldpa);
772 KASSERT(oldpa == cpudata->vmcs_pa);
773 #endif
774 return;
775 }
776
777 kpreempt_disable();
778
779 #ifdef DIAGNOSTIC
780 vmx_vmptrst(&oldpa);
781 KASSERT(oldpa == 0xFFFFFFFFFFFFFFFF);
782 #endif
783
784 vmx_vmptrld(&cpudata->vmcs_pa);
785 }
786
787 static void
788 vmx_vmcs_leave(struct nvmm_cpu *vcpu)
789 {
790 struct vmx_cpudata *cpudata = vcpu->cpudata;
791 paddr_t oldpa __diagused;
792
793 KASSERT(kpreempt_disabled());
794 KASSERT(cpudata->vmcs_refcnt > 0);
795 cpudata->vmcs_refcnt--;
796
797 if (cpudata->vmcs_refcnt > 0) {
798 #ifdef DIAGNOSTIC
799 vmx_vmptrst(&oldpa);
800 KASSERT(oldpa == cpudata->vmcs_pa);
801 #endif
802 return;
803 }
804
805 vmx_vmclear(&cpudata->vmcs_pa);
806 kpreempt_enable();
807 }
808
809 /* -------------------------------------------------------------------------- */
810
811 static void
812 vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
813 {
814 struct vmx_cpudata *cpudata = vcpu->cpudata;
815 uint64_t ctls1;
816
817 vmx_vmread(VMCS_PROCBASED_CTLS, &ctls1);
818
819 if (nmi) {
820 // XXX INT_STATE_NMI?
821 ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
822 cpudata->nmi_window_exit = true;
823 } else {
824 ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
825 cpudata->int_window_exit = true;
826 }
827
828 vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
829 }
830
831 static void
832 vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
833 {
834 struct vmx_cpudata *cpudata = vcpu->cpudata;
835 uint64_t ctls1;
836
837 vmx_vmread(VMCS_PROCBASED_CTLS, &ctls1);
838
839 if (nmi) {
840 ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
841 cpudata->nmi_window_exit = false;
842 } else {
843 ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
844 cpudata->int_window_exit = false;
845 }
846
847 vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
848 }
849
850 static inline int
851 vmx_event_has_error(uint64_t vector)
852 {
853 switch (vector) {
854 case 8: /* #DF */
855 case 10: /* #TS */
856 case 11: /* #NP */
857 case 12: /* #SS */
858 case 13: /* #GP */
859 case 14: /* #PF */
860 case 17: /* #AC */
861 case 30: /* #SX */
862 return 1;
863 default:
864 return 0;
865 }
866 }
867
868 static int
869 vmx_vcpu_inject(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
870 struct nvmm_event *event)
871 {
872 struct vmx_cpudata *cpudata = vcpu->cpudata;
873 int type = 0, err = 0, ret = 0;
874 uint64_t info, intstate, rflags;
875
876 if (event->vector >= 256) {
877 return EINVAL;
878 }
879
880 vmx_vmcs_enter(vcpu);
881
882 switch (event->type) {
883 case NVMM_EVENT_INTERRUPT_HW:
884 type = INTR_INFO_TYPE_EXT_INT;
885 if (event->vector == 2) {
886 type = INTR_INFO_TYPE_NMI;
887 }
888 vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
889 if (type == INTR_INFO_TYPE_NMI) {
890 if (cpudata->nmi_window_exit) {
891 ret = EAGAIN;
892 goto out;
893 }
894 vmx_event_waitexit_enable(vcpu, true);
895 } else {
896 vmx_vmread(VMCS_GUEST_RFLAGS, &rflags);
897 if ((rflags & PSL_I) == 0 ||
898 (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0) {
899 vmx_event_waitexit_enable(vcpu, false);
900 ret = EAGAIN;
901 goto out;
902 }
903 }
904 err = 0;
905 break;
906 case NVMM_EVENT_INTERRUPT_SW:
907 ret = EINVAL;
908 goto out;
909 case NVMM_EVENT_EXCEPTION:
910 if (event->vector == 2 || event->vector >= 32) {
911 ret = EINVAL;
912 goto out;
913 }
914 if (event->vector == 3 || event->vector == 0) {
915 ret = EINVAL;
916 goto out;
917 }
918 type = INTR_INFO_TYPE_HW_EXC;
919 err = vmx_event_has_error(event->vector);
920 break;
921 default:
922 ret = EAGAIN;
923 goto out;
924 }
925
926 info =
927 __SHIFTIN(event->vector, INTR_INFO_VECTOR) |
928 type |
929 __SHIFTIN(err, INTR_INFO_ERROR) |
930 __SHIFTIN(1, INTR_INFO_VALID);
931 vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
932 vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, event->u.error);
933
934 out:
935 vmx_vmcs_leave(vcpu);
936 return ret;
937 }
938
939 static void
940 vmx_inject_ud(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
941 {
942 struct nvmm_event event;
943 int ret __diagused;
944
945 event.type = NVMM_EVENT_EXCEPTION;
946 event.vector = 6;
947 event.u.error = 0;
948
949 ret = vmx_vcpu_inject(mach, vcpu, &event);
950 KASSERT(ret == 0);
951 }
952
953 static void
954 vmx_inject_gp(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
955 {
956 struct nvmm_event event;
957 int ret __diagused;
958
959 event.type = NVMM_EVENT_EXCEPTION;
960 event.vector = 13;
961 event.u.error = 0;
962
963 ret = vmx_vcpu_inject(mach, vcpu, &event);
964 KASSERT(ret == 0);
965 }
966
967 static inline void
968 vmx_inkernel_advance(void)
969 {
970 uint64_t rip, inslen, intstate;
971
972 /*
973 * Maybe we should also apply single-stepping and debug exceptions.
974 * Matters for guest-ring3, because it can execute 'cpuid' under a
975 * debugger.
976 */
977 vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH, &inslen);
978 vmx_vmread(VMCS_GUEST_RIP, &rip);
979 vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
980 vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
981 vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
982 intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
983 }
984
985 static void
986 vmx_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
987 {
988 struct vmx_cpudata *cpudata = vcpu->cpudata;
989 uint64_t cr4;
990
991 switch (eax) {
992 case 0x00000001:
993 cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
994 cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
995 CPUID_LOCAL_APIC_ID);
996 cpudata->gprs[NVMM_X64_GPR_RCX] &=
997 ~(CPUID2_VMX|CPUID2_SMX|CPUID2_EST|CPUID2_TM2|CPUID2_PDCM|
998 CPUID2_PCID|CPUID2_DEADLINE);
999 cpudata->gprs[NVMM_X64_GPR_RDX] &=
1000 ~(CPUID_DS|CPUID_ACPI|CPUID_TM);
1001
1002 /* CPUID2_OSXSAVE depends on CR4. */
1003 vmx_vmread(VMCS_GUEST_CR4, &cr4);
1004 if (!(cr4 & CR4_OSXSAVE)) {
1005 cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
1006 }
1007 break;
1008 case 0x00000005:
1009 case 0x00000006:
1010 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1011 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1012 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1013 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1014 break;
1015 case 0x00000007:
1016 cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_SEF_INVPCID;
1017 cpudata->gprs[NVMM_X64_GPR_RDX] &=
1018 ~(CPUID_SEF_IBRS|CPUID_SEF_STIBP|CPUID_SEF_L1D_FLUSH|
1019 CPUID_SEF_SSBD);
1020 break;
1021 case 0x0000000D:
1022 if (vmx_xcr0_mask == 0) {
1023 break;
1024 }
1025 switch (ecx) {
1026 case 0:
1027 cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
1028 if (cpudata->gxcr0 & XCR0_SSE) {
1029 cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
1030 } else {
1031 cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
1032 }
1033 cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
1034 cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave);
1035 cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
1036 break;
1037 case 1:
1038 cpudata->gprs[NVMM_X64_GPR_RAX] &= ~CPUID_PES1_XSAVES;
1039 break;
1040 }
1041 break;
1042 case 0x40000000:
1043 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1044 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1045 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1046 memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
1047 memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
1048 memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
1049 break;
1050 case 0x80000001:
1051 cpudata->gprs[NVMM_X64_GPR_RDX] &= ~CPUID_RDTSCP;
1052 break;
1053 default:
1054 break;
1055 }
1056 }
1057
1058 static void
1059 vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1060 struct nvmm_exit *exit)
1061 {
1062 struct vmx_machdata *machdata = mach->machdata;
1063 struct vmx_cpudata *cpudata = vcpu->cpudata;
1064 struct nvmm_x86_conf_cpuid *cpuid;
1065 uint64_t eax, ecx;
1066 u_int descs[4];
1067 size_t i;
1068
1069 eax = cpudata->gprs[NVMM_X64_GPR_RAX];
1070 ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
1071 x86_cpuid2(eax, ecx, descs);
1072
1073 cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
1074 cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
1075 cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
1076 cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
1077
1078 for (i = 0; i < VMX_NCPUIDS; i++) {
1079 cpuid = &machdata->cpuid[i];
1080 if (!machdata->cpuidpresent[i]) {
1081 continue;
1082 }
1083 if (cpuid->leaf != eax) {
1084 continue;
1085 }
1086
1087 /* del */
1088 cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->del.eax;
1089 cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->del.ebx;
1090 cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->del.ecx;
1091 cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->del.edx;
1092
1093 /* set */
1094 cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->set.eax;
1095 cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->set.ebx;
1096 cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->set.ecx;
1097 cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->set.edx;
1098
1099 break;
1100 }
1101
1102 /* Overwrite non-tunable leaves. */
1103 vmx_inkernel_handle_cpuid(vcpu, eax, ecx);
1104
1105 vmx_inkernel_advance();
1106 exit->reason = NVMM_EXIT_NONE;
1107 }
1108
1109 static void
1110 vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1111 struct nvmm_exit *exit)
1112 {
1113 struct vmx_cpudata *cpudata = vcpu->cpudata;
1114 uint64_t rflags;
1115
1116 if (cpudata->int_window_exit) {
1117 vmx_vmread(VMCS_GUEST_RFLAGS, &rflags);
1118 if (rflags & PSL_I) {
1119 vmx_event_waitexit_disable(vcpu, false);
1120 }
1121 }
1122
1123 vmx_inkernel_advance();
1124 exit->reason = NVMM_EXIT_HALTED;
1125 }
1126
1127 #define VMX_QUAL_CR_NUM __BITS(3,0)
1128 #define VMX_QUAL_CR_TYPE __BITS(5,4)
1129 #define CR_TYPE_WRITE 0
1130 #define CR_TYPE_READ 1
1131 #define CR_TYPE_CLTS 2
1132 #define CR_TYPE_LMSW 3
1133 #define VMX_QUAL_CR_LMSW_OPMEM __BIT(6)
1134 #define VMX_QUAL_CR_GPR __BITS(11,8)
1135 #define VMX_QUAL_CR_LMSW_SRC __BIT(31,16)
1136
1137 static inline int
1138 vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
1139 {
1140 /* Bits set to 1 in fixed0 are fixed to 1. */
1141 if ((crval & fixed0) != fixed0) {
1142 return -1;
1143 }
1144 /* Bits set to 0 in fixed1 are fixed to 0. */
1145 if (crval & ~fixed1) {
1146 return -1;
1147 }
1148 return 0;
1149 }
1150
1151 static int
1152 vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1153 uint64_t qual)
1154 {
1155 struct vmx_cpudata *cpudata = vcpu->cpudata;
1156 uint64_t type, gpr, cr0;
1157 uint64_t efer, ctls1;
1158
1159 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1160 if (type != CR_TYPE_WRITE) {
1161 return -1;
1162 }
1163
1164 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1165 KASSERT(gpr < 16);
1166
1167 if (gpr == NVMM_X64_GPR_RSP) {
1168 vmx_vmread(VMCS_GUEST_RSP, &gpr);
1169 } else {
1170 gpr = cpudata->gprs[gpr];
1171 }
1172
1173 cr0 = gpr | CR0_NE | CR0_ET;
1174 cr0 &= ~(CR0_NW|CR0_CD);
1175
1176 if (vmx_check_cr(cr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
1177 return -1;
1178 }
1179
1180 /*
1181 * XXX Handle 32bit PAE paging, need to set PDPTEs, fetched manually
1182 * from CR3.
1183 */
1184
1185 if (cr0 & CR0_PG) {
1186 vmx_vmread(VMCS_ENTRY_CTLS, &ctls1);
1187 vmx_vmread(VMCS_GUEST_IA32_EFER, &efer);
1188 if (efer & EFER_LME) {
1189 ctls1 |= ENTRY_CTLS_LONG_MODE;
1190 efer |= EFER_LMA;
1191 } else {
1192 ctls1 &= ~ENTRY_CTLS_LONG_MODE;
1193 efer &= ~EFER_LMA;
1194 }
1195 vmx_vmwrite(VMCS_GUEST_IA32_EFER, efer);
1196 vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
1197 }
1198
1199 vmx_vmwrite(VMCS_GUEST_CR0, cr0);
1200 vmx_inkernel_advance();
1201 return 0;
1202 }
1203
1204 static int
1205 vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1206 uint64_t qual)
1207 {
1208 struct vmx_cpudata *cpudata = vcpu->cpudata;
1209 uint64_t type, gpr, cr4;
1210
1211 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1212 if (type != CR_TYPE_WRITE) {
1213 return -1;
1214 }
1215
1216 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1217 KASSERT(gpr < 16);
1218
1219 if (gpr == NVMM_X64_GPR_RSP) {
1220 vmx_vmread(VMCS_GUEST_RSP, &gpr);
1221 } else {
1222 gpr = cpudata->gprs[gpr];
1223 }
1224
1225 cr4 = gpr | CR4_VMXE;
1226
1227 if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
1228 return -1;
1229 }
1230
1231 vmx_vmwrite(VMCS_GUEST_CR4, cr4);
1232 vmx_inkernel_advance();
1233 return 0;
1234 }
1235
1236 static int
1237 vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1238 uint64_t qual)
1239 {
1240 struct vmx_cpudata *cpudata = vcpu->cpudata;
1241 uint64_t type, gpr;
1242 bool write;
1243
1244 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1245 if (type == CR_TYPE_WRITE) {
1246 write = true;
1247 } else if (type == CR_TYPE_READ) {
1248 write = false;
1249 } else {
1250 return -1;
1251 }
1252
1253 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1254 KASSERT(gpr < 16);
1255
1256 if (write) {
1257 if (gpr == NVMM_X64_GPR_RSP) {
1258 vmx_vmread(VMCS_GUEST_RSP, &cpudata->gcr8);
1259 } else {
1260 cpudata->gcr8 = cpudata->gprs[gpr];
1261 }
1262 } else {
1263 if (gpr == NVMM_X64_GPR_RSP) {
1264 vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
1265 } else {
1266 cpudata->gprs[gpr] = cpudata->gcr8;
1267 }
1268 }
1269
1270 vmx_inkernel_advance();
1271 return 0;
1272 }
1273
1274 static void
1275 vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1276 struct nvmm_exit *exit)
1277 {
1278 uint64_t qual;
1279 int ret;
1280
1281 vmx_vmread(VMCS_EXIT_QUALIFICATION, &qual);
1282
1283 switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
1284 case 0:
1285 ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
1286 break;
1287 case 4:
1288 ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
1289 break;
1290 case 8:
1291 ret = vmx_inkernel_handle_cr8(mach, vcpu, qual);
1292 break;
1293 default:
1294 ret = -1;
1295 break;
1296 }
1297
1298 if (ret == -1) {
1299 vmx_inject_gp(mach, vcpu);
1300 }
1301
1302 exit->reason = NVMM_EXIT_NONE;
1303 }
1304
1305 #define VMX_QUAL_IO_SIZE __BITS(2,0)
1306 #define IO_SIZE_8 0
1307 #define IO_SIZE_16 1
1308 #define IO_SIZE_32 3
1309 #define VMX_QUAL_IO_IN __BIT(3)
1310 #define VMX_QUAL_IO_STR __BIT(4)
1311 #define VMX_QUAL_IO_REP __BIT(5)
1312 #define VMX_QUAL_IO_DX __BIT(6)
1313 #define VMX_QUAL_IO_PORT __BITS(31,16)
1314
1315 #define VMX_INFO_IO_ADRSIZE __BITS(9,7)
1316 #define IO_ADRSIZE_16 0
1317 #define IO_ADRSIZE_32 1
1318 #define IO_ADRSIZE_64 2
1319 #define VMX_INFO_IO_SEG __BITS(17,15)
1320
1321 static const int seg_to_nvmm[] = {
1322 [0] = NVMM_X64_SEG_ES,
1323 [1] = NVMM_X64_SEG_CS,
1324 [2] = NVMM_X64_SEG_SS,
1325 [3] = NVMM_X64_SEG_DS,
1326 [4] = NVMM_X64_SEG_FS,
1327 [5] = NVMM_X64_SEG_GS
1328 };
1329
1330 static void
1331 vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1332 struct nvmm_exit *exit)
1333 {
1334 uint64_t qual, info, inslen, rip;
1335
1336 vmx_vmread(VMCS_EXIT_QUALIFICATION, &qual);
1337 vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO, &info);
1338
1339 exit->reason = NVMM_EXIT_IO;
1340
1341 if (qual & VMX_QUAL_IO_IN) {
1342 exit->u.io.type = NVMM_EXIT_IO_IN;
1343 } else {
1344 exit->u.io.type = NVMM_EXIT_IO_OUT;
1345 }
1346
1347 exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
1348
1349 KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
1350 exit->u.io.seg = seg_to_nvmm[__SHIFTOUT(info, VMX_INFO_IO_SEG)];
1351
1352 if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
1353 exit->u.io.address_size = 8;
1354 } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
1355 exit->u.io.address_size = 4;
1356 } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
1357 exit->u.io.address_size = 2;
1358 }
1359
1360 if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
1361 exit->u.io.operand_size = 4;
1362 } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
1363 exit->u.io.operand_size = 2;
1364 } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
1365 exit->u.io.operand_size = 1;
1366 }
1367
1368 exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
1369 exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
1370
1371 if ((exit->u.io.type == NVMM_EXIT_IO_IN) && exit->u.io.str) {
1372 exit->u.io.seg = NVMM_X64_SEG_ES;
1373 }
1374
1375 vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH, &inslen);
1376 vmx_vmread(VMCS_GUEST_RIP, &rip);
1377 exit->u.io.npc = rip + inslen;
1378 }
1379
1380 static const uint64_t msr_ignore_list[] = {
1381 MSR_BIOS_SIGN,
1382 MSR_IA32_PLATFORM_ID
1383 };
1384
1385 static bool
1386 vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1387 struct nvmm_exit *exit)
1388 {
1389 struct vmx_cpudata *cpudata = vcpu->cpudata;
1390 uint64_t val;
1391 size_t i;
1392
1393 switch (exit->u.msr.type) {
1394 case NVMM_EXIT_MSR_RDMSR:
1395 if (exit->u.msr.msr == MSR_CR_PAT) {
1396 vmx_vmread(VMCS_GUEST_IA32_PAT, &val);
1397 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1398 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1399 goto handled;
1400 }
1401 if (exit->u.msr.msr == MSR_MISC_ENABLE) {
1402 val = cpudata->gmsr_misc_enable;
1403 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1404 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1405 goto handled;
1406 }
1407 for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1408 if (msr_ignore_list[i] != exit->u.msr.msr)
1409 continue;
1410 val = 0;
1411 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1412 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1413 goto handled;
1414 }
1415 break;
1416 case NVMM_EXIT_MSR_WRMSR:
1417 if (exit->u.msr.msr == MSR_TSC) {
1418 cpudata->tsc_offset = exit->u.msr.val - cpu_counter();
1419 vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->tsc_offset +
1420 curcpu()->ci_data.cpu_cc_skew);
1421 goto handled;
1422 }
1423 if (exit->u.msr.msr == MSR_CR_PAT) {
1424 vmx_vmwrite(VMCS_GUEST_IA32_PAT, exit->u.msr.val);
1425 goto handled;
1426 }
1427 if (exit->u.msr.msr == MSR_MISC_ENABLE) {
1428 /* Don't care. */
1429 goto handled;
1430 }
1431 for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1432 if (msr_ignore_list[i] != exit->u.msr.msr)
1433 continue;
1434 goto handled;
1435 }
1436 break;
1437 }
1438
1439 return false;
1440
1441 handled:
1442 vmx_inkernel_advance();
1443 return true;
1444 }
1445
1446 static void
1447 vmx_exit_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1448 struct nvmm_exit *exit, bool rdmsr)
1449 {
1450 struct vmx_cpudata *cpudata = vcpu->cpudata;
1451 uint64_t inslen, rip;
1452
1453 if (rdmsr) {
1454 exit->u.msr.type = NVMM_EXIT_MSR_RDMSR;
1455 } else {
1456 exit->u.msr.type = NVMM_EXIT_MSR_WRMSR;
1457 }
1458
1459 exit->u.msr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1460
1461 if (rdmsr) {
1462 exit->u.msr.val = 0;
1463 } else {
1464 uint64_t rdx, rax;
1465 rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
1466 rax = cpudata->gprs[NVMM_X64_GPR_RAX];
1467 exit->u.msr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
1468 }
1469
1470 if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
1471 exit->reason = NVMM_EXIT_NONE;
1472 return;
1473 }
1474
1475 exit->reason = NVMM_EXIT_MSR;
1476 vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH, &inslen);
1477 vmx_vmread(VMCS_GUEST_RIP, &rip);
1478 exit->u.msr.npc = rip + inslen;
1479 }
1480
1481 static void
1482 vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1483 struct nvmm_exit *exit)
1484 {
1485 struct vmx_cpudata *cpudata = vcpu->cpudata;
1486 uint16_t val;
1487
1488 exit->reason = NVMM_EXIT_NONE;
1489
1490 val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
1491 (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
1492
1493 if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
1494 goto error;
1495 } else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
1496 goto error;
1497 } else if (__predict_false((val & XCR0_X87) == 0)) {
1498 goto error;
1499 }
1500
1501 cpudata->gxcr0 = val;
1502
1503 vmx_inkernel_advance();
1504 return;
1505
1506 error:
1507 vmx_inject_gp(mach, vcpu);
1508 }
1509
1510 #define VMX_EPT_VIOLATION_READ __BIT(0)
1511 #define VMX_EPT_VIOLATION_WRITE __BIT(1)
1512 #define VMX_EPT_VIOLATION_EXECUTE __BIT(2)
1513
1514 static void
1515 vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1516 struct nvmm_exit *exit)
1517 {
1518 uint64_t perm;
1519 gpaddr_t gpa;
1520
1521 vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS, &gpa);
1522
1523 exit->reason = NVMM_EXIT_MEMORY;
1524 vmx_vmread(VMCS_EXIT_QUALIFICATION, &perm);
1525 if (perm & VMX_EPT_VIOLATION_WRITE)
1526 exit->u.mem.perm = NVMM_EXIT_MEMORY_WRITE;
1527 else if (perm & VMX_EPT_VIOLATION_EXECUTE)
1528 exit->u.mem.perm = NVMM_EXIT_MEMORY_EXEC;
1529 else
1530 exit->u.mem.perm = NVMM_EXIT_MEMORY_READ;
1531 exit->u.mem.gpa = gpa;
1532 exit->u.mem.inst_len = 0;
1533 }
1534
1535 /* -------------------------------------------------------------------------- */
1536
1537 static void
1538 vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
1539 {
1540 struct vmx_cpudata *cpudata = vcpu->cpudata;
1541
1542 cpudata->ts_set = (rcr0() & CR0_TS) != 0;
1543
1544 fpu_area_save(&cpudata->hfpu, vmx_xcr0_mask);
1545 fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask);
1546
1547 if (vmx_xcr0_mask != 0) {
1548 cpudata->hxcr0 = rdxcr(0);
1549 wrxcr(0, cpudata->gxcr0);
1550 }
1551 }
1552
1553 static void
1554 vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
1555 {
1556 struct vmx_cpudata *cpudata = vcpu->cpudata;
1557
1558 if (vmx_xcr0_mask != 0) {
1559 cpudata->gxcr0 = rdxcr(0);
1560 wrxcr(0, cpudata->hxcr0);
1561 }
1562
1563 fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask);
1564 fpu_area_restore(&cpudata->hfpu, vmx_xcr0_mask);
1565
1566 if (cpudata->ts_set) {
1567 stts();
1568 }
1569 }
1570
1571 static void
1572 vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
1573 {
1574 struct vmx_cpudata *cpudata = vcpu->cpudata;
1575
1576 x86_dbregs_save(curlwp);
1577
1578 ldr7(0);
1579
1580 ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
1581 ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
1582 ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
1583 ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
1584 ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
1585 }
1586
1587 static void
1588 vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
1589 {
1590 struct vmx_cpudata *cpudata = vcpu->cpudata;
1591
1592 cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
1593 cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
1594 cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
1595 cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
1596 cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
1597
1598 x86_dbregs_restore(curlwp);
1599 }
1600
1601 static void
1602 vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
1603 {
1604 struct vmx_cpudata *cpudata = vcpu->cpudata;
1605
1606 /* This gets restored automatically by the CPU. */
1607 vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
1608 vmx_vmwrite(VMCS_HOST_CR3, rcr3());
1609 vmx_vmwrite(VMCS_HOST_CR4, rcr4());
1610
1611 /* Note: MSR_LSTAR is not static, because of SVS. */
1612 cpudata->lstar = rdmsr(MSR_LSTAR);
1613 cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
1614 }
1615
1616 static void
1617 vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
1618 {
1619 struct vmx_cpudata *cpudata = vcpu->cpudata;
1620
1621 wrmsr(MSR_STAR, cpudata->star);
1622 wrmsr(MSR_LSTAR, cpudata->lstar);
1623 wrmsr(MSR_CSTAR, cpudata->cstar);
1624 wrmsr(MSR_SFMASK, cpudata->sfmask);
1625 wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
1626 }
1627
1628 /* -------------------------------------------------------------------------- */
1629
1630 #define VMX_INVVPID_ADDRESS 0
1631 #define VMX_INVVPID_CONTEXT 1
1632 #define VMX_INVVPID_ALL 2
1633 #define VMX_INVVPID_CONTEXT_NOGLOBAL 3
1634
1635 #define VMX_INVEPT_CONTEXT 1
1636 #define VMX_INVEPT_ALL 2
1637
1638 static inline void
1639 vmx_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
1640 {
1641 struct vmx_cpudata *cpudata = vcpu->cpudata;
1642
1643 if (vcpu->hcpu_last != hcpu) {
1644 cpudata->gtlb_want_flush = true;
1645 }
1646 }
1647
1648 static inline void
1649 vmx_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
1650 {
1651 struct vmx_cpudata *cpudata = vcpu->cpudata;
1652 struct ept_desc ept_desc;
1653
1654 if (__predict_true(!kcpuset_isset(cpudata->htlb_want_flush, hcpu))) {
1655 return;
1656 }
1657
1658 vmx_vmread(VMCS_EPTP, &ept_desc.eptp);
1659 ept_desc.mbz = 0;
1660 vmx_invept(vmx_ept_flush_op, &ept_desc);
1661 kcpuset_clear(cpudata->htlb_want_flush, hcpu);
1662 }
1663
1664 static inline uint64_t
1665 vmx_htlb_flush(struct vmx_machdata *machdata, struct vmx_cpudata *cpudata)
1666 {
1667 struct ept_desc ept_desc;
1668 uint64_t machgen;
1669
1670 machgen = machdata->mach_htlb_gen;
1671 if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
1672 return machgen;
1673 }
1674
1675 kcpuset_copy(cpudata->htlb_want_flush, kcpuset_running);
1676
1677 vmx_vmread(VMCS_EPTP, &ept_desc.eptp);
1678 ept_desc.mbz = 0;
1679 vmx_invept(vmx_ept_flush_op, &ept_desc);
1680
1681 return machgen;
1682 }
1683
1684 static inline void
1685 vmx_htlb_flush_ack(struct vmx_cpudata *cpudata, uint64_t machgen)
1686 {
1687 cpudata->vcpu_htlb_gen = machgen;
1688 kcpuset_clear(cpudata->htlb_want_flush, cpu_number());
1689 }
1690
1691 static int
1692 vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1693 struct nvmm_exit *exit)
1694 {
1695 struct vmx_machdata *machdata = mach->machdata;
1696 struct vmx_cpudata *cpudata = vcpu->cpudata;
1697 struct vpid_desc vpid_desc;
1698 struct cpu_info *ci;
1699 uint64_t exitcode;
1700 uint64_t intstate;
1701 uint64_t machgen;
1702 int hcpu, s, ret;
1703 bool launched = false;
1704
1705 vmx_vmcs_enter(vcpu);
1706 ci = curcpu();
1707 hcpu = cpu_number();
1708
1709 vmx_gtlb_catchup(vcpu, hcpu);
1710 vmx_htlb_catchup(vcpu, hcpu);
1711
1712 if (vcpu->hcpu_last != hcpu) {
1713 vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
1714 vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
1715 vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
1716 vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
1717 vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->tsc_offset +
1718 curcpu()->ci_data.cpu_cc_skew);
1719 vcpu->hcpu_last = hcpu;
1720 }
1721
1722 vmx_vcpu_guest_dbregs_enter(vcpu);
1723 vmx_vcpu_guest_misc_enter(vcpu);
1724
1725 while (1) {
1726 if (cpudata->gtlb_want_flush) {
1727 vpid_desc.vpid = cpudata->asid;
1728 vpid_desc.addr = 0;
1729 vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
1730 cpudata->gtlb_want_flush = false;
1731 }
1732
1733 s = splhigh();
1734 machgen = vmx_htlb_flush(machdata, cpudata);
1735 vmx_vcpu_guest_fpu_enter(vcpu);
1736 lcr2(cpudata->gcr2);
1737 if (launched) {
1738 ret = vmx_vmresume(cpudata->gprs);
1739 } else {
1740 ret = vmx_vmlaunch(cpudata->gprs);
1741 }
1742 cpudata->gcr2 = rcr2();
1743 vmx_vcpu_guest_fpu_leave(vcpu);
1744 vmx_htlb_flush_ack(cpudata, machgen);
1745 splx(s);
1746
1747 if (__predict_false(ret != 0)) {
1748 exit->reason = NVMM_EXIT_INVALID;
1749 break;
1750 }
1751
1752 launched = true;
1753
1754 vmx_vmread(VMCS_EXIT_REASON, &exitcode);
1755 exitcode &= __BITS(15,0);
1756
1757 switch (exitcode) {
1758 case VMCS_EXITCODE_EXT_INT:
1759 exit->reason = NVMM_EXIT_NONE;
1760 break;
1761 case VMCS_EXITCODE_CPUID:
1762 vmx_exit_cpuid(mach, vcpu, exit);
1763 break;
1764 case VMCS_EXITCODE_HLT:
1765 vmx_exit_hlt(mach, vcpu, exit);
1766 break;
1767 case VMCS_EXITCODE_CR:
1768 vmx_exit_cr(mach, vcpu, exit);
1769 break;
1770 case VMCS_EXITCODE_IO:
1771 vmx_exit_io(mach, vcpu, exit);
1772 break;
1773 case VMCS_EXITCODE_RDMSR:
1774 vmx_exit_msr(mach, vcpu, exit, true);
1775 break;
1776 case VMCS_EXITCODE_WRMSR:
1777 vmx_exit_msr(mach, vcpu, exit, false);
1778 break;
1779 case VMCS_EXITCODE_SHUTDOWN:
1780 exit->reason = NVMM_EXIT_SHUTDOWN;
1781 break;
1782 case VMCS_EXITCODE_MONITOR:
1783 exit->reason = NVMM_EXIT_MONITOR;
1784 break;
1785 case VMCS_EXITCODE_MWAIT:
1786 exit->reason = NVMM_EXIT_MWAIT;
1787 break;
1788 case VMCS_EXITCODE_XSETBV:
1789 vmx_exit_xsetbv(mach, vcpu, exit);
1790 break;
1791 case VMCS_EXITCODE_RDPMC:
1792 case VMCS_EXITCODE_RDTSCP:
1793 case VMCS_EXITCODE_INVVPID:
1794 case VMCS_EXITCODE_INVEPT:
1795 case VMCS_EXITCODE_VMCALL:
1796 case VMCS_EXITCODE_VMCLEAR:
1797 case VMCS_EXITCODE_VMLAUNCH:
1798 case VMCS_EXITCODE_VMPTRLD:
1799 case VMCS_EXITCODE_VMPTRST:
1800 case VMCS_EXITCODE_VMREAD:
1801 case VMCS_EXITCODE_VMRESUME:
1802 case VMCS_EXITCODE_VMWRITE:
1803 case VMCS_EXITCODE_VMXOFF:
1804 case VMCS_EXITCODE_VMXON:
1805 vmx_inject_ud(mach, vcpu);
1806 exit->reason = NVMM_EXIT_NONE;
1807 break;
1808 case VMCS_EXITCODE_EPT_VIOLATION:
1809 vmx_exit_epf(mach, vcpu, exit);
1810 break;
1811 case VMCS_EXITCODE_INT_WINDOW:
1812 vmx_event_waitexit_disable(vcpu, false);
1813 exit->reason = NVMM_EXIT_INT_READY;
1814 break;
1815 case VMCS_EXITCODE_NMI_WINDOW:
1816 vmx_event_waitexit_disable(vcpu, true);
1817 exit->reason = NVMM_EXIT_NMI_READY;
1818 break;
1819 default:
1820 exit->reason = NVMM_EXIT_INVALID;
1821 break;
1822 }
1823
1824 /* If no reason to return to userland, keep rolling. */
1825 if (curcpu()->ci_schedstate.spc_flags & SPCF_SHOULDYIELD) {
1826 break;
1827 }
1828 if (curcpu()->ci_data.cpu_softints != 0) {
1829 break;
1830 }
1831 if (curlwp->l_flag & LW_USERRET) {
1832 break;
1833 }
1834 if (exit->reason != NVMM_EXIT_NONE) {
1835 break;
1836 }
1837 }
1838
1839 vmx_vcpu_guest_misc_leave(vcpu);
1840 vmx_vcpu_guest_dbregs_leave(vcpu);
1841
1842 exit->exitstate[NVMM_X64_EXITSTATE_CR8] = cpudata->gcr8;
1843 vmx_vmread(VMCS_GUEST_RFLAGS,
1844 &exit->exitstate[NVMM_X64_EXITSTATE_RFLAGS]);
1845 vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
1846 exit->exitstate[NVMM_X64_EXITSTATE_INT_SHADOW] =
1847 (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
1848 exit->exitstate[NVMM_X64_EXITSTATE_INT_WINDOW_EXIT] =
1849 cpudata->int_window_exit;
1850 exit->exitstate[NVMM_X64_EXITSTATE_NMI_WINDOW_EXIT] =
1851 cpudata->nmi_window_exit;
1852
1853 vmx_vmcs_leave(vcpu);
1854
1855 return 0;
1856 }
1857
1858 /* -------------------------------------------------------------------------- */
1859
1860 static int
1861 vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
1862 {
1863 struct pglist pglist;
1864 paddr_t _pa;
1865 vaddr_t _va;
1866 size_t i;
1867 int ret;
1868
1869 ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
1870 &pglist, 1, 0);
1871 if (ret != 0)
1872 return ENOMEM;
1873 _pa = TAILQ_FIRST(&pglist)->phys_addr;
1874 _va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
1875 UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
1876 if (_va == 0)
1877 goto error;
1878
1879 for (i = 0; i < npages; i++) {
1880 pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
1881 VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
1882 }
1883 pmap_update(pmap_kernel());
1884
1885 memset((void *)_va, 0, npages * PAGE_SIZE);
1886
1887 *pa = _pa;
1888 *va = _va;
1889 return 0;
1890
1891 error:
1892 for (i = 0; i < npages; i++) {
1893 uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
1894 }
1895 return ENOMEM;
1896 }
1897
1898 static void
1899 vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
1900 {
1901 size_t i;
1902
1903 pmap_kremove(va, npages * PAGE_SIZE);
1904 pmap_update(pmap_kernel());
1905 uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
1906 for (i = 0; i < npages; i++) {
1907 uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
1908 }
1909 }
1910
1911 /* -------------------------------------------------------------------------- */
1912
1913 static void
1914 vmx_asid_alloc(struct nvmm_cpu *vcpu)
1915 {
1916 struct vmx_cpudata *cpudata = vcpu->cpudata;
1917 size_t i, oct, bit;
1918
1919 mutex_enter(&vmx_asidlock);
1920
1921 for (i = 0; i < vmx_maxasid; i++) {
1922 oct = i / 8;
1923 bit = i % 8;
1924
1925 if (vmx_asidmap[oct] & __BIT(bit)) {
1926 continue;
1927 }
1928
1929 cpudata->asid = i;
1930
1931 vmx_asidmap[oct] |= __BIT(bit);
1932 vmx_vmwrite(VMCS_VPID, i);
1933 mutex_exit(&vmx_asidlock);
1934 return;
1935 }
1936
1937 mutex_exit(&vmx_asidlock);
1938
1939 panic("%s: impossible", __func__);
1940 }
1941
1942 static void
1943 vmx_asid_free(struct nvmm_cpu *vcpu)
1944 {
1945 size_t oct, bit;
1946 uint64_t asid;
1947
1948 vmx_vmread(VMCS_VPID, &asid);
1949
1950 oct = asid / 8;
1951 bit = asid % 8;
1952
1953 mutex_enter(&vmx_asidlock);
1954 vmx_asidmap[oct] &= ~__BIT(bit);
1955 mutex_exit(&vmx_asidlock);
1956 }
1957
1958 static void
1959 vmx_init_asid(uint32_t maxasid)
1960 {
1961 size_t allocsz;
1962
1963 mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
1964
1965 vmx_maxasid = maxasid;
1966 allocsz = roundup(maxasid, 8) / 8;
1967 vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
1968
1969 /* ASID 0 is reserved for the host. */
1970 vmx_asidmap[0] |= __BIT(0);
1971 }
1972
1973 static void
1974 vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
1975 {
1976 uint64_t byte;
1977 uint8_t bitoff;
1978
1979 if (msr < 0x00002000) {
1980 /* Range 1 */
1981 byte = ((msr - 0x00000000) / 8) + 0;
1982 } else if (msr >= 0xC0000000 && msr < 0xC0002000) {
1983 /* Range 2 */
1984 byte = ((msr - 0xC0000000) / 8) + 1024;
1985 } else {
1986 panic("%s: wrong range", __func__);
1987 }
1988
1989 bitoff = (msr & 0x7);
1990
1991 if (read) {
1992 bitmap[byte] &= ~__BIT(bitoff);
1993 }
1994 if (write) {
1995 bitmap[2048 + byte] &= ~__BIT(bitoff);
1996 }
1997 }
1998
1999 static void
2000 vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2001 {
2002 struct vmx_cpudata *cpudata = vcpu->cpudata;
2003 struct vmcs *vmcs = cpudata->vmcs;
2004 struct msr_entry *gmsr = cpudata->gmsr;
2005 extern uint8_t vmx_resume_rip;
2006 uint64_t rev, eptp;
2007
2008 rev = vmx_get_revision();
2009
2010 memset(vmcs, 0, VMCS_SIZE);
2011 vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
2012 vmcs->abort = 0;
2013
2014 vmx_vmcs_enter(vcpu);
2015
2016 /* No link pointer. */
2017 vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
2018
2019 /* Install the CTLSs. */
2020 vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
2021 vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
2022 vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
2023 vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
2024 vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
2025
2026 /* Allow direct access to certain MSRs. */
2027 memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
2028 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
2029 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
2030 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
2031 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
2032 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
2033 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
2034 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
2035 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
2036 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
2037 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
2038 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
2039 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
2040 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_IA32_ARCH_CAPABILITIES,
2041 true, false);
2042 vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
2043
2044 /*
2045 * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
2046 * includes the L1D_FLUSH MSR, to mitigate L1TF.
2047 */
2048 gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
2049 gmsr[VMX_MSRLIST_STAR].val = 0;
2050 gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
2051 gmsr[VMX_MSRLIST_LSTAR].val = 0;
2052 gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
2053 gmsr[VMX_MSRLIST_CSTAR].val = 0;
2054 gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
2055 gmsr[VMX_MSRLIST_SFMASK].val = 0;
2056 gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
2057 gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
2058 gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
2059 gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
2060 vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
2061 vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
2062 vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
2063 vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
2064
2065 /* Force CR0_NW and CR0_CD to zero, CR0_ET to one. */
2066 vmx_vmwrite(VMCS_CR0_MASK, CR0_NW|CR0_CD|CR0_ET);
2067 vmx_vmwrite(VMCS_CR0_SHADOW, CR0_ET);
2068
2069 /* Force CR4_VMXE to zero. */
2070 vmx_vmwrite(VMCS_CR4_MASK, CR4_VMXE);
2071
2072 /* Set the Host state for resuming. */
2073 vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
2074 vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
2075 vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2076 vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2077 vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2078 vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
2079 vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
2080 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
2081 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
2082 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
2083 vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)idt);
2084 vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
2085 vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
2086 vmx_vmwrite(VMCS_HOST_CR0, rcr0());
2087
2088 /* Generate ASID. */
2089 vmx_asid_alloc(vcpu);
2090
2091 /* Enable Extended Paging, 4-Level. */
2092 eptp =
2093 __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
2094 __SHIFTIN(4-1, EPTP_WALKLEN) |
2095 EPTP_FLAGS_AD |
2096 mach->vm->vm_map.pmap->pm_pdirpa[0];
2097 vmx_vmwrite(VMCS_EPTP, eptp);
2098
2099 /* Init IA32_MISC_ENABLE. */
2100 cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
2101 cpudata->gmsr_misc_enable &=
2102 ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
2103 cpudata->gmsr_misc_enable |=
2104 (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
2105
2106 /* Must always be set. */
2107 vmx_vmwrite(VMCS_GUEST_CR4, CR4_VMXE);
2108 vmx_vmwrite(VMCS_GUEST_CR0, CR0_NE);
2109 cpudata->gxcr0 = XCR0_X87;
2110
2111 /* Init XSAVE header. */
2112 cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2113 cpudata->gfpu.xsh_xcomp_bv = 0;
2114
2115 /* Set guest TSC to zero, more or less. */
2116 cpudata->tsc_offset = -cpu_counter();
2117
2118 /* These MSRs are static. */
2119 cpudata->star = rdmsr(MSR_STAR);
2120 cpudata->cstar = rdmsr(MSR_CSTAR);
2121 cpudata->sfmask = rdmsr(MSR_SFMASK);
2122
2123 vmx_vmcs_leave(vcpu);
2124 }
2125
2126 static int
2127 vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2128 {
2129 struct vmx_cpudata *cpudata;
2130 int error;
2131
2132 /* Allocate the VMX cpudata. */
2133 cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
2134 roundup(sizeof(*cpudata), PAGE_SIZE), 0,
2135 UVM_KMF_WIRED|UVM_KMF_ZERO);
2136 vcpu->cpudata = cpudata;
2137
2138 /* VMCS */
2139 error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
2140 VMCS_NPAGES);
2141 if (error)
2142 goto error;
2143
2144 /* MSR Bitmap */
2145 error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
2146 MSRBM_NPAGES);
2147 if (error)
2148 goto error;
2149
2150 /* Guest MSR List */
2151 error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
2152 if (error)
2153 goto error;
2154
2155 kcpuset_create(&cpudata->htlb_want_flush, true);
2156
2157 /* Init the VCPU info. */
2158 vmx_vcpu_init(mach, vcpu);
2159
2160 return 0;
2161
2162 error:
2163 if (cpudata->vmcs_pa) {
2164 vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
2165 VMCS_NPAGES);
2166 }
2167 if (cpudata->msrbm_pa) {
2168 vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
2169 MSRBM_NPAGES);
2170 }
2171 if (cpudata->gmsr_pa) {
2172 vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
2173 }
2174
2175 kmem_free(cpudata, sizeof(*cpudata));
2176 return error;
2177 }
2178
2179 static void
2180 vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2181 {
2182 struct vmx_cpudata *cpudata = vcpu->cpudata;
2183
2184 vmx_vmcs_enter(vcpu);
2185 vmx_asid_free(vcpu);
2186 vmx_vmcs_leave(vcpu);
2187
2188 kcpuset_destroy(cpudata->htlb_want_flush);
2189
2190 vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
2191 vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
2192 vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
2193 uvm_km_free(kernel_map, (vaddr_t)cpudata,
2194 roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
2195 }
2196
2197 #define VMX_SEG_ATTRIB_TYPE __BITS(4,0)
2198 #define VMX_SEG_ATTRIB_DPL __BITS(6,5)
2199 #define VMX_SEG_ATTRIB_P __BIT(7)
2200 #define VMX_SEG_ATTRIB_AVL __BIT(12)
2201 #define VMX_SEG_ATTRIB_LONG __BIT(13)
2202 #define VMX_SEG_ATTRIB_DEF32 __BIT(14)
2203 #define VMX_SEG_ATTRIB_GRAN __BIT(15)
2204 #define VMX_SEG_ATTRIB_UNUSABLE __BIT(16)
2205
2206 static void
2207 vmx_vcpu_setstate_seg(struct nvmm_x64_state_seg *segs, int idx)
2208 {
2209 uint64_t attrib;
2210
2211 attrib =
2212 __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
2213 __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
2214 __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
2215 __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
2216 __SHIFTIN(segs[idx].attrib.lng, VMX_SEG_ATTRIB_LONG) |
2217 __SHIFTIN(segs[idx].attrib.def32, VMX_SEG_ATTRIB_DEF32) |
2218 __SHIFTIN(segs[idx].attrib.gran, VMX_SEG_ATTRIB_GRAN) |
2219 (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
2220
2221 if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2222 vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
2223 vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
2224 }
2225 vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
2226 vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
2227 }
2228
2229 static void
2230 vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
2231 {
2232 uint64_t attrib = 0;
2233
2234 if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2235 vmx_vmread(vmx_guest_segs[idx].selector, &segs[idx].selector);
2236 vmx_vmread(vmx_guest_segs[idx].attrib, &attrib);
2237 }
2238 vmx_vmread(vmx_guest_segs[idx].limit, &segs[idx].limit);
2239 vmx_vmread(vmx_guest_segs[idx].base, &segs[idx].base);
2240
2241 segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
2242 segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
2243 segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
2244 segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
2245 segs[idx].attrib.lng = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_LONG);
2246 segs[idx].attrib.def32 = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF32);
2247 segs[idx].attrib.gran = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_GRAN);
2248 if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
2249 segs[idx].attrib.p = 0;
2250 }
2251 }
2252
2253 static inline bool
2254 vmx_state_tlb_flush(struct nvmm_x64_state *state, uint64_t flags)
2255 {
2256 uint64_t cr0, cr3, cr4, efer;
2257
2258 if (flags & NVMM_X64_STATE_CRS) {
2259 vmx_vmread(VMCS_GUEST_CR0, &cr0);
2260 if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
2261 return true;
2262 }
2263 vmx_vmread(VMCS_GUEST_CR3, &cr3);
2264 if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
2265 return true;
2266 }
2267 vmx_vmread(VMCS_GUEST_CR4, &cr4);
2268 if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
2269 return true;
2270 }
2271 }
2272
2273 if (flags & NVMM_X64_STATE_MSRS) {
2274 vmx_vmread(VMCS_GUEST_IA32_EFER, &efer);
2275 if ((efer ^
2276 state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
2277 return true;
2278 }
2279 }
2280
2281 return false;
2282 }
2283
2284 static void
2285 vmx_vcpu_setstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
2286 {
2287 struct nvmm_x64_state *state = (struct nvmm_x64_state *)data;
2288 struct vmx_cpudata *cpudata = vcpu->cpudata;
2289 struct fxsave *fpustate;
2290 uint64_t ctls1, intstate;
2291
2292 vmx_vmcs_enter(vcpu);
2293
2294 if (vmx_state_tlb_flush(state, flags)) {
2295 cpudata->gtlb_want_flush = true;
2296 }
2297
2298 if (flags & NVMM_X64_STATE_SEGS) {
2299 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
2300 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
2301 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
2302 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
2303 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
2304 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
2305 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
2306 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
2307 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
2308 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
2309 }
2310
2311 CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2312 if (flags & NVMM_X64_STATE_GPRS) {
2313 memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
2314
2315 vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
2316 vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
2317 vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
2318 }
2319
2320 if (flags & NVMM_X64_STATE_CRS) {
2321 /* These bits are mandatory. */
2322 state->crs[NVMM_X64_CR_CR4] |= CR4_VMXE;
2323 state->crs[NVMM_X64_CR_CR0] |= CR0_NE;
2324
2325 vmx_vmwrite(VMCS_GUEST_CR0, state->crs[NVMM_X64_CR_CR0]);
2326 cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
2327 vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]); // XXX PDPTE?
2328 vmx_vmwrite(VMCS_GUEST_CR4, state->crs[NVMM_X64_CR_CR4]);
2329 cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
2330
2331 if (vmx_xcr0_mask != 0) {
2332 /* Clear illegal XCR0 bits, set mandatory X87 bit. */
2333 cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
2334 cpudata->gxcr0 &= vmx_xcr0_mask;
2335 cpudata->gxcr0 |= XCR0_X87;
2336 }
2337 }
2338
2339 CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2340 if (flags & NVMM_X64_STATE_DRS) {
2341 memcpy(cpudata->drs, state->drs, sizeof(state->drs));
2342
2343 cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
2344 vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
2345 }
2346
2347 if (flags & NVMM_X64_STATE_MSRS) {
2348 cpudata->gmsr[VMX_MSRLIST_STAR].val =
2349 state->msrs[NVMM_X64_MSR_STAR];
2350 cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
2351 state->msrs[NVMM_X64_MSR_LSTAR];
2352 cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
2353 state->msrs[NVMM_X64_MSR_CSTAR];
2354 cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
2355 state->msrs[NVMM_X64_MSR_SFMASK];
2356 cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
2357 state->msrs[NVMM_X64_MSR_KERNELGSBASE];
2358
2359 vmx_vmwrite(VMCS_GUEST_IA32_EFER,
2360 state->msrs[NVMM_X64_MSR_EFER]);
2361 vmx_vmwrite(VMCS_GUEST_IA32_PAT,
2362 state->msrs[NVMM_X64_MSR_PAT]);
2363 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
2364 state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
2365 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
2366 state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
2367 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
2368 state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
2369
2370 /* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
2371 vmx_vmread(VMCS_ENTRY_CTLS, &ctls1);
2372 if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
2373 ctls1 |= ENTRY_CTLS_LONG_MODE;
2374 } else {
2375 ctls1 &= ~ENTRY_CTLS_LONG_MODE;
2376 }
2377 vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
2378 }
2379
2380 if (flags & NVMM_X64_STATE_MISC) {
2381 vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
2382 intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
2383 if (state->misc[NVMM_X64_MISC_INT_SHADOW]) {
2384 intstate |= INT_STATE_MOVSS;
2385 }
2386 vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
2387
2388 if (state->misc[NVMM_X64_MISC_INT_WINDOW_EXIT]) {
2389 vmx_event_waitexit_enable(vcpu, false);
2390 } else {
2391 vmx_event_waitexit_disable(vcpu, false);
2392 }
2393
2394 if (state->misc[NVMM_X64_MISC_NMI_WINDOW_EXIT]) {
2395 vmx_event_waitexit_enable(vcpu, true);
2396 } else {
2397 vmx_event_waitexit_disable(vcpu, true);
2398 }
2399 }
2400
2401 CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2402 if (flags & NVMM_X64_STATE_FPU) {
2403 memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
2404 sizeof(state->fpu));
2405
2406 fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
2407 fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
2408 fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
2409
2410 if (vmx_xcr0_mask != 0) {
2411 /* Reset XSTATE_BV, to force a reload. */
2412 cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2413 }
2414 }
2415
2416 vmx_vmcs_leave(vcpu);
2417 }
2418
2419 static void
2420 vmx_vcpu_getstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
2421 {
2422 struct nvmm_x64_state *state = (struct nvmm_x64_state *)data;
2423 struct vmx_cpudata *cpudata = vcpu->cpudata;
2424 uint64_t intstate;
2425
2426 vmx_vmcs_enter(vcpu);
2427
2428 if (flags & NVMM_X64_STATE_SEGS) {
2429 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
2430 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
2431 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
2432 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
2433 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
2434 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
2435 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
2436 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
2437 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
2438 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
2439 }
2440
2441 CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2442 if (flags & NVMM_X64_STATE_GPRS) {
2443 memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
2444
2445 vmx_vmread(VMCS_GUEST_RIP, &state->gprs[NVMM_X64_GPR_RIP]);
2446 vmx_vmread(VMCS_GUEST_RSP, &state->gprs[NVMM_X64_GPR_RSP]);
2447 vmx_vmread(VMCS_GUEST_RFLAGS, &state->gprs[NVMM_X64_GPR_RFLAGS]);
2448 }
2449
2450 if (flags & NVMM_X64_STATE_CRS) {
2451 vmx_vmread(VMCS_GUEST_CR0, &state->crs[NVMM_X64_CR_CR0]);
2452 state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
2453 vmx_vmread(VMCS_GUEST_CR3, &state->crs[NVMM_X64_CR_CR3]);
2454 vmx_vmread(VMCS_GUEST_CR4, &state->crs[NVMM_X64_CR_CR4]);
2455 state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
2456 state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
2457
2458 /* Hide VMXE. */
2459 state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
2460 }
2461
2462 CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2463 if (flags & NVMM_X64_STATE_DRS) {
2464 memcpy(state->drs, cpudata->drs, sizeof(state->drs));
2465
2466 vmx_vmread(VMCS_GUEST_DR7, &state->drs[NVMM_X64_DR_DR7]);
2467 }
2468
2469 if (flags & NVMM_X64_STATE_MSRS) {
2470 state->msrs[NVMM_X64_MSR_STAR] =
2471 cpudata->gmsr[VMX_MSRLIST_STAR].val;
2472 state->msrs[NVMM_X64_MSR_LSTAR] =
2473 cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
2474 state->msrs[NVMM_X64_MSR_CSTAR] =
2475 cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
2476 state->msrs[NVMM_X64_MSR_SFMASK] =
2477 cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
2478 state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
2479 cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
2480
2481 vmx_vmread(VMCS_GUEST_IA32_EFER,
2482 &state->msrs[NVMM_X64_MSR_EFER]);
2483 vmx_vmread(VMCS_GUEST_IA32_PAT,
2484 &state->msrs[NVMM_X64_MSR_PAT]);
2485 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS,
2486 &state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
2487 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP,
2488 &state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
2489 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP,
2490 &state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
2491 }
2492
2493 if (flags & NVMM_X64_STATE_MISC) {
2494 vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY, &intstate);
2495 state->misc[NVMM_X64_MISC_INT_SHADOW] =
2496 (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
2497
2498 state->misc[NVMM_X64_MISC_INT_WINDOW_EXIT] =
2499 cpudata->int_window_exit;
2500 state->misc[NVMM_X64_MISC_NMI_WINDOW_EXIT] =
2501 cpudata->nmi_window_exit;
2502 }
2503
2504 CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2505 if (flags & NVMM_X64_STATE_FPU) {
2506 memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
2507 sizeof(state->fpu));
2508 }
2509
2510 vmx_vmcs_leave(vcpu);
2511 }
2512
2513 /* -------------------------------------------------------------------------- */
2514
2515 static void
2516 vmx_tlb_flush(struct pmap *pm)
2517 {
2518 struct nvmm_machine *mach = pm->pm_data;
2519 struct vmx_machdata *machdata = mach->machdata;
2520
2521 atomic_inc_64(&machdata->mach_htlb_gen);
2522
2523 /* Generates IPIs, which cause #VMEXITs. */
2524 pmap_tlb_shootdown(pmap_kernel(), -1, PG_G, TLBSHOOT_UPDATE);
2525 }
2526
2527 static void
2528 vmx_machine_create(struct nvmm_machine *mach)
2529 {
2530 struct pmap *pmap = mach->vm->vm_map.pmap;
2531 struct vmx_machdata *machdata;
2532
2533 /* Convert to EPT. */
2534 pmap_ept_transform(pmap);
2535
2536 /* Fill in pmap info. */
2537 pmap->pm_data = (void *)mach;
2538 pmap->pm_tlb_flush = vmx_tlb_flush;
2539
2540 machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
2541 mach->machdata = machdata;
2542
2543 /* Start with an hTLB flush everywhere. */
2544 machdata->mach_htlb_gen = 1;
2545 }
2546
2547 static void
2548 vmx_machine_destroy(struct nvmm_machine *mach)
2549 {
2550 struct vmx_machdata *machdata = mach->machdata;
2551
2552 kmem_free(machdata, sizeof(struct vmx_machdata));
2553 }
2554
2555 static int
2556 vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
2557 {
2558 struct nvmm_x86_conf_cpuid *cpuid = data;
2559 struct vmx_machdata *machdata = (struct vmx_machdata *)mach->machdata;
2560 size_t i;
2561
2562 if (__predict_false(op != NVMM_X86_CONF_CPUID)) {
2563 return EINVAL;
2564 }
2565
2566 if (__predict_false((cpuid->set.eax & cpuid->del.eax) ||
2567 (cpuid->set.ebx & cpuid->del.ebx) ||
2568 (cpuid->set.ecx & cpuid->del.ecx) ||
2569 (cpuid->set.edx & cpuid->del.edx))) {
2570 return EINVAL;
2571 }
2572
2573 /* If already here, replace. */
2574 for (i = 0; i < VMX_NCPUIDS; i++) {
2575 if (!machdata->cpuidpresent[i]) {
2576 continue;
2577 }
2578 if (machdata->cpuid[i].leaf == cpuid->leaf) {
2579 memcpy(&machdata->cpuid[i], cpuid,
2580 sizeof(struct nvmm_x86_conf_cpuid));
2581 return 0;
2582 }
2583 }
2584
2585 /* Not here, insert. */
2586 for (i = 0; i < VMX_NCPUIDS; i++) {
2587 if (!machdata->cpuidpresent[i]) {
2588 machdata->cpuidpresent[i] = true;
2589 memcpy(&machdata->cpuid[i], cpuid,
2590 sizeof(struct nvmm_x86_conf_cpuid));
2591 return 0;
2592 }
2593 }
2594
2595 return ENOBUFS;
2596 }
2597
2598 /* -------------------------------------------------------------------------- */
2599
2600 static int
2601 vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
2602 uint64_t set_one, uint64_t set_zero, uint64_t *res)
2603 {
2604 uint64_t basic, val, true_val;
2605 bool one_allowed, zero_allowed, has_true;
2606 size_t i;
2607
2608 basic = rdmsr(MSR_IA32_VMX_BASIC);
2609 has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
2610
2611 val = rdmsr(msr_ctls);
2612 if (has_true) {
2613 true_val = rdmsr(msr_true_ctls);
2614 } else {
2615 true_val = val;
2616 }
2617
2618 #define ONE_ALLOWED(msrval, bitoff) \
2619 ((msrval & __BIT(32 + bitoff)) != 0)
2620 #define ZERO_ALLOWED(msrval, bitoff) \
2621 ((msrval & __BIT(bitoff)) == 0)
2622
2623 for (i = 0; i < 32; i++) {
2624 one_allowed = ONE_ALLOWED(true_val, i);
2625 zero_allowed = ZERO_ALLOWED(true_val, i);
2626
2627 if (zero_allowed && !one_allowed) {
2628 if (set_one & __BIT(i))
2629 return -1;
2630 *res &= ~__BIT(i);
2631 } else if (one_allowed && !zero_allowed) {
2632 if (set_zero & __BIT(i))
2633 return -1;
2634 *res |= __BIT(i);
2635 } else {
2636 if (set_zero & __BIT(i)) {
2637 *res &= ~__BIT(i);
2638 } else if (set_one & __BIT(i)) {
2639 *res |= __BIT(i);
2640 } else if (!has_true) {
2641 *res &= ~__BIT(i);
2642 } else if (ZERO_ALLOWED(val, i)) {
2643 *res &= ~__BIT(i);
2644 } else if (ONE_ALLOWED(val, i)) {
2645 *res |= __BIT(i);
2646 } else {
2647 return -1;
2648 }
2649 }
2650 }
2651
2652 return 0;
2653 }
2654
2655 static bool
2656 vmx_ident(void)
2657 {
2658 uint64_t msr;
2659 int ret;
2660
2661 if (!(cpu_feature[1] & CPUID2_VMX)) {
2662 return false;
2663 }
2664
2665 msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
2666 if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
2667 return false;
2668 }
2669
2670 msr = rdmsr(MSR_IA32_VMX_BASIC);
2671 if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
2672 return false;
2673 }
2674 if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
2675 return false;
2676 }
2677
2678 /* PG and PE are reported, even if Unrestricted Guests is supported. */
2679 vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
2680 vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
2681 ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
2682 if (ret == -1) {
2683 return false;
2684 }
2685
2686 vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
2687 vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
2688 ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
2689 if (ret == -1) {
2690 return false;
2691 }
2692
2693 /* Init the CTLSs right now, and check for errors. */
2694 ret = vmx_init_ctls(
2695 MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
2696 VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
2697 &vmx_pinbased_ctls);
2698 if (ret == -1) {
2699 return false;
2700 }
2701 ret = vmx_init_ctls(
2702 MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
2703 VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
2704 &vmx_procbased_ctls);
2705 if (ret == -1) {
2706 return false;
2707 }
2708 ret = vmx_init_ctls(
2709 MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
2710 VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
2711 &vmx_procbased_ctls2);
2712 if (ret == -1) {
2713 return false;
2714 }
2715 ret = vmx_init_ctls(
2716 MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
2717 VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
2718 &vmx_entry_ctls);
2719 if (ret == -1) {
2720 return false;
2721 }
2722 ret = vmx_init_ctls(
2723 MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
2724 VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
2725 &vmx_exit_ctls);
2726 if (ret == -1) {
2727 return false;
2728 }
2729
2730 msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
2731 if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
2732 return false;
2733 }
2734 if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
2735 return false;
2736 }
2737 if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
2738 return false;
2739 }
2740 if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) == 0) {
2741 return false;
2742 }
2743 if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
2744 return false;
2745 }
2746
2747 return true;
2748 }
2749
2750 static void
2751 vmx_change_cpu(void *arg1, void *arg2)
2752 {
2753 struct cpu_info *ci = curcpu();
2754 bool enable = (bool)arg1;
2755 uint64_t cr4;
2756
2757 if (!enable) {
2758 vmx_vmxoff();
2759 }
2760
2761 cr4 = rcr4();
2762 if (enable) {
2763 cr4 |= CR4_VMXE;
2764 } else {
2765 cr4 &= ~CR4_VMXE;
2766 }
2767 lcr4(cr4);
2768
2769 if (enable) {
2770 vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
2771 }
2772 }
2773
2774 static void
2775 vmx_init_l1tf(void)
2776 {
2777 u_int descs[4];
2778 uint64_t msr;
2779
2780 if (cpuid_level < 7) {
2781 return;
2782 }
2783
2784 x86_cpuid(7, descs);
2785
2786 if (descs[3] & CPUID_SEF_ARCH_CAP) {
2787 msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
2788 if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
2789 /* No mitigation needed. */
2790 return;
2791 }
2792 }
2793
2794 if (descs[3] & CPUID_SEF_L1D_FLUSH) {
2795 /* Enable hardware mitigation. */
2796 vmx_msrlist_entry_nmsr += 1;
2797 }
2798 }
2799
2800 static void
2801 vmx_init(void)
2802 {
2803 CPU_INFO_ITERATOR cii;
2804 struct cpu_info *ci;
2805 uint64_t xc, msr;
2806 struct vmxon *vmxon;
2807 uint32_t revision;
2808 paddr_t pa;
2809 vaddr_t va;
2810 int error;
2811
2812 /* Init the ASID bitmap (VPID). */
2813 vmx_init_asid(VPID_MAX);
2814
2815 /* Init the XCR0 mask. */
2816 vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
2817
2818 /* Init the TLB flush op, the EPT flush op and the EPTP type. */
2819 msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
2820 if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
2821 vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
2822 } else {
2823 vmx_tlb_flush_op = VMX_INVVPID_ALL;
2824 }
2825 if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
2826 vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
2827 } else {
2828 vmx_ept_flush_op = VMX_INVEPT_ALL;
2829 }
2830 if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
2831 vmx_eptp_type = EPTP_TYPE_WB;
2832 } else {
2833 vmx_eptp_type = EPTP_TYPE_UC;
2834 }
2835
2836 /* Init the L1TF mitigation. */
2837 vmx_init_l1tf();
2838
2839 memset(vmxoncpu, 0, sizeof(vmxoncpu));
2840 revision = vmx_get_revision();
2841
2842 for (CPU_INFO_FOREACH(cii, ci)) {
2843 error = vmx_memalloc(&pa, &va, 1);
2844 if (error) {
2845 panic("%s: out of memory", __func__);
2846 }
2847 vmxoncpu[cpu_index(ci)].pa = pa;
2848 vmxoncpu[cpu_index(ci)].va = va;
2849
2850 vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
2851 vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
2852 }
2853
2854 xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
2855 xc_wait(xc);
2856 }
2857
2858 static void
2859 vmx_fini_asid(void)
2860 {
2861 size_t allocsz;
2862
2863 allocsz = roundup(vmx_maxasid, 8) / 8;
2864 kmem_free(vmx_asidmap, allocsz);
2865
2866 mutex_destroy(&vmx_asidlock);
2867 }
2868
2869 static void
2870 vmx_fini(void)
2871 {
2872 uint64_t xc;
2873 size_t i;
2874
2875 xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
2876 xc_wait(xc);
2877
2878 for (i = 0; i < MAXCPUS; i++) {
2879 if (vmxoncpu[i].pa != 0)
2880 vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
2881 }
2882
2883 vmx_fini_asid();
2884 }
2885
2886 static void
2887 vmx_capability(struct nvmm_capability *cap)
2888 {
2889 cap->u.x86.xcr0_mask = vmx_xcr0_mask;
2890 cap->u.x86.mxcsr_mask = x86_fpu_mxcsr_mask;
2891 cap->u.x86.conf_cpuid_maxops = VMX_NCPUIDS;
2892 }
2893
2894 const struct nvmm_impl nvmm_x86_vmx = {
2895 .ident = vmx_ident,
2896 .init = vmx_init,
2897 .fini = vmx_fini,
2898 .capability = vmx_capability,
2899 .conf_max = NVMM_X86_NCONF,
2900 .conf_sizes = vmx_conf_sizes,
2901 .state_size = sizeof(struct nvmm_x64_state),
2902 .machine_create = vmx_machine_create,
2903 .machine_destroy = vmx_machine_destroy,
2904 .machine_configure = vmx_machine_configure,
2905 .vcpu_create = vmx_vcpu_create,
2906 .vcpu_destroy = vmx_vcpu_destroy,
2907 .vcpu_setstate = vmx_vcpu_setstate,
2908 .vcpu_getstate = vmx_vcpu_getstate,
2909 .vcpu_inject = vmx_vcpu_inject,
2910 .vcpu_run = vmx_vcpu_run
2911 };
2912