nvmm_x86_vmx.c revision 1.36.2.14 1 /* $NetBSD: nvmm_x86_vmx.c,v 1.36.2.14 2020/09/13 11:54:10 martin Exp $ */
2
3 /*
4 * Copyright (c) 2018-2019 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Maxime Villard.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 #include <sys/cdefs.h>
33 __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.36.2.14 2020/09/13 11:54:10 martin Exp $");
34
35 #include <sys/param.h>
36 #include <sys/systm.h>
37 #include <sys/kernel.h>
38 #include <sys/kmem.h>
39 #include <sys/cpu.h>
40 #include <sys/xcall.h>
41 #include <sys/mman.h>
42 #include <sys/bitops.h>
43
44 #include <uvm/uvm.h>
45 #include <uvm/uvm_page.h>
46
47 #include <x86/cputypes.h>
48 #include <x86/specialreg.h>
49 #include <x86/pmap.h>
50 #include <x86/dbregs.h>
51 #include <x86/cpu_counter.h>
52 #include <machine/cpuvar.h>
53
54 #include <dev/nvmm/nvmm.h>
55 #include <dev/nvmm/nvmm_internal.h>
56 #include <dev/nvmm/x86/nvmm_x86.h>
57
58 int _vmx_vmxon(paddr_t *pa);
59 int _vmx_vmxoff(void);
60 int vmx_vmlaunch(uint64_t *gprs);
61 int vmx_vmresume(uint64_t *gprs);
62
63 #define vmx_vmxon(a) \
64 if (__predict_false(_vmx_vmxon(a) != 0)) { \
65 panic("%s: VMXON failed", __func__); \
66 }
67 #define vmx_vmxoff() \
68 if (__predict_false(_vmx_vmxoff() != 0)) { \
69 panic("%s: VMXOFF failed", __func__); \
70 }
71
72 struct ept_desc {
73 uint64_t eptp;
74 uint64_t mbz;
75 } __packed;
76
77 struct vpid_desc {
78 uint64_t vpid;
79 uint64_t addr;
80 } __packed;
81
82 static inline void
83 vmx_invept(uint64_t op, struct ept_desc *desc)
84 {
85 asm volatile (
86 "invept %[desc],%[op];"
87 "jz vmx_insn_failvalid;"
88 "jc vmx_insn_failinvalid;"
89 :
90 : [desc] "m" (*desc), [op] "r" (op)
91 : "memory", "cc"
92 );
93 }
94
95 static inline void
96 vmx_invvpid(uint64_t op, struct vpid_desc *desc)
97 {
98 asm volatile (
99 "invvpid %[desc],%[op];"
100 "jz vmx_insn_failvalid;"
101 "jc vmx_insn_failinvalid;"
102 :
103 : [desc] "m" (*desc), [op] "r" (op)
104 : "memory", "cc"
105 );
106 }
107
108 static inline uint64_t
109 vmx_vmread(uint64_t field)
110 {
111 uint64_t value;
112
113 asm volatile (
114 "vmread %[field],%[value];"
115 "jz vmx_insn_failvalid;"
116 "jc vmx_insn_failinvalid;"
117 : [value] "=r" (value)
118 : [field] "r" (field)
119 : "cc"
120 );
121
122 return value;
123 }
124
125 static inline void
126 vmx_vmwrite(uint64_t field, uint64_t value)
127 {
128 asm volatile (
129 "vmwrite %[value],%[field];"
130 "jz vmx_insn_failvalid;"
131 "jc vmx_insn_failinvalid;"
132 :
133 : [field] "r" (field), [value] "r" (value)
134 : "cc"
135 );
136 }
137
138 #ifdef DIAGNOSTIC
139 static inline paddr_t
140 vmx_vmptrst(void)
141 {
142 paddr_t pa;
143
144 asm volatile (
145 "vmptrst %[pa];"
146 :
147 : [pa] "m" (*(paddr_t *)&pa)
148 : "memory"
149 );
150
151 return pa;
152 }
153 #endif
154
155 static inline void
156 vmx_vmptrld(paddr_t *pa)
157 {
158 asm volatile (
159 "vmptrld %[pa];"
160 "jz vmx_insn_failvalid;"
161 "jc vmx_insn_failinvalid;"
162 :
163 : [pa] "m" (*pa)
164 : "memory", "cc"
165 );
166 }
167
168 static inline void
169 vmx_vmclear(paddr_t *pa)
170 {
171 asm volatile (
172 "vmclear %[pa];"
173 "jz vmx_insn_failvalid;"
174 "jc vmx_insn_failinvalid;"
175 :
176 : [pa] "m" (*pa)
177 : "memory", "cc"
178 );
179 }
180
181 #define MSR_IA32_FEATURE_CONTROL 0x003A
182 #define IA32_FEATURE_CONTROL_LOCK __BIT(0)
183 #define IA32_FEATURE_CONTROL_IN_SMX __BIT(1)
184 #define IA32_FEATURE_CONTROL_OUT_SMX __BIT(2)
185
186 #define MSR_IA32_VMX_BASIC 0x0480
187 #define IA32_VMX_BASIC_IDENT __BITS(30,0)
188 #define IA32_VMX_BASIC_DATA_SIZE __BITS(44,32)
189 #define IA32_VMX_BASIC_MEM_WIDTH __BIT(48)
190 #define IA32_VMX_BASIC_DUAL __BIT(49)
191 #define IA32_VMX_BASIC_MEM_TYPE __BITS(53,50)
192 #define MEM_TYPE_UC 0
193 #define MEM_TYPE_WB 6
194 #define IA32_VMX_BASIC_IO_REPORT __BIT(54)
195 #define IA32_VMX_BASIC_TRUE_CTLS __BIT(55)
196
197 #define MSR_IA32_VMX_PINBASED_CTLS 0x0481
198 #define MSR_IA32_VMX_PROCBASED_CTLS 0x0482
199 #define MSR_IA32_VMX_EXIT_CTLS 0x0483
200 #define MSR_IA32_VMX_ENTRY_CTLS 0x0484
201 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x048B
202
203 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x048D
204 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x048E
205 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x048F
206 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x0490
207
208 #define MSR_IA32_VMX_CR0_FIXED0 0x0486
209 #define MSR_IA32_VMX_CR0_FIXED1 0x0487
210 #define MSR_IA32_VMX_CR4_FIXED0 0x0488
211 #define MSR_IA32_VMX_CR4_FIXED1 0x0489
212
213 #define MSR_IA32_VMX_EPT_VPID_CAP 0x048C
214 #define IA32_VMX_EPT_VPID_XO __BIT(0)
215 #define IA32_VMX_EPT_VPID_WALKLENGTH_4 __BIT(6)
216 #define IA32_VMX_EPT_VPID_UC __BIT(8)
217 #define IA32_VMX_EPT_VPID_WB __BIT(14)
218 #define IA32_VMX_EPT_VPID_2MB __BIT(16)
219 #define IA32_VMX_EPT_VPID_1GB __BIT(17)
220 #define IA32_VMX_EPT_VPID_INVEPT __BIT(20)
221 #define IA32_VMX_EPT_VPID_FLAGS_AD __BIT(21)
222 #define IA32_VMX_EPT_VPID_ADVANCED_VMEXIT_INFO __BIT(22)
223 #define IA32_VMX_EPT_VPID_SHSTK __BIT(23)
224 #define IA32_VMX_EPT_VPID_INVEPT_CONTEXT __BIT(25)
225 #define IA32_VMX_EPT_VPID_INVEPT_ALL __BIT(26)
226 #define IA32_VMX_EPT_VPID_INVVPID __BIT(32)
227 #define IA32_VMX_EPT_VPID_INVVPID_ADDR __BIT(40)
228 #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT __BIT(41)
229 #define IA32_VMX_EPT_VPID_INVVPID_ALL __BIT(42)
230 #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG __BIT(43)
231
232 /* -------------------------------------------------------------------------- */
233
234 /* 16-bit control fields */
235 #define VMCS_VPID 0x00000000
236 #define VMCS_PIR_VECTOR 0x00000002
237 #define VMCS_EPTP_INDEX 0x00000004
238 /* 16-bit guest-state fields */
239 #define VMCS_GUEST_ES_SELECTOR 0x00000800
240 #define VMCS_GUEST_CS_SELECTOR 0x00000802
241 #define VMCS_GUEST_SS_SELECTOR 0x00000804
242 #define VMCS_GUEST_DS_SELECTOR 0x00000806
243 #define VMCS_GUEST_FS_SELECTOR 0x00000808
244 #define VMCS_GUEST_GS_SELECTOR 0x0000080A
245 #define VMCS_GUEST_LDTR_SELECTOR 0x0000080C
246 #define VMCS_GUEST_TR_SELECTOR 0x0000080E
247 #define VMCS_GUEST_INTR_STATUS 0x00000810
248 #define VMCS_PML_INDEX 0x00000812
249 /* 16-bit host-state fields */
250 #define VMCS_HOST_ES_SELECTOR 0x00000C00
251 #define VMCS_HOST_CS_SELECTOR 0x00000C02
252 #define VMCS_HOST_SS_SELECTOR 0x00000C04
253 #define VMCS_HOST_DS_SELECTOR 0x00000C06
254 #define VMCS_HOST_FS_SELECTOR 0x00000C08
255 #define VMCS_HOST_GS_SELECTOR 0x00000C0A
256 #define VMCS_HOST_TR_SELECTOR 0x00000C0C
257 /* 64-bit control fields */
258 #define VMCS_IO_BITMAP_A 0x00002000
259 #define VMCS_IO_BITMAP_B 0x00002002
260 #define VMCS_MSR_BITMAP 0x00002004
261 #define VMCS_EXIT_MSR_STORE_ADDRESS 0x00002006
262 #define VMCS_EXIT_MSR_LOAD_ADDRESS 0x00002008
263 #define VMCS_ENTRY_MSR_LOAD_ADDRESS 0x0000200A
264 #define VMCS_EXECUTIVE_VMCS 0x0000200C
265 #define VMCS_PML_ADDRESS 0x0000200E
266 #define VMCS_TSC_OFFSET 0x00002010
267 #define VMCS_VIRTUAL_APIC 0x00002012
268 #define VMCS_APIC_ACCESS 0x00002014
269 #define VMCS_PIR_DESC 0x00002016
270 #define VMCS_VM_CONTROL 0x00002018
271 #define VMCS_EPTP 0x0000201A
272 #define EPTP_TYPE __BITS(2,0)
273 #define EPTP_TYPE_UC 0
274 #define EPTP_TYPE_WB 6
275 #define EPTP_WALKLEN __BITS(5,3)
276 #define EPTP_FLAGS_AD __BIT(6)
277 #define EPTP_SSS __BIT(7)
278 #define EPTP_PHYSADDR __BITS(63,12)
279 #define VMCS_EOI_EXIT0 0x0000201C
280 #define VMCS_EOI_EXIT1 0x0000201E
281 #define VMCS_EOI_EXIT2 0x00002020
282 #define VMCS_EOI_EXIT3 0x00002022
283 #define VMCS_EPTP_LIST 0x00002024
284 #define VMCS_VMREAD_BITMAP 0x00002026
285 #define VMCS_VMWRITE_BITMAP 0x00002028
286 #define VMCS_VIRTUAL_EXCEPTION 0x0000202A
287 #define VMCS_XSS_EXIT_BITMAP 0x0000202C
288 #define VMCS_ENCLS_EXIT_BITMAP 0x0000202E
289 #define VMCS_SUBPAGE_PERM_TABLE_PTR 0x00002030
290 #define VMCS_TSC_MULTIPLIER 0x00002032
291 #define VMCS_ENCLV_EXIT_BITMAP 0x00002036
292 /* 64-bit read-only fields */
293 #define VMCS_GUEST_PHYSICAL_ADDRESS 0x00002400
294 /* 64-bit guest-state fields */
295 #define VMCS_LINK_POINTER 0x00002800
296 #define VMCS_GUEST_IA32_DEBUGCTL 0x00002802
297 #define VMCS_GUEST_IA32_PAT 0x00002804
298 #define VMCS_GUEST_IA32_EFER 0x00002806
299 #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL 0x00002808
300 #define VMCS_GUEST_PDPTE0 0x0000280A
301 #define VMCS_GUEST_PDPTE1 0x0000280C
302 #define VMCS_GUEST_PDPTE2 0x0000280E
303 #define VMCS_GUEST_PDPTE3 0x00002810
304 #define VMCS_GUEST_BNDCFGS 0x00002812
305 #define VMCS_GUEST_RTIT_CTL 0x00002814
306 #define VMCS_GUEST_PKRS 0x00002818
307 /* 64-bit host-state fields */
308 #define VMCS_HOST_IA32_PAT 0x00002C00
309 #define VMCS_HOST_IA32_EFER 0x00002C02
310 #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL 0x00002C04
311 #define VMCS_HOST_IA32_PKRS 0x00002C06
312 /* 32-bit control fields */
313 #define VMCS_PINBASED_CTLS 0x00004000
314 #define PIN_CTLS_INT_EXITING __BIT(0)
315 #define PIN_CTLS_NMI_EXITING __BIT(3)
316 #define PIN_CTLS_VIRTUAL_NMIS __BIT(5)
317 #define PIN_CTLS_ACTIVATE_PREEMPT_TIMER __BIT(6)
318 #define PIN_CTLS_PROCESS_POSTED_INTS __BIT(7)
319 #define VMCS_PROCBASED_CTLS 0x00004002
320 #define PROC_CTLS_INT_WINDOW_EXITING __BIT(2)
321 #define PROC_CTLS_USE_TSC_OFFSETTING __BIT(3)
322 #define PROC_CTLS_HLT_EXITING __BIT(7)
323 #define PROC_CTLS_INVLPG_EXITING __BIT(9)
324 #define PROC_CTLS_MWAIT_EXITING __BIT(10)
325 #define PROC_CTLS_RDPMC_EXITING __BIT(11)
326 #define PROC_CTLS_RDTSC_EXITING __BIT(12)
327 #define PROC_CTLS_RCR3_EXITING __BIT(15)
328 #define PROC_CTLS_LCR3_EXITING __BIT(16)
329 #define PROC_CTLS_RCR8_EXITING __BIT(19)
330 #define PROC_CTLS_LCR8_EXITING __BIT(20)
331 #define PROC_CTLS_USE_TPR_SHADOW __BIT(21)
332 #define PROC_CTLS_NMI_WINDOW_EXITING __BIT(22)
333 #define PROC_CTLS_DR_EXITING __BIT(23)
334 #define PROC_CTLS_UNCOND_IO_EXITING __BIT(24)
335 #define PROC_CTLS_USE_IO_BITMAPS __BIT(25)
336 #define PROC_CTLS_MONITOR_TRAP_FLAG __BIT(27)
337 #define PROC_CTLS_USE_MSR_BITMAPS __BIT(28)
338 #define PROC_CTLS_MONITOR_EXITING __BIT(29)
339 #define PROC_CTLS_PAUSE_EXITING __BIT(30)
340 #define PROC_CTLS_ACTIVATE_CTLS2 __BIT(31)
341 #define VMCS_EXCEPTION_BITMAP 0x00004004
342 #define VMCS_PF_ERROR_MASK 0x00004006
343 #define VMCS_PF_ERROR_MATCH 0x00004008
344 #define VMCS_CR3_TARGET_COUNT 0x0000400A
345 #define VMCS_EXIT_CTLS 0x0000400C
346 #define EXIT_CTLS_SAVE_DEBUG_CONTROLS __BIT(2)
347 #define EXIT_CTLS_HOST_LONG_MODE __BIT(9)
348 #define EXIT_CTLS_LOAD_PERFGLOBALCTRL __BIT(12)
349 #define EXIT_CTLS_ACK_INTERRUPT __BIT(15)
350 #define EXIT_CTLS_SAVE_PAT __BIT(18)
351 #define EXIT_CTLS_LOAD_PAT __BIT(19)
352 #define EXIT_CTLS_SAVE_EFER __BIT(20)
353 #define EXIT_CTLS_LOAD_EFER __BIT(21)
354 #define EXIT_CTLS_SAVE_PREEMPT_TIMER __BIT(22)
355 #define EXIT_CTLS_CLEAR_BNDCFGS __BIT(23)
356 #define EXIT_CTLS_CONCEAL_PT __BIT(24)
357 #define EXIT_CTLS_CLEAR_RTIT_CTL __BIT(25)
358 #define EXIT_CTLS_LOAD_CET __BIT(28)
359 #define EXIT_CTLS_LOAD_PKRS __BIT(29)
360 #define VMCS_EXIT_MSR_STORE_COUNT 0x0000400E
361 #define VMCS_EXIT_MSR_LOAD_COUNT 0x00004010
362 #define VMCS_ENTRY_CTLS 0x00004012
363 #define ENTRY_CTLS_LOAD_DEBUG_CONTROLS __BIT(2)
364 #define ENTRY_CTLS_LONG_MODE __BIT(9)
365 #define ENTRY_CTLS_SMM __BIT(10)
366 #define ENTRY_CTLS_DISABLE_DUAL __BIT(11)
367 #define ENTRY_CTLS_LOAD_PERFGLOBALCTRL __BIT(13)
368 #define ENTRY_CTLS_LOAD_PAT __BIT(14)
369 #define ENTRY_CTLS_LOAD_EFER __BIT(15)
370 #define ENTRY_CTLS_LOAD_BNDCFGS __BIT(16)
371 #define ENTRY_CTLS_CONCEAL_PT __BIT(17)
372 #define ENTRY_CTLS_LOAD_RTIT_CTL __BIT(18)
373 #define ENTRY_CTLS_LOAD_CET __BIT(20)
374 #define ENTRY_CTLS_LOAD_PKRS __BIT(22)
375 #define VMCS_ENTRY_MSR_LOAD_COUNT 0x00004014
376 #define VMCS_ENTRY_INTR_INFO 0x00004016
377 #define INTR_INFO_VECTOR __BITS(7,0)
378 #define INTR_INFO_TYPE __BITS(10,8)
379 #define INTR_TYPE_EXT_INT 0
380 #define INTR_TYPE_NMI 2
381 #define INTR_TYPE_HW_EXC 3
382 #define INTR_TYPE_SW_INT 4
383 #define INTR_TYPE_PRIV_SW_EXC 5
384 #define INTR_TYPE_SW_EXC 6
385 #define INTR_TYPE_OTHER 7
386 #define INTR_INFO_ERROR __BIT(11)
387 #define INTR_INFO_VALID __BIT(31)
388 #define VMCS_ENTRY_EXCEPTION_ERROR 0x00004018
389 #define VMCS_ENTRY_INSTRUCTION_LENGTH 0x0000401A
390 #define VMCS_TPR_THRESHOLD 0x0000401C
391 #define VMCS_PROCBASED_CTLS2 0x0000401E
392 #define PROC_CTLS2_VIRT_APIC_ACCESSES __BIT(0)
393 #define PROC_CTLS2_ENABLE_EPT __BIT(1)
394 #define PROC_CTLS2_DESC_TABLE_EXITING __BIT(2)
395 #define PROC_CTLS2_ENABLE_RDTSCP __BIT(3)
396 #define PROC_CTLS2_VIRT_X2APIC __BIT(4)
397 #define PROC_CTLS2_ENABLE_VPID __BIT(5)
398 #define PROC_CTLS2_WBINVD_EXITING __BIT(6)
399 #define PROC_CTLS2_UNRESTRICTED_GUEST __BIT(7)
400 #define PROC_CTLS2_APIC_REG_VIRT __BIT(8)
401 #define PROC_CTLS2_VIRT_INT_DELIVERY __BIT(9)
402 #define PROC_CTLS2_PAUSE_LOOP_EXITING __BIT(10)
403 #define PROC_CTLS2_RDRAND_EXITING __BIT(11)
404 #define PROC_CTLS2_INVPCID_ENABLE __BIT(12)
405 #define PROC_CTLS2_VMFUNC_ENABLE __BIT(13)
406 #define PROC_CTLS2_VMCS_SHADOWING __BIT(14)
407 #define PROC_CTLS2_ENCLS_EXITING __BIT(15)
408 #define PROC_CTLS2_RDSEED_EXITING __BIT(16)
409 #define PROC_CTLS2_PML_ENABLE __BIT(17)
410 #define PROC_CTLS2_EPT_VIOLATION __BIT(18)
411 #define PROC_CTLS2_CONCEAL_VMX_FROM_PT __BIT(19)
412 #define PROC_CTLS2_XSAVES_ENABLE __BIT(20)
413 #define PROC_CTLS2_MODE_BASED_EXEC_EPT __BIT(22)
414 #define PROC_CTLS2_SUBPAGE_PERMISSIONS __BIT(23)
415 #define PROC_CTLS2_PT_USES_GPA __BIT(24)
416 #define PROC_CTLS2_USE_TSC_SCALING __BIT(25)
417 #define PROC_CTLS2_WAIT_PAUSE_ENABLE __BIT(26)
418 #define PROC_CTLS2_ENCLV_EXITING __BIT(28)
419 #define VMCS_PLE_GAP 0x00004020
420 #define VMCS_PLE_WINDOW 0x00004022
421 /* 32-bit read-only data fields */
422 #define VMCS_INSTRUCTION_ERROR 0x00004400
423 #define VMCS_EXIT_REASON 0x00004402
424 #define VMCS_EXIT_INTR_INFO 0x00004404
425 #define VMCS_EXIT_INTR_ERRCODE 0x00004406
426 #define VMCS_IDT_VECTORING_INFO 0x00004408
427 #define VMCS_IDT_VECTORING_ERROR 0x0000440A
428 #define VMCS_EXIT_INSTRUCTION_LENGTH 0x0000440C
429 #define VMCS_EXIT_INSTRUCTION_INFO 0x0000440E
430 /* 32-bit guest-state fields */
431 #define VMCS_GUEST_ES_LIMIT 0x00004800
432 #define VMCS_GUEST_CS_LIMIT 0x00004802
433 #define VMCS_GUEST_SS_LIMIT 0x00004804
434 #define VMCS_GUEST_DS_LIMIT 0x00004806
435 #define VMCS_GUEST_FS_LIMIT 0x00004808
436 #define VMCS_GUEST_GS_LIMIT 0x0000480A
437 #define VMCS_GUEST_LDTR_LIMIT 0x0000480C
438 #define VMCS_GUEST_TR_LIMIT 0x0000480E
439 #define VMCS_GUEST_GDTR_LIMIT 0x00004810
440 #define VMCS_GUEST_IDTR_LIMIT 0x00004812
441 #define VMCS_GUEST_ES_ACCESS_RIGHTS 0x00004814
442 #define VMCS_GUEST_CS_ACCESS_RIGHTS 0x00004816
443 #define VMCS_GUEST_SS_ACCESS_RIGHTS 0x00004818
444 #define VMCS_GUEST_DS_ACCESS_RIGHTS 0x0000481A
445 #define VMCS_GUEST_FS_ACCESS_RIGHTS 0x0000481C
446 #define VMCS_GUEST_GS_ACCESS_RIGHTS 0x0000481E
447 #define VMCS_GUEST_LDTR_ACCESS_RIGHTS 0x00004820
448 #define VMCS_GUEST_TR_ACCESS_RIGHTS 0x00004822
449 #define VMCS_GUEST_INTERRUPTIBILITY 0x00004824
450 #define INT_STATE_STI __BIT(0)
451 #define INT_STATE_MOVSS __BIT(1)
452 #define INT_STATE_SMI __BIT(2)
453 #define INT_STATE_NMI __BIT(3)
454 #define INT_STATE_ENCLAVE __BIT(4)
455 #define VMCS_GUEST_ACTIVITY 0x00004826
456 #define VMCS_GUEST_SMBASE 0x00004828
457 #define VMCS_GUEST_IA32_SYSENTER_CS 0x0000482A
458 #define VMCS_PREEMPTION_TIMER_VALUE 0x0000482E
459 /* 32-bit host state fields */
460 #define VMCS_HOST_IA32_SYSENTER_CS 0x00004C00
461 /* Natural-Width control fields */
462 #define VMCS_CR0_MASK 0x00006000
463 #define VMCS_CR4_MASK 0x00006002
464 #define VMCS_CR0_SHADOW 0x00006004
465 #define VMCS_CR4_SHADOW 0x00006006
466 #define VMCS_CR3_TARGET0 0x00006008
467 #define VMCS_CR3_TARGET1 0x0000600A
468 #define VMCS_CR3_TARGET2 0x0000600C
469 #define VMCS_CR3_TARGET3 0x0000600E
470 /* Natural-Width read-only fields */
471 #define VMCS_EXIT_QUALIFICATION 0x00006400
472 #define VMCS_IO_RCX 0x00006402
473 #define VMCS_IO_RSI 0x00006404
474 #define VMCS_IO_RDI 0x00006406
475 #define VMCS_IO_RIP 0x00006408
476 #define VMCS_GUEST_LINEAR_ADDRESS 0x0000640A
477 /* Natural-Width guest-state fields */
478 #define VMCS_GUEST_CR0 0x00006800
479 #define VMCS_GUEST_CR3 0x00006802
480 #define VMCS_GUEST_CR4 0x00006804
481 #define VMCS_GUEST_ES_BASE 0x00006806
482 #define VMCS_GUEST_CS_BASE 0x00006808
483 #define VMCS_GUEST_SS_BASE 0x0000680A
484 #define VMCS_GUEST_DS_BASE 0x0000680C
485 #define VMCS_GUEST_FS_BASE 0x0000680E
486 #define VMCS_GUEST_GS_BASE 0x00006810
487 #define VMCS_GUEST_LDTR_BASE 0x00006812
488 #define VMCS_GUEST_TR_BASE 0x00006814
489 #define VMCS_GUEST_GDTR_BASE 0x00006816
490 #define VMCS_GUEST_IDTR_BASE 0x00006818
491 #define VMCS_GUEST_DR7 0x0000681A
492 #define VMCS_GUEST_RSP 0x0000681C
493 #define VMCS_GUEST_RIP 0x0000681E
494 #define VMCS_GUEST_RFLAGS 0x00006820
495 #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS 0x00006822
496 #define VMCS_GUEST_IA32_SYSENTER_ESP 0x00006824
497 #define VMCS_GUEST_IA32_SYSENTER_EIP 0x00006826
498 #define VMCS_GUEST_IA32_S_CET 0x00006828
499 #define VMCS_GUEST_SSP 0x0000682A
500 #define VMCS_GUEST_IA32_INTR_SSP_TABLE 0x0000682C
501 /* Natural-Width host-state fields */
502 #define VMCS_HOST_CR0 0x00006C00
503 #define VMCS_HOST_CR3 0x00006C02
504 #define VMCS_HOST_CR4 0x00006C04
505 #define VMCS_HOST_FS_BASE 0x00006C06
506 #define VMCS_HOST_GS_BASE 0x00006C08
507 #define VMCS_HOST_TR_BASE 0x00006C0A
508 #define VMCS_HOST_GDTR_BASE 0x00006C0C
509 #define VMCS_HOST_IDTR_BASE 0x00006C0E
510 #define VMCS_HOST_IA32_SYSENTER_ESP 0x00006C10
511 #define VMCS_HOST_IA32_SYSENTER_EIP 0x00006C12
512 #define VMCS_HOST_RSP 0x00006C14
513 #define VMCS_HOST_RIP 0x00006C16
514 #define VMCS_HOST_IA32_S_CET 0x00006C18
515 #define VMCS_HOST_SSP 0x00006C1A
516 #define VMCS_HOST_IA32_INTR_SSP_TABLE 0x00006C1C
517
518 /* VMX basic exit reasons. */
519 #define VMCS_EXITCODE_EXC_NMI 0
520 #define VMCS_EXITCODE_EXT_INT 1
521 #define VMCS_EXITCODE_SHUTDOWN 2
522 #define VMCS_EXITCODE_INIT 3
523 #define VMCS_EXITCODE_SIPI 4
524 #define VMCS_EXITCODE_SMI 5
525 #define VMCS_EXITCODE_OTHER_SMI 6
526 #define VMCS_EXITCODE_INT_WINDOW 7
527 #define VMCS_EXITCODE_NMI_WINDOW 8
528 #define VMCS_EXITCODE_TASK_SWITCH 9
529 #define VMCS_EXITCODE_CPUID 10
530 #define VMCS_EXITCODE_GETSEC 11
531 #define VMCS_EXITCODE_HLT 12
532 #define VMCS_EXITCODE_INVD 13
533 #define VMCS_EXITCODE_INVLPG 14
534 #define VMCS_EXITCODE_RDPMC 15
535 #define VMCS_EXITCODE_RDTSC 16
536 #define VMCS_EXITCODE_RSM 17
537 #define VMCS_EXITCODE_VMCALL 18
538 #define VMCS_EXITCODE_VMCLEAR 19
539 #define VMCS_EXITCODE_VMLAUNCH 20
540 #define VMCS_EXITCODE_VMPTRLD 21
541 #define VMCS_EXITCODE_VMPTRST 22
542 #define VMCS_EXITCODE_VMREAD 23
543 #define VMCS_EXITCODE_VMRESUME 24
544 #define VMCS_EXITCODE_VMWRITE 25
545 #define VMCS_EXITCODE_VMXOFF 26
546 #define VMCS_EXITCODE_VMXON 27
547 #define VMCS_EXITCODE_CR 28
548 #define VMCS_EXITCODE_DR 29
549 #define VMCS_EXITCODE_IO 30
550 #define VMCS_EXITCODE_RDMSR 31
551 #define VMCS_EXITCODE_WRMSR 32
552 #define VMCS_EXITCODE_FAIL_GUEST_INVALID 33
553 #define VMCS_EXITCODE_FAIL_MSR_INVALID 34
554 #define VMCS_EXITCODE_MWAIT 36
555 #define VMCS_EXITCODE_TRAP_FLAG 37
556 #define VMCS_EXITCODE_MONITOR 39
557 #define VMCS_EXITCODE_PAUSE 40
558 #define VMCS_EXITCODE_FAIL_MACHINE_CHECK 41
559 #define VMCS_EXITCODE_TPR_BELOW 43
560 #define VMCS_EXITCODE_APIC_ACCESS 44
561 #define VMCS_EXITCODE_VEOI 45
562 #define VMCS_EXITCODE_GDTR_IDTR 46
563 #define VMCS_EXITCODE_LDTR_TR 47
564 #define VMCS_EXITCODE_EPT_VIOLATION 48
565 #define VMCS_EXITCODE_EPT_MISCONFIG 49
566 #define VMCS_EXITCODE_INVEPT 50
567 #define VMCS_EXITCODE_RDTSCP 51
568 #define VMCS_EXITCODE_PREEMPT_TIMEOUT 52
569 #define VMCS_EXITCODE_INVVPID 53
570 #define VMCS_EXITCODE_WBINVD 54
571 #define VMCS_EXITCODE_XSETBV 55
572 #define VMCS_EXITCODE_APIC_WRITE 56
573 #define VMCS_EXITCODE_RDRAND 57
574 #define VMCS_EXITCODE_INVPCID 58
575 #define VMCS_EXITCODE_VMFUNC 59
576 #define VMCS_EXITCODE_ENCLS 60
577 #define VMCS_EXITCODE_RDSEED 61
578 #define VMCS_EXITCODE_PAGE_LOG_FULL 62
579 #define VMCS_EXITCODE_XSAVES 63
580 #define VMCS_EXITCODE_XRSTORS 64
581 #define VMCS_EXITCODE_SPP 66
582 #define VMCS_EXITCODE_UMWAIT 67
583 #define VMCS_EXITCODE_TPAUSE 68
584
585 /* -------------------------------------------------------------------------- */
586
587 static void vmx_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
588 static void vmx_vcpu_state_commit(struct nvmm_cpu *);
589
590 #define VMX_MSRLIST_STAR 0
591 #define VMX_MSRLIST_LSTAR 1
592 #define VMX_MSRLIST_CSTAR 2
593 #define VMX_MSRLIST_SFMASK 3
594 #define VMX_MSRLIST_KERNELGSBASE 4
595 #define VMX_MSRLIST_EXIT_NMSR 5
596 #define VMX_MSRLIST_L1DFLUSH 5
597
598 /* On entry, we may do +1 to include L1DFLUSH. */
599 static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
600
601 struct vmxon {
602 uint32_t ident;
603 #define VMXON_IDENT_REVISION __BITS(30,0)
604
605 uint8_t data[PAGE_SIZE - 4];
606 } __packed;
607
608 CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
609
610 struct vmxoncpu {
611 vaddr_t va;
612 paddr_t pa;
613 };
614
615 static struct vmxoncpu vmxoncpu[MAXCPUS];
616
617 struct vmcs {
618 uint32_t ident;
619 #define VMCS_IDENT_REVISION __BITS(30,0)
620 #define VMCS_IDENT_SHADOW __BIT(31)
621
622 uint32_t abort;
623 uint8_t data[PAGE_SIZE - 8];
624 } __packed;
625
626 CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
627
628 struct msr_entry {
629 uint32_t msr;
630 uint32_t rsvd;
631 uint64_t val;
632 } __packed;
633
634 #define VPID_MAX 0xFFFF
635
636 /* Make sure we never run out of VPIDs. */
637 CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
638
639 static uint64_t vmx_tlb_flush_op __read_mostly;
640 static uint64_t vmx_ept_flush_op __read_mostly;
641 static uint64_t vmx_eptp_type __read_mostly;
642
643 static uint64_t vmx_pinbased_ctls __read_mostly;
644 static uint64_t vmx_procbased_ctls __read_mostly;
645 static uint64_t vmx_procbased_ctls2 __read_mostly;
646 static uint64_t vmx_entry_ctls __read_mostly;
647 static uint64_t vmx_exit_ctls __read_mostly;
648
649 static uint64_t vmx_cr0_fixed0 __read_mostly;
650 static uint64_t vmx_cr0_fixed1 __read_mostly;
651 static uint64_t vmx_cr4_fixed0 __read_mostly;
652 static uint64_t vmx_cr4_fixed1 __read_mostly;
653
654 extern bool pmap_ept_has_ad;
655
656 #define VMX_PINBASED_CTLS_ONE \
657 (PIN_CTLS_INT_EXITING| \
658 PIN_CTLS_NMI_EXITING| \
659 PIN_CTLS_VIRTUAL_NMIS)
660
661 #define VMX_PINBASED_CTLS_ZERO 0
662
663 #define VMX_PROCBASED_CTLS_ONE \
664 (PROC_CTLS_USE_TSC_OFFSETTING| \
665 PROC_CTLS_HLT_EXITING| \
666 PROC_CTLS_MWAIT_EXITING | \
667 PROC_CTLS_RDPMC_EXITING | \
668 PROC_CTLS_RCR8_EXITING | \
669 PROC_CTLS_LCR8_EXITING | \
670 PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
671 PROC_CTLS_USE_MSR_BITMAPS | \
672 PROC_CTLS_MONITOR_EXITING | \
673 PROC_CTLS_ACTIVATE_CTLS2)
674
675 #define VMX_PROCBASED_CTLS_ZERO \
676 (PROC_CTLS_RCR3_EXITING| \
677 PROC_CTLS_LCR3_EXITING)
678
679 #define VMX_PROCBASED_CTLS2_ONE \
680 (PROC_CTLS2_ENABLE_EPT| \
681 PROC_CTLS2_ENABLE_VPID| \
682 PROC_CTLS2_UNRESTRICTED_GUEST)
683
684 #define VMX_PROCBASED_CTLS2_ZERO 0
685
686 #define VMX_ENTRY_CTLS_ONE \
687 (ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
688 ENTRY_CTLS_LOAD_EFER| \
689 ENTRY_CTLS_LOAD_PAT)
690
691 #define VMX_ENTRY_CTLS_ZERO \
692 (ENTRY_CTLS_SMM| \
693 ENTRY_CTLS_DISABLE_DUAL)
694
695 #define VMX_EXIT_CTLS_ONE \
696 (EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
697 EXIT_CTLS_HOST_LONG_MODE| \
698 EXIT_CTLS_SAVE_PAT| \
699 EXIT_CTLS_LOAD_PAT| \
700 EXIT_CTLS_SAVE_EFER| \
701 EXIT_CTLS_LOAD_EFER)
702
703 #define VMX_EXIT_CTLS_ZERO 0
704
705 static uint8_t *vmx_asidmap __read_mostly;
706 static uint32_t vmx_maxasid __read_mostly;
707 static kmutex_t vmx_asidlock __cacheline_aligned;
708
709 #define VMX_XCR0_MASK_DEFAULT (XCR0_X87|XCR0_SSE)
710 static uint64_t vmx_xcr0_mask __read_mostly;
711
712 #define VMX_NCPUIDS 32
713
714 #define VMCS_NPAGES 1
715 #define VMCS_SIZE (VMCS_NPAGES * PAGE_SIZE)
716
717 #define MSRBM_NPAGES 1
718 #define MSRBM_SIZE (MSRBM_NPAGES * PAGE_SIZE)
719
720 #define EFER_TLB_FLUSH \
721 (EFER_NXE|EFER_LMA|EFER_LME)
722 #define CR0_TLB_FLUSH \
723 (CR0_PG|CR0_WP|CR0_CD|CR0_NW)
724 #define CR4_TLB_FLUSH \
725 (CR4_PSE|CR4_PAE|CR4_PGE|CR4_PCIDE|CR4_SMEP)
726
727 /* -------------------------------------------------------------------------- */
728
729 struct vmx_machdata {
730 volatile uint64_t mach_htlb_gen;
731 };
732
733 static const size_t vmx_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
734 [NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
735 sizeof(struct nvmm_vcpu_conf_cpuid),
736 [NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
737 sizeof(struct nvmm_vcpu_conf_tpr)
738 };
739
740 struct vmx_cpudata {
741 /* General */
742 uint64_t asid;
743 bool gtlb_want_flush;
744 bool gtsc_want_update;
745 uint64_t vcpu_htlb_gen;
746 kcpuset_t *htlb_want_flush;
747
748 /* VMCS */
749 struct vmcs *vmcs;
750 paddr_t vmcs_pa;
751 size_t vmcs_refcnt;
752 struct cpu_info *vmcs_ci;
753 bool vmcs_launched;
754
755 /* MSR bitmap */
756 uint8_t *msrbm;
757 paddr_t msrbm_pa;
758
759 /* Host state */
760 uint64_t hxcr0;
761 uint64_t star;
762 uint64_t lstar;
763 uint64_t cstar;
764 uint64_t sfmask;
765 uint64_t kernelgsbase;
766 bool ts_set;
767 struct xsave_header hfpu __aligned(64);
768
769 /* Intr state */
770 bool int_window_exit;
771 bool nmi_window_exit;
772 bool evt_pending;
773
774 /* Guest state */
775 struct msr_entry *gmsr;
776 paddr_t gmsr_pa;
777 uint64_t gmsr_misc_enable;
778 uint64_t gcr2;
779 uint64_t gcr8;
780 uint64_t gxcr0;
781 uint64_t gprs[NVMM_X64_NGPR];
782 uint64_t drs[NVMM_X64_NDR];
783 uint64_t gtsc;
784 struct xsave_header gfpu __aligned(64);
785
786 /* VCPU configuration. */
787 bool cpuidpresent[VMX_NCPUIDS];
788 struct nvmm_vcpu_conf_cpuid cpuid[VMX_NCPUIDS];
789 struct nvmm_vcpu_conf_tpr tpr;
790 };
791
792 static const struct {
793 uint64_t selector;
794 uint64_t attrib;
795 uint64_t limit;
796 uint64_t base;
797 } vmx_guest_segs[NVMM_X64_NSEG] = {
798 [NVMM_X64_SEG_ES] = {
799 VMCS_GUEST_ES_SELECTOR,
800 VMCS_GUEST_ES_ACCESS_RIGHTS,
801 VMCS_GUEST_ES_LIMIT,
802 VMCS_GUEST_ES_BASE
803 },
804 [NVMM_X64_SEG_CS] = {
805 VMCS_GUEST_CS_SELECTOR,
806 VMCS_GUEST_CS_ACCESS_RIGHTS,
807 VMCS_GUEST_CS_LIMIT,
808 VMCS_GUEST_CS_BASE
809 },
810 [NVMM_X64_SEG_SS] = {
811 VMCS_GUEST_SS_SELECTOR,
812 VMCS_GUEST_SS_ACCESS_RIGHTS,
813 VMCS_GUEST_SS_LIMIT,
814 VMCS_GUEST_SS_BASE
815 },
816 [NVMM_X64_SEG_DS] = {
817 VMCS_GUEST_DS_SELECTOR,
818 VMCS_GUEST_DS_ACCESS_RIGHTS,
819 VMCS_GUEST_DS_LIMIT,
820 VMCS_GUEST_DS_BASE
821 },
822 [NVMM_X64_SEG_FS] = {
823 VMCS_GUEST_FS_SELECTOR,
824 VMCS_GUEST_FS_ACCESS_RIGHTS,
825 VMCS_GUEST_FS_LIMIT,
826 VMCS_GUEST_FS_BASE
827 },
828 [NVMM_X64_SEG_GS] = {
829 VMCS_GUEST_GS_SELECTOR,
830 VMCS_GUEST_GS_ACCESS_RIGHTS,
831 VMCS_GUEST_GS_LIMIT,
832 VMCS_GUEST_GS_BASE
833 },
834 [NVMM_X64_SEG_GDT] = {
835 0, /* doesn't exist */
836 0, /* doesn't exist */
837 VMCS_GUEST_GDTR_LIMIT,
838 VMCS_GUEST_GDTR_BASE
839 },
840 [NVMM_X64_SEG_IDT] = {
841 0, /* doesn't exist */
842 0, /* doesn't exist */
843 VMCS_GUEST_IDTR_LIMIT,
844 VMCS_GUEST_IDTR_BASE
845 },
846 [NVMM_X64_SEG_LDT] = {
847 VMCS_GUEST_LDTR_SELECTOR,
848 VMCS_GUEST_LDTR_ACCESS_RIGHTS,
849 VMCS_GUEST_LDTR_LIMIT,
850 VMCS_GUEST_LDTR_BASE
851 },
852 [NVMM_X64_SEG_TR] = {
853 VMCS_GUEST_TR_SELECTOR,
854 VMCS_GUEST_TR_ACCESS_RIGHTS,
855 VMCS_GUEST_TR_LIMIT,
856 VMCS_GUEST_TR_BASE
857 }
858 };
859
860 /* -------------------------------------------------------------------------- */
861
862 static uint64_t
863 vmx_get_revision(void)
864 {
865 uint64_t msr;
866
867 msr = rdmsr(MSR_IA32_VMX_BASIC);
868 msr &= IA32_VMX_BASIC_IDENT;
869
870 return msr;
871 }
872
873 static void
874 vmx_vmclear_ipi(void *arg1, void *arg2)
875 {
876 paddr_t vmcs_pa = (paddr_t)arg1;
877 vmx_vmclear(&vmcs_pa);
878 }
879
880 static void
881 vmx_vmclear_remote(struct cpu_info *ci, paddr_t vmcs_pa)
882 {
883 uint64_t xc;
884 int bound;
885
886 KASSERT(kpreempt_disabled());
887
888 bound = curlwp_bind();
889 kpreempt_enable();
890
891 xc = xc_unicast(XC_HIGHPRI, vmx_vmclear_ipi, (void *)vmcs_pa, NULL, ci);
892 xc_wait(xc);
893
894 kpreempt_disable();
895 curlwp_bindx(bound);
896 }
897
898 static void
899 vmx_vmcs_enter(struct nvmm_cpu *vcpu)
900 {
901 struct vmx_cpudata *cpudata = vcpu->cpudata;
902 struct cpu_info *vmcs_ci;
903
904 cpudata->vmcs_refcnt++;
905 if (cpudata->vmcs_refcnt > 1) {
906 KASSERT(kpreempt_disabled());
907 KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
908 return;
909 }
910
911 vmcs_ci = cpudata->vmcs_ci;
912 cpudata->vmcs_ci = (void *)0x00FFFFFFFFFFFFFF; /* clobber */
913
914 kpreempt_disable();
915
916 if (vmcs_ci == NULL) {
917 /* This VMCS is loaded for the first time. */
918 vmx_vmclear(&cpudata->vmcs_pa);
919 cpudata->vmcs_launched = false;
920 } else if (vmcs_ci != curcpu()) {
921 /* This VMCS is active on a remote CPU. */
922 vmx_vmclear_remote(vmcs_ci, cpudata->vmcs_pa);
923 cpudata->vmcs_launched = false;
924 } else {
925 /* This VMCS is active on curcpu, nothing to do. */
926 }
927
928 vmx_vmptrld(&cpudata->vmcs_pa);
929 }
930
931 static void
932 vmx_vmcs_leave(struct nvmm_cpu *vcpu)
933 {
934 struct vmx_cpudata *cpudata = vcpu->cpudata;
935
936 KASSERT(kpreempt_disabled());
937 KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
938 KASSERT(cpudata->vmcs_refcnt > 0);
939 cpudata->vmcs_refcnt--;
940
941 if (cpudata->vmcs_refcnt > 0) {
942 return;
943 }
944
945 cpudata->vmcs_ci = curcpu();
946 kpreempt_enable();
947 }
948
949 static void
950 vmx_vmcs_destroy(struct nvmm_cpu *vcpu)
951 {
952 struct vmx_cpudata *cpudata = vcpu->cpudata;
953
954 KASSERT(kpreempt_disabled());
955 KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
956 KASSERT(cpudata->vmcs_refcnt == 1);
957 cpudata->vmcs_refcnt--;
958
959 vmx_vmclear(&cpudata->vmcs_pa);
960 kpreempt_enable();
961 }
962
963 /* -------------------------------------------------------------------------- */
964
965 static void
966 vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
967 {
968 struct vmx_cpudata *cpudata = vcpu->cpudata;
969 uint64_t ctls1;
970
971 ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
972
973 if (nmi) {
974 // XXX INT_STATE_NMI?
975 ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
976 cpudata->nmi_window_exit = true;
977 } else {
978 ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
979 cpudata->int_window_exit = true;
980 }
981
982 vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
983 }
984
985 static void
986 vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
987 {
988 struct vmx_cpudata *cpudata = vcpu->cpudata;
989 uint64_t ctls1;
990
991 ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
992
993 if (nmi) {
994 ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
995 cpudata->nmi_window_exit = false;
996 } else {
997 ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
998 cpudata->int_window_exit = false;
999 }
1000
1001 vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
1002 }
1003
1004 static inline int
1005 vmx_event_has_error(uint8_t vector)
1006 {
1007 switch (vector) {
1008 case 8: /* #DF */
1009 case 10: /* #TS */
1010 case 11: /* #NP */
1011 case 12: /* #SS */
1012 case 13: /* #GP */
1013 case 14: /* #PF */
1014 case 17: /* #AC */
1015 case 30: /* #SX */
1016 return 1;
1017 default:
1018 return 0;
1019 }
1020 }
1021
1022 static int
1023 vmx_vcpu_inject(struct nvmm_cpu *vcpu)
1024 {
1025 struct nvmm_comm_page *comm = vcpu->comm;
1026 struct vmx_cpudata *cpudata = vcpu->cpudata;
1027 int type = 0, err = 0, ret = EINVAL;
1028 u_int evtype;
1029 uint8_t vector;
1030 uint64_t info, error;
1031
1032 evtype = comm->event.type;
1033 vector = comm->event.vector;
1034 error = comm->event.u.excp.error;
1035 __insn_barrier();
1036
1037 vmx_vmcs_enter(vcpu);
1038
1039 switch (evtype) {
1040 case NVMM_VCPU_EVENT_EXCP:
1041 if (vector == 2 || vector >= 32)
1042 goto out;
1043 if (vector == 3 || vector == 0)
1044 goto out;
1045 type = INTR_TYPE_HW_EXC;
1046 err = vmx_event_has_error(vector);
1047 break;
1048 case NVMM_VCPU_EVENT_INTR:
1049 type = INTR_TYPE_EXT_INT;
1050 if (vector == 2) {
1051 type = INTR_TYPE_NMI;
1052 vmx_event_waitexit_enable(vcpu, true);
1053 }
1054 err = 0;
1055 break;
1056 default:
1057 goto out;
1058 }
1059
1060 info =
1061 __SHIFTIN((uint64_t)vector, INTR_INFO_VECTOR) |
1062 __SHIFTIN((uint64_t)type, INTR_INFO_TYPE) |
1063 __SHIFTIN((uint64_t)err, INTR_INFO_ERROR) |
1064 __SHIFTIN((uint64_t)1, INTR_INFO_VALID);
1065 vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
1066 vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, error);
1067
1068 cpudata->evt_pending = true;
1069 ret = 0;
1070
1071 out:
1072 vmx_vmcs_leave(vcpu);
1073 return ret;
1074 }
1075
1076 static void
1077 vmx_inject_ud(struct nvmm_cpu *vcpu)
1078 {
1079 struct nvmm_comm_page *comm = vcpu->comm;
1080 int ret __diagused;
1081
1082 comm->event.type = NVMM_VCPU_EVENT_EXCP;
1083 comm->event.vector = 6;
1084 comm->event.u.excp.error = 0;
1085
1086 ret = vmx_vcpu_inject(vcpu);
1087 KASSERT(ret == 0);
1088 }
1089
1090 static void
1091 vmx_inject_gp(struct nvmm_cpu *vcpu)
1092 {
1093 struct nvmm_comm_page *comm = vcpu->comm;
1094 int ret __diagused;
1095
1096 comm->event.type = NVMM_VCPU_EVENT_EXCP;
1097 comm->event.vector = 13;
1098 comm->event.u.excp.error = 0;
1099
1100 ret = vmx_vcpu_inject(vcpu);
1101 KASSERT(ret == 0);
1102 }
1103
1104 static inline int
1105 vmx_vcpu_event_commit(struct nvmm_cpu *vcpu)
1106 {
1107 if (__predict_true(!vcpu->comm->event_commit)) {
1108 return 0;
1109 }
1110 vcpu->comm->event_commit = false;
1111 return vmx_vcpu_inject(vcpu);
1112 }
1113
1114 static inline void
1115 vmx_inkernel_advance(void)
1116 {
1117 uint64_t rip, inslen, intstate;
1118
1119 /*
1120 * Maybe we should also apply single-stepping and debug exceptions.
1121 * Matters for guest-ring3, because it can execute 'cpuid' under a
1122 * debugger.
1123 */
1124 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1125 rip = vmx_vmread(VMCS_GUEST_RIP);
1126 vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
1127 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
1128 vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
1129 intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
1130 }
1131
1132 static void
1133 vmx_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
1134 {
1135 exit->u.inv.hwcode = code;
1136 exit->reason = NVMM_VCPU_EXIT_INVALID;
1137 }
1138
1139 static void
1140 vmx_exit_exc_nmi(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1141 struct nvmm_vcpu_exit *exit)
1142 {
1143 uint64_t qual;
1144
1145 qual = vmx_vmread(VMCS_EXIT_INTR_INFO);
1146
1147 if ((qual & INTR_INFO_VALID) == 0) {
1148 goto error;
1149 }
1150 if (__SHIFTOUT(qual, INTR_INFO_TYPE) != INTR_TYPE_NMI) {
1151 goto error;
1152 }
1153
1154 exit->reason = NVMM_VCPU_EXIT_NONE;
1155 return;
1156
1157 error:
1158 vmx_exit_invalid(exit, VMCS_EXITCODE_EXC_NMI);
1159 }
1160
1161 #define VMX_CPUID_MAX_BASIC 0x16
1162 #define VMX_CPUID_MAX_HYPERVISOR 0x40000000
1163 #define VMX_CPUID_MAX_EXTENDED 0x80000008
1164 static uint32_t vmx_cpuid_max_basic __read_mostly;
1165 static uint32_t vmx_cpuid_max_extended __read_mostly;
1166
1167 static void
1168 vmx_inkernel_exec_cpuid(struct vmx_cpudata *cpudata, uint64_t eax, uint64_t ecx)
1169 {
1170 u_int descs[4];
1171
1172 x86_cpuid2(eax, ecx, descs);
1173 cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
1174 cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
1175 cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
1176 cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
1177 }
1178
1179 static void
1180 vmx_inkernel_handle_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1181 uint64_t eax, uint64_t ecx)
1182 {
1183 struct vmx_cpudata *cpudata = vcpu->cpudata;
1184 unsigned int ncpus;
1185 uint64_t cr4;
1186
1187 if (eax < 0x40000000) {
1188 if (__predict_false(eax > vmx_cpuid_max_basic)) {
1189 eax = vmx_cpuid_max_basic;
1190 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1191 }
1192 } else if (eax < 0x80000000) {
1193 if (__predict_false(eax > VMX_CPUID_MAX_HYPERVISOR)) {
1194 eax = vmx_cpuid_max_basic;
1195 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1196 }
1197 } else {
1198 if (__predict_false(eax > vmx_cpuid_max_extended)) {
1199 eax = vmx_cpuid_max_basic;
1200 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1201 }
1202 }
1203
1204 switch (eax) {
1205 case 0x00000000:
1206 cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_basic;
1207 break;
1208 case 0x00000001:
1209 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000001.eax;
1210
1211 cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
1212 cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
1213 CPUID_LOCAL_APIC_ID);
1214
1215 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
1216 cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
1217 if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
1218 cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_PCID;
1219 }
1220
1221 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
1222
1223 /* CPUID2_OSXSAVE depends on CR4. */
1224 cr4 = vmx_vmread(VMCS_GUEST_CR4);
1225 if (!(cr4 & CR4_OSXSAVE)) {
1226 cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
1227 }
1228 break;
1229 case 0x00000002:
1230 break;
1231 case 0x00000003:
1232 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1233 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1234 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1235 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1236 break;
1237 case 0x00000004: /* Deterministic Cache Parameters */
1238 break; /* TODO? */
1239 case 0x00000005: /* MONITOR/MWAIT */
1240 case 0x00000006: /* Thermal and Power Management */
1241 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1242 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1243 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1244 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1245 break;
1246 case 0x00000007: /* Structured Extended Feature Flags Enumeration */
1247 switch (ecx) {
1248 case 0:
1249 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1250 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
1251 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
1252 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
1253 if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
1254 cpudata->gprs[NVMM_X64_GPR_RBX] |= CPUID_SEF_INVPCID;
1255 }
1256 break;
1257 default:
1258 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1259 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1260 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1261 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1262 break;
1263 }
1264 break;
1265 case 0x00000008: /* Empty */
1266 case 0x00000009: /* Direct Cache Access Information */
1267 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1268 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1269 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1270 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1271 break;
1272 case 0x0000000A: /* Architectural Performance Monitoring */
1273 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1274 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1275 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1276 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1277 break;
1278 case 0x0000000B: /* Extended Topology Enumeration */
1279 switch (ecx) {
1280 case 0: /* Threads */
1281 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1282 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1283 cpudata->gprs[NVMM_X64_GPR_RCX] =
1284 __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
1285 __SHIFTIN(CPUID_TOP_LVLTYPE_SMT, CPUID_TOP_LVLTYPE);
1286 cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
1287 break;
1288 case 1: /* Cores */
1289 ncpus = atomic_load_relaxed(&mach->ncpus);
1290 cpudata->gprs[NVMM_X64_GPR_RAX] = ilog2(ncpus);
1291 cpudata->gprs[NVMM_X64_GPR_RBX] = ncpus;
1292 cpudata->gprs[NVMM_X64_GPR_RCX] =
1293 __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
1294 __SHIFTIN(CPUID_TOP_LVLTYPE_CORE, CPUID_TOP_LVLTYPE);
1295 cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
1296 break;
1297 default:
1298 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1299 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1300 cpudata->gprs[NVMM_X64_GPR_RCX] = 0; /* LVLTYPE_INVAL */
1301 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1302 break;
1303 }
1304 break;
1305 case 0x0000000C: /* Empty */
1306 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1307 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1308 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1309 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1310 break;
1311 case 0x0000000D: /* Processor Extended State Enumeration */
1312 if (vmx_xcr0_mask == 0) {
1313 break;
1314 }
1315 switch (ecx) {
1316 case 0:
1317 cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
1318 if (cpudata->gxcr0 & XCR0_SSE) {
1319 cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
1320 } else {
1321 cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
1322 }
1323 cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
1324 cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
1325 cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
1326 break;
1327 case 1:
1328 cpudata->gprs[NVMM_X64_GPR_RAX] &=
1329 (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
1330 CPUID_PES1_XGETBV);
1331 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1332 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1333 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1334 break;
1335 default:
1336 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1337 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1338 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1339 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1340 break;
1341 }
1342 break;
1343 case 0x0000000E: /* Empty */
1344 case 0x0000000F: /* Intel RDT Monitoring Enumeration */
1345 case 0x00000010: /* Intel RDT Allocation Enumeration */
1346 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1347 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1348 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1349 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1350 break;
1351 case 0x00000011: /* Empty */
1352 case 0x00000012: /* Intel SGX Capability Enumeration */
1353 case 0x00000013: /* Empty */
1354 case 0x00000014: /* Intel Processor Trace Enumeration */
1355 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1356 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1357 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1358 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1359 break;
1360 case 0x00000015: /* TSC and Nominal Core Crystal Clock Information */
1361 case 0x00000016: /* Processor Frequency Information */
1362 break;
1363
1364 case 0x40000000: /* Hypervisor Information */
1365 cpudata->gprs[NVMM_X64_GPR_RAX] = VMX_CPUID_MAX_HYPERVISOR;
1366 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1367 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1368 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1369 memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
1370 memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
1371 memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
1372 break;
1373
1374 case 0x80000000:
1375 cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_extended;
1376 break;
1377 case 0x80000001:
1378 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000001.eax;
1379 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
1380 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
1381 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
1382 break;
1383 case 0x80000002: /* Processor Brand String */
1384 case 0x80000003: /* Processor Brand String */
1385 case 0x80000004: /* Processor Brand String */
1386 case 0x80000005: /* Reserved Zero */
1387 case 0x80000006: /* Cache Information */
1388 break;
1389 case 0x80000007: /* TSC Information */
1390 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000007.eax;
1391 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000007.ebx;
1392 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000007.ecx;
1393 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000007.edx;
1394 break;
1395 case 0x80000008: /* Address Sizes */
1396 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000008.eax;
1397 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000008.ebx;
1398 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000008.ecx;
1399 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000008.edx;
1400 break;
1401
1402 default:
1403 break;
1404 }
1405 }
1406
1407 static void
1408 vmx_exit_insn(struct nvmm_vcpu_exit *exit, uint64_t reason)
1409 {
1410 uint64_t inslen, rip;
1411
1412 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1413 rip = vmx_vmread(VMCS_GUEST_RIP);
1414 exit->u.insn.npc = rip + inslen;
1415 exit->reason = reason;
1416 }
1417
1418 static void
1419 vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1420 struct nvmm_vcpu_exit *exit)
1421 {
1422 struct vmx_cpudata *cpudata = vcpu->cpudata;
1423 struct nvmm_vcpu_conf_cpuid *cpuid;
1424 uint64_t eax, ecx;
1425 size_t i;
1426
1427 eax = cpudata->gprs[NVMM_X64_GPR_RAX];
1428 ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
1429 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1430 vmx_inkernel_handle_cpuid(mach, vcpu, eax, ecx);
1431
1432 for (i = 0; i < VMX_NCPUIDS; i++) {
1433 if (!cpudata->cpuidpresent[i]) {
1434 continue;
1435 }
1436 cpuid = &cpudata->cpuid[i];
1437 if (cpuid->leaf != eax) {
1438 continue;
1439 }
1440
1441 if (cpuid->exit) {
1442 vmx_exit_insn(exit, NVMM_VCPU_EXIT_CPUID);
1443 return;
1444 }
1445 KASSERT(cpuid->mask);
1446
1447 /* del */
1448 cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->u.mask.del.eax;
1449 cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
1450 cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
1451 cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
1452
1453 /* set */
1454 cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->u.mask.set.eax;
1455 cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
1456 cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
1457 cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
1458
1459 break;
1460 }
1461
1462 vmx_inkernel_advance();
1463 exit->reason = NVMM_VCPU_EXIT_NONE;
1464 }
1465
1466 static void
1467 vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1468 struct nvmm_vcpu_exit *exit)
1469 {
1470 struct vmx_cpudata *cpudata = vcpu->cpudata;
1471 uint64_t rflags;
1472
1473 if (cpudata->int_window_exit) {
1474 rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
1475 if (rflags & PSL_I) {
1476 vmx_event_waitexit_disable(vcpu, false);
1477 }
1478 }
1479
1480 vmx_inkernel_advance();
1481 exit->reason = NVMM_VCPU_EXIT_HALTED;
1482 }
1483
1484 #define VMX_QUAL_CR_NUM __BITS(3,0)
1485 #define VMX_QUAL_CR_TYPE __BITS(5,4)
1486 #define CR_TYPE_WRITE 0
1487 #define CR_TYPE_READ 1
1488 #define CR_TYPE_CLTS 2
1489 #define CR_TYPE_LMSW 3
1490 #define VMX_QUAL_CR_LMSW_OPMEM __BIT(6)
1491 #define VMX_QUAL_CR_GPR __BITS(11,8)
1492 #define VMX_QUAL_CR_LMSW_SRC __BIT(31,16)
1493
1494 static inline int
1495 vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
1496 {
1497 /* Bits set to 1 in fixed0 are fixed to 1. */
1498 if ((crval & fixed0) != fixed0) {
1499 return -1;
1500 }
1501 /* Bits set to 0 in fixed1 are fixed to 0. */
1502 if (crval & ~fixed1) {
1503 return -1;
1504 }
1505 return 0;
1506 }
1507
1508 static int
1509 vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1510 uint64_t qual)
1511 {
1512 struct vmx_cpudata *cpudata = vcpu->cpudata;
1513 uint64_t type, gpr, cr0;
1514 uint64_t efer, ctls1;
1515
1516 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1517 if (type != CR_TYPE_WRITE) {
1518 return -1;
1519 }
1520
1521 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1522 KASSERT(gpr < 16);
1523
1524 if (gpr == NVMM_X64_GPR_RSP) {
1525 gpr = vmx_vmread(VMCS_GUEST_RSP);
1526 } else {
1527 gpr = cpudata->gprs[gpr];
1528 }
1529
1530 cr0 = gpr | CR0_NE | CR0_ET;
1531 cr0 &= ~(CR0_NW|CR0_CD);
1532
1533 if (vmx_check_cr(cr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
1534 return -1;
1535 }
1536
1537 /*
1538 * XXX Handle 32bit PAE paging, need to set PDPTEs, fetched manually
1539 * from CR3.
1540 */
1541
1542 if (cr0 & CR0_PG) {
1543 ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
1544 efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
1545 if (efer & EFER_LME) {
1546 ctls1 |= ENTRY_CTLS_LONG_MODE;
1547 efer |= EFER_LMA;
1548 } else {
1549 ctls1 &= ~ENTRY_CTLS_LONG_MODE;
1550 efer &= ~EFER_LMA;
1551 }
1552 vmx_vmwrite(VMCS_GUEST_IA32_EFER, efer);
1553 vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
1554 }
1555
1556 vmx_vmwrite(VMCS_GUEST_CR0, cr0);
1557 vmx_inkernel_advance();
1558 return 0;
1559 }
1560
1561 static int
1562 vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1563 uint64_t qual)
1564 {
1565 struct vmx_cpudata *cpudata = vcpu->cpudata;
1566 uint64_t type, gpr, cr4;
1567
1568 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1569 if (type != CR_TYPE_WRITE) {
1570 return -1;
1571 }
1572
1573 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1574 KASSERT(gpr < 16);
1575
1576 if (gpr == NVMM_X64_GPR_RSP) {
1577 gpr = vmx_vmread(VMCS_GUEST_RSP);
1578 } else {
1579 gpr = cpudata->gprs[gpr];
1580 }
1581
1582 cr4 = gpr | CR4_VMXE;
1583
1584 if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
1585 return -1;
1586 }
1587
1588 vmx_vmwrite(VMCS_GUEST_CR4, cr4);
1589 vmx_inkernel_advance();
1590 return 0;
1591 }
1592
1593 static int
1594 vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1595 uint64_t qual, struct nvmm_vcpu_exit *exit)
1596 {
1597 struct vmx_cpudata *cpudata = vcpu->cpudata;
1598 uint64_t type, gpr;
1599 bool write;
1600
1601 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1602 if (type == CR_TYPE_WRITE) {
1603 write = true;
1604 } else if (type == CR_TYPE_READ) {
1605 write = false;
1606 } else {
1607 return -1;
1608 }
1609
1610 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1611 KASSERT(gpr < 16);
1612
1613 if (write) {
1614 if (gpr == NVMM_X64_GPR_RSP) {
1615 cpudata->gcr8 = vmx_vmread(VMCS_GUEST_RSP);
1616 } else {
1617 cpudata->gcr8 = cpudata->gprs[gpr];
1618 }
1619 if (cpudata->tpr.exit_changed) {
1620 exit->reason = NVMM_VCPU_EXIT_TPR_CHANGED;
1621 }
1622 } else {
1623 if (gpr == NVMM_X64_GPR_RSP) {
1624 vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
1625 } else {
1626 cpudata->gprs[gpr] = cpudata->gcr8;
1627 }
1628 }
1629
1630 vmx_inkernel_advance();
1631 return 0;
1632 }
1633
1634 static void
1635 vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1636 struct nvmm_vcpu_exit *exit)
1637 {
1638 uint64_t qual;
1639 int ret;
1640
1641 exit->reason = NVMM_VCPU_EXIT_NONE;
1642
1643 qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1644
1645 switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
1646 case 0:
1647 ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
1648 break;
1649 case 4:
1650 ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
1651 break;
1652 case 8:
1653 ret = vmx_inkernel_handle_cr8(mach, vcpu, qual, exit);
1654 break;
1655 default:
1656 ret = -1;
1657 break;
1658 }
1659
1660 if (ret == -1) {
1661 vmx_inject_gp(vcpu);
1662 }
1663 }
1664
1665 #define VMX_QUAL_IO_SIZE __BITS(2,0)
1666 #define IO_SIZE_8 0
1667 #define IO_SIZE_16 1
1668 #define IO_SIZE_32 3
1669 #define VMX_QUAL_IO_IN __BIT(3)
1670 #define VMX_QUAL_IO_STR __BIT(4)
1671 #define VMX_QUAL_IO_REP __BIT(5)
1672 #define VMX_QUAL_IO_DX __BIT(6)
1673 #define VMX_QUAL_IO_PORT __BITS(31,16)
1674
1675 #define VMX_INFO_IO_ADRSIZE __BITS(9,7)
1676 #define IO_ADRSIZE_16 0
1677 #define IO_ADRSIZE_32 1
1678 #define IO_ADRSIZE_64 2
1679 #define VMX_INFO_IO_SEG __BITS(17,15)
1680
1681 static void
1682 vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1683 struct nvmm_vcpu_exit *exit)
1684 {
1685 uint64_t qual, info, inslen, rip;
1686
1687 qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1688 info = vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO);
1689
1690 exit->reason = NVMM_VCPU_EXIT_IO;
1691
1692 exit->u.io.in = (qual & VMX_QUAL_IO_IN) != 0;
1693 exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
1694
1695 KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
1696 exit->u.io.seg = __SHIFTOUT(info, VMX_INFO_IO_SEG);
1697
1698 if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
1699 exit->u.io.address_size = 8;
1700 } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
1701 exit->u.io.address_size = 4;
1702 } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
1703 exit->u.io.address_size = 2;
1704 }
1705
1706 if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
1707 exit->u.io.operand_size = 4;
1708 } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
1709 exit->u.io.operand_size = 2;
1710 } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
1711 exit->u.io.operand_size = 1;
1712 }
1713
1714 exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
1715 exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
1716
1717 if (exit->u.io.in && exit->u.io.str) {
1718 exit->u.io.seg = NVMM_X64_SEG_ES;
1719 }
1720
1721 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1722 rip = vmx_vmread(VMCS_GUEST_RIP);
1723 exit->u.io.npc = rip + inslen;
1724
1725 vmx_vcpu_state_provide(vcpu,
1726 NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
1727 NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
1728 }
1729
1730 static const uint64_t msr_ignore_list[] = {
1731 MSR_BIOS_SIGN,
1732 MSR_IA32_PLATFORM_ID
1733 };
1734
1735 static bool
1736 vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1737 struct nvmm_vcpu_exit *exit)
1738 {
1739 struct vmx_cpudata *cpudata = vcpu->cpudata;
1740 uint64_t val;
1741 size_t i;
1742
1743 if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
1744 if (exit->u.rdmsr.msr == MSR_CR_PAT) {
1745 val = vmx_vmread(VMCS_GUEST_IA32_PAT);
1746 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1747 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1748 goto handled;
1749 }
1750 if (exit->u.rdmsr.msr == MSR_MISC_ENABLE) {
1751 val = cpudata->gmsr_misc_enable;
1752 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1753 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1754 goto handled;
1755 }
1756 if (exit->u.rdmsr.msr == MSR_IA32_ARCH_CAPABILITIES) {
1757 u_int descs[4];
1758 if (cpuid_level < 7) {
1759 goto error;
1760 }
1761 x86_cpuid(7, descs);
1762 if (!(descs[3] & CPUID_SEF_ARCH_CAP)) {
1763 goto error;
1764 }
1765 val = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
1766 val &= (IA32_ARCH_RDCL_NO |
1767 IA32_ARCH_SSB_NO |
1768 IA32_ARCH_MDS_NO |
1769 IA32_ARCH_TAA_NO);
1770 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1771 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1772 goto handled;
1773 }
1774 for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1775 if (msr_ignore_list[i] != exit->u.rdmsr.msr)
1776 continue;
1777 val = 0;
1778 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1779 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1780 goto handled;
1781 }
1782 } else {
1783 if (exit->u.wrmsr.msr == MSR_TSC) {
1784 cpudata->gtsc = exit->u.wrmsr.val;
1785 cpudata->gtsc_want_update = true;
1786 goto handled;
1787 }
1788 if (exit->u.wrmsr.msr == MSR_CR_PAT) {
1789 val = exit->u.wrmsr.val;
1790 if (__predict_false(!nvmm_x86_pat_validate(val))) {
1791 goto error;
1792 }
1793 vmx_vmwrite(VMCS_GUEST_IA32_PAT, val);
1794 goto handled;
1795 }
1796 if (exit->u.wrmsr.msr == MSR_MISC_ENABLE) {
1797 /* Don't care. */
1798 goto handled;
1799 }
1800 for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1801 if (msr_ignore_list[i] != exit->u.wrmsr.msr)
1802 continue;
1803 goto handled;
1804 }
1805 }
1806
1807 return false;
1808
1809 handled:
1810 vmx_inkernel_advance();
1811 return true;
1812
1813 error:
1814 vmx_inject_gp(vcpu);
1815 return true;
1816 }
1817
1818 static void
1819 vmx_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1820 struct nvmm_vcpu_exit *exit)
1821 {
1822 struct vmx_cpudata *cpudata = vcpu->cpudata;
1823 uint64_t inslen, rip;
1824
1825 exit->reason = NVMM_VCPU_EXIT_RDMSR;
1826 exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1827
1828 if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
1829 exit->reason = NVMM_VCPU_EXIT_NONE;
1830 return;
1831 }
1832
1833 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1834 rip = vmx_vmread(VMCS_GUEST_RIP);
1835 exit->u.rdmsr.npc = rip + inslen;
1836
1837 vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
1838 }
1839
1840 static void
1841 vmx_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1842 struct nvmm_vcpu_exit *exit)
1843 {
1844 struct vmx_cpudata *cpudata = vcpu->cpudata;
1845 uint64_t rdx, rax, inslen, rip;
1846
1847 rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
1848 rax = cpudata->gprs[NVMM_X64_GPR_RAX];
1849
1850 exit->reason = NVMM_VCPU_EXIT_WRMSR;
1851 exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1852 exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
1853
1854 if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
1855 exit->reason = NVMM_VCPU_EXIT_NONE;
1856 return;
1857 }
1858
1859 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1860 rip = vmx_vmread(VMCS_GUEST_RIP);
1861 exit->u.wrmsr.npc = rip + inslen;
1862
1863 vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
1864 }
1865
1866 static void
1867 vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1868 struct nvmm_vcpu_exit *exit)
1869 {
1870 struct vmx_cpudata *cpudata = vcpu->cpudata;
1871 uint64_t val;
1872
1873 exit->reason = NVMM_VCPU_EXIT_NONE;
1874
1875 val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
1876 (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
1877
1878 if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
1879 goto error;
1880 } else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
1881 goto error;
1882 } else if (__predict_false((val & XCR0_X87) == 0)) {
1883 goto error;
1884 }
1885
1886 cpudata->gxcr0 = val;
1887
1888 vmx_inkernel_advance();
1889 return;
1890
1891 error:
1892 vmx_inject_gp(vcpu);
1893 }
1894
1895 #define VMX_EPT_VIOLATION_READ __BIT(0)
1896 #define VMX_EPT_VIOLATION_WRITE __BIT(1)
1897 #define VMX_EPT_VIOLATION_EXECUTE __BIT(2)
1898
1899 static void
1900 vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1901 struct nvmm_vcpu_exit *exit)
1902 {
1903 uint64_t perm;
1904 gpaddr_t gpa;
1905
1906 gpa = vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS);
1907
1908 exit->reason = NVMM_VCPU_EXIT_MEMORY;
1909 perm = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1910 if (perm & VMX_EPT_VIOLATION_WRITE)
1911 exit->u.mem.prot = PROT_WRITE;
1912 else if (perm & VMX_EPT_VIOLATION_EXECUTE)
1913 exit->u.mem.prot = PROT_EXEC;
1914 else
1915 exit->u.mem.prot = PROT_READ;
1916 exit->u.mem.gpa = gpa;
1917 exit->u.mem.inst_len = 0;
1918
1919 vmx_vcpu_state_provide(vcpu,
1920 NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
1921 NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
1922 }
1923
1924 /* -------------------------------------------------------------------------- */
1925
1926 static void
1927 vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
1928 {
1929 struct vmx_cpudata *cpudata = vcpu->cpudata;
1930
1931 cpudata->ts_set = (rcr0() & CR0_TS) != 0;
1932
1933 fpu_area_save(&cpudata->hfpu, vmx_xcr0_mask);
1934 fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask);
1935
1936 if (vmx_xcr0_mask != 0) {
1937 cpudata->hxcr0 = rdxcr(0);
1938 wrxcr(0, cpudata->gxcr0);
1939 }
1940 }
1941
1942 static void
1943 vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
1944 {
1945 struct vmx_cpudata *cpudata = vcpu->cpudata;
1946
1947 if (vmx_xcr0_mask != 0) {
1948 cpudata->gxcr0 = rdxcr(0);
1949 wrxcr(0, cpudata->hxcr0);
1950 }
1951
1952 fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask);
1953 fpu_area_restore(&cpudata->hfpu, vmx_xcr0_mask);
1954
1955 if (cpudata->ts_set) {
1956 stts();
1957 }
1958 }
1959
1960 static void
1961 vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
1962 {
1963 struct vmx_cpudata *cpudata = vcpu->cpudata;
1964
1965 x86_dbregs_save(curlwp);
1966
1967 ldr7(0);
1968
1969 ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
1970 ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
1971 ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
1972 ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
1973 ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
1974 }
1975
1976 static void
1977 vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
1978 {
1979 struct vmx_cpudata *cpudata = vcpu->cpudata;
1980
1981 cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
1982 cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
1983 cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
1984 cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
1985 cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
1986
1987 x86_dbregs_restore(curlwp);
1988 }
1989
1990 static void
1991 vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
1992 {
1993 struct vmx_cpudata *cpudata = vcpu->cpudata;
1994
1995 /* This gets restored automatically by the CPU. */
1996 vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
1997 vmx_vmwrite(VMCS_HOST_CR3, rcr3());
1998 vmx_vmwrite(VMCS_HOST_CR4, rcr4());
1999
2000 cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
2001 }
2002
2003 static void
2004 vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
2005 {
2006 struct vmx_cpudata *cpudata = vcpu->cpudata;
2007
2008 wrmsr(MSR_STAR, cpudata->star);
2009 wrmsr(MSR_LSTAR, cpudata->lstar);
2010 wrmsr(MSR_CSTAR, cpudata->cstar);
2011 wrmsr(MSR_SFMASK, cpudata->sfmask);
2012 wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
2013 }
2014
2015 /* -------------------------------------------------------------------------- */
2016
2017 #define VMX_INVVPID_ADDRESS 0
2018 #define VMX_INVVPID_CONTEXT 1
2019 #define VMX_INVVPID_ALL 2
2020 #define VMX_INVVPID_CONTEXT_NOGLOBAL 3
2021
2022 #define VMX_INVEPT_CONTEXT 1
2023 #define VMX_INVEPT_ALL 2
2024
2025 static inline void
2026 vmx_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
2027 {
2028 struct vmx_cpudata *cpudata = vcpu->cpudata;
2029
2030 if (vcpu->hcpu_last != hcpu) {
2031 cpudata->gtlb_want_flush = true;
2032 }
2033 }
2034
2035 static inline void
2036 vmx_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
2037 {
2038 struct vmx_cpudata *cpudata = vcpu->cpudata;
2039 struct ept_desc ept_desc;
2040
2041 if (__predict_true(!kcpuset_isset(cpudata->htlb_want_flush, hcpu))) {
2042 return;
2043 }
2044
2045 ept_desc.eptp = vmx_vmread(VMCS_EPTP);
2046 ept_desc.mbz = 0;
2047 vmx_invept(vmx_ept_flush_op, &ept_desc);
2048 kcpuset_clear(cpudata->htlb_want_flush, hcpu);
2049 }
2050
2051 static inline uint64_t
2052 vmx_htlb_flush(struct vmx_machdata *machdata, struct vmx_cpudata *cpudata)
2053 {
2054 struct ept_desc ept_desc;
2055 uint64_t machgen;
2056
2057 machgen = machdata->mach_htlb_gen;
2058 if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
2059 return machgen;
2060 }
2061
2062 kcpuset_copy(cpudata->htlb_want_flush, kcpuset_running);
2063
2064 ept_desc.eptp = vmx_vmread(VMCS_EPTP);
2065 ept_desc.mbz = 0;
2066 vmx_invept(vmx_ept_flush_op, &ept_desc);
2067
2068 return machgen;
2069 }
2070
2071 static inline void
2072 vmx_htlb_flush_ack(struct vmx_cpudata *cpudata, uint64_t machgen)
2073 {
2074 cpudata->vcpu_htlb_gen = machgen;
2075 kcpuset_clear(cpudata->htlb_want_flush, cpu_number());
2076 }
2077
2078 static inline void
2079 vmx_exit_evt(struct vmx_cpudata *cpudata)
2080 {
2081 uint64_t info, err, inslen;
2082
2083 cpudata->evt_pending = false;
2084
2085 info = vmx_vmread(VMCS_IDT_VECTORING_INFO);
2086 if (__predict_true((info & INTR_INFO_VALID) == 0)) {
2087 return;
2088 }
2089 err = vmx_vmread(VMCS_IDT_VECTORING_ERROR);
2090
2091 vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
2092 vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, err);
2093
2094 switch (__SHIFTOUT(info, INTR_INFO_TYPE)) {
2095 case INTR_TYPE_SW_INT:
2096 case INTR_TYPE_PRIV_SW_EXC:
2097 case INTR_TYPE_SW_EXC:
2098 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
2099 vmx_vmwrite(VMCS_ENTRY_INSTRUCTION_LENGTH, inslen);
2100 }
2101
2102 cpudata->evt_pending = true;
2103 }
2104
2105 static int
2106 vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
2107 struct nvmm_vcpu_exit *exit)
2108 {
2109 struct nvmm_comm_page *comm = vcpu->comm;
2110 struct vmx_machdata *machdata = mach->machdata;
2111 struct vmx_cpudata *cpudata = vcpu->cpudata;
2112 struct vpid_desc vpid_desc;
2113 struct cpu_info *ci;
2114 uint64_t exitcode;
2115 uint64_t intstate;
2116 uint64_t machgen;
2117 int hcpu, s, ret;
2118 bool launched;
2119
2120 vmx_vmcs_enter(vcpu);
2121
2122 if (__predict_false(vmx_vcpu_event_commit(vcpu) != 0)) {
2123 vmx_vmcs_leave(vcpu);
2124 return EINVAL;
2125 }
2126 vmx_vcpu_state_commit(vcpu);
2127 comm->state_cached = 0;
2128
2129 ci = curcpu();
2130 hcpu = cpu_number();
2131 launched = cpudata->vmcs_launched;
2132
2133 vmx_gtlb_catchup(vcpu, hcpu);
2134 vmx_htlb_catchup(vcpu, hcpu);
2135
2136 if (vcpu->hcpu_last != hcpu) {
2137 vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
2138 vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
2139 vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
2140 vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
2141 cpudata->gtsc_want_update = true;
2142 vcpu->hcpu_last = hcpu;
2143 }
2144
2145 vmx_vcpu_guest_dbregs_enter(vcpu);
2146 vmx_vcpu_guest_misc_enter(vcpu);
2147
2148 while (1) {
2149 if (cpudata->gtlb_want_flush) {
2150 vpid_desc.vpid = cpudata->asid;
2151 vpid_desc.addr = 0;
2152 vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
2153 cpudata->gtlb_want_flush = false;
2154 }
2155
2156 if (__predict_false(cpudata->gtsc_want_update)) {
2157 vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->gtsc - rdtsc());
2158 cpudata->gtsc_want_update = false;
2159 }
2160
2161 s = splhigh();
2162 machgen = vmx_htlb_flush(machdata, cpudata);
2163 vmx_vcpu_guest_fpu_enter(vcpu);
2164 lcr2(cpudata->gcr2);
2165 if (launched) {
2166 ret = vmx_vmresume(cpudata->gprs);
2167 } else {
2168 ret = vmx_vmlaunch(cpudata->gprs);
2169 }
2170 cpudata->gcr2 = rcr2();
2171 vmx_vcpu_guest_fpu_leave(vcpu);
2172 vmx_htlb_flush_ack(cpudata, machgen);
2173 splx(s);
2174
2175 if (__predict_false(ret != 0)) {
2176 vmx_exit_invalid(exit, -1);
2177 break;
2178 }
2179 vmx_exit_evt(cpudata);
2180
2181 launched = true;
2182
2183 exitcode = vmx_vmread(VMCS_EXIT_REASON);
2184 exitcode &= __BITS(15,0);
2185
2186 switch (exitcode) {
2187 case VMCS_EXITCODE_EXC_NMI:
2188 vmx_exit_exc_nmi(mach, vcpu, exit);
2189 break;
2190 case VMCS_EXITCODE_EXT_INT:
2191 exit->reason = NVMM_VCPU_EXIT_NONE;
2192 break;
2193 case VMCS_EXITCODE_CPUID:
2194 vmx_exit_cpuid(mach, vcpu, exit);
2195 break;
2196 case VMCS_EXITCODE_HLT:
2197 vmx_exit_hlt(mach, vcpu, exit);
2198 break;
2199 case VMCS_EXITCODE_CR:
2200 vmx_exit_cr(mach, vcpu, exit);
2201 break;
2202 case VMCS_EXITCODE_IO:
2203 vmx_exit_io(mach, vcpu, exit);
2204 break;
2205 case VMCS_EXITCODE_RDMSR:
2206 vmx_exit_rdmsr(mach, vcpu, exit);
2207 break;
2208 case VMCS_EXITCODE_WRMSR:
2209 vmx_exit_wrmsr(mach, vcpu, exit);
2210 break;
2211 case VMCS_EXITCODE_SHUTDOWN:
2212 exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
2213 break;
2214 case VMCS_EXITCODE_MONITOR:
2215 vmx_exit_insn(exit, NVMM_VCPU_EXIT_MONITOR);
2216 break;
2217 case VMCS_EXITCODE_MWAIT:
2218 vmx_exit_insn(exit, NVMM_VCPU_EXIT_MWAIT);
2219 break;
2220 case VMCS_EXITCODE_XSETBV:
2221 vmx_exit_xsetbv(mach, vcpu, exit);
2222 break;
2223 case VMCS_EXITCODE_RDPMC:
2224 case VMCS_EXITCODE_RDTSCP:
2225 case VMCS_EXITCODE_INVVPID:
2226 case VMCS_EXITCODE_INVEPT:
2227 case VMCS_EXITCODE_VMCALL:
2228 case VMCS_EXITCODE_VMCLEAR:
2229 case VMCS_EXITCODE_VMLAUNCH:
2230 case VMCS_EXITCODE_VMPTRLD:
2231 case VMCS_EXITCODE_VMPTRST:
2232 case VMCS_EXITCODE_VMREAD:
2233 case VMCS_EXITCODE_VMRESUME:
2234 case VMCS_EXITCODE_VMWRITE:
2235 case VMCS_EXITCODE_VMXOFF:
2236 case VMCS_EXITCODE_VMXON:
2237 vmx_inject_ud(vcpu);
2238 exit->reason = NVMM_VCPU_EXIT_NONE;
2239 break;
2240 case VMCS_EXITCODE_EPT_VIOLATION:
2241 vmx_exit_epf(mach, vcpu, exit);
2242 break;
2243 case VMCS_EXITCODE_INT_WINDOW:
2244 vmx_event_waitexit_disable(vcpu, false);
2245 exit->reason = NVMM_VCPU_EXIT_INT_READY;
2246 break;
2247 case VMCS_EXITCODE_NMI_WINDOW:
2248 vmx_event_waitexit_disable(vcpu, true);
2249 exit->reason = NVMM_VCPU_EXIT_NMI_READY;
2250 break;
2251 default:
2252 vmx_exit_invalid(exit, exitcode);
2253 break;
2254 }
2255
2256 /* If no reason to return to userland, keep rolling. */
2257 if (nvmm_return_needed()) {
2258 break;
2259 }
2260 if (exit->reason != NVMM_VCPU_EXIT_NONE) {
2261 break;
2262 }
2263 }
2264
2265 cpudata->vmcs_launched = launched;
2266
2267 cpudata->gtsc = vmx_vmread(VMCS_TSC_OFFSET) + rdtsc();
2268
2269 vmx_vcpu_guest_misc_leave(vcpu);
2270 vmx_vcpu_guest_dbregs_leave(vcpu);
2271
2272 exit->exitstate.rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
2273 exit->exitstate.cr8 = cpudata->gcr8;
2274 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2275 exit->exitstate.int_shadow =
2276 (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
2277 exit->exitstate.int_window_exiting = cpudata->int_window_exit;
2278 exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
2279 exit->exitstate.evt_pending = cpudata->evt_pending;
2280
2281 vmx_vmcs_leave(vcpu);
2282
2283 return 0;
2284 }
2285
2286 /* -------------------------------------------------------------------------- */
2287
2288 static int
2289 vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
2290 {
2291 struct pglist pglist;
2292 paddr_t _pa;
2293 vaddr_t _va;
2294 size_t i;
2295 int ret;
2296
2297 ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
2298 &pglist, 1, 0);
2299 if (ret != 0)
2300 return ENOMEM;
2301 _pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
2302 _va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
2303 UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
2304 if (_va == 0)
2305 goto error;
2306
2307 for (i = 0; i < npages; i++) {
2308 pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
2309 VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
2310 }
2311 pmap_update(pmap_kernel());
2312
2313 memset((void *)_va, 0, npages * PAGE_SIZE);
2314
2315 *pa = _pa;
2316 *va = _va;
2317 return 0;
2318
2319 error:
2320 for (i = 0; i < npages; i++) {
2321 uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
2322 }
2323 return ENOMEM;
2324 }
2325
2326 static void
2327 vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
2328 {
2329 size_t i;
2330
2331 pmap_kremove(va, npages * PAGE_SIZE);
2332 pmap_update(pmap_kernel());
2333 uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
2334 for (i = 0; i < npages; i++) {
2335 uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
2336 }
2337 }
2338
2339 /* -------------------------------------------------------------------------- */
2340
2341 static void
2342 vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
2343 {
2344 uint64_t byte;
2345 uint8_t bitoff;
2346
2347 if (msr < 0x00002000) {
2348 /* Range 1 */
2349 byte = ((msr - 0x00000000) / 8) + 0;
2350 } else if (msr >= 0xC0000000 && msr < 0xC0002000) {
2351 /* Range 2 */
2352 byte = ((msr - 0xC0000000) / 8) + 1024;
2353 } else {
2354 panic("%s: wrong range", __func__);
2355 }
2356
2357 bitoff = (msr & 0x7);
2358
2359 if (read) {
2360 bitmap[byte] &= ~__BIT(bitoff);
2361 }
2362 if (write) {
2363 bitmap[2048 + byte] &= ~__BIT(bitoff);
2364 }
2365 }
2366
2367 #define VMX_SEG_ATTRIB_TYPE __BITS(3,0)
2368 #define VMX_SEG_ATTRIB_S __BIT(4)
2369 #define VMX_SEG_ATTRIB_DPL __BITS(6,5)
2370 #define VMX_SEG_ATTRIB_P __BIT(7)
2371 #define VMX_SEG_ATTRIB_AVL __BIT(12)
2372 #define VMX_SEG_ATTRIB_L __BIT(13)
2373 #define VMX_SEG_ATTRIB_DEF __BIT(14)
2374 #define VMX_SEG_ATTRIB_G __BIT(15)
2375 #define VMX_SEG_ATTRIB_UNUSABLE __BIT(16)
2376
2377 static void
2378 vmx_vcpu_setstate_seg(const struct nvmm_x64_state_seg *segs, int idx)
2379 {
2380 uint64_t attrib;
2381
2382 attrib =
2383 __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
2384 __SHIFTIN(segs[idx].attrib.s, VMX_SEG_ATTRIB_S) |
2385 __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
2386 __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
2387 __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
2388 __SHIFTIN(segs[idx].attrib.l, VMX_SEG_ATTRIB_L) |
2389 __SHIFTIN(segs[idx].attrib.def, VMX_SEG_ATTRIB_DEF) |
2390 __SHIFTIN(segs[idx].attrib.g, VMX_SEG_ATTRIB_G) |
2391 (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
2392
2393 if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2394 vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
2395 vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
2396 }
2397 vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
2398 vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
2399 }
2400
2401 static void
2402 vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
2403 {
2404 uint64_t selector = 0, attrib = 0, base, limit;
2405
2406 if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2407 selector = vmx_vmread(vmx_guest_segs[idx].selector);
2408 attrib = vmx_vmread(vmx_guest_segs[idx].attrib);
2409 }
2410 limit = vmx_vmread(vmx_guest_segs[idx].limit);
2411 base = vmx_vmread(vmx_guest_segs[idx].base);
2412
2413 segs[idx].selector = selector;
2414 segs[idx].limit = limit;
2415 segs[idx].base = base;
2416 segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
2417 segs[idx].attrib.s = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_S);
2418 segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
2419 segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
2420 segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
2421 segs[idx].attrib.l = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_L);
2422 segs[idx].attrib.def = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF);
2423 segs[idx].attrib.g = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_G);
2424 if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
2425 segs[idx].attrib.p = 0;
2426 }
2427 }
2428
2429 static inline bool
2430 vmx_state_tlb_flush(const struct nvmm_x64_state *state, uint64_t flags)
2431 {
2432 uint64_t cr0, cr3, cr4, efer;
2433
2434 if (flags & NVMM_X64_STATE_CRS) {
2435 cr0 = vmx_vmread(VMCS_GUEST_CR0);
2436 if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
2437 return true;
2438 }
2439 cr3 = vmx_vmread(VMCS_GUEST_CR3);
2440 if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
2441 return true;
2442 }
2443 cr4 = vmx_vmread(VMCS_GUEST_CR4);
2444 if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
2445 return true;
2446 }
2447 }
2448
2449 if (flags & NVMM_X64_STATE_MSRS) {
2450 efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
2451 if ((efer ^
2452 state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
2453 return true;
2454 }
2455 }
2456
2457 return false;
2458 }
2459
2460 static void
2461 vmx_vcpu_setstate(struct nvmm_cpu *vcpu)
2462 {
2463 struct nvmm_comm_page *comm = vcpu->comm;
2464 const struct nvmm_x64_state *state = &comm->state;
2465 struct vmx_cpudata *cpudata = vcpu->cpudata;
2466 struct fxsave *fpustate;
2467 uint64_t ctls1, intstate;
2468 uint64_t flags;
2469
2470 flags = comm->state_wanted;
2471
2472 vmx_vmcs_enter(vcpu);
2473
2474 if (vmx_state_tlb_flush(state, flags)) {
2475 cpudata->gtlb_want_flush = true;
2476 }
2477
2478 if (flags & NVMM_X64_STATE_SEGS) {
2479 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
2480 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
2481 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
2482 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
2483 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
2484 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
2485 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
2486 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
2487 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
2488 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
2489 }
2490
2491 CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2492 if (flags & NVMM_X64_STATE_GPRS) {
2493 memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
2494
2495 vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
2496 vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
2497 vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
2498 }
2499
2500 if (flags & NVMM_X64_STATE_CRS) {
2501 /*
2502 * CR0_NE and CR4_VMXE are mandatory.
2503 */
2504 vmx_vmwrite(VMCS_GUEST_CR0,
2505 state->crs[NVMM_X64_CR_CR0] | CR0_NE);
2506 cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
2507 vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]); // XXX PDPTE?
2508 vmx_vmwrite(VMCS_GUEST_CR4,
2509 state->crs[NVMM_X64_CR_CR4] | CR4_VMXE);
2510 cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
2511
2512 if (vmx_xcr0_mask != 0) {
2513 /* Clear illegal XCR0 bits, set mandatory X87 bit. */
2514 cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
2515 cpudata->gxcr0 &= vmx_xcr0_mask;
2516 cpudata->gxcr0 |= XCR0_X87;
2517 }
2518 }
2519
2520 CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2521 if (flags & NVMM_X64_STATE_DRS) {
2522 memcpy(cpudata->drs, state->drs, sizeof(state->drs));
2523
2524 cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
2525 vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
2526 }
2527
2528 if (flags & NVMM_X64_STATE_MSRS) {
2529 cpudata->gmsr[VMX_MSRLIST_STAR].val =
2530 state->msrs[NVMM_X64_MSR_STAR];
2531 cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
2532 state->msrs[NVMM_X64_MSR_LSTAR];
2533 cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
2534 state->msrs[NVMM_X64_MSR_CSTAR];
2535 cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
2536 state->msrs[NVMM_X64_MSR_SFMASK];
2537 cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
2538 state->msrs[NVMM_X64_MSR_KERNELGSBASE];
2539
2540 vmx_vmwrite(VMCS_GUEST_IA32_EFER,
2541 state->msrs[NVMM_X64_MSR_EFER]);
2542 vmx_vmwrite(VMCS_GUEST_IA32_PAT,
2543 state->msrs[NVMM_X64_MSR_PAT]);
2544 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
2545 state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
2546 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
2547 state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
2548 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
2549 state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
2550
2551 cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
2552 cpudata->gtsc_want_update = true;
2553
2554 /* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
2555 ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
2556 if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
2557 ctls1 |= ENTRY_CTLS_LONG_MODE;
2558 } else {
2559 ctls1 &= ~ENTRY_CTLS_LONG_MODE;
2560 }
2561 vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
2562 }
2563
2564 if (flags & NVMM_X64_STATE_INTR) {
2565 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2566 intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
2567 if (state->intr.int_shadow) {
2568 intstate |= INT_STATE_MOVSS;
2569 }
2570 vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
2571
2572 if (state->intr.int_window_exiting) {
2573 vmx_event_waitexit_enable(vcpu, false);
2574 } else {
2575 vmx_event_waitexit_disable(vcpu, false);
2576 }
2577
2578 if (state->intr.nmi_window_exiting) {
2579 vmx_event_waitexit_enable(vcpu, true);
2580 } else {
2581 vmx_event_waitexit_disable(vcpu, true);
2582 }
2583 }
2584
2585 CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2586 if (flags & NVMM_X64_STATE_FPU) {
2587 memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
2588 sizeof(state->fpu));
2589
2590 fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
2591 fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
2592 fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
2593
2594 if (vmx_xcr0_mask != 0) {
2595 /* Reset XSTATE_BV, to force a reload. */
2596 cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2597 }
2598 }
2599
2600 vmx_vmcs_leave(vcpu);
2601
2602 comm->state_wanted = 0;
2603 comm->state_cached |= flags;
2604 }
2605
2606 static void
2607 vmx_vcpu_getstate(struct nvmm_cpu *vcpu)
2608 {
2609 struct nvmm_comm_page *comm = vcpu->comm;
2610 struct nvmm_x64_state *state = &comm->state;
2611 struct vmx_cpudata *cpudata = vcpu->cpudata;
2612 uint64_t intstate, flags;
2613
2614 flags = comm->state_wanted;
2615
2616 vmx_vmcs_enter(vcpu);
2617
2618 if (flags & NVMM_X64_STATE_SEGS) {
2619 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
2620 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
2621 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
2622 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
2623 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
2624 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
2625 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
2626 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
2627 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
2628 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
2629 }
2630
2631 CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2632 if (flags & NVMM_X64_STATE_GPRS) {
2633 memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
2634
2635 state->gprs[NVMM_X64_GPR_RIP] = vmx_vmread(VMCS_GUEST_RIP);
2636 state->gprs[NVMM_X64_GPR_RSP] = vmx_vmread(VMCS_GUEST_RSP);
2637 state->gprs[NVMM_X64_GPR_RFLAGS] = vmx_vmread(VMCS_GUEST_RFLAGS);
2638 }
2639
2640 if (flags & NVMM_X64_STATE_CRS) {
2641 state->crs[NVMM_X64_CR_CR0] = vmx_vmread(VMCS_GUEST_CR0);
2642 state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
2643 state->crs[NVMM_X64_CR_CR3] = vmx_vmread(VMCS_GUEST_CR3);
2644 state->crs[NVMM_X64_CR_CR4] = vmx_vmread(VMCS_GUEST_CR4);
2645 state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
2646 state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
2647
2648 /* Hide VMXE. */
2649 state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
2650 }
2651
2652 CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2653 if (flags & NVMM_X64_STATE_DRS) {
2654 memcpy(state->drs, cpudata->drs, sizeof(state->drs));
2655
2656 state->drs[NVMM_X64_DR_DR7] = vmx_vmread(VMCS_GUEST_DR7);
2657 }
2658
2659 if (flags & NVMM_X64_STATE_MSRS) {
2660 state->msrs[NVMM_X64_MSR_STAR] =
2661 cpudata->gmsr[VMX_MSRLIST_STAR].val;
2662 state->msrs[NVMM_X64_MSR_LSTAR] =
2663 cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
2664 state->msrs[NVMM_X64_MSR_CSTAR] =
2665 cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
2666 state->msrs[NVMM_X64_MSR_SFMASK] =
2667 cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
2668 state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
2669 cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
2670 state->msrs[NVMM_X64_MSR_EFER] =
2671 vmx_vmread(VMCS_GUEST_IA32_EFER);
2672 state->msrs[NVMM_X64_MSR_PAT] =
2673 vmx_vmread(VMCS_GUEST_IA32_PAT);
2674 state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
2675 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS);
2676 state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
2677 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP);
2678 state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
2679 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP);
2680 state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
2681 }
2682
2683 if (flags & NVMM_X64_STATE_INTR) {
2684 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2685 state->intr.int_shadow =
2686 (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
2687 state->intr.int_window_exiting = cpudata->int_window_exit;
2688 state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
2689 state->intr.evt_pending = cpudata->evt_pending;
2690 }
2691
2692 CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2693 if (flags & NVMM_X64_STATE_FPU) {
2694 memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
2695 sizeof(state->fpu));
2696 }
2697
2698 vmx_vmcs_leave(vcpu);
2699
2700 comm->state_wanted = 0;
2701 comm->state_cached |= flags;
2702 }
2703
2704 static void
2705 vmx_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
2706 {
2707 vcpu->comm->state_wanted = flags;
2708 vmx_vcpu_getstate(vcpu);
2709 }
2710
2711 static void
2712 vmx_vcpu_state_commit(struct nvmm_cpu *vcpu)
2713 {
2714 vcpu->comm->state_wanted = vcpu->comm->state_commit;
2715 vcpu->comm->state_commit = 0;
2716 vmx_vcpu_setstate(vcpu);
2717 }
2718
2719 /* -------------------------------------------------------------------------- */
2720
2721 static void
2722 vmx_asid_alloc(struct nvmm_cpu *vcpu)
2723 {
2724 struct vmx_cpudata *cpudata = vcpu->cpudata;
2725 size_t i, oct, bit;
2726
2727 mutex_enter(&vmx_asidlock);
2728
2729 for (i = 0; i < vmx_maxasid; i++) {
2730 oct = i / 8;
2731 bit = i % 8;
2732
2733 if (vmx_asidmap[oct] & __BIT(bit)) {
2734 continue;
2735 }
2736
2737 cpudata->asid = i;
2738
2739 vmx_asidmap[oct] |= __BIT(bit);
2740 vmx_vmwrite(VMCS_VPID, i);
2741 mutex_exit(&vmx_asidlock);
2742 return;
2743 }
2744
2745 mutex_exit(&vmx_asidlock);
2746
2747 panic("%s: impossible", __func__);
2748 }
2749
2750 static void
2751 vmx_asid_free(struct nvmm_cpu *vcpu)
2752 {
2753 size_t oct, bit;
2754 uint64_t asid;
2755
2756 asid = vmx_vmread(VMCS_VPID);
2757
2758 oct = asid / 8;
2759 bit = asid % 8;
2760
2761 mutex_enter(&vmx_asidlock);
2762 vmx_asidmap[oct] &= ~__BIT(bit);
2763 mutex_exit(&vmx_asidlock);
2764 }
2765
2766 static void
2767 vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2768 {
2769 struct vmx_cpudata *cpudata = vcpu->cpudata;
2770 struct vmcs *vmcs = cpudata->vmcs;
2771 struct msr_entry *gmsr = cpudata->gmsr;
2772 extern uint8_t vmx_resume_rip;
2773 uint64_t rev, eptp;
2774
2775 rev = vmx_get_revision();
2776
2777 memset(vmcs, 0, VMCS_SIZE);
2778 vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
2779 vmcs->abort = 0;
2780
2781 vmx_vmcs_enter(vcpu);
2782
2783 /* No link pointer. */
2784 vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
2785
2786 /* Install the CTLSs. */
2787 vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
2788 vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
2789 vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
2790 vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
2791 vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
2792
2793 /* Allow direct access to certain MSRs. */
2794 memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
2795 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
2796 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
2797 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
2798 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
2799 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
2800 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
2801 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
2802 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
2803 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
2804 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
2805 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
2806 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
2807 vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
2808
2809 /*
2810 * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
2811 * includes the L1D_FLUSH MSR, to mitigate L1TF.
2812 */
2813 gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
2814 gmsr[VMX_MSRLIST_STAR].val = 0;
2815 gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
2816 gmsr[VMX_MSRLIST_LSTAR].val = 0;
2817 gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
2818 gmsr[VMX_MSRLIST_CSTAR].val = 0;
2819 gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
2820 gmsr[VMX_MSRLIST_SFMASK].val = 0;
2821 gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
2822 gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
2823 gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
2824 gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
2825 vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
2826 vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
2827 vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
2828 vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
2829
2830 /* Force CR0_NW and CR0_CD to zero, CR0_ET to one. */
2831 vmx_vmwrite(VMCS_CR0_MASK, CR0_NW|CR0_CD|CR0_ET);
2832 vmx_vmwrite(VMCS_CR0_SHADOW, CR0_ET);
2833
2834 /* Force CR4_VMXE to zero. */
2835 vmx_vmwrite(VMCS_CR4_MASK, CR4_VMXE);
2836
2837 /* Set the Host state for resuming. */
2838 vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
2839 vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
2840 vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2841 vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2842 vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2843 vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
2844 vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
2845 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
2846 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
2847 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
2848 vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)idt);
2849 vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
2850 vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
2851 vmx_vmwrite(VMCS_HOST_CR0, rcr0());
2852
2853 /* Generate ASID. */
2854 vmx_asid_alloc(vcpu);
2855
2856 /* Enable Extended Paging, 4-Level. */
2857 eptp =
2858 __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
2859 __SHIFTIN(4-1, EPTP_WALKLEN) |
2860 (pmap_ept_has_ad ? EPTP_FLAGS_AD : 0) |
2861 mach->vm->vm_map.pmap->pm_pdirpa[0];
2862 vmx_vmwrite(VMCS_EPTP, eptp);
2863
2864 /* Init IA32_MISC_ENABLE. */
2865 cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
2866 cpudata->gmsr_misc_enable &=
2867 ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
2868 cpudata->gmsr_misc_enable |=
2869 (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
2870
2871 /* Init XSAVE header. */
2872 cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2873 cpudata->gfpu.xsh_xcomp_bv = 0;
2874
2875 /* These MSRs are static. */
2876 cpudata->star = rdmsr(MSR_STAR);
2877 cpudata->lstar = rdmsr(MSR_LSTAR);
2878 cpudata->cstar = rdmsr(MSR_CSTAR);
2879 cpudata->sfmask = rdmsr(MSR_SFMASK);
2880
2881 /* Install the RESET state. */
2882 memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
2883 sizeof(nvmm_x86_reset_state));
2884 vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
2885 vcpu->comm->state_cached = 0;
2886 vmx_vcpu_setstate(vcpu);
2887
2888 vmx_vmcs_leave(vcpu);
2889 }
2890
2891 static int
2892 vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2893 {
2894 struct vmx_cpudata *cpudata;
2895 int error;
2896
2897 /* Allocate the VMX cpudata. */
2898 cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
2899 roundup(sizeof(*cpudata), PAGE_SIZE), 0,
2900 UVM_KMF_WIRED|UVM_KMF_ZERO);
2901 vcpu->cpudata = cpudata;
2902
2903 /* VMCS */
2904 error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
2905 VMCS_NPAGES);
2906 if (error)
2907 goto error;
2908
2909 /* MSR Bitmap */
2910 error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
2911 MSRBM_NPAGES);
2912 if (error)
2913 goto error;
2914
2915 /* Guest MSR List */
2916 error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
2917 if (error)
2918 goto error;
2919
2920 kcpuset_create(&cpudata->htlb_want_flush, true);
2921
2922 /* Init the VCPU info. */
2923 vmx_vcpu_init(mach, vcpu);
2924
2925 return 0;
2926
2927 error:
2928 if (cpudata->vmcs_pa) {
2929 vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
2930 VMCS_NPAGES);
2931 }
2932 if (cpudata->msrbm_pa) {
2933 vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
2934 MSRBM_NPAGES);
2935 }
2936 if (cpudata->gmsr_pa) {
2937 vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
2938 }
2939
2940 kmem_free(cpudata, sizeof(*cpudata));
2941 return error;
2942 }
2943
2944 static void
2945 vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2946 {
2947 struct vmx_cpudata *cpudata = vcpu->cpudata;
2948
2949 vmx_vmcs_enter(vcpu);
2950 vmx_asid_free(vcpu);
2951 vmx_vmcs_destroy(vcpu);
2952
2953 kcpuset_destroy(cpudata->htlb_want_flush);
2954
2955 vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
2956 vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
2957 vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
2958 uvm_km_free(kernel_map, (vaddr_t)cpudata,
2959 roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
2960 }
2961
2962 /* -------------------------------------------------------------------------- */
2963
2964 static int
2965 vmx_vcpu_configure_cpuid(struct vmx_cpudata *cpudata, void *data)
2966 {
2967 struct nvmm_vcpu_conf_cpuid *cpuid = data;
2968 size_t i;
2969
2970 if (__predict_false(cpuid->mask && cpuid->exit)) {
2971 return EINVAL;
2972 }
2973 if (__predict_false(cpuid->mask &&
2974 ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
2975 (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
2976 (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
2977 (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
2978 return EINVAL;
2979 }
2980
2981 /* If unset, delete, to restore the default behavior. */
2982 if (!cpuid->mask && !cpuid->exit) {
2983 for (i = 0; i < VMX_NCPUIDS; i++) {
2984 if (!cpudata->cpuidpresent[i]) {
2985 continue;
2986 }
2987 if (cpudata->cpuid[i].leaf == cpuid->leaf) {
2988 cpudata->cpuidpresent[i] = false;
2989 }
2990 }
2991 return 0;
2992 }
2993
2994 /* If already here, replace. */
2995 for (i = 0; i < VMX_NCPUIDS; i++) {
2996 if (!cpudata->cpuidpresent[i]) {
2997 continue;
2998 }
2999 if (cpudata->cpuid[i].leaf == cpuid->leaf) {
3000 memcpy(&cpudata->cpuid[i], cpuid,
3001 sizeof(struct nvmm_vcpu_conf_cpuid));
3002 return 0;
3003 }
3004 }
3005
3006 /* Not here, insert. */
3007 for (i = 0; i < VMX_NCPUIDS; i++) {
3008 if (!cpudata->cpuidpresent[i]) {
3009 cpudata->cpuidpresent[i] = true;
3010 memcpy(&cpudata->cpuid[i], cpuid,
3011 sizeof(struct nvmm_vcpu_conf_cpuid));
3012 return 0;
3013 }
3014 }
3015
3016 return ENOBUFS;
3017 }
3018
3019 static int
3020 vmx_vcpu_configure_tpr(struct vmx_cpudata *cpudata, void *data)
3021 {
3022 struct nvmm_vcpu_conf_tpr *tpr = data;
3023
3024 memcpy(&cpudata->tpr, tpr, sizeof(*tpr));
3025 return 0;
3026 }
3027
3028 static int
3029 vmx_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
3030 {
3031 struct vmx_cpudata *cpudata = vcpu->cpudata;
3032
3033 switch (op) {
3034 case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
3035 return vmx_vcpu_configure_cpuid(cpudata, data);
3036 case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR):
3037 return vmx_vcpu_configure_tpr(cpudata, data);
3038 default:
3039 return EINVAL;
3040 }
3041 }
3042
3043 /* -------------------------------------------------------------------------- */
3044
3045 static void
3046 vmx_tlb_flush(struct pmap *pm)
3047 {
3048 struct nvmm_machine *mach = pm->pm_data;
3049 struct vmx_machdata *machdata = mach->machdata;
3050
3051 atomic_inc_64(&machdata->mach_htlb_gen);
3052
3053 /* Generates IPIs, which cause #VMEXITs. */
3054 pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_UPDATE);
3055 }
3056
3057 static void
3058 vmx_machine_create(struct nvmm_machine *mach)
3059 {
3060 struct pmap *pmap = mach->vm->vm_map.pmap;
3061 struct vmx_machdata *machdata;
3062
3063 /* Convert to EPT. */
3064 pmap_ept_transform(pmap);
3065
3066 /* Fill in pmap info. */
3067 pmap->pm_data = (void *)mach;
3068 pmap->pm_tlb_flush = vmx_tlb_flush;
3069
3070 machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
3071 mach->machdata = machdata;
3072
3073 /* Start with an hTLB flush everywhere. */
3074 machdata->mach_htlb_gen = 1;
3075 }
3076
3077 static void
3078 vmx_machine_destroy(struct nvmm_machine *mach)
3079 {
3080 struct vmx_machdata *machdata = mach->machdata;
3081
3082 kmem_free(machdata, sizeof(struct vmx_machdata));
3083 }
3084
3085 static int
3086 vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
3087 {
3088 panic("%s: impossible", __func__);
3089 }
3090
3091 /* -------------------------------------------------------------------------- */
3092
3093 #define CTLS_ONE_ALLOWED(msrval, bitoff) \
3094 ((msrval & __BIT(32 + bitoff)) != 0)
3095 #define CTLS_ZERO_ALLOWED(msrval, bitoff) \
3096 ((msrval & __BIT(bitoff)) == 0)
3097
3098 static int
3099 vmx_check_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls, uint64_t set_one)
3100 {
3101 uint64_t basic, val, true_val;
3102 bool has_true;
3103 size_t i;
3104
3105 basic = rdmsr(MSR_IA32_VMX_BASIC);
3106 has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
3107
3108 val = rdmsr(msr_ctls);
3109 if (has_true) {
3110 true_val = rdmsr(msr_true_ctls);
3111 } else {
3112 true_val = val;
3113 }
3114
3115 for (i = 0; i < 32; i++) {
3116 if (!(set_one & __BIT(i))) {
3117 continue;
3118 }
3119 if (!CTLS_ONE_ALLOWED(true_val, i)) {
3120 return -1;
3121 }
3122 }
3123
3124 return 0;
3125 }
3126
3127 static int
3128 vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
3129 uint64_t set_one, uint64_t set_zero, uint64_t *res)
3130 {
3131 uint64_t basic, val, true_val;
3132 bool one_allowed, zero_allowed, has_true;
3133 size_t i;
3134
3135 basic = rdmsr(MSR_IA32_VMX_BASIC);
3136 has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
3137
3138 val = rdmsr(msr_ctls);
3139 if (has_true) {
3140 true_val = rdmsr(msr_true_ctls);
3141 } else {
3142 true_val = val;
3143 }
3144
3145 for (i = 0; i < 32; i++) {
3146 one_allowed = CTLS_ONE_ALLOWED(true_val, i);
3147 zero_allowed = CTLS_ZERO_ALLOWED(true_val, i);
3148
3149 if (zero_allowed && !one_allowed) {
3150 if (set_one & __BIT(i))
3151 return -1;
3152 *res &= ~__BIT(i);
3153 } else if (one_allowed && !zero_allowed) {
3154 if (set_zero & __BIT(i))
3155 return -1;
3156 *res |= __BIT(i);
3157 } else {
3158 if (set_zero & __BIT(i)) {
3159 *res &= ~__BIT(i);
3160 } else if (set_one & __BIT(i)) {
3161 *res |= __BIT(i);
3162 } else if (!has_true) {
3163 *res &= ~__BIT(i);
3164 } else if (CTLS_ZERO_ALLOWED(val, i)) {
3165 *res &= ~__BIT(i);
3166 } else if (CTLS_ONE_ALLOWED(val, i)) {
3167 *res |= __BIT(i);
3168 } else {
3169 return -1;
3170 }
3171 }
3172 }
3173
3174 return 0;
3175 }
3176
3177 static bool
3178 vmx_ident(void)
3179 {
3180 uint64_t msr;
3181 int ret;
3182
3183 if (!(cpu_feature[1] & CPUID2_VMX)) {
3184 return false;
3185 }
3186
3187 msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
3188 if ((msr & IA32_FEATURE_CONTROL_LOCK) != 0 &&
3189 (msr & IA32_FEATURE_CONTROL_OUT_SMX) == 0) {
3190 printf("NVMM: VMX disabled in BIOS\n");
3191 return false;
3192 }
3193
3194 msr = rdmsr(MSR_IA32_VMX_BASIC);
3195 if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
3196 printf("NVMM: I/O reporting not supported\n");
3197 return false;
3198 }
3199 if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
3200 printf("NVMM: WB memory not supported\n");
3201 return false;
3202 }
3203
3204 /* PG and PE are reported, even if Unrestricted Guests is supported. */
3205 vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
3206 vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
3207 ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
3208 if (ret == -1) {
3209 printf("NVMM: CR0 requirements not satisfied\n");
3210 return false;
3211 }
3212
3213 vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
3214 vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
3215 ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
3216 if (ret == -1) {
3217 printf("NVMM: CR4 requirements not satisfied\n");
3218 return false;
3219 }
3220
3221 /* Init the CTLSs right now, and check for errors. */
3222 ret = vmx_init_ctls(
3223 MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
3224 VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
3225 &vmx_pinbased_ctls);
3226 if (ret == -1) {
3227 printf("NVMM: pin-based-ctls requirements not satisfied\n");
3228 return false;
3229 }
3230 ret = vmx_init_ctls(
3231 MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
3232 VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
3233 &vmx_procbased_ctls);
3234 if (ret == -1) {
3235 printf("NVMM: proc-based-ctls requirements not satisfied\n");
3236 return false;
3237 }
3238 ret = vmx_init_ctls(
3239 MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
3240 VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
3241 &vmx_procbased_ctls2);
3242 if (ret == -1) {
3243 printf("NVMM: proc-based-ctls2 requirements not satisfied\n");
3244 return false;
3245 }
3246 ret = vmx_check_ctls(
3247 MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
3248 PROC_CTLS2_INVPCID_ENABLE);
3249 if (ret != -1) {
3250 vmx_procbased_ctls2 |= PROC_CTLS2_INVPCID_ENABLE;
3251 }
3252 ret = vmx_init_ctls(
3253 MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
3254 VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
3255 &vmx_entry_ctls);
3256 if (ret == -1) {
3257 printf("NVMM: entry-ctls requirements not satisfied\n");
3258 return false;
3259 }
3260 ret = vmx_init_ctls(
3261 MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
3262 VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
3263 &vmx_exit_ctls);
3264 if (ret == -1) {
3265 printf("NVMM: exit-ctls requirements not satisfied\n");
3266 return false;
3267 }
3268
3269 msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
3270 if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
3271 printf("NVMM: 4-level page tree not supported\n");
3272 return false;
3273 }
3274 if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
3275 printf("NVMM: INVEPT not supported\n");
3276 return false;
3277 }
3278 if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
3279 printf("NVMM: INVVPID not supported\n");
3280 return false;
3281 }
3282 if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) != 0) {
3283 pmap_ept_has_ad = true;
3284 } else {
3285 pmap_ept_has_ad = false;
3286 }
3287 if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
3288 printf("NVMM: EPT UC/WB memory types not supported\n");
3289 return false;
3290 }
3291
3292 return true;
3293 }
3294
3295 static void
3296 vmx_init_asid(uint32_t maxasid)
3297 {
3298 size_t allocsz;
3299
3300 mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
3301
3302 vmx_maxasid = maxasid;
3303 allocsz = roundup(maxasid, 8) / 8;
3304 vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
3305
3306 /* ASID 0 is reserved for the host. */
3307 vmx_asidmap[0] |= __BIT(0);
3308 }
3309
3310 static void
3311 vmx_change_cpu(void *arg1, void *arg2)
3312 {
3313 struct cpu_info *ci = curcpu();
3314 bool enable = arg1 != NULL;
3315 uint64_t msr, cr4;
3316
3317 if (enable) {
3318 msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
3319 if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
3320 /* Lock now, with VMX-outside-SMX enabled. */
3321 wrmsr(MSR_IA32_FEATURE_CONTROL, msr |
3322 IA32_FEATURE_CONTROL_LOCK |
3323 IA32_FEATURE_CONTROL_OUT_SMX);
3324 }
3325 }
3326
3327 if (!enable) {
3328 vmx_vmxoff();
3329 }
3330
3331 cr4 = rcr4();
3332 if (enable) {
3333 cr4 |= CR4_VMXE;
3334 } else {
3335 cr4 &= ~CR4_VMXE;
3336 }
3337 lcr4(cr4);
3338
3339 if (enable) {
3340 vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
3341 }
3342 }
3343
3344 static void
3345 vmx_init_l1tf(void)
3346 {
3347 u_int descs[4];
3348 uint64_t msr;
3349
3350 if (cpuid_level < 7) {
3351 return;
3352 }
3353
3354 x86_cpuid(7, descs);
3355
3356 if (descs[3] & CPUID_SEF_ARCH_CAP) {
3357 msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
3358 if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
3359 /* No mitigation needed. */
3360 return;
3361 }
3362 }
3363
3364 if (descs[3] & CPUID_SEF_L1D_FLUSH) {
3365 /* Enable hardware mitigation. */
3366 vmx_msrlist_entry_nmsr += 1;
3367 }
3368 }
3369
3370 static void
3371 vmx_init(void)
3372 {
3373 CPU_INFO_ITERATOR cii;
3374 struct cpu_info *ci;
3375 uint64_t xc, msr;
3376 struct vmxon *vmxon;
3377 uint32_t revision;
3378 u_int descs[4];
3379 paddr_t pa;
3380 vaddr_t va;
3381 int error;
3382
3383 /* Init the ASID bitmap (VPID). */
3384 vmx_init_asid(VPID_MAX);
3385
3386 /* Init the XCR0 mask. */
3387 vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
3388
3389 /* Init the max basic CPUID leaf. */
3390 vmx_cpuid_max_basic = uimin(cpuid_level, VMX_CPUID_MAX_BASIC);
3391
3392 /* Init the max extended CPUID leaf. */
3393 x86_cpuid(0x80000000, descs);
3394 vmx_cpuid_max_extended = uimin(descs[0], VMX_CPUID_MAX_EXTENDED);
3395
3396 /* Init the TLB flush op, the EPT flush op and the EPTP type. */
3397 msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
3398 if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
3399 vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
3400 } else {
3401 vmx_tlb_flush_op = VMX_INVVPID_ALL;
3402 }
3403 if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
3404 vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
3405 } else {
3406 vmx_ept_flush_op = VMX_INVEPT_ALL;
3407 }
3408 if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
3409 vmx_eptp_type = EPTP_TYPE_WB;
3410 } else {
3411 vmx_eptp_type = EPTP_TYPE_UC;
3412 }
3413
3414 /* Init the L1TF mitigation. */
3415 vmx_init_l1tf();
3416
3417 memset(vmxoncpu, 0, sizeof(vmxoncpu));
3418 revision = vmx_get_revision();
3419
3420 for (CPU_INFO_FOREACH(cii, ci)) {
3421 error = vmx_memalloc(&pa, &va, 1);
3422 if (error) {
3423 panic("%s: out of memory", __func__);
3424 }
3425 vmxoncpu[cpu_index(ci)].pa = pa;
3426 vmxoncpu[cpu_index(ci)].va = va;
3427
3428 vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
3429 vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
3430 }
3431
3432 xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
3433 xc_wait(xc);
3434 }
3435
3436 static void
3437 vmx_fini_asid(void)
3438 {
3439 size_t allocsz;
3440
3441 allocsz = roundup(vmx_maxasid, 8) / 8;
3442 kmem_free(vmx_asidmap, allocsz);
3443
3444 mutex_destroy(&vmx_asidlock);
3445 }
3446
3447 static void
3448 vmx_fini(void)
3449 {
3450 uint64_t xc;
3451 size_t i;
3452
3453 xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
3454 xc_wait(xc);
3455
3456 for (i = 0; i < MAXCPUS; i++) {
3457 if (vmxoncpu[i].pa != 0)
3458 vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
3459 }
3460
3461 vmx_fini_asid();
3462 }
3463
3464 static void
3465 vmx_capability(struct nvmm_capability *cap)
3466 {
3467 cap->arch.mach_conf_support = 0;
3468 cap->arch.vcpu_conf_support =
3469 NVMM_CAP_ARCH_VCPU_CONF_CPUID |
3470 NVMM_CAP_ARCH_VCPU_CONF_TPR;
3471 cap->arch.xcr0_mask = vmx_xcr0_mask;
3472 cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
3473 cap->arch.conf_cpuid_maxops = VMX_NCPUIDS;
3474 }
3475
3476 const struct nvmm_impl nvmm_x86_vmx = {
3477 .name = "x86-vmx",
3478 .ident = vmx_ident,
3479 .init = vmx_init,
3480 .fini = vmx_fini,
3481 .capability = vmx_capability,
3482 .mach_conf_max = NVMM_X86_MACH_NCONF,
3483 .mach_conf_sizes = NULL,
3484 .vcpu_conf_max = NVMM_X86_VCPU_NCONF,
3485 .vcpu_conf_sizes = vmx_vcpu_conf_sizes,
3486 .state_size = sizeof(struct nvmm_x64_state),
3487 .machine_create = vmx_machine_create,
3488 .machine_destroy = vmx_machine_destroy,
3489 .machine_configure = vmx_machine_configure,
3490 .vcpu_create = vmx_vcpu_create,
3491 .vcpu_destroy = vmx_vcpu_destroy,
3492 .vcpu_configure = vmx_vcpu_configure,
3493 .vcpu_setstate = vmx_vcpu_setstate,
3494 .vcpu_getstate = vmx_vcpu_getstate,
3495 .vcpu_inject = vmx_vcpu_inject,
3496 .vcpu_run = vmx_vcpu_run
3497 };
3498