nvmm_x86_vmx.c revision 1.67 1 /* $NetBSD: nvmm_x86_vmx.c,v 1.67 2020/08/05 15:20:09 maxv Exp $ */
2
3 /*
4 * Copyright (c) 2018-2020 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Maxime Villard.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 #include <sys/cdefs.h>
33 __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.67 2020/08/05 15:20:09 maxv Exp $");
34
35 #include <sys/param.h>
36 #include <sys/systm.h>
37 #include <sys/kernel.h>
38 #include <sys/kmem.h>
39 #include <sys/cpu.h>
40 #include <sys/xcall.h>
41 #include <sys/mman.h>
42 #include <sys/bitops.h>
43
44 #include <uvm/uvm.h>
45 #include <uvm/uvm_page.h>
46
47 #include <x86/cputypes.h>
48 #include <x86/specialreg.h>
49 #include <x86/pmap.h>
50 #include <x86/dbregs.h>
51 #include <x86/cpu_counter.h>
52 #include <machine/cpuvar.h>
53
54 #include <dev/nvmm/nvmm.h>
55 #include <dev/nvmm/nvmm_internal.h>
56 #include <dev/nvmm/x86/nvmm_x86.h>
57
58 int _vmx_vmxon(paddr_t *pa);
59 int _vmx_vmxoff(void);
60 int vmx_vmlaunch(uint64_t *gprs);
61 int vmx_vmresume(uint64_t *gprs);
62
63 #define vmx_vmxon(a) \
64 if (__predict_false(_vmx_vmxon(a) != 0)) { \
65 panic("%s: VMXON failed", __func__); \
66 }
67 #define vmx_vmxoff() \
68 if (__predict_false(_vmx_vmxoff() != 0)) { \
69 panic("%s: VMXOFF failed", __func__); \
70 }
71
72 struct ept_desc {
73 uint64_t eptp;
74 uint64_t mbz;
75 } __packed;
76
77 struct vpid_desc {
78 uint64_t vpid;
79 uint64_t addr;
80 } __packed;
81
82 static inline void
83 vmx_invept(uint64_t op, struct ept_desc *desc)
84 {
85 asm volatile (
86 "invept %[desc],%[op];"
87 "jz vmx_insn_failvalid;"
88 "jc vmx_insn_failinvalid;"
89 :
90 : [desc] "m" (*desc), [op] "r" (op)
91 : "memory", "cc"
92 );
93 }
94
95 static inline void
96 vmx_invvpid(uint64_t op, struct vpid_desc *desc)
97 {
98 asm volatile (
99 "invvpid %[desc],%[op];"
100 "jz vmx_insn_failvalid;"
101 "jc vmx_insn_failinvalid;"
102 :
103 : [desc] "m" (*desc), [op] "r" (op)
104 : "memory", "cc"
105 );
106 }
107
108 static inline uint64_t
109 vmx_vmread(uint64_t field)
110 {
111 uint64_t value;
112
113 asm volatile (
114 "vmread %[field],%[value];"
115 "jz vmx_insn_failvalid;"
116 "jc vmx_insn_failinvalid;"
117 : [value] "=r" (value)
118 : [field] "r" (field)
119 : "cc"
120 );
121
122 return value;
123 }
124
125 static inline void
126 vmx_vmwrite(uint64_t field, uint64_t value)
127 {
128 asm volatile (
129 "vmwrite %[value],%[field];"
130 "jz vmx_insn_failvalid;"
131 "jc vmx_insn_failinvalid;"
132 :
133 : [field] "r" (field), [value] "r" (value)
134 : "cc"
135 );
136 }
137
138 #ifdef DIAGNOSTIC
139 static inline paddr_t
140 vmx_vmptrst(void)
141 {
142 paddr_t pa;
143
144 asm volatile (
145 "vmptrst %[pa];"
146 :
147 : [pa] "m" (*(paddr_t *)&pa)
148 : "memory"
149 );
150
151 return pa;
152 }
153 #endif
154
155 static inline void
156 vmx_vmptrld(paddr_t *pa)
157 {
158 asm volatile (
159 "vmptrld %[pa];"
160 "jz vmx_insn_failvalid;"
161 "jc vmx_insn_failinvalid;"
162 :
163 : [pa] "m" (*pa)
164 : "memory", "cc"
165 );
166 }
167
168 static inline void
169 vmx_vmclear(paddr_t *pa)
170 {
171 asm volatile (
172 "vmclear %[pa];"
173 "jz vmx_insn_failvalid;"
174 "jc vmx_insn_failinvalid;"
175 :
176 : [pa] "m" (*pa)
177 : "memory", "cc"
178 );
179 }
180
181 static inline void
182 vmx_cli(void)
183 {
184 asm volatile ("cli" ::: "memory");
185 }
186
187 static inline void
188 vmx_sti(void)
189 {
190 asm volatile ("sti" ::: "memory");
191 }
192
193 #define MSR_IA32_FEATURE_CONTROL 0x003A
194 #define IA32_FEATURE_CONTROL_LOCK __BIT(0)
195 #define IA32_FEATURE_CONTROL_IN_SMX __BIT(1)
196 #define IA32_FEATURE_CONTROL_OUT_SMX __BIT(2)
197
198 #define MSR_IA32_VMX_BASIC 0x0480
199 #define IA32_VMX_BASIC_IDENT __BITS(30,0)
200 #define IA32_VMX_BASIC_DATA_SIZE __BITS(44,32)
201 #define IA32_VMX_BASIC_MEM_WIDTH __BIT(48)
202 #define IA32_VMX_BASIC_DUAL __BIT(49)
203 #define IA32_VMX_BASIC_MEM_TYPE __BITS(53,50)
204 #define MEM_TYPE_UC 0
205 #define MEM_TYPE_WB 6
206 #define IA32_VMX_BASIC_IO_REPORT __BIT(54)
207 #define IA32_VMX_BASIC_TRUE_CTLS __BIT(55)
208
209 #define MSR_IA32_VMX_PINBASED_CTLS 0x0481
210 #define MSR_IA32_VMX_PROCBASED_CTLS 0x0482
211 #define MSR_IA32_VMX_EXIT_CTLS 0x0483
212 #define MSR_IA32_VMX_ENTRY_CTLS 0x0484
213 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x048B
214
215 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x048D
216 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x048E
217 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x048F
218 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x0490
219
220 #define MSR_IA32_VMX_CR0_FIXED0 0x0486
221 #define MSR_IA32_VMX_CR0_FIXED1 0x0487
222 #define MSR_IA32_VMX_CR4_FIXED0 0x0488
223 #define MSR_IA32_VMX_CR4_FIXED1 0x0489
224
225 #define MSR_IA32_VMX_EPT_VPID_CAP 0x048C
226 #define IA32_VMX_EPT_VPID_XO __BIT(0)
227 #define IA32_VMX_EPT_VPID_WALKLENGTH_4 __BIT(6)
228 #define IA32_VMX_EPT_VPID_UC __BIT(8)
229 #define IA32_VMX_EPT_VPID_WB __BIT(14)
230 #define IA32_VMX_EPT_VPID_2MB __BIT(16)
231 #define IA32_VMX_EPT_VPID_1GB __BIT(17)
232 #define IA32_VMX_EPT_VPID_INVEPT __BIT(20)
233 #define IA32_VMX_EPT_VPID_FLAGS_AD __BIT(21)
234 #define IA32_VMX_EPT_VPID_ADVANCED_VMEXIT_INFO __BIT(22)
235 #define IA32_VMX_EPT_VPID_SHSTK __BIT(23)
236 #define IA32_VMX_EPT_VPID_INVEPT_CONTEXT __BIT(25)
237 #define IA32_VMX_EPT_VPID_INVEPT_ALL __BIT(26)
238 #define IA32_VMX_EPT_VPID_INVVPID __BIT(32)
239 #define IA32_VMX_EPT_VPID_INVVPID_ADDR __BIT(40)
240 #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT __BIT(41)
241 #define IA32_VMX_EPT_VPID_INVVPID_ALL __BIT(42)
242 #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG __BIT(43)
243
244 /* -------------------------------------------------------------------------- */
245
246 /* 16-bit control fields */
247 #define VMCS_VPID 0x00000000
248 #define VMCS_PIR_VECTOR 0x00000002
249 #define VMCS_EPTP_INDEX 0x00000004
250 /* 16-bit guest-state fields */
251 #define VMCS_GUEST_ES_SELECTOR 0x00000800
252 #define VMCS_GUEST_CS_SELECTOR 0x00000802
253 #define VMCS_GUEST_SS_SELECTOR 0x00000804
254 #define VMCS_GUEST_DS_SELECTOR 0x00000806
255 #define VMCS_GUEST_FS_SELECTOR 0x00000808
256 #define VMCS_GUEST_GS_SELECTOR 0x0000080A
257 #define VMCS_GUEST_LDTR_SELECTOR 0x0000080C
258 #define VMCS_GUEST_TR_SELECTOR 0x0000080E
259 #define VMCS_GUEST_INTR_STATUS 0x00000810
260 #define VMCS_PML_INDEX 0x00000812
261 /* 16-bit host-state fields */
262 #define VMCS_HOST_ES_SELECTOR 0x00000C00
263 #define VMCS_HOST_CS_SELECTOR 0x00000C02
264 #define VMCS_HOST_SS_SELECTOR 0x00000C04
265 #define VMCS_HOST_DS_SELECTOR 0x00000C06
266 #define VMCS_HOST_FS_SELECTOR 0x00000C08
267 #define VMCS_HOST_GS_SELECTOR 0x00000C0A
268 #define VMCS_HOST_TR_SELECTOR 0x00000C0C
269 /* 64-bit control fields */
270 #define VMCS_IO_BITMAP_A 0x00002000
271 #define VMCS_IO_BITMAP_B 0x00002002
272 #define VMCS_MSR_BITMAP 0x00002004
273 #define VMCS_EXIT_MSR_STORE_ADDRESS 0x00002006
274 #define VMCS_EXIT_MSR_LOAD_ADDRESS 0x00002008
275 #define VMCS_ENTRY_MSR_LOAD_ADDRESS 0x0000200A
276 #define VMCS_EXECUTIVE_VMCS 0x0000200C
277 #define VMCS_PML_ADDRESS 0x0000200E
278 #define VMCS_TSC_OFFSET 0x00002010
279 #define VMCS_VIRTUAL_APIC 0x00002012
280 #define VMCS_APIC_ACCESS 0x00002014
281 #define VMCS_PIR_DESC 0x00002016
282 #define VMCS_VM_CONTROL 0x00002018
283 #define VMCS_EPTP 0x0000201A
284 #define EPTP_TYPE __BITS(2,0)
285 #define EPTP_TYPE_UC 0
286 #define EPTP_TYPE_WB 6
287 #define EPTP_WALKLEN __BITS(5,3)
288 #define EPTP_FLAGS_AD __BIT(6)
289 #define EPTP_SSS __BIT(7)
290 #define EPTP_PHYSADDR __BITS(63,12)
291 #define VMCS_EOI_EXIT0 0x0000201C
292 #define VMCS_EOI_EXIT1 0x0000201E
293 #define VMCS_EOI_EXIT2 0x00002020
294 #define VMCS_EOI_EXIT3 0x00002022
295 #define VMCS_EPTP_LIST 0x00002024
296 #define VMCS_VMREAD_BITMAP 0x00002026
297 #define VMCS_VMWRITE_BITMAP 0x00002028
298 #define VMCS_VIRTUAL_EXCEPTION 0x0000202A
299 #define VMCS_XSS_EXIT_BITMAP 0x0000202C
300 #define VMCS_ENCLS_EXIT_BITMAP 0x0000202E
301 #define VMCS_SUBPAGE_PERM_TABLE_PTR 0x00002030
302 #define VMCS_TSC_MULTIPLIER 0x00002032
303 #define VMCS_ENCLV_EXIT_BITMAP 0x00002036
304 /* 64-bit read-only fields */
305 #define VMCS_GUEST_PHYSICAL_ADDRESS 0x00002400
306 /* 64-bit guest-state fields */
307 #define VMCS_LINK_POINTER 0x00002800
308 #define VMCS_GUEST_IA32_DEBUGCTL 0x00002802
309 #define VMCS_GUEST_IA32_PAT 0x00002804
310 #define VMCS_GUEST_IA32_EFER 0x00002806
311 #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL 0x00002808
312 #define VMCS_GUEST_PDPTE0 0x0000280A
313 #define VMCS_GUEST_PDPTE1 0x0000280C
314 #define VMCS_GUEST_PDPTE2 0x0000280E
315 #define VMCS_GUEST_PDPTE3 0x00002810
316 #define VMCS_GUEST_BNDCFGS 0x00002812
317 #define VMCS_GUEST_RTIT_CTL 0x00002814
318 #define VMCS_GUEST_PKRS 0x00002818
319 /* 64-bit host-state fields */
320 #define VMCS_HOST_IA32_PAT 0x00002C00
321 #define VMCS_HOST_IA32_EFER 0x00002C02
322 #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL 0x00002C04
323 #define VMCS_HOST_IA32_PKRS 0x00002C06
324 /* 32-bit control fields */
325 #define VMCS_PINBASED_CTLS 0x00004000
326 #define PIN_CTLS_INT_EXITING __BIT(0)
327 #define PIN_CTLS_NMI_EXITING __BIT(3)
328 #define PIN_CTLS_VIRTUAL_NMIS __BIT(5)
329 #define PIN_CTLS_ACTIVATE_PREEMPT_TIMER __BIT(6)
330 #define PIN_CTLS_PROCESS_POSTED_INTS __BIT(7)
331 #define VMCS_PROCBASED_CTLS 0x00004002
332 #define PROC_CTLS_INT_WINDOW_EXITING __BIT(2)
333 #define PROC_CTLS_USE_TSC_OFFSETTING __BIT(3)
334 #define PROC_CTLS_HLT_EXITING __BIT(7)
335 #define PROC_CTLS_INVLPG_EXITING __BIT(9)
336 #define PROC_CTLS_MWAIT_EXITING __BIT(10)
337 #define PROC_CTLS_RDPMC_EXITING __BIT(11)
338 #define PROC_CTLS_RDTSC_EXITING __BIT(12)
339 #define PROC_CTLS_RCR3_EXITING __BIT(15)
340 #define PROC_CTLS_LCR3_EXITING __BIT(16)
341 #define PROC_CTLS_RCR8_EXITING __BIT(19)
342 #define PROC_CTLS_LCR8_EXITING __BIT(20)
343 #define PROC_CTLS_USE_TPR_SHADOW __BIT(21)
344 #define PROC_CTLS_NMI_WINDOW_EXITING __BIT(22)
345 #define PROC_CTLS_DR_EXITING __BIT(23)
346 #define PROC_CTLS_UNCOND_IO_EXITING __BIT(24)
347 #define PROC_CTLS_USE_IO_BITMAPS __BIT(25)
348 #define PROC_CTLS_MONITOR_TRAP_FLAG __BIT(27)
349 #define PROC_CTLS_USE_MSR_BITMAPS __BIT(28)
350 #define PROC_CTLS_MONITOR_EXITING __BIT(29)
351 #define PROC_CTLS_PAUSE_EXITING __BIT(30)
352 #define PROC_CTLS_ACTIVATE_CTLS2 __BIT(31)
353 #define VMCS_EXCEPTION_BITMAP 0x00004004
354 #define VMCS_PF_ERROR_MASK 0x00004006
355 #define VMCS_PF_ERROR_MATCH 0x00004008
356 #define VMCS_CR3_TARGET_COUNT 0x0000400A
357 #define VMCS_EXIT_CTLS 0x0000400C
358 #define EXIT_CTLS_SAVE_DEBUG_CONTROLS __BIT(2)
359 #define EXIT_CTLS_HOST_LONG_MODE __BIT(9)
360 #define EXIT_CTLS_LOAD_PERFGLOBALCTRL __BIT(12)
361 #define EXIT_CTLS_ACK_INTERRUPT __BIT(15)
362 #define EXIT_CTLS_SAVE_PAT __BIT(18)
363 #define EXIT_CTLS_LOAD_PAT __BIT(19)
364 #define EXIT_CTLS_SAVE_EFER __BIT(20)
365 #define EXIT_CTLS_LOAD_EFER __BIT(21)
366 #define EXIT_CTLS_SAVE_PREEMPT_TIMER __BIT(22)
367 #define EXIT_CTLS_CLEAR_BNDCFGS __BIT(23)
368 #define EXIT_CTLS_CONCEAL_PT __BIT(24)
369 #define EXIT_CTLS_CLEAR_RTIT_CTL __BIT(25)
370 #define EXIT_CTLS_LOAD_CET __BIT(28)
371 #define EXIT_CTLS_LOAD_PKRS __BIT(29)
372 #define VMCS_EXIT_MSR_STORE_COUNT 0x0000400E
373 #define VMCS_EXIT_MSR_LOAD_COUNT 0x00004010
374 #define VMCS_ENTRY_CTLS 0x00004012
375 #define ENTRY_CTLS_LOAD_DEBUG_CONTROLS __BIT(2)
376 #define ENTRY_CTLS_LONG_MODE __BIT(9)
377 #define ENTRY_CTLS_SMM __BIT(10)
378 #define ENTRY_CTLS_DISABLE_DUAL __BIT(11)
379 #define ENTRY_CTLS_LOAD_PERFGLOBALCTRL __BIT(13)
380 #define ENTRY_CTLS_LOAD_PAT __BIT(14)
381 #define ENTRY_CTLS_LOAD_EFER __BIT(15)
382 #define ENTRY_CTLS_LOAD_BNDCFGS __BIT(16)
383 #define ENTRY_CTLS_CONCEAL_PT __BIT(17)
384 #define ENTRY_CTLS_LOAD_RTIT_CTL __BIT(18)
385 #define ENTRY_CTLS_LOAD_CET __BIT(20)
386 #define ENTRY_CTLS_LOAD_PKRS __BIT(22)
387 #define VMCS_ENTRY_MSR_LOAD_COUNT 0x00004014
388 #define VMCS_ENTRY_INTR_INFO 0x00004016
389 #define INTR_INFO_VECTOR __BITS(7,0)
390 #define INTR_INFO_TYPE __BITS(10,8)
391 #define INTR_TYPE_EXT_INT 0
392 #define INTR_TYPE_NMI 2
393 #define INTR_TYPE_HW_EXC 3
394 #define INTR_TYPE_SW_INT 4
395 #define INTR_TYPE_PRIV_SW_EXC 5
396 #define INTR_TYPE_SW_EXC 6
397 #define INTR_TYPE_OTHER 7
398 #define INTR_INFO_ERROR __BIT(11)
399 #define INTR_INFO_VALID __BIT(31)
400 #define VMCS_ENTRY_EXCEPTION_ERROR 0x00004018
401 #define VMCS_ENTRY_INSTRUCTION_LENGTH 0x0000401A
402 #define VMCS_TPR_THRESHOLD 0x0000401C
403 #define VMCS_PROCBASED_CTLS2 0x0000401E
404 #define PROC_CTLS2_VIRT_APIC_ACCESSES __BIT(0)
405 #define PROC_CTLS2_ENABLE_EPT __BIT(1)
406 #define PROC_CTLS2_DESC_TABLE_EXITING __BIT(2)
407 #define PROC_CTLS2_ENABLE_RDTSCP __BIT(3)
408 #define PROC_CTLS2_VIRT_X2APIC __BIT(4)
409 #define PROC_CTLS2_ENABLE_VPID __BIT(5)
410 #define PROC_CTLS2_WBINVD_EXITING __BIT(6)
411 #define PROC_CTLS2_UNRESTRICTED_GUEST __BIT(7)
412 #define PROC_CTLS2_APIC_REG_VIRT __BIT(8)
413 #define PROC_CTLS2_VIRT_INT_DELIVERY __BIT(9)
414 #define PROC_CTLS2_PAUSE_LOOP_EXITING __BIT(10)
415 #define PROC_CTLS2_RDRAND_EXITING __BIT(11)
416 #define PROC_CTLS2_INVPCID_ENABLE __BIT(12)
417 #define PROC_CTLS2_VMFUNC_ENABLE __BIT(13)
418 #define PROC_CTLS2_VMCS_SHADOWING __BIT(14)
419 #define PROC_CTLS2_ENCLS_EXITING __BIT(15)
420 #define PROC_CTLS2_RDSEED_EXITING __BIT(16)
421 #define PROC_CTLS2_PML_ENABLE __BIT(17)
422 #define PROC_CTLS2_EPT_VIOLATION __BIT(18)
423 #define PROC_CTLS2_CONCEAL_VMX_FROM_PT __BIT(19)
424 #define PROC_CTLS2_XSAVES_ENABLE __BIT(20)
425 #define PROC_CTLS2_MODE_BASED_EXEC_EPT __BIT(22)
426 #define PROC_CTLS2_SUBPAGE_PERMISSIONS __BIT(23)
427 #define PROC_CTLS2_PT_USES_GPA __BIT(24)
428 #define PROC_CTLS2_USE_TSC_SCALING __BIT(25)
429 #define PROC_CTLS2_WAIT_PAUSE_ENABLE __BIT(26)
430 #define PROC_CTLS2_ENCLV_EXITING __BIT(28)
431 #define VMCS_PLE_GAP 0x00004020
432 #define VMCS_PLE_WINDOW 0x00004022
433 /* 32-bit read-only data fields */
434 #define VMCS_INSTRUCTION_ERROR 0x00004400
435 #define VMCS_EXIT_REASON 0x00004402
436 #define VMCS_EXIT_INTR_INFO 0x00004404
437 #define VMCS_EXIT_INTR_ERRCODE 0x00004406
438 #define VMCS_IDT_VECTORING_INFO 0x00004408
439 #define VMCS_IDT_VECTORING_ERROR 0x0000440A
440 #define VMCS_EXIT_INSTRUCTION_LENGTH 0x0000440C
441 #define VMCS_EXIT_INSTRUCTION_INFO 0x0000440E
442 /* 32-bit guest-state fields */
443 #define VMCS_GUEST_ES_LIMIT 0x00004800
444 #define VMCS_GUEST_CS_LIMIT 0x00004802
445 #define VMCS_GUEST_SS_LIMIT 0x00004804
446 #define VMCS_GUEST_DS_LIMIT 0x00004806
447 #define VMCS_GUEST_FS_LIMIT 0x00004808
448 #define VMCS_GUEST_GS_LIMIT 0x0000480A
449 #define VMCS_GUEST_LDTR_LIMIT 0x0000480C
450 #define VMCS_GUEST_TR_LIMIT 0x0000480E
451 #define VMCS_GUEST_GDTR_LIMIT 0x00004810
452 #define VMCS_GUEST_IDTR_LIMIT 0x00004812
453 #define VMCS_GUEST_ES_ACCESS_RIGHTS 0x00004814
454 #define VMCS_GUEST_CS_ACCESS_RIGHTS 0x00004816
455 #define VMCS_GUEST_SS_ACCESS_RIGHTS 0x00004818
456 #define VMCS_GUEST_DS_ACCESS_RIGHTS 0x0000481A
457 #define VMCS_GUEST_FS_ACCESS_RIGHTS 0x0000481C
458 #define VMCS_GUEST_GS_ACCESS_RIGHTS 0x0000481E
459 #define VMCS_GUEST_LDTR_ACCESS_RIGHTS 0x00004820
460 #define VMCS_GUEST_TR_ACCESS_RIGHTS 0x00004822
461 #define VMCS_GUEST_INTERRUPTIBILITY 0x00004824
462 #define INT_STATE_STI __BIT(0)
463 #define INT_STATE_MOVSS __BIT(1)
464 #define INT_STATE_SMI __BIT(2)
465 #define INT_STATE_NMI __BIT(3)
466 #define INT_STATE_ENCLAVE __BIT(4)
467 #define VMCS_GUEST_ACTIVITY 0x00004826
468 #define VMCS_GUEST_SMBASE 0x00004828
469 #define VMCS_GUEST_IA32_SYSENTER_CS 0x0000482A
470 #define VMCS_PREEMPTION_TIMER_VALUE 0x0000482E
471 /* 32-bit host state fields */
472 #define VMCS_HOST_IA32_SYSENTER_CS 0x00004C00
473 /* Natural-Width control fields */
474 #define VMCS_CR0_MASK 0x00006000
475 #define VMCS_CR4_MASK 0x00006002
476 #define VMCS_CR0_SHADOW 0x00006004
477 #define VMCS_CR4_SHADOW 0x00006006
478 #define VMCS_CR3_TARGET0 0x00006008
479 #define VMCS_CR3_TARGET1 0x0000600A
480 #define VMCS_CR3_TARGET2 0x0000600C
481 #define VMCS_CR3_TARGET3 0x0000600E
482 /* Natural-Width read-only fields */
483 #define VMCS_EXIT_QUALIFICATION 0x00006400
484 #define VMCS_IO_RCX 0x00006402
485 #define VMCS_IO_RSI 0x00006404
486 #define VMCS_IO_RDI 0x00006406
487 #define VMCS_IO_RIP 0x00006408
488 #define VMCS_GUEST_LINEAR_ADDRESS 0x0000640A
489 /* Natural-Width guest-state fields */
490 #define VMCS_GUEST_CR0 0x00006800
491 #define VMCS_GUEST_CR3 0x00006802
492 #define VMCS_GUEST_CR4 0x00006804
493 #define VMCS_GUEST_ES_BASE 0x00006806
494 #define VMCS_GUEST_CS_BASE 0x00006808
495 #define VMCS_GUEST_SS_BASE 0x0000680A
496 #define VMCS_GUEST_DS_BASE 0x0000680C
497 #define VMCS_GUEST_FS_BASE 0x0000680E
498 #define VMCS_GUEST_GS_BASE 0x00006810
499 #define VMCS_GUEST_LDTR_BASE 0x00006812
500 #define VMCS_GUEST_TR_BASE 0x00006814
501 #define VMCS_GUEST_GDTR_BASE 0x00006816
502 #define VMCS_GUEST_IDTR_BASE 0x00006818
503 #define VMCS_GUEST_DR7 0x0000681A
504 #define VMCS_GUEST_RSP 0x0000681C
505 #define VMCS_GUEST_RIP 0x0000681E
506 #define VMCS_GUEST_RFLAGS 0x00006820
507 #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS 0x00006822
508 #define VMCS_GUEST_IA32_SYSENTER_ESP 0x00006824
509 #define VMCS_GUEST_IA32_SYSENTER_EIP 0x00006826
510 #define VMCS_GUEST_IA32_S_CET 0x00006828
511 #define VMCS_GUEST_SSP 0x0000682A
512 #define VMCS_GUEST_IA32_INTR_SSP_TABLE 0x0000682C
513 /* Natural-Width host-state fields */
514 #define VMCS_HOST_CR0 0x00006C00
515 #define VMCS_HOST_CR3 0x00006C02
516 #define VMCS_HOST_CR4 0x00006C04
517 #define VMCS_HOST_FS_BASE 0x00006C06
518 #define VMCS_HOST_GS_BASE 0x00006C08
519 #define VMCS_HOST_TR_BASE 0x00006C0A
520 #define VMCS_HOST_GDTR_BASE 0x00006C0C
521 #define VMCS_HOST_IDTR_BASE 0x00006C0E
522 #define VMCS_HOST_IA32_SYSENTER_ESP 0x00006C10
523 #define VMCS_HOST_IA32_SYSENTER_EIP 0x00006C12
524 #define VMCS_HOST_RSP 0x00006C14
525 #define VMCS_HOST_RIP 0x00006C16
526 #define VMCS_HOST_IA32_S_CET 0x00006C18
527 #define VMCS_HOST_SSP 0x00006C1A
528 #define VMCS_HOST_IA32_INTR_SSP_TABLE 0x00006C1C
529
530 /* VMX basic exit reasons. */
531 #define VMCS_EXITCODE_EXC_NMI 0
532 #define VMCS_EXITCODE_EXT_INT 1
533 #define VMCS_EXITCODE_SHUTDOWN 2
534 #define VMCS_EXITCODE_INIT 3
535 #define VMCS_EXITCODE_SIPI 4
536 #define VMCS_EXITCODE_SMI 5
537 #define VMCS_EXITCODE_OTHER_SMI 6
538 #define VMCS_EXITCODE_INT_WINDOW 7
539 #define VMCS_EXITCODE_NMI_WINDOW 8
540 #define VMCS_EXITCODE_TASK_SWITCH 9
541 #define VMCS_EXITCODE_CPUID 10
542 #define VMCS_EXITCODE_GETSEC 11
543 #define VMCS_EXITCODE_HLT 12
544 #define VMCS_EXITCODE_INVD 13
545 #define VMCS_EXITCODE_INVLPG 14
546 #define VMCS_EXITCODE_RDPMC 15
547 #define VMCS_EXITCODE_RDTSC 16
548 #define VMCS_EXITCODE_RSM 17
549 #define VMCS_EXITCODE_VMCALL 18
550 #define VMCS_EXITCODE_VMCLEAR 19
551 #define VMCS_EXITCODE_VMLAUNCH 20
552 #define VMCS_EXITCODE_VMPTRLD 21
553 #define VMCS_EXITCODE_VMPTRST 22
554 #define VMCS_EXITCODE_VMREAD 23
555 #define VMCS_EXITCODE_VMRESUME 24
556 #define VMCS_EXITCODE_VMWRITE 25
557 #define VMCS_EXITCODE_VMXOFF 26
558 #define VMCS_EXITCODE_VMXON 27
559 #define VMCS_EXITCODE_CR 28
560 #define VMCS_EXITCODE_DR 29
561 #define VMCS_EXITCODE_IO 30
562 #define VMCS_EXITCODE_RDMSR 31
563 #define VMCS_EXITCODE_WRMSR 32
564 #define VMCS_EXITCODE_FAIL_GUEST_INVALID 33
565 #define VMCS_EXITCODE_FAIL_MSR_INVALID 34
566 #define VMCS_EXITCODE_MWAIT 36
567 #define VMCS_EXITCODE_TRAP_FLAG 37
568 #define VMCS_EXITCODE_MONITOR 39
569 #define VMCS_EXITCODE_PAUSE 40
570 #define VMCS_EXITCODE_FAIL_MACHINE_CHECK 41
571 #define VMCS_EXITCODE_TPR_BELOW 43
572 #define VMCS_EXITCODE_APIC_ACCESS 44
573 #define VMCS_EXITCODE_VEOI 45
574 #define VMCS_EXITCODE_GDTR_IDTR 46
575 #define VMCS_EXITCODE_LDTR_TR 47
576 #define VMCS_EXITCODE_EPT_VIOLATION 48
577 #define VMCS_EXITCODE_EPT_MISCONFIG 49
578 #define VMCS_EXITCODE_INVEPT 50
579 #define VMCS_EXITCODE_RDTSCP 51
580 #define VMCS_EXITCODE_PREEMPT_TIMEOUT 52
581 #define VMCS_EXITCODE_INVVPID 53
582 #define VMCS_EXITCODE_WBINVD 54
583 #define VMCS_EXITCODE_XSETBV 55
584 #define VMCS_EXITCODE_APIC_WRITE 56
585 #define VMCS_EXITCODE_RDRAND 57
586 #define VMCS_EXITCODE_INVPCID 58
587 #define VMCS_EXITCODE_VMFUNC 59
588 #define VMCS_EXITCODE_ENCLS 60
589 #define VMCS_EXITCODE_RDSEED 61
590 #define VMCS_EXITCODE_PAGE_LOG_FULL 62
591 #define VMCS_EXITCODE_XSAVES 63
592 #define VMCS_EXITCODE_XRSTORS 64
593 #define VMCS_EXITCODE_SPP 66
594 #define VMCS_EXITCODE_UMWAIT 67
595 #define VMCS_EXITCODE_TPAUSE 68
596
597 /* -------------------------------------------------------------------------- */
598
599 static void vmx_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
600 static void vmx_vcpu_state_commit(struct nvmm_cpu *);
601
602 #define VMX_MSRLIST_STAR 0
603 #define VMX_MSRLIST_LSTAR 1
604 #define VMX_MSRLIST_CSTAR 2
605 #define VMX_MSRLIST_SFMASK 3
606 #define VMX_MSRLIST_KERNELGSBASE 4
607 #define VMX_MSRLIST_EXIT_NMSR 5
608 #define VMX_MSRLIST_L1DFLUSH 5
609
610 /* On entry, we may do +1 to include L1DFLUSH. */
611 static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
612
613 struct vmxon {
614 uint32_t ident;
615 #define VMXON_IDENT_REVISION __BITS(30,0)
616
617 uint8_t data[PAGE_SIZE - 4];
618 } __packed;
619
620 CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
621
622 struct vmxoncpu {
623 vaddr_t va;
624 paddr_t pa;
625 };
626
627 static struct vmxoncpu vmxoncpu[MAXCPUS];
628
629 struct vmcs {
630 uint32_t ident;
631 #define VMCS_IDENT_REVISION __BITS(30,0)
632 #define VMCS_IDENT_SHADOW __BIT(31)
633
634 uint32_t abort;
635 uint8_t data[PAGE_SIZE - 8];
636 } __packed;
637
638 CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
639
640 struct msr_entry {
641 uint32_t msr;
642 uint32_t rsvd;
643 uint64_t val;
644 } __packed;
645
646 #define VPID_MAX 0xFFFF
647
648 /* Make sure we never run out of VPIDs. */
649 CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
650
651 static uint64_t vmx_tlb_flush_op __read_mostly;
652 static uint64_t vmx_ept_flush_op __read_mostly;
653 static uint64_t vmx_eptp_type __read_mostly;
654
655 static uint64_t vmx_pinbased_ctls __read_mostly;
656 static uint64_t vmx_procbased_ctls __read_mostly;
657 static uint64_t vmx_procbased_ctls2 __read_mostly;
658 static uint64_t vmx_entry_ctls __read_mostly;
659 static uint64_t vmx_exit_ctls __read_mostly;
660
661 static uint64_t vmx_cr0_fixed0 __read_mostly;
662 static uint64_t vmx_cr0_fixed1 __read_mostly;
663 static uint64_t vmx_cr4_fixed0 __read_mostly;
664 static uint64_t vmx_cr4_fixed1 __read_mostly;
665
666 extern bool pmap_ept_has_ad;
667
668 #define VMX_PINBASED_CTLS_ONE \
669 (PIN_CTLS_INT_EXITING| \
670 PIN_CTLS_NMI_EXITING| \
671 PIN_CTLS_VIRTUAL_NMIS)
672
673 #define VMX_PINBASED_CTLS_ZERO 0
674
675 #define VMX_PROCBASED_CTLS_ONE \
676 (PROC_CTLS_USE_TSC_OFFSETTING| \
677 PROC_CTLS_HLT_EXITING| \
678 PROC_CTLS_MWAIT_EXITING | \
679 PROC_CTLS_RDPMC_EXITING | \
680 PROC_CTLS_RCR8_EXITING | \
681 PROC_CTLS_LCR8_EXITING | \
682 PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
683 PROC_CTLS_USE_MSR_BITMAPS | \
684 PROC_CTLS_MONITOR_EXITING | \
685 PROC_CTLS_ACTIVATE_CTLS2)
686
687 #define VMX_PROCBASED_CTLS_ZERO \
688 (PROC_CTLS_RCR3_EXITING| \
689 PROC_CTLS_LCR3_EXITING)
690
691 #define VMX_PROCBASED_CTLS2_ONE \
692 (PROC_CTLS2_ENABLE_EPT| \
693 PROC_CTLS2_ENABLE_VPID| \
694 PROC_CTLS2_UNRESTRICTED_GUEST)
695
696 #define VMX_PROCBASED_CTLS2_ZERO 0
697
698 #define VMX_ENTRY_CTLS_ONE \
699 (ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
700 ENTRY_CTLS_LOAD_EFER| \
701 ENTRY_CTLS_LOAD_PAT)
702
703 #define VMX_ENTRY_CTLS_ZERO \
704 (ENTRY_CTLS_SMM| \
705 ENTRY_CTLS_DISABLE_DUAL)
706
707 #define VMX_EXIT_CTLS_ONE \
708 (EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
709 EXIT_CTLS_HOST_LONG_MODE| \
710 EXIT_CTLS_SAVE_PAT| \
711 EXIT_CTLS_LOAD_PAT| \
712 EXIT_CTLS_SAVE_EFER| \
713 EXIT_CTLS_LOAD_EFER)
714
715 #define VMX_EXIT_CTLS_ZERO 0
716
717 static uint8_t *vmx_asidmap __read_mostly;
718 static uint32_t vmx_maxasid __read_mostly;
719 static kmutex_t vmx_asidlock __cacheline_aligned;
720
721 #define VMX_XCR0_MASK_DEFAULT (XCR0_X87|XCR0_SSE)
722 static uint64_t vmx_xcr0_mask __read_mostly;
723
724 #define VMX_NCPUIDS 32
725
726 #define VMCS_NPAGES 1
727 #define VMCS_SIZE (VMCS_NPAGES * PAGE_SIZE)
728
729 #define MSRBM_NPAGES 1
730 #define MSRBM_SIZE (MSRBM_NPAGES * PAGE_SIZE)
731
732 #define EFER_TLB_FLUSH \
733 (EFER_NXE|EFER_LMA|EFER_LME)
734 #define CR0_TLB_FLUSH \
735 (CR0_PG|CR0_WP|CR0_CD|CR0_NW)
736 #define CR4_TLB_FLUSH \
737 (CR4_PGE|CR4_PAE|CR4_PSE)
738
739 /* -------------------------------------------------------------------------- */
740
741 struct vmx_machdata {
742 volatile uint64_t mach_htlb_gen;
743 };
744
745 static const size_t vmx_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
746 [NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
747 sizeof(struct nvmm_vcpu_conf_cpuid),
748 [NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
749 sizeof(struct nvmm_vcpu_conf_tpr)
750 };
751
752 struct vmx_cpudata {
753 /* General */
754 uint64_t asid;
755 bool gtlb_want_flush;
756 bool gtsc_want_update;
757 uint64_t vcpu_htlb_gen;
758 kcpuset_t *htlb_want_flush;
759
760 /* VMCS */
761 struct vmcs *vmcs;
762 paddr_t vmcs_pa;
763 size_t vmcs_refcnt;
764 struct cpu_info *vmcs_ci;
765 bool vmcs_launched;
766
767 /* MSR bitmap */
768 uint8_t *msrbm;
769 paddr_t msrbm_pa;
770
771 /* Host state */
772 uint64_t hxcr0;
773 uint64_t star;
774 uint64_t lstar;
775 uint64_t cstar;
776 uint64_t sfmask;
777 uint64_t kernelgsbase;
778
779 /* Intr state */
780 bool int_window_exit;
781 bool nmi_window_exit;
782 bool evt_pending;
783
784 /* Guest state */
785 struct msr_entry *gmsr;
786 paddr_t gmsr_pa;
787 uint64_t gmsr_misc_enable;
788 uint64_t gcr2;
789 uint64_t gcr8;
790 uint64_t gxcr0;
791 uint64_t gprs[NVMM_X64_NGPR];
792 uint64_t drs[NVMM_X64_NDR];
793 uint64_t gtsc;
794 struct xsave_header gfpu __aligned(64);
795
796 /* VCPU configuration. */
797 bool cpuidpresent[VMX_NCPUIDS];
798 struct nvmm_vcpu_conf_cpuid cpuid[VMX_NCPUIDS];
799 struct nvmm_vcpu_conf_tpr tpr;
800 };
801
802 static const struct {
803 uint64_t selector;
804 uint64_t attrib;
805 uint64_t limit;
806 uint64_t base;
807 } vmx_guest_segs[NVMM_X64_NSEG] = {
808 [NVMM_X64_SEG_ES] = {
809 VMCS_GUEST_ES_SELECTOR,
810 VMCS_GUEST_ES_ACCESS_RIGHTS,
811 VMCS_GUEST_ES_LIMIT,
812 VMCS_GUEST_ES_BASE
813 },
814 [NVMM_X64_SEG_CS] = {
815 VMCS_GUEST_CS_SELECTOR,
816 VMCS_GUEST_CS_ACCESS_RIGHTS,
817 VMCS_GUEST_CS_LIMIT,
818 VMCS_GUEST_CS_BASE
819 },
820 [NVMM_X64_SEG_SS] = {
821 VMCS_GUEST_SS_SELECTOR,
822 VMCS_GUEST_SS_ACCESS_RIGHTS,
823 VMCS_GUEST_SS_LIMIT,
824 VMCS_GUEST_SS_BASE
825 },
826 [NVMM_X64_SEG_DS] = {
827 VMCS_GUEST_DS_SELECTOR,
828 VMCS_GUEST_DS_ACCESS_RIGHTS,
829 VMCS_GUEST_DS_LIMIT,
830 VMCS_GUEST_DS_BASE
831 },
832 [NVMM_X64_SEG_FS] = {
833 VMCS_GUEST_FS_SELECTOR,
834 VMCS_GUEST_FS_ACCESS_RIGHTS,
835 VMCS_GUEST_FS_LIMIT,
836 VMCS_GUEST_FS_BASE
837 },
838 [NVMM_X64_SEG_GS] = {
839 VMCS_GUEST_GS_SELECTOR,
840 VMCS_GUEST_GS_ACCESS_RIGHTS,
841 VMCS_GUEST_GS_LIMIT,
842 VMCS_GUEST_GS_BASE
843 },
844 [NVMM_X64_SEG_GDT] = {
845 0, /* doesn't exist */
846 0, /* doesn't exist */
847 VMCS_GUEST_GDTR_LIMIT,
848 VMCS_GUEST_GDTR_BASE
849 },
850 [NVMM_X64_SEG_IDT] = {
851 0, /* doesn't exist */
852 0, /* doesn't exist */
853 VMCS_GUEST_IDTR_LIMIT,
854 VMCS_GUEST_IDTR_BASE
855 },
856 [NVMM_X64_SEG_LDT] = {
857 VMCS_GUEST_LDTR_SELECTOR,
858 VMCS_GUEST_LDTR_ACCESS_RIGHTS,
859 VMCS_GUEST_LDTR_LIMIT,
860 VMCS_GUEST_LDTR_BASE
861 },
862 [NVMM_X64_SEG_TR] = {
863 VMCS_GUEST_TR_SELECTOR,
864 VMCS_GUEST_TR_ACCESS_RIGHTS,
865 VMCS_GUEST_TR_LIMIT,
866 VMCS_GUEST_TR_BASE
867 }
868 };
869
870 /* -------------------------------------------------------------------------- */
871
872 static uint64_t
873 vmx_get_revision(void)
874 {
875 uint64_t msr;
876
877 msr = rdmsr(MSR_IA32_VMX_BASIC);
878 msr &= IA32_VMX_BASIC_IDENT;
879
880 return msr;
881 }
882
883 static void
884 vmx_vmclear_ipi(void *arg1, void *arg2)
885 {
886 paddr_t vmcs_pa = (paddr_t)arg1;
887 vmx_vmclear(&vmcs_pa);
888 }
889
890 static void
891 vmx_vmclear_remote(struct cpu_info *ci, paddr_t vmcs_pa)
892 {
893 uint64_t xc;
894 int bound;
895
896 KASSERT(kpreempt_disabled());
897
898 bound = curlwp_bind();
899 kpreempt_enable();
900
901 xc = xc_unicast(XC_HIGHPRI, vmx_vmclear_ipi, (void *)vmcs_pa, NULL, ci);
902 xc_wait(xc);
903
904 kpreempt_disable();
905 curlwp_bindx(bound);
906 }
907
908 static void
909 vmx_vmcs_enter(struct nvmm_cpu *vcpu)
910 {
911 struct vmx_cpudata *cpudata = vcpu->cpudata;
912 struct cpu_info *vmcs_ci;
913
914 cpudata->vmcs_refcnt++;
915 if (cpudata->vmcs_refcnt > 1) {
916 KASSERT(kpreempt_disabled());
917 KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
918 return;
919 }
920
921 vmcs_ci = cpudata->vmcs_ci;
922 cpudata->vmcs_ci = (void *)0x00FFFFFFFFFFFFFF; /* clobber */
923
924 kpreempt_disable();
925
926 if (vmcs_ci == NULL) {
927 /* This VMCS is loaded for the first time. */
928 vmx_vmclear(&cpudata->vmcs_pa);
929 cpudata->vmcs_launched = false;
930 } else if (vmcs_ci != curcpu()) {
931 /* This VMCS is active on a remote CPU. */
932 vmx_vmclear_remote(vmcs_ci, cpudata->vmcs_pa);
933 cpudata->vmcs_launched = false;
934 } else {
935 /* This VMCS is active on curcpu, nothing to do. */
936 }
937
938 vmx_vmptrld(&cpudata->vmcs_pa);
939 }
940
941 static void
942 vmx_vmcs_leave(struct nvmm_cpu *vcpu)
943 {
944 struct vmx_cpudata *cpudata = vcpu->cpudata;
945
946 KASSERT(kpreempt_disabled());
947 KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
948 KASSERT(cpudata->vmcs_refcnt > 0);
949 cpudata->vmcs_refcnt--;
950
951 if (cpudata->vmcs_refcnt > 0) {
952 return;
953 }
954
955 cpudata->vmcs_ci = curcpu();
956 kpreempt_enable();
957 }
958
959 static void
960 vmx_vmcs_destroy(struct nvmm_cpu *vcpu)
961 {
962 struct vmx_cpudata *cpudata = vcpu->cpudata;
963
964 KASSERT(kpreempt_disabled());
965 KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
966 KASSERT(cpudata->vmcs_refcnt == 1);
967 cpudata->vmcs_refcnt--;
968
969 vmx_vmclear(&cpudata->vmcs_pa);
970 kpreempt_enable();
971 }
972
973 /* -------------------------------------------------------------------------- */
974
975 static void
976 vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
977 {
978 struct vmx_cpudata *cpudata = vcpu->cpudata;
979 uint64_t ctls1;
980
981 ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
982
983 if (nmi) {
984 // XXX INT_STATE_NMI?
985 ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
986 cpudata->nmi_window_exit = true;
987 } else {
988 ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
989 cpudata->int_window_exit = true;
990 }
991
992 vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
993 }
994
995 static void
996 vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
997 {
998 struct vmx_cpudata *cpudata = vcpu->cpudata;
999 uint64_t ctls1;
1000
1001 ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
1002
1003 if (nmi) {
1004 ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
1005 cpudata->nmi_window_exit = false;
1006 } else {
1007 ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
1008 cpudata->int_window_exit = false;
1009 }
1010
1011 vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
1012 }
1013
1014 static inline int
1015 vmx_event_has_error(uint8_t vector)
1016 {
1017 switch (vector) {
1018 case 8: /* #DF */
1019 case 10: /* #TS */
1020 case 11: /* #NP */
1021 case 12: /* #SS */
1022 case 13: /* #GP */
1023 case 14: /* #PF */
1024 case 17: /* #AC */
1025 case 30: /* #SX */
1026 return 1;
1027 default:
1028 return 0;
1029 }
1030 }
1031
1032 static int
1033 vmx_vcpu_inject(struct nvmm_cpu *vcpu)
1034 {
1035 struct nvmm_comm_page *comm = vcpu->comm;
1036 struct vmx_cpudata *cpudata = vcpu->cpudata;
1037 int type = 0, err = 0, ret = EINVAL;
1038 u_int evtype;
1039 uint8_t vector;
1040 uint64_t info, error;
1041
1042 evtype = comm->event.type;
1043 vector = comm->event.vector;
1044 error = comm->event.u.excp.error;
1045 __insn_barrier();
1046
1047 vmx_vmcs_enter(vcpu);
1048
1049 switch (evtype) {
1050 case NVMM_VCPU_EVENT_EXCP:
1051 if (vector == 2 || vector >= 32)
1052 goto out;
1053 if (vector == 3 || vector == 0)
1054 goto out;
1055 type = INTR_TYPE_HW_EXC;
1056 err = vmx_event_has_error(vector);
1057 break;
1058 case NVMM_VCPU_EVENT_INTR:
1059 type = INTR_TYPE_EXT_INT;
1060 if (vector == 2) {
1061 type = INTR_TYPE_NMI;
1062 vmx_event_waitexit_enable(vcpu, true);
1063 }
1064 err = 0;
1065 break;
1066 default:
1067 goto out;
1068 }
1069
1070 info =
1071 __SHIFTIN((uint64_t)vector, INTR_INFO_VECTOR) |
1072 __SHIFTIN((uint64_t)type, INTR_INFO_TYPE) |
1073 __SHIFTIN((uint64_t)err, INTR_INFO_ERROR) |
1074 __SHIFTIN((uint64_t)1, INTR_INFO_VALID);
1075 vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
1076 vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, error);
1077
1078 cpudata->evt_pending = true;
1079 ret = 0;
1080
1081 out:
1082 vmx_vmcs_leave(vcpu);
1083 return ret;
1084 }
1085
1086 static void
1087 vmx_inject_ud(struct nvmm_cpu *vcpu)
1088 {
1089 struct nvmm_comm_page *comm = vcpu->comm;
1090 int ret __diagused;
1091
1092 comm->event.type = NVMM_VCPU_EVENT_EXCP;
1093 comm->event.vector = 6;
1094 comm->event.u.excp.error = 0;
1095
1096 ret = vmx_vcpu_inject(vcpu);
1097 KASSERT(ret == 0);
1098 }
1099
1100 static void
1101 vmx_inject_gp(struct nvmm_cpu *vcpu)
1102 {
1103 struct nvmm_comm_page *comm = vcpu->comm;
1104 int ret __diagused;
1105
1106 comm->event.type = NVMM_VCPU_EVENT_EXCP;
1107 comm->event.vector = 13;
1108 comm->event.u.excp.error = 0;
1109
1110 ret = vmx_vcpu_inject(vcpu);
1111 KASSERT(ret == 0);
1112 }
1113
1114 static inline int
1115 vmx_vcpu_event_commit(struct nvmm_cpu *vcpu)
1116 {
1117 if (__predict_true(!vcpu->comm->event_commit)) {
1118 return 0;
1119 }
1120 vcpu->comm->event_commit = false;
1121 return vmx_vcpu_inject(vcpu);
1122 }
1123
1124 static inline void
1125 vmx_inkernel_advance(void)
1126 {
1127 uint64_t rip, inslen, intstate;
1128
1129 /*
1130 * Maybe we should also apply single-stepping and debug exceptions.
1131 * Matters for guest-ring3, because it can execute 'cpuid' under a
1132 * debugger.
1133 */
1134 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1135 rip = vmx_vmread(VMCS_GUEST_RIP);
1136 vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
1137 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
1138 vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
1139 intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
1140 }
1141
1142 static void
1143 vmx_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
1144 {
1145 exit->u.inv.hwcode = code;
1146 exit->reason = NVMM_VCPU_EXIT_INVALID;
1147 }
1148
1149 static void
1150 vmx_exit_exc_nmi(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1151 struct nvmm_vcpu_exit *exit)
1152 {
1153 uint64_t qual;
1154
1155 qual = vmx_vmread(VMCS_EXIT_INTR_INFO);
1156
1157 if ((qual & INTR_INFO_VALID) == 0) {
1158 goto error;
1159 }
1160 if (__SHIFTOUT(qual, INTR_INFO_TYPE) != INTR_TYPE_NMI) {
1161 goto error;
1162 }
1163
1164 exit->reason = NVMM_VCPU_EXIT_NONE;
1165 return;
1166
1167 error:
1168 vmx_exit_invalid(exit, VMCS_EXITCODE_EXC_NMI);
1169 }
1170
1171 #define VMX_CPUID_MAX_BASIC 0x16
1172 #define VMX_CPUID_MAX_HYPERVISOR 0x40000000
1173 #define VMX_CPUID_MAX_EXTENDED 0x80000008
1174 static uint32_t vmx_cpuid_max_basic __read_mostly;
1175
1176 static void
1177 vmx_inkernel_exec_cpuid(struct vmx_cpudata *cpudata, uint64_t eax, uint64_t ecx)
1178 {
1179 u_int descs[4];
1180
1181 x86_cpuid2(eax, ecx, descs);
1182 cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
1183 cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
1184 cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
1185 cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
1186 }
1187
1188 static void
1189 vmx_inkernel_handle_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1190 uint64_t eax, uint64_t ecx)
1191 {
1192 struct vmx_cpudata *cpudata = vcpu->cpudata;
1193 unsigned int ncpus;
1194 uint64_t cr4;
1195
1196 if (eax < 0x40000000) {
1197 if (__predict_false(eax > vmx_cpuid_max_basic)) {
1198 eax = vmx_cpuid_max_basic;
1199 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1200 }
1201 } else if (eax < 0x80000000) {
1202 if (__predict_false(eax > VMX_CPUID_MAX_HYPERVISOR)) {
1203 eax = vmx_cpuid_max_basic;
1204 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1205 }
1206 }
1207
1208 switch (eax) {
1209 case 0x00000000:
1210 cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_basic;
1211 break;
1212 case 0x00000001:
1213 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000001.eax;
1214
1215 cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
1216 cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
1217 CPUID_LOCAL_APIC_ID);
1218
1219 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
1220 cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
1221 if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
1222 cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_PCID;
1223 }
1224
1225 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
1226
1227 /* CPUID2_OSXSAVE depends on CR4. */
1228 cr4 = vmx_vmread(VMCS_GUEST_CR4);
1229 if (!(cr4 & CR4_OSXSAVE)) {
1230 cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
1231 }
1232 break;
1233 case 0x00000002:
1234 break;
1235 case 0x00000003:
1236 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1237 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1238 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1239 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1240 break;
1241 case 0x00000004: /* Deterministic Cache Parameters */
1242 break; /* TODO? */
1243 case 0x00000005: /* MONITOR/MWAIT */
1244 case 0x00000006: /* Thermal and Power Management */
1245 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1246 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1247 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1248 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1249 break;
1250 case 0x00000007: /* Structured Extended Feature Flags Enumeration */
1251 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000007.eax;
1252 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
1253 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
1254 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
1255 if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
1256 cpudata->gprs[NVMM_X64_GPR_RBX] |= CPUID_SEF_INVPCID;
1257 }
1258 break;
1259 case 0x00000008: /* Empty */
1260 case 0x00000009: /* Direct Cache Access Information */
1261 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1262 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1263 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1264 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1265 break;
1266 case 0x0000000A: /* Architectural Performance Monitoring */
1267 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1268 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1269 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1270 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1271 break;
1272 case 0x0000000B: /* Extended Topology Enumeration */
1273 switch (ecx) {
1274 case 0: /* Threads */
1275 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1276 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1277 cpudata->gprs[NVMM_X64_GPR_RCX] =
1278 __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
1279 __SHIFTIN(CPUID_TOP_LVLTYPE_SMT, CPUID_TOP_LVLTYPE);
1280 cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
1281 break;
1282 case 1: /* Cores */
1283 ncpus = atomic_load_relaxed(&mach->ncpus);
1284 cpudata->gprs[NVMM_X64_GPR_RAX] = ilog2(ncpus);
1285 cpudata->gprs[NVMM_X64_GPR_RBX] = ncpus;
1286 cpudata->gprs[NVMM_X64_GPR_RCX] =
1287 __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
1288 __SHIFTIN(CPUID_TOP_LVLTYPE_CORE, CPUID_TOP_LVLTYPE);
1289 cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
1290 break;
1291 default:
1292 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1293 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1294 cpudata->gprs[NVMM_X64_GPR_RCX] = 0; /* LVLTYPE_INVAL */
1295 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1296 break;
1297 }
1298 break;
1299 case 0x0000000C: /* Empty */
1300 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1301 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1302 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1303 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1304 break;
1305 case 0x0000000D: /* Processor Extended State Enumeration */
1306 if (vmx_xcr0_mask == 0) {
1307 break;
1308 }
1309 switch (ecx) {
1310 case 0:
1311 cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
1312 if (cpudata->gxcr0 & XCR0_SSE) {
1313 cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
1314 } else {
1315 cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
1316 }
1317 cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
1318 cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
1319 cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
1320 break;
1321 case 1:
1322 cpudata->gprs[NVMM_X64_GPR_RAX] &=
1323 (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
1324 CPUID_PES1_XGETBV);
1325 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1326 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1327 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1328 break;
1329 default:
1330 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1331 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1332 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1333 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1334 break;
1335 }
1336 break;
1337 case 0x0000000E: /* Empty */
1338 case 0x0000000F: /* Intel RDT Monitoring Enumeration */
1339 case 0x00000010: /* Intel RDT Allocation Enumeration */
1340 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1341 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1342 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1343 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1344 break;
1345 case 0x00000011: /* Empty */
1346 case 0x00000012: /* Intel SGX Capability Enumeration */
1347 case 0x00000013: /* Empty */
1348 case 0x00000014: /* Intel Processor Trace Enumeration */
1349 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1350 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1351 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1352 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1353 break;
1354 case 0x00000015: /* TSC and Nominal Core Crystal Clock Information */
1355 case 0x00000016: /* Processor Frequency Information */
1356 break;
1357
1358 case 0x40000000: /* Hypervisor Information */
1359 cpudata->gprs[NVMM_X64_GPR_RAX] = VMX_CPUID_MAX_HYPERVISOR;
1360 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1361 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1362 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1363 memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
1364 memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
1365 memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
1366 break;
1367
1368 case 0x80000001:
1369 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000001.eax;
1370 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
1371 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
1372 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
1373 break;
1374 case 0x80000002: /* Processor Brand String */
1375 case 0x80000003: /* Processor Brand String */
1376 case 0x80000004: /* Processor Brand String */
1377 case 0x80000005: /* Reserved Zero */
1378 case 0x80000006: /* Cache Information */
1379 case 0x80000007: /* TSC Information */
1380 case 0x80000008: /* Address Sizes */
1381 break;
1382
1383 default:
1384 break;
1385 }
1386 }
1387
1388 static void
1389 vmx_exit_insn(struct nvmm_vcpu_exit *exit, uint64_t reason)
1390 {
1391 uint64_t inslen, rip;
1392
1393 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1394 rip = vmx_vmread(VMCS_GUEST_RIP);
1395 exit->u.insn.npc = rip + inslen;
1396 exit->reason = reason;
1397 }
1398
1399 static void
1400 vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1401 struct nvmm_vcpu_exit *exit)
1402 {
1403 struct vmx_cpudata *cpudata = vcpu->cpudata;
1404 struct nvmm_vcpu_conf_cpuid *cpuid;
1405 uint64_t eax, ecx;
1406 size_t i;
1407
1408 eax = cpudata->gprs[NVMM_X64_GPR_RAX];
1409 ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
1410 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1411 vmx_inkernel_handle_cpuid(mach, vcpu, eax, ecx);
1412
1413 for (i = 0; i < VMX_NCPUIDS; i++) {
1414 if (!cpudata->cpuidpresent[i]) {
1415 continue;
1416 }
1417 cpuid = &cpudata->cpuid[i];
1418 if (cpuid->leaf != eax) {
1419 continue;
1420 }
1421
1422 if (cpuid->exit) {
1423 vmx_exit_insn(exit, NVMM_VCPU_EXIT_CPUID);
1424 return;
1425 }
1426 KASSERT(cpuid->mask);
1427
1428 /* del */
1429 cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->u.mask.del.eax;
1430 cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
1431 cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
1432 cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
1433
1434 /* set */
1435 cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->u.mask.set.eax;
1436 cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
1437 cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
1438 cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
1439
1440 break;
1441 }
1442
1443 vmx_inkernel_advance();
1444 exit->reason = NVMM_VCPU_EXIT_NONE;
1445 }
1446
1447 static void
1448 vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1449 struct nvmm_vcpu_exit *exit)
1450 {
1451 struct vmx_cpudata *cpudata = vcpu->cpudata;
1452 uint64_t rflags;
1453
1454 if (cpudata->int_window_exit) {
1455 rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
1456 if (rflags & PSL_I) {
1457 vmx_event_waitexit_disable(vcpu, false);
1458 }
1459 }
1460
1461 vmx_inkernel_advance();
1462 exit->reason = NVMM_VCPU_EXIT_HALTED;
1463 }
1464
1465 #define VMX_QUAL_CR_NUM __BITS(3,0)
1466 #define VMX_QUAL_CR_TYPE __BITS(5,4)
1467 #define CR_TYPE_WRITE 0
1468 #define CR_TYPE_READ 1
1469 #define CR_TYPE_CLTS 2
1470 #define CR_TYPE_LMSW 3
1471 #define VMX_QUAL_CR_LMSW_OPMEM __BIT(6)
1472 #define VMX_QUAL_CR_GPR __BITS(11,8)
1473 #define VMX_QUAL_CR_LMSW_SRC __BIT(31,16)
1474
1475 static inline int
1476 vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
1477 {
1478 /* Bits set to 1 in fixed0 are fixed to 1. */
1479 if ((crval & fixed0) != fixed0) {
1480 return -1;
1481 }
1482 /* Bits set to 0 in fixed1 are fixed to 0. */
1483 if (crval & ~fixed1) {
1484 return -1;
1485 }
1486 return 0;
1487 }
1488
1489 static int
1490 vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1491 uint64_t qual)
1492 {
1493 struct vmx_cpudata *cpudata = vcpu->cpudata;
1494 uint64_t type, gpr, cr0;
1495 uint64_t efer, ctls1;
1496
1497 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1498 if (type != CR_TYPE_WRITE) {
1499 return -1;
1500 }
1501
1502 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1503 KASSERT(gpr < 16);
1504
1505 if (gpr == NVMM_X64_GPR_RSP) {
1506 gpr = vmx_vmread(VMCS_GUEST_RSP);
1507 } else {
1508 gpr = cpudata->gprs[gpr];
1509 }
1510
1511 cr0 = gpr | CR0_NE | CR0_ET;
1512 cr0 &= ~(CR0_NW|CR0_CD);
1513
1514 if (vmx_check_cr(cr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
1515 return -1;
1516 }
1517
1518 /*
1519 * XXX Handle 32bit PAE paging, need to set PDPTEs, fetched manually
1520 * from CR3.
1521 */
1522
1523 if (cr0 & CR0_PG) {
1524 ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
1525 efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
1526 if (efer & EFER_LME) {
1527 ctls1 |= ENTRY_CTLS_LONG_MODE;
1528 efer |= EFER_LMA;
1529 } else {
1530 ctls1 &= ~ENTRY_CTLS_LONG_MODE;
1531 efer &= ~EFER_LMA;
1532 }
1533 vmx_vmwrite(VMCS_GUEST_IA32_EFER, efer);
1534 vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
1535 }
1536
1537 vmx_vmwrite(VMCS_GUEST_CR0, cr0);
1538 vmx_inkernel_advance();
1539 return 0;
1540 }
1541
1542 static int
1543 vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1544 uint64_t qual)
1545 {
1546 struct vmx_cpudata *cpudata = vcpu->cpudata;
1547 uint64_t type, gpr, cr4;
1548
1549 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1550 if (type != CR_TYPE_WRITE) {
1551 return -1;
1552 }
1553
1554 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1555 KASSERT(gpr < 16);
1556
1557 if (gpr == NVMM_X64_GPR_RSP) {
1558 gpr = vmx_vmread(VMCS_GUEST_RSP);
1559 } else {
1560 gpr = cpudata->gprs[gpr];
1561 }
1562
1563 cr4 = gpr | CR4_VMXE;
1564
1565 if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
1566 return -1;
1567 }
1568
1569 vmx_vmwrite(VMCS_GUEST_CR4, cr4);
1570 vmx_inkernel_advance();
1571 return 0;
1572 }
1573
1574 static int
1575 vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1576 uint64_t qual, struct nvmm_vcpu_exit *exit)
1577 {
1578 struct vmx_cpudata *cpudata = vcpu->cpudata;
1579 uint64_t type, gpr;
1580 bool write;
1581
1582 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1583 if (type == CR_TYPE_WRITE) {
1584 write = true;
1585 } else if (type == CR_TYPE_READ) {
1586 write = false;
1587 } else {
1588 return -1;
1589 }
1590
1591 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1592 KASSERT(gpr < 16);
1593
1594 if (write) {
1595 if (gpr == NVMM_X64_GPR_RSP) {
1596 cpudata->gcr8 = vmx_vmread(VMCS_GUEST_RSP);
1597 } else {
1598 cpudata->gcr8 = cpudata->gprs[gpr];
1599 }
1600 if (cpudata->tpr.exit_changed) {
1601 exit->reason = NVMM_VCPU_EXIT_TPR_CHANGED;
1602 }
1603 } else {
1604 if (gpr == NVMM_X64_GPR_RSP) {
1605 vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
1606 } else {
1607 cpudata->gprs[gpr] = cpudata->gcr8;
1608 }
1609 }
1610
1611 vmx_inkernel_advance();
1612 return 0;
1613 }
1614
1615 static void
1616 vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1617 struct nvmm_vcpu_exit *exit)
1618 {
1619 uint64_t qual;
1620 int ret;
1621
1622 exit->reason = NVMM_VCPU_EXIT_NONE;
1623
1624 qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1625
1626 switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
1627 case 0:
1628 ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
1629 break;
1630 case 4:
1631 ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
1632 break;
1633 case 8:
1634 ret = vmx_inkernel_handle_cr8(mach, vcpu, qual, exit);
1635 break;
1636 default:
1637 ret = -1;
1638 break;
1639 }
1640
1641 if (ret == -1) {
1642 vmx_inject_gp(vcpu);
1643 }
1644 }
1645
1646 #define VMX_QUAL_IO_SIZE __BITS(2,0)
1647 #define IO_SIZE_8 0
1648 #define IO_SIZE_16 1
1649 #define IO_SIZE_32 3
1650 #define VMX_QUAL_IO_IN __BIT(3)
1651 #define VMX_QUAL_IO_STR __BIT(4)
1652 #define VMX_QUAL_IO_REP __BIT(5)
1653 #define VMX_QUAL_IO_DX __BIT(6)
1654 #define VMX_QUAL_IO_PORT __BITS(31,16)
1655
1656 #define VMX_INFO_IO_ADRSIZE __BITS(9,7)
1657 #define IO_ADRSIZE_16 0
1658 #define IO_ADRSIZE_32 1
1659 #define IO_ADRSIZE_64 2
1660 #define VMX_INFO_IO_SEG __BITS(17,15)
1661
1662 static void
1663 vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1664 struct nvmm_vcpu_exit *exit)
1665 {
1666 uint64_t qual, info, inslen, rip;
1667
1668 qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1669 info = vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO);
1670
1671 exit->reason = NVMM_VCPU_EXIT_IO;
1672
1673 exit->u.io.in = (qual & VMX_QUAL_IO_IN) != 0;
1674 exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
1675
1676 KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
1677 exit->u.io.seg = __SHIFTOUT(info, VMX_INFO_IO_SEG);
1678
1679 if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
1680 exit->u.io.address_size = 8;
1681 } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
1682 exit->u.io.address_size = 4;
1683 } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
1684 exit->u.io.address_size = 2;
1685 }
1686
1687 if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
1688 exit->u.io.operand_size = 4;
1689 } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
1690 exit->u.io.operand_size = 2;
1691 } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
1692 exit->u.io.operand_size = 1;
1693 }
1694
1695 exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
1696 exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
1697
1698 if (exit->u.io.in && exit->u.io.str) {
1699 exit->u.io.seg = NVMM_X64_SEG_ES;
1700 }
1701
1702 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1703 rip = vmx_vmread(VMCS_GUEST_RIP);
1704 exit->u.io.npc = rip + inslen;
1705
1706 vmx_vcpu_state_provide(vcpu,
1707 NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
1708 NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
1709 }
1710
1711 static const uint64_t msr_ignore_list[] = {
1712 MSR_BIOS_SIGN,
1713 MSR_IA32_PLATFORM_ID
1714 };
1715
1716 static bool
1717 vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1718 struct nvmm_vcpu_exit *exit)
1719 {
1720 struct vmx_cpudata *cpudata = vcpu->cpudata;
1721 uint64_t val;
1722 size_t i;
1723
1724 if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
1725 if (exit->u.rdmsr.msr == MSR_CR_PAT) {
1726 val = vmx_vmread(VMCS_GUEST_IA32_PAT);
1727 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1728 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1729 goto handled;
1730 }
1731 if (exit->u.rdmsr.msr == MSR_MISC_ENABLE) {
1732 val = cpudata->gmsr_misc_enable;
1733 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1734 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1735 goto handled;
1736 }
1737 for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1738 if (msr_ignore_list[i] != exit->u.rdmsr.msr)
1739 continue;
1740 val = 0;
1741 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1742 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1743 goto handled;
1744 }
1745 } else {
1746 if (exit->u.wrmsr.msr == MSR_TSC) {
1747 cpudata->gtsc = exit->u.wrmsr.val;
1748 cpudata->gtsc_want_update = true;
1749 goto handled;
1750 }
1751 if (exit->u.wrmsr.msr == MSR_CR_PAT) {
1752 val = exit->u.wrmsr.val;
1753 if (__predict_false(!nvmm_x86_pat_validate(val))) {
1754 goto error;
1755 }
1756 vmx_vmwrite(VMCS_GUEST_IA32_PAT, val);
1757 goto handled;
1758 }
1759 if (exit->u.wrmsr.msr == MSR_MISC_ENABLE) {
1760 /* Don't care. */
1761 goto handled;
1762 }
1763 for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1764 if (msr_ignore_list[i] != exit->u.wrmsr.msr)
1765 continue;
1766 goto handled;
1767 }
1768 }
1769
1770 return false;
1771
1772 handled:
1773 vmx_inkernel_advance();
1774 return true;
1775
1776 error:
1777 vmx_inject_gp(vcpu);
1778 return true;
1779 }
1780
1781 static void
1782 vmx_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1783 struct nvmm_vcpu_exit *exit)
1784 {
1785 struct vmx_cpudata *cpudata = vcpu->cpudata;
1786 uint64_t inslen, rip;
1787
1788 exit->reason = NVMM_VCPU_EXIT_RDMSR;
1789 exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1790
1791 if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
1792 exit->reason = NVMM_VCPU_EXIT_NONE;
1793 return;
1794 }
1795
1796 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1797 rip = vmx_vmread(VMCS_GUEST_RIP);
1798 exit->u.rdmsr.npc = rip + inslen;
1799
1800 vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
1801 }
1802
1803 static void
1804 vmx_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1805 struct nvmm_vcpu_exit *exit)
1806 {
1807 struct vmx_cpudata *cpudata = vcpu->cpudata;
1808 uint64_t rdx, rax, inslen, rip;
1809
1810 rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
1811 rax = cpudata->gprs[NVMM_X64_GPR_RAX];
1812
1813 exit->reason = NVMM_VCPU_EXIT_WRMSR;
1814 exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1815 exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
1816
1817 if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
1818 exit->reason = NVMM_VCPU_EXIT_NONE;
1819 return;
1820 }
1821
1822 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1823 rip = vmx_vmread(VMCS_GUEST_RIP);
1824 exit->u.wrmsr.npc = rip + inslen;
1825
1826 vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
1827 }
1828
1829 static void
1830 vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1831 struct nvmm_vcpu_exit *exit)
1832 {
1833 struct vmx_cpudata *cpudata = vcpu->cpudata;
1834 uint64_t val;
1835
1836 exit->reason = NVMM_VCPU_EXIT_NONE;
1837
1838 val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
1839 (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
1840
1841 if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
1842 goto error;
1843 } else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
1844 goto error;
1845 } else if (__predict_false((val & XCR0_X87) == 0)) {
1846 goto error;
1847 }
1848
1849 cpudata->gxcr0 = val;
1850 if (vmx_xcr0_mask != 0) {
1851 wrxcr(0, cpudata->gxcr0);
1852 }
1853
1854 vmx_inkernel_advance();
1855 return;
1856
1857 error:
1858 vmx_inject_gp(vcpu);
1859 }
1860
1861 #define VMX_EPT_VIOLATION_READ __BIT(0)
1862 #define VMX_EPT_VIOLATION_WRITE __BIT(1)
1863 #define VMX_EPT_VIOLATION_EXECUTE __BIT(2)
1864
1865 static void
1866 vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1867 struct nvmm_vcpu_exit *exit)
1868 {
1869 uint64_t perm;
1870 gpaddr_t gpa;
1871
1872 gpa = vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS);
1873
1874 exit->reason = NVMM_VCPU_EXIT_MEMORY;
1875 perm = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1876 if (perm & VMX_EPT_VIOLATION_WRITE)
1877 exit->u.mem.prot = PROT_WRITE;
1878 else if (perm & VMX_EPT_VIOLATION_EXECUTE)
1879 exit->u.mem.prot = PROT_EXEC;
1880 else
1881 exit->u.mem.prot = PROT_READ;
1882 exit->u.mem.gpa = gpa;
1883 exit->u.mem.inst_len = 0;
1884
1885 vmx_vcpu_state_provide(vcpu,
1886 NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
1887 NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
1888 }
1889
1890 /* -------------------------------------------------------------------------- */
1891
1892 static void
1893 vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
1894 {
1895 struct vmx_cpudata *cpudata = vcpu->cpudata;
1896
1897 fpu_kern_enter();
1898 fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask);
1899
1900 if (vmx_xcr0_mask != 0) {
1901 cpudata->hxcr0 = rdxcr(0);
1902 wrxcr(0, cpudata->gxcr0);
1903 }
1904 }
1905
1906 static void
1907 vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
1908 {
1909 struct vmx_cpudata *cpudata = vcpu->cpudata;
1910
1911 if (vmx_xcr0_mask != 0) {
1912 cpudata->gxcr0 = rdxcr(0);
1913 wrxcr(0, cpudata->hxcr0);
1914 }
1915
1916 fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask);
1917 fpu_kern_leave();
1918 }
1919
1920 static void
1921 vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
1922 {
1923 struct vmx_cpudata *cpudata = vcpu->cpudata;
1924
1925 x86_dbregs_save(curlwp);
1926
1927 ldr7(0);
1928
1929 ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
1930 ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
1931 ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
1932 ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
1933 ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
1934 }
1935
1936 static void
1937 vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
1938 {
1939 struct vmx_cpudata *cpudata = vcpu->cpudata;
1940
1941 cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
1942 cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
1943 cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
1944 cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
1945 cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
1946
1947 x86_dbregs_restore(curlwp);
1948 }
1949
1950 static void
1951 vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
1952 {
1953 struct vmx_cpudata *cpudata = vcpu->cpudata;
1954
1955 /* This gets restored automatically by the CPU. */
1956 vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)curcpu()->ci_idtvec.iv_idt);
1957 vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
1958 vmx_vmwrite(VMCS_HOST_CR3, rcr3());
1959 vmx_vmwrite(VMCS_HOST_CR4, rcr4());
1960
1961 cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
1962 }
1963
1964 static void
1965 vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
1966 {
1967 struct vmx_cpudata *cpudata = vcpu->cpudata;
1968
1969 wrmsr(MSR_STAR, cpudata->star);
1970 wrmsr(MSR_LSTAR, cpudata->lstar);
1971 wrmsr(MSR_CSTAR, cpudata->cstar);
1972 wrmsr(MSR_SFMASK, cpudata->sfmask);
1973 wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
1974 }
1975
1976 /* -------------------------------------------------------------------------- */
1977
1978 #define VMX_INVVPID_ADDRESS 0
1979 #define VMX_INVVPID_CONTEXT 1
1980 #define VMX_INVVPID_ALL 2
1981 #define VMX_INVVPID_CONTEXT_NOGLOBAL 3
1982
1983 #define VMX_INVEPT_CONTEXT 1
1984 #define VMX_INVEPT_ALL 2
1985
1986 static inline void
1987 vmx_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
1988 {
1989 struct vmx_cpudata *cpudata = vcpu->cpudata;
1990
1991 if (vcpu->hcpu_last != hcpu) {
1992 cpudata->gtlb_want_flush = true;
1993 }
1994 }
1995
1996 static inline void
1997 vmx_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
1998 {
1999 struct vmx_cpudata *cpudata = vcpu->cpudata;
2000 struct ept_desc ept_desc;
2001
2002 if (__predict_true(!kcpuset_isset(cpudata->htlb_want_flush, hcpu))) {
2003 return;
2004 }
2005
2006 ept_desc.eptp = vmx_vmread(VMCS_EPTP);
2007 ept_desc.mbz = 0;
2008 vmx_invept(vmx_ept_flush_op, &ept_desc);
2009 kcpuset_clear(cpudata->htlb_want_flush, hcpu);
2010 }
2011
2012 static inline uint64_t
2013 vmx_htlb_flush(struct vmx_machdata *machdata, struct vmx_cpudata *cpudata)
2014 {
2015 struct ept_desc ept_desc;
2016 uint64_t machgen;
2017
2018 machgen = machdata->mach_htlb_gen;
2019 if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
2020 return machgen;
2021 }
2022
2023 kcpuset_copy(cpudata->htlb_want_flush, kcpuset_running);
2024
2025 ept_desc.eptp = vmx_vmread(VMCS_EPTP);
2026 ept_desc.mbz = 0;
2027 vmx_invept(vmx_ept_flush_op, &ept_desc);
2028
2029 return machgen;
2030 }
2031
2032 static inline void
2033 vmx_htlb_flush_ack(struct vmx_cpudata *cpudata, uint64_t machgen)
2034 {
2035 cpudata->vcpu_htlb_gen = machgen;
2036 kcpuset_clear(cpudata->htlb_want_flush, cpu_number());
2037 }
2038
2039 static inline void
2040 vmx_exit_evt(struct vmx_cpudata *cpudata)
2041 {
2042 uint64_t info, err, inslen;
2043
2044 cpudata->evt_pending = false;
2045
2046 info = vmx_vmread(VMCS_IDT_VECTORING_INFO);
2047 if (__predict_true((info & INTR_INFO_VALID) == 0)) {
2048 return;
2049 }
2050 err = vmx_vmread(VMCS_IDT_VECTORING_ERROR);
2051
2052 vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
2053 vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, err);
2054
2055 switch (__SHIFTOUT(info, INTR_INFO_TYPE)) {
2056 case INTR_TYPE_SW_INT:
2057 case INTR_TYPE_PRIV_SW_EXC:
2058 case INTR_TYPE_SW_EXC:
2059 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
2060 vmx_vmwrite(VMCS_ENTRY_INSTRUCTION_LENGTH, inslen);
2061 }
2062
2063 cpudata->evt_pending = true;
2064 }
2065
2066 static int
2067 vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
2068 struct nvmm_vcpu_exit *exit)
2069 {
2070 struct nvmm_comm_page *comm = vcpu->comm;
2071 struct vmx_machdata *machdata = mach->machdata;
2072 struct vmx_cpudata *cpudata = vcpu->cpudata;
2073 struct vpid_desc vpid_desc;
2074 struct cpu_info *ci;
2075 uint64_t exitcode;
2076 uint64_t intstate;
2077 uint64_t machgen;
2078 int hcpu, ret;
2079 bool launched;
2080
2081 vmx_vmcs_enter(vcpu);
2082
2083 if (__predict_false(vmx_vcpu_event_commit(vcpu) != 0)) {
2084 vmx_vmcs_leave(vcpu);
2085 return EINVAL;
2086 }
2087 vmx_vcpu_state_commit(vcpu);
2088 comm->state_cached = 0;
2089
2090 ci = curcpu();
2091 hcpu = cpu_number();
2092 launched = cpudata->vmcs_launched;
2093
2094 vmx_gtlb_catchup(vcpu, hcpu);
2095 vmx_htlb_catchup(vcpu, hcpu);
2096
2097 if (vcpu->hcpu_last != hcpu) {
2098 vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
2099 vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
2100 vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
2101 vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
2102 cpudata->gtsc_want_update = true;
2103 vcpu->hcpu_last = hcpu;
2104 }
2105
2106 vmx_vcpu_guest_dbregs_enter(vcpu);
2107 vmx_vcpu_guest_misc_enter(vcpu);
2108 vmx_vcpu_guest_fpu_enter(vcpu);
2109
2110 while (1) {
2111 if (cpudata->gtlb_want_flush) {
2112 vpid_desc.vpid = cpudata->asid;
2113 vpid_desc.addr = 0;
2114 vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
2115 cpudata->gtlb_want_flush = false;
2116 }
2117
2118 if (__predict_false(cpudata->gtsc_want_update)) {
2119 vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->gtsc - rdtsc());
2120 cpudata->gtsc_want_update = false;
2121 }
2122
2123 vmx_cli();
2124 machgen = vmx_htlb_flush(machdata, cpudata);
2125 lcr2(cpudata->gcr2);
2126 if (launched) {
2127 ret = vmx_vmresume(cpudata->gprs);
2128 } else {
2129 ret = vmx_vmlaunch(cpudata->gprs);
2130 }
2131 cpudata->gcr2 = rcr2();
2132 vmx_htlb_flush_ack(cpudata, machgen);
2133 vmx_sti();
2134
2135 if (__predict_false(ret != 0)) {
2136 vmx_exit_invalid(exit, -1);
2137 break;
2138 }
2139 vmx_exit_evt(cpudata);
2140
2141 launched = true;
2142
2143 exitcode = vmx_vmread(VMCS_EXIT_REASON);
2144 exitcode &= __BITS(15,0);
2145
2146 switch (exitcode) {
2147 case VMCS_EXITCODE_EXC_NMI:
2148 vmx_exit_exc_nmi(mach, vcpu, exit);
2149 break;
2150 case VMCS_EXITCODE_EXT_INT:
2151 exit->reason = NVMM_VCPU_EXIT_NONE;
2152 break;
2153 case VMCS_EXITCODE_CPUID:
2154 vmx_exit_cpuid(mach, vcpu, exit);
2155 break;
2156 case VMCS_EXITCODE_HLT:
2157 vmx_exit_hlt(mach, vcpu, exit);
2158 break;
2159 case VMCS_EXITCODE_CR:
2160 vmx_exit_cr(mach, vcpu, exit);
2161 break;
2162 case VMCS_EXITCODE_IO:
2163 vmx_exit_io(mach, vcpu, exit);
2164 break;
2165 case VMCS_EXITCODE_RDMSR:
2166 vmx_exit_rdmsr(mach, vcpu, exit);
2167 break;
2168 case VMCS_EXITCODE_WRMSR:
2169 vmx_exit_wrmsr(mach, vcpu, exit);
2170 break;
2171 case VMCS_EXITCODE_SHUTDOWN:
2172 exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
2173 break;
2174 case VMCS_EXITCODE_MONITOR:
2175 vmx_exit_insn(exit, NVMM_VCPU_EXIT_MONITOR);
2176 break;
2177 case VMCS_EXITCODE_MWAIT:
2178 vmx_exit_insn(exit, NVMM_VCPU_EXIT_MWAIT);
2179 break;
2180 case VMCS_EXITCODE_XSETBV:
2181 vmx_exit_xsetbv(mach, vcpu, exit);
2182 break;
2183 case VMCS_EXITCODE_RDPMC:
2184 case VMCS_EXITCODE_RDTSCP:
2185 case VMCS_EXITCODE_INVVPID:
2186 case VMCS_EXITCODE_INVEPT:
2187 case VMCS_EXITCODE_VMCALL:
2188 case VMCS_EXITCODE_VMCLEAR:
2189 case VMCS_EXITCODE_VMLAUNCH:
2190 case VMCS_EXITCODE_VMPTRLD:
2191 case VMCS_EXITCODE_VMPTRST:
2192 case VMCS_EXITCODE_VMREAD:
2193 case VMCS_EXITCODE_VMRESUME:
2194 case VMCS_EXITCODE_VMWRITE:
2195 case VMCS_EXITCODE_VMXOFF:
2196 case VMCS_EXITCODE_VMXON:
2197 vmx_inject_ud(vcpu);
2198 exit->reason = NVMM_VCPU_EXIT_NONE;
2199 break;
2200 case VMCS_EXITCODE_EPT_VIOLATION:
2201 vmx_exit_epf(mach, vcpu, exit);
2202 break;
2203 case VMCS_EXITCODE_INT_WINDOW:
2204 vmx_event_waitexit_disable(vcpu, false);
2205 exit->reason = NVMM_VCPU_EXIT_INT_READY;
2206 break;
2207 case VMCS_EXITCODE_NMI_WINDOW:
2208 vmx_event_waitexit_disable(vcpu, true);
2209 exit->reason = NVMM_VCPU_EXIT_NMI_READY;
2210 break;
2211 default:
2212 vmx_exit_invalid(exit, exitcode);
2213 break;
2214 }
2215
2216 /* If no reason to return to userland, keep rolling. */
2217 if (nvmm_return_needed()) {
2218 break;
2219 }
2220 if (exit->reason != NVMM_VCPU_EXIT_NONE) {
2221 break;
2222 }
2223 }
2224
2225 cpudata->vmcs_launched = launched;
2226
2227 cpudata->gtsc = vmx_vmread(VMCS_TSC_OFFSET) + rdtsc();
2228
2229 vmx_vcpu_guest_fpu_leave(vcpu);
2230 vmx_vcpu_guest_misc_leave(vcpu);
2231 vmx_vcpu_guest_dbregs_leave(vcpu);
2232
2233 exit->exitstate.rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
2234 exit->exitstate.cr8 = cpudata->gcr8;
2235 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2236 exit->exitstate.int_shadow =
2237 (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
2238 exit->exitstate.int_window_exiting = cpudata->int_window_exit;
2239 exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
2240 exit->exitstate.evt_pending = cpudata->evt_pending;
2241
2242 vmx_vmcs_leave(vcpu);
2243
2244 return 0;
2245 }
2246
2247 /* -------------------------------------------------------------------------- */
2248
2249 static int
2250 vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
2251 {
2252 struct pglist pglist;
2253 paddr_t _pa;
2254 vaddr_t _va;
2255 size_t i;
2256 int ret;
2257
2258 ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
2259 &pglist, 1, 0);
2260 if (ret != 0)
2261 return ENOMEM;
2262 _pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
2263 _va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
2264 UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
2265 if (_va == 0)
2266 goto error;
2267
2268 for (i = 0; i < npages; i++) {
2269 pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
2270 VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
2271 }
2272 pmap_update(pmap_kernel());
2273
2274 memset((void *)_va, 0, npages * PAGE_SIZE);
2275
2276 *pa = _pa;
2277 *va = _va;
2278 return 0;
2279
2280 error:
2281 for (i = 0; i < npages; i++) {
2282 uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
2283 }
2284 return ENOMEM;
2285 }
2286
2287 static void
2288 vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
2289 {
2290 size_t i;
2291
2292 pmap_kremove(va, npages * PAGE_SIZE);
2293 pmap_update(pmap_kernel());
2294 uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
2295 for (i = 0; i < npages; i++) {
2296 uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
2297 }
2298 }
2299
2300 /* -------------------------------------------------------------------------- */
2301
2302 static void
2303 vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
2304 {
2305 uint64_t byte;
2306 uint8_t bitoff;
2307
2308 if (msr < 0x00002000) {
2309 /* Range 1 */
2310 byte = ((msr - 0x00000000) / 8) + 0;
2311 } else if (msr >= 0xC0000000 && msr < 0xC0002000) {
2312 /* Range 2 */
2313 byte = ((msr - 0xC0000000) / 8) + 1024;
2314 } else {
2315 panic("%s: wrong range", __func__);
2316 }
2317
2318 bitoff = (msr & 0x7);
2319
2320 if (read) {
2321 bitmap[byte] &= ~__BIT(bitoff);
2322 }
2323 if (write) {
2324 bitmap[2048 + byte] &= ~__BIT(bitoff);
2325 }
2326 }
2327
2328 #define VMX_SEG_ATTRIB_TYPE __BITS(3,0)
2329 #define VMX_SEG_ATTRIB_S __BIT(4)
2330 #define VMX_SEG_ATTRIB_DPL __BITS(6,5)
2331 #define VMX_SEG_ATTRIB_P __BIT(7)
2332 #define VMX_SEG_ATTRIB_AVL __BIT(12)
2333 #define VMX_SEG_ATTRIB_L __BIT(13)
2334 #define VMX_SEG_ATTRIB_DEF __BIT(14)
2335 #define VMX_SEG_ATTRIB_G __BIT(15)
2336 #define VMX_SEG_ATTRIB_UNUSABLE __BIT(16)
2337
2338 static void
2339 vmx_vcpu_setstate_seg(const struct nvmm_x64_state_seg *segs, int idx)
2340 {
2341 uint64_t attrib;
2342
2343 attrib =
2344 __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
2345 __SHIFTIN(segs[idx].attrib.s, VMX_SEG_ATTRIB_S) |
2346 __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
2347 __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
2348 __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
2349 __SHIFTIN(segs[idx].attrib.l, VMX_SEG_ATTRIB_L) |
2350 __SHIFTIN(segs[idx].attrib.def, VMX_SEG_ATTRIB_DEF) |
2351 __SHIFTIN(segs[idx].attrib.g, VMX_SEG_ATTRIB_G) |
2352 (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
2353
2354 if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2355 vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
2356 vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
2357 }
2358 vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
2359 vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
2360 }
2361
2362 static void
2363 vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
2364 {
2365 uint64_t selector = 0, attrib = 0, base, limit;
2366
2367 if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2368 selector = vmx_vmread(vmx_guest_segs[idx].selector);
2369 attrib = vmx_vmread(vmx_guest_segs[idx].attrib);
2370 }
2371 limit = vmx_vmread(vmx_guest_segs[idx].limit);
2372 base = vmx_vmread(vmx_guest_segs[idx].base);
2373
2374 segs[idx].selector = selector;
2375 segs[idx].limit = limit;
2376 segs[idx].base = base;
2377 segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
2378 segs[idx].attrib.s = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_S);
2379 segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
2380 segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
2381 segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
2382 segs[idx].attrib.l = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_L);
2383 segs[idx].attrib.def = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF);
2384 segs[idx].attrib.g = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_G);
2385 if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
2386 segs[idx].attrib.p = 0;
2387 }
2388 }
2389
2390 static inline bool
2391 vmx_state_tlb_flush(const struct nvmm_x64_state *state, uint64_t flags)
2392 {
2393 uint64_t cr0, cr3, cr4, efer;
2394
2395 if (flags & NVMM_X64_STATE_CRS) {
2396 cr0 = vmx_vmread(VMCS_GUEST_CR0);
2397 if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
2398 return true;
2399 }
2400 cr3 = vmx_vmread(VMCS_GUEST_CR3);
2401 if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
2402 return true;
2403 }
2404 cr4 = vmx_vmread(VMCS_GUEST_CR4);
2405 if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
2406 return true;
2407 }
2408 }
2409
2410 if (flags & NVMM_X64_STATE_MSRS) {
2411 efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
2412 if ((efer ^
2413 state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
2414 return true;
2415 }
2416 }
2417
2418 return false;
2419 }
2420
2421 static void
2422 vmx_vcpu_setstate(struct nvmm_cpu *vcpu)
2423 {
2424 struct nvmm_comm_page *comm = vcpu->comm;
2425 const struct nvmm_x64_state *state = &comm->state;
2426 struct vmx_cpudata *cpudata = vcpu->cpudata;
2427 struct fxsave *fpustate;
2428 uint64_t ctls1, intstate;
2429 uint64_t flags;
2430
2431 flags = comm->state_wanted;
2432
2433 vmx_vmcs_enter(vcpu);
2434
2435 if (vmx_state_tlb_flush(state, flags)) {
2436 cpudata->gtlb_want_flush = true;
2437 }
2438
2439 if (flags & NVMM_X64_STATE_SEGS) {
2440 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
2441 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
2442 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
2443 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
2444 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
2445 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
2446 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
2447 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
2448 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
2449 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
2450 }
2451
2452 CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2453 if (flags & NVMM_X64_STATE_GPRS) {
2454 memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
2455
2456 vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
2457 vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
2458 vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
2459 }
2460
2461 if (flags & NVMM_X64_STATE_CRS) {
2462 /*
2463 * CR0_NE and CR4_VMXE are mandatory.
2464 */
2465 vmx_vmwrite(VMCS_GUEST_CR0,
2466 state->crs[NVMM_X64_CR_CR0] | CR0_NE);
2467 cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
2468 vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]); // XXX PDPTE?
2469 vmx_vmwrite(VMCS_GUEST_CR4,
2470 state->crs[NVMM_X64_CR_CR4] | CR4_VMXE);
2471 cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
2472
2473 if (vmx_xcr0_mask != 0) {
2474 /* Clear illegal XCR0 bits, set mandatory X87 bit. */
2475 cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
2476 cpudata->gxcr0 &= vmx_xcr0_mask;
2477 cpudata->gxcr0 |= XCR0_X87;
2478 }
2479 }
2480
2481 CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2482 if (flags & NVMM_X64_STATE_DRS) {
2483 memcpy(cpudata->drs, state->drs, sizeof(state->drs));
2484
2485 cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
2486 vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
2487 }
2488
2489 if (flags & NVMM_X64_STATE_MSRS) {
2490 cpudata->gmsr[VMX_MSRLIST_STAR].val =
2491 state->msrs[NVMM_X64_MSR_STAR];
2492 cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
2493 state->msrs[NVMM_X64_MSR_LSTAR];
2494 cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
2495 state->msrs[NVMM_X64_MSR_CSTAR];
2496 cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
2497 state->msrs[NVMM_X64_MSR_SFMASK];
2498 cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
2499 state->msrs[NVMM_X64_MSR_KERNELGSBASE];
2500
2501 vmx_vmwrite(VMCS_GUEST_IA32_EFER,
2502 state->msrs[NVMM_X64_MSR_EFER]);
2503 vmx_vmwrite(VMCS_GUEST_IA32_PAT,
2504 state->msrs[NVMM_X64_MSR_PAT]);
2505 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
2506 state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
2507 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
2508 state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
2509 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
2510 state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
2511
2512 cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
2513 cpudata->gtsc_want_update = true;
2514
2515 /* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
2516 ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
2517 if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
2518 ctls1 |= ENTRY_CTLS_LONG_MODE;
2519 } else {
2520 ctls1 &= ~ENTRY_CTLS_LONG_MODE;
2521 }
2522 vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
2523 }
2524
2525 if (flags & NVMM_X64_STATE_INTR) {
2526 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2527 intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
2528 if (state->intr.int_shadow) {
2529 intstate |= INT_STATE_MOVSS;
2530 }
2531 vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
2532
2533 if (state->intr.int_window_exiting) {
2534 vmx_event_waitexit_enable(vcpu, false);
2535 } else {
2536 vmx_event_waitexit_disable(vcpu, false);
2537 }
2538
2539 if (state->intr.nmi_window_exiting) {
2540 vmx_event_waitexit_enable(vcpu, true);
2541 } else {
2542 vmx_event_waitexit_disable(vcpu, true);
2543 }
2544 }
2545
2546 CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2547 if (flags & NVMM_X64_STATE_FPU) {
2548 memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
2549 sizeof(state->fpu));
2550
2551 fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
2552 fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
2553 fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
2554
2555 if (vmx_xcr0_mask != 0) {
2556 /* Reset XSTATE_BV, to force a reload. */
2557 cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2558 }
2559 }
2560
2561 vmx_vmcs_leave(vcpu);
2562
2563 comm->state_wanted = 0;
2564 comm->state_cached |= flags;
2565 }
2566
2567 static void
2568 vmx_vcpu_getstate(struct nvmm_cpu *vcpu)
2569 {
2570 struct nvmm_comm_page *comm = vcpu->comm;
2571 struct nvmm_x64_state *state = &comm->state;
2572 struct vmx_cpudata *cpudata = vcpu->cpudata;
2573 uint64_t intstate, flags;
2574
2575 flags = comm->state_wanted;
2576
2577 vmx_vmcs_enter(vcpu);
2578
2579 if (flags & NVMM_X64_STATE_SEGS) {
2580 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
2581 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
2582 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
2583 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
2584 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
2585 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
2586 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
2587 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
2588 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
2589 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
2590 }
2591
2592 CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2593 if (flags & NVMM_X64_STATE_GPRS) {
2594 memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
2595
2596 state->gprs[NVMM_X64_GPR_RIP] = vmx_vmread(VMCS_GUEST_RIP);
2597 state->gprs[NVMM_X64_GPR_RSP] = vmx_vmread(VMCS_GUEST_RSP);
2598 state->gprs[NVMM_X64_GPR_RFLAGS] = vmx_vmread(VMCS_GUEST_RFLAGS);
2599 }
2600
2601 if (flags & NVMM_X64_STATE_CRS) {
2602 state->crs[NVMM_X64_CR_CR0] = vmx_vmread(VMCS_GUEST_CR0);
2603 state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
2604 state->crs[NVMM_X64_CR_CR3] = vmx_vmread(VMCS_GUEST_CR3);
2605 state->crs[NVMM_X64_CR_CR4] = vmx_vmread(VMCS_GUEST_CR4);
2606 state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
2607 state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
2608
2609 /* Hide VMXE. */
2610 state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
2611 }
2612
2613 CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2614 if (flags & NVMM_X64_STATE_DRS) {
2615 memcpy(state->drs, cpudata->drs, sizeof(state->drs));
2616
2617 state->drs[NVMM_X64_DR_DR7] = vmx_vmread(VMCS_GUEST_DR7);
2618 }
2619
2620 if (flags & NVMM_X64_STATE_MSRS) {
2621 state->msrs[NVMM_X64_MSR_STAR] =
2622 cpudata->gmsr[VMX_MSRLIST_STAR].val;
2623 state->msrs[NVMM_X64_MSR_LSTAR] =
2624 cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
2625 state->msrs[NVMM_X64_MSR_CSTAR] =
2626 cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
2627 state->msrs[NVMM_X64_MSR_SFMASK] =
2628 cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
2629 state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
2630 cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
2631 state->msrs[NVMM_X64_MSR_EFER] =
2632 vmx_vmread(VMCS_GUEST_IA32_EFER);
2633 state->msrs[NVMM_X64_MSR_PAT] =
2634 vmx_vmread(VMCS_GUEST_IA32_PAT);
2635 state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
2636 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS);
2637 state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
2638 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP);
2639 state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
2640 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP);
2641 state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
2642 }
2643
2644 if (flags & NVMM_X64_STATE_INTR) {
2645 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2646 state->intr.int_shadow =
2647 (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
2648 state->intr.int_window_exiting = cpudata->int_window_exit;
2649 state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
2650 state->intr.evt_pending = cpudata->evt_pending;
2651 }
2652
2653 CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2654 if (flags & NVMM_X64_STATE_FPU) {
2655 memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
2656 sizeof(state->fpu));
2657 }
2658
2659 vmx_vmcs_leave(vcpu);
2660
2661 comm->state_wanted = 0;
2662 comm->state_cached |= flags;
2663 }
2664
2665 static void
2666 vmx_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
2667 {
2668 vcpu->comm->state_wanted = flags;
2669 vmx_vcpu_getstate(vcpu);
2670 }
2671
2672 static void
2673 vmx_vcpu_state_commit(struct nvmm_cpu *vcpu)
2674 {
2675 vcpu->comm->state_wanted = vcpu->comm->state_commit;
2676 vcpu->comm->state_commit = 0;
2677 vmx_vcpu_setstate(vcpu);
2678 }
2679
2680 /* -------------------------------------------------------------------------- */
2681
2682 static void
2683 vmx_asid_alloc(struct nvmm_cpu *vcpu)
2684 {
2685 struct vmx_cpudata *cpudata = vcpu->cpudata;
2686 size_t i, oct, bit;
2687
2688 mutex_enter(&vmx_asidlock);
2689
2690 for (i = 0; i < vmx_maxasid; i++) {
2691 oct = i / 8;
2692 bit = i % 8;
2693
2694 if (vmx_asidmap[oct] & __BIT(bit)) {
2695 continue;
2696 }
2697
2698 cpudata->asid = i;
2699
2700 vmx_asidmap[oct] |= __BIT(bit);
2701 vmx_vmwrite(VMCS_VPID, i);
2702 mutex_exit(&vmx_asidlock);
2703 return;
2704 }
2705
2706 mutex_exit(&vmx_asidlock);
2707
2708 panic("%s: impossible", __func__);
2709 }
2710
2711 static void
2712 vmx_asid_free(struct nvmm_cpu *vcpu)
2713 {
2714 size_t oct, bit;
2715 uint64_t asid;
2716
2717 asid = vmx_vmread(VMCS_VPID);
2718
2719 oct = asid / 8;
2720 bit = asid % 8;
2721
2722 mutex_enter(&vmx_asidlock);
2723 vmx_asidmap[oct] &= ~__BIT(bit);
2724 mutex_exit(&vmx_asidlock);
2725 }
2726
2727 static void
2728 vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2729 {
2730 struct vmx_cpudata *cpudata = vcpu->cpudata;
2731 struct vmcs *vmcs = cpudata->vmcs;
2732 struct msr_entry *gmsr = cpudata->gmsr;
2733 extern uint8_t vmx_resume_rip;
2734 uint64_t rev, eptp;
2735
2736 rev = vmx_get_revision();
2737
2738 memset(vmcs, 0, VMCS_SIZE);
2739 vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
2740 vmcs->abort = 0;
2741
2742 vmx_vmcs_enter(vcpu);
2743
2744 /* No link pointer. */
2745 vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
2746
2747 /* Install the CTLSs. */
2748 vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
2749 vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
2750 vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
2751 vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
2752 vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
2753
2754 /* Allow direct access to certain MSRs. */
2755 memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
2756 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
2757 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
2758 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
2759 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
2760 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
2761 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
2762 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
2763 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
2764 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
2765 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
2766 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
2767 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
2768 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_IA32_ARCH_CAPABILITIES,
2769 true, false);
2770 vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
2771
2772 /*
2773 * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
2774 * includes the L1D_FLUSH MSR, to mitigate L1TF.
2775 */
2776 gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
2777 gmsr[VMX_MSRLIST_STAR].val = 0;
2778 gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
2779 gmsr[VMX_MSRLIST_LSTAR].val = 0;
2780 gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
2781 gmsr[VMX_MSRLIST_CSTAR].val = 0;
2782 gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
2783 gmsr[VMX_MSRLIST_SFMASK].val = 0;
2784 gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
2785 gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
2786 gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
2787 gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
2788 vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
2789 vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
2790 vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
2791 vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
2792
2793 /* Force CR0_NW and CR0_CD to zero, CR0_ET to one. */
2794 vmx_vmwrite(VMCS_CR0_MASK, CR0_NW|CR0_CD|CR0_ET);
2795 vmx_vmwrite(VMCS_CR0_SHADOW, CR0_ET);
2796
2797 /* Force CR4_VMXE to zero. */
2798 vmx_vmwrite(VMCS_CR4_MASK, CR4_VMXE);
2799
2800 /* Set the Host state for resuming. */
2801 vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
2802 vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
2803 vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2804 vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2805 vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2806 vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
2807 vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
2808 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
2809 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
2810 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
2811 vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
2812 vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
2813 vmx_vmwrite(VMCS_HOST_CR0, rcr0() & ~CR0_TS);
2814
2815 /* Generate ASID. */
2816 vmx_asid_alloc(vcpu);
2817
2818 /* Enable Extended Paging, 4-Level. */
2819 eptp =
2820 __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
2821 __SHIFTIN(4-1, EPTP_WALKLEN) |
2822 (pmap_ept_has_ad ? EPTP_FLAGS_AD : 0) |
2823 mach->vm->vm_map.pmap->pm_pdirpa[0];
2824 vmx_vmwrite(VMCS_EPTP, eptp);
2825
2826 /* Init IA32_MISC_ENABLE. */
2827 cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
2828 cpudata->gmsr_misc_enable &=
2829 ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
2830 cpudata->gmsr_misc_enable |=
2831 (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
2832
2833 /* Init XSAVE header. */
2834 cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2835 cpudata->gfpu.xsh_xcomp_bv = 0;
2836
2837 /* These MSRs are static. */
2838 cpudata->star = rdmsr(MSR_STAR);
2839 cpudata->lstar = rdmsr(MSR_LSTAR);
2840 cpudata->cstar = rdmsr(MSR_CSTAR);
2841 cpudata->sfmask = rdmsr(MSR_SFMASK);
2842
2843 /* Install the RESET state. */
2844 memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
2845 sizeof(nvmm_x86_reset_state));
2846 vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
2847 vcpu->comm->state_cached = 0;
2848 vmx_vcpu_setstate(vcpu);
2849
2850 vmx_vmcs_leave(vcpu);
2851 }
2852
2853 static int
2854 vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2855 {
2856 struct vmx_cpudata *cpudata;
2857 int error;
2858
2859 /* Allocate the VMX cpudata. */
2860 cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
2861 roundup(sizeof(*cpudata), PAGE_SIZE), 0,
2862 UVM_KMF_WIRED|UVM_KMF_ZERO);
2863 vcpu->cpudata = cpudata;
2864
2865 /* VMCS */
2866 error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
2867 VMCS_NPAGES);
2868 if (error)
2869 goto error;
2870
2871 /* MSR Bitmap */
2872 error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
2873 MSRBM_NPAGES);
2874 if (error)
2875 goto error;
2876
2877 /* Guest MSR List */
2878 error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
2879 if (error)
2880 goto error;
2881
2882 kcpuset_create(&cpudata->htlb_want_flush, true);
2883
2884 /* Init the VCPU info. */
2885 vmx_vcpu_init(mach, vcpu);
2886
2887 return 0;
2888
2889 error:
2890 if (cpudata->vmcs_pa) {
2891 vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
2892 VMCS_NPAGES);
2893 }
2894 if (cpudata->msrbm_pa) {
2895 vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
2896 MSRBM_NPAGES);
2897 }
2898 if (cpudata->gmsr_pa) {
2899 vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
2900 }
2901
2902 kmem_free(cpudata, sizeof(*cpudata));
2903 return error;
2904 }
2905
2906 static void
2907 vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2908 {
2909 struct vmx_cpudata *cpudata = vcpu->cpudata;
2910
2911 vmx_vmcs_enter(vcpu);
2912 vmx_asid_free(vcpu);
2913 vmx_vmcs_destroy(vcpu);
2914
2915 kcpuset_destroy(cpudata->htlb_want_flush);
2916
2917 vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
2918 vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
2919 vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
2920 uvm_km_free(kernel_map, (vaddr_t)cpudata,
2921 roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
2922 }
2923
2924 /* -------------------------------------------------------------------------- */
2925
2926 static int
2927 vmx_vcpu_configure_cpuid(struct vmx_cpudata *cpudata, void *data)
2928 {
2929 struct nvmm_vcpu_conf_cpuid *cpuid = data;
2930 size_t i;
2931
2932 if (__predict_false(cpuid->mask && cpuid->exit)) {
2933 return EINVAL;
2934 }
2935 if (__predict_false(cpuid->mask &&
2936 ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
2937 (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
2938 (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
2939 (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
2940 return EINVAL;
2941 }
2942
2943 /* If unset, delete, to restore the default behavior. */
2944 if (!cpuid->mask && !cpuid->exit) {
2945 for (i = 0; i < VMX_NCPUIDS; i++) {
2946 if (!cpudata->cpuidpresent[i]) {
2947 continue;
2948 }
2949 if (cpudata->cpuid[i].leaf == cpuid->leaf) {
2950 cpudata->cpuidpresent[i] = false;
2951 }
2952 }
2953 return 0;
2954 }
2955
2956 /* If already here, replace. */
2957 for (i = 0; i < VMX_NCPUIDS; i++) {
2958 if (!cpudata->cpuidpresent[i]) {
2959 continue;
2960 }
2961 if (cpudata->cpuid[i].leaf == cpuid->leaf) {
2962 memcpy(&cpudata->cpuid[i], cpuid,
2963 sizeof(struct nvmm_vcpu_conf_cpuid));
2964 return 0;
2965 }
2966 }
2967
2968 /* Not here, insert. */
2969 for (i = 0; i < VMX_NCPUIDS; i++) {
2970 if (!cpudata->cpuidpresent[i]) {
2971 cpudata->cpuidpresent[i] = true;
2972 memcpy(&cpudata->cpuid[i], cpuid,
2973 sizeof(struct nvmm_vcpu_conf_cpuid));
2974 return 0;
2975 }
2976 }
2977
2978 return ENOBUFS;
2979 }
2980
2981 static int
2982 vmx_vcpu_configure_tpr(struct vmx_cpudata *cpudata, void *data)
2983 {
2984 struct nvmm_vcpu_conf_tpr *tpr = data;
2985
2986 memcpy(&cpudata->tpr, tpr, sizeof(*tpr));
2987 return 0;
2988 }
2989
2990 static int
2991 vmx_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
2992 {
2993 struct vmx_cpudata *cpudata = vcpu->cpudata;
2994
2995 switch (op) {
2996 case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
2997 return vmx_vcpu_configure_cpuid(cpudata, data);
2998 case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR):
2999 return vmx_vcpu_configure_tpr(cpudata, data);
3000 default:
3001 return EINVAL;
3002 }
3003 }
3004
3005 /* -------------------------------------------------------------------------- */
3006
3007 static void
3008 vmx_tlb_flush(struct pmap *pm)
3009 {
3010 struct nvmm_machine *mach = pm->pm_data;
3011 struct vmx_machdata *machdata = mach->machdata;
3012
3013 atomic_inc_64(&machdata->mach_htlb_gen);
3014
3015 /* Generates IPIs, which cause #VMEXITs. */
3016 pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_NVMM);
3017 }
3018
3019 static void
3020 vmx_machine_create(struct nvmm_machine *mach)
3021 {
3022 struct pmap *pmap = mach->vm->vm_map.pmap;
3023 struct vmx_machdata *machdata;
3024
3025 /* Convert to EPT. */
3026 pmap_ept_transform(pmap);
3027
3028 /* Fill in pmap info. */
3029 pmap->pm_data = (void *)mach;
3030 pmap->pm_tlb_flush = vmx_tlb_flush;
3031
3032 machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
3033 mach->machdata = machdata;
3034
3035 /* Start with an hTLB flush everywhere. */
3036 machdata->mach_htlb_gen = 1;
3037 }
3038
3039 static void
3040 vmx_machine_destroy(struct nvmm_machine *mach)
3041 {
3042 struct vmx_machdata *machdata = mach->machdata;
3043
3044 kmem_free(machdata, sizeof(struct vmx_machdata));
3045 }
3046
3047 static int
3048 vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
3049 {
3050 panic("%s: impossible", __func__);
3051 }
3052
3053 /* -------------------------------------------------------------------------- */
3054
3055 #define CTLS_ONE_ALLOWED(msrval, bitoff) \
3056 ((msrval & __BIT(32 + bitoff)) != 0)
3057 #define CTLS_ZERO_ALLOWED(msrval, bitoff) \
3058 ((msrval & __BIT(bitoff)) == 0)
3059
3060 static int
3061 vmx_check_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls, uint64_t set_one)
3062 {
3063 uint64_t basic, val, true_val;
3064 bool has_true;
3065 size_t i;
3066
3067 basic = rdmsr(MSR_IA32_VMX_BASIC);
3068 has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
3069
3070 val = rdmsr(msr_ctls);
3071 if (has_true) {
3072 true_val = rdmsr(msr_true_ctls);
3073 } else {
3074 true_val = val;
3075 }
3076
3077 for (i = 0; i < 32; i++) {
3078 if (!(set_one & __BIT(i))) {
3079 continue;
3080 }
3081 if (!CTLS_ONE_ALLOWED(true_val, i)) {
3082 return -1;
3083 }
3084 }
3085
3086 return 0;
3087 }
3088
3089 static int
3090 vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
3091 uint64_t set_one, uint64_t set_zero, uint64_t *res)
3092 {
3093 uint64_t basic, val, true_val;
3094 bool one_allowed, zero_allowed, has_true;
3095 size_t i;
3096
3097 basic = rdmsr(MSR_IA32_VMX_BASIC);
3098 has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
3099
3100 val = rdmsr(msr_ctls);
3101 if (has_true) {
3102 true_val = rdmsr(msr_true_ctls);
3103 } else {
3104 true_val = val;
3105 }
3106
3107 for (i = 0; i < 32; i++) {
3108 one_allowed = CTLS_ONE_ALLOWED(true_val, i);
3109 zero_allowed = CTLS_ZERO_ALLOWED(true_val, i);
3110
3111 if (zero_allowed && !one_allowed) {
3112 if (set_one & __BIT(i))
3113 return -1;
3114 *res &= ~__BIT(i);
3115 } else if (one_allowed && !zero_allowed) {
3116 if (set_zero & __BIT(i))
3117 return -1;
3118 *res |= __BIT(i);
3119 } else {
3120 if (set_zero & __BIT(i)) {
3121 *res &= ~__BIT(i);
3122 } else if (set_one & __BIT(i)) {
3123 *res |= __BIT(i);
3124 } else if (!has_true) {
3125 *res &= ~__BIT(i);
3126 } else if (CTLS_ZERO_ALLOWED(val, i)) {
3127 *res &= ~__BIT(i);
3128 } else if (CTLS_ONE_ALLOWED(val, i)) {
3129 *res |= __BIT(i);
3130 } else {
3131 return -1;
3132 }
3133 }
3134 }
3135
3136 return 0;
3137 }
3138
3139 static bool
3140 vmx_ident(void)
3141 {
3142 uint64_t msr;
3143 int ret;
3144
3145 if (!(cpu_feature[1] & CPUID2_VMX)) {
3146 return false;
3147 }
3148
3149 msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
3150 if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
3151 printf("NVMM: VMX disabled in BIOS\n");
3152 return false;
3153 }
3154 if ((msr & IA32_FEATURE_CONTROL_OUT_SMX) == 0) {
3155 printf("NVMM: VMX disabled in BIOS\n");
3156 return false;
3157 }
3158
3159 msr = rdmsr(MSR_IA32_VMX_BASIC);
3160 if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
3161 printf("NVMM: I/O reporting not supported\n");
3162 return false;
3163 }
3164 if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
3165 printf("NVMM: WB memory not supported\n");
3166 return false;
3167 }
3168
3169 /* PG and PE are reported, even if Unrestricted Guests is supported. */
3170 vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
3171 vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
3172 ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
3173 if (ret == -1) {
3174 printf("NVMM: CR0 requirements not satisfied\n");
3175 return false;
3176 }
3177
3178 vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
3179 vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
3180 ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
3181 if (ret == -1) {
3182 printf("NVMM: CR4 requirements not satisfied\n");
3183 return false;
3184 }
3185
3186 /* Init the CTLSs right now, and check for errors. */
3187 ret = vmx_init_ctls(
3188 MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
3189 VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
3190 &vmx_pinbased_ctls);
3191 if (ret == -1) {
3192 printf("NVMM: pin-based-ctls requirements not satisfied\n");
3193 return false;
3194 }
3195 ret = vmx_init_ctls(
3196 MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
3197 VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
3198 &vmx_procbased_ctls);
3199 if (ret == -1) {
3200 printf("NVMM: proc-based-ctls requirements not satisfied\n");
3201 return false;
3202 }
3203 ret = vmx_init_ctls(
3204 MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
3205 VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
3206 &vmx_procbased_ctls2);
3207 if (ret == -1) {
3208 printf("NVMM: proc-based-ctls2 requirements not satisfied\n");
3209 return false;
3210 }
3211 ret = vmx_check_ctls(
3212 MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
3213 PROC_CTLS2_INVPCID_ENABLE);
3214 if (ret != -1) {
3215 vmx_procbased_ctls2 |= PROC_CTLS2_INVPCID_ENABLE;
3216 }
3217 ret = vmx_init_ctls(
3218 MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
3219 VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
3220 &vmx_entry_ctls);
3221 if (ret == -1) {
3222 printf("NVMM: entry-ctls requirements not satisfied\n");
3223 return false;
3224 }
3225 ret = vmx_init_ctls(
3226 MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
3227 VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
3228 &vmx_exit_ctls);
3229 if (ret == -1) {
3230 printf("NVMM: exit-ctls requirements not satisfied\n");
3231 return false;
3232 }
3233
3234 msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
3235 if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
3236 printf("NVMM: 4-level page tree not supported\n");
3237 return false;
3238 }
3239 if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
3240 printf("NVMM: INVEPT not supported\n");
3241 return false;
3242 }
3243 if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
3244 printf("NVMM: INVVPID not supported\n");
3245 return false;
3246 }
3247 if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) != 0) {
3248 pmap_ept_has_ad = true;
3249 } else {
3250 pmap_ept_has_ad = false;
3251 }
3252 if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
3253 printf("NVMM: EPT UC/WB memory types not supported\n");
3254 return false;
3255 }
3256
3257 return true;
3258 }
3259
3260 static void
3261 vmx_init_asid(uint32_t maxasid)
3262 {
3263 size_t allocsz;
3264
3265 mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
3266
3267 vmx_maxasid = maxasid;
3268 allocsz = roundup(maxasid, 8) / 8;
3269 vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
3270
3271 /* ASID 0 is reserved for the host. */
3272 vmx_asidmap[0] |= __BIT(0);
3273 }
3274
3275 static void
3276 vmx_change_cpu(void *arg1, void *arg2)
3277 {
3278 struct cpu_info *ci = curcpu();
3279 bool enable = arg1 != NULL;
3280 uint64_t cr4;
3281
3282 if (!enable) {
3283 vmx_vmxoff();
3284 }
3285
3286 cr4 = rcr4();
3287 if (enable) {
3288 cr4 |= CR4_VMXE;
3289 } else {
3290 cr4 &= ~CR4_VMXE;
3291 }
3292 lcr4(cr4);
3293
3294 if (enable) {
3295 vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
3296 }
3297 }
3298
3299 static void
3300 vmx_init_l1tf(void)
3301 {
3302 u_int descs[4];
3303 uint64_t msr;
3304
3305 if (cpuid_level < 7) {
3306 return;
3307 }
3308
3309 x86_cpuid(7, descs);
3310
3311 if (descs[3] & CPUID_SEF_ARCH_CAP) {
3312 msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
3313 if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
3314 /* No mitigation needed. */
3315 return;
3316 }
3317 }
3318
3319 if (descs[3] & CPUID_SEF_L1D_FLUSH) {
3320 /* Enable hardware mitigation. */
3321 vmx_msrlist_entry_nmsr += 1;
3322 }
3323 }
3324
3325 static void
3326 vmx_init(void)
3327 {
3328 CPU_INFO_ITERATOR cii;
3329 struct cpu_info *ci;
3330 uint64_t xc, msr;
3331 struct vmxon *vmxon;
3332 uint32_t revision;
3333 paddr_t pa;
3334 vaddr_t va;
3335 int error;
3336
3337 /* Init the ASID bitmap (VPID). */
3338 vmx_init_asid(VPID_MAX);
3339
3340 /* Init the XCR0 mask. */
3341 vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
3342
3343 /* Init the max CPUID leaves. */
3344 vmx_cpuid_max_basic = uimin(cpuid_level, VMX_CPUID_MAX_BASIC);
3345
3346 /* Init the TLB flush op, the EPT flush op and the EPTP type. */
3347 msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
3348 if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
3349 vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
3350 } else {
3351 vmx_tlb_flush_op = VMX_INVVPID_ALL;
3352 }
3353 if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
3354 vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
3355 } else {
3356 vmx_ept_flush_op = VMX_INVEPT_ALL;
3357 }
3358 if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
3359 vmx_eptp_type = EPTP_TYPE_WB;
3360 } else {
3361 vmx_eptp_type = EPTP_TYPE_UC;
3362 }
3363
3364 /* Init the L1TF mitigation. */
3365 vmx_init_l1tf();
3366
3367 memset(vmxoncpu, 0, sizeof(vmxoncpu));
3368 revision = vmx_get_revision();
3369
3370 for (CPU_INFO_FOREACH(cii, ci)) {
3371 error = vmx_memalloc(&pa, &va, 1);
3372 if (error) {
3373 panic("%s: out of memory", __func__);
3374 }
3375 vmxoncpu[cpu_index(ci)].pa = pa;
3376 vmxoncpu[cpu_index(ci)].va = va;
3377
3378 vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
3379 vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
3380 }
3381
3382 xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
3383 xc_wait(xc);
3384 }
3385
3386 static void
3387 vmx_fini_asid(void)
3388 {
3389 size_t allocsz;
3390
3391 allocsz = roundup(vmx_maxasid, 8) / 8;
3392 kmem_free(vmx_asidmap, allocsz);
3393
3394 mutex_destroy(&vmx_asidlock);
3395 }
3396
3397 static void
3398 vmx_fini(void)
3399 {
3400 uint64_t xc;
3401 size_t i;
3402
3403 xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
3404 xc_wait(xc);
3405
3406 for (i = 0; i < MAXCPUS; i++) {
3407 if (vmxoncpu[i].pa != 0)
3408 vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
3409 }
3410
3411 vmx_fini_asid();
3412 }
3413
3414 static void
3415 vmx_capability(struct nvmm_capability *cap)
3416 {
3417 cap->arch.mach_conf_support = 0;
3418 cap->arch.vcpu_conf_support =
3419 NVMM_CAP_ARCH_VCPU_CONF_CPUID |
3420 NVMM_CAP_ARCH_VCPU_CONF_TPR;
3421 cap->arch.xcr0_mask = vmx_xcr0_mask;
3422 cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
3423 cap->arch.conf_cpuid_maxops = VMX_NCPUIDS;
3424 }
3425
3426 const struct nvmm_impl nvmm_x86_vmx = {
3427 .name = "x86-vmx",
3428 .ident = vmx_ident,
3429 .init = vmx_init,
3430 .fini = vmx_fini,
3431 .capability = vmx_capability,
3432 .mach_conf_max = NVMM_X86_MACH_NCONF,
3433 .mach_conf_sizes = NULL,
3434 .vcpu_conf_max = NVMM_X86_VCPU_NCONF,
3435 .vcpu_conf_sizes = vmx_vcpu_conf_sizes,
3436 .state_size = sizeof(struct nvmm_x64_state),
3437 .machine_create = vmx_machine_create,
3438 .machine_destroy = vmx_machine_destroy,
3439 .machine_configure = vmx_machine_configure,
3440 .vcpu_create = vmx_vcpu_create,
3441 .vcpu_destroy = vmx_vcpu_destroy,
3442 .vcpu_configure = vmx_vcpu_configure,
3443 .vcpu_setstate = vmx_vcpu_setstate,
3444 .vcpu_getstate = vmx_vcpu_getstate,
3445 .vcpu_inject = vmx_vcpu_inject,
3446 .vcpu_run = vmx_vcpu_run
3447 };
3448