Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_vmx.c revision 1.78
      1 /*	$NetBSD: nvmm_x86_vmx.c,v 1.78 2020/09/06 02:18:53 riastradh Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 2018-2020 Maxime Villard, m00nbsd.net
      5  * All rights reserved.
      6  *
      7  * This code is part of the NVMM hypervisor.
      8  *
      9  * Redistribution and use in source and binary forms, with or without
     10  * modification, are permitted provided that the following conditions
     11  * are met:
     12  * 1. Redistributions of source code must retain the above copyright
     13  *    notice, this list of conditions and the following disclaimer.
     14  * 2. Redistributions in binary form must reproduce the above copyright
     15  *    notice, this list of conditions and the following disclaimer in the
     16  *    documentation and/or other materials provided with the distribution.
     17  *
     18  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     23  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     24  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     25  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     26  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28  * SUCH DAMAGE.
     29  */
     30 
     31 #include <sys/cdefs.h>
     32 __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.78 2020/09/06 02:18:53 riastradh Exp $");
     33 
     34 #include <sys/param.h>
     35 #include <sys/systm.h>
     36 #include <sys/kernel.h>
     37 #include <sys/kmem.h>
     38 #include <sys/cpu.h>
     39 #include <sys/xcall.h>
     40 #include <sys/mman.h>
     41 #include <sys/bitops.h>
     42 
     43 #include <uvm/uvm_extern.h>
     44 #include <uvm/uvm_page.h>
     45 
     46 #include <x86/cputypes.h>
     47 #include <x86/specialreg.h>
     48 #include <x86/dbregs.h>
     49 #include <x86/cpu_counter.h>
     50 
     51 #include <machine/cpuvar.h>
     52 
     53 #include <dev/nvmm/nvmm.h>
     54 #include <dev/nvmm/nvmm_internal.h>
     55 #include <dev/nvmm/x86/nvmm_x86.h>
     56 
     57 int _vmx_vmxon(paddr_t *pa);
     58 int _vmx_vmxoff(void);
     59 int vmx_vmlaunch(uint64_t *gprs);
     60 int vmx_vmresume(uint64_t *gprs);
     61 
     62 #define vmx_vmxon(a) \
     63 	if (__predict_false(_vmx_vmxon(a) != 0)) { \
     64 		panic("%s: VMXON failed", __func__); \
     65 	}
     66 #define vmx_vmxoff() \
     67 	if (__predict_false(_vmx_vmxoff() != 0)) { \
     68 		panic("%s: VMXOFF failed", __func__); \
     69 	}
     70 
     71 struct ept_desc {
     72 	uint64_t eptp;
     73 	uint64_t mbz;
     74 } __packed;
     75 
     76 struct vpid_desc {
     77 	uint64_t vpid;
     78 	uint64_t addr;
     79 } __packed;
     80 
     81 static inline void
     82 vmx_invept(uint64_t op, struct ept_desc *desc)
     83 {
     84 	asm volatile (
     85 		"invept		%[desc],%[op];"
     86 		"jz		vmx_insn_failvalid;"
     87 		"jc		vmx_insn_failinvalid;"
     88 		:
     89 		: [desc] "m" (*desc), [op] "r" (op)
     90 		: "memory", "cc"
     91 	);
     92 }
     93 
     94 static inline void
     95 vmx_invvpid(uint64_t op, struct vpid_desc *desc)
     96 {
     97 	asm volatile (
     98 		"invvpid	%[desc],%[op];"
     99 		"jz		vmx_insn_failvalid;"
    100 		"jc		vmx_insn_failinvalid;"
    101 		:
    102 		: [desc] "m" (*desc), [op] "r" (op)
    103 		: "memory", "cc"
    104 	);
    105 }
    106 
    107 static inline uint64_t
    108 vmx_vmread(uint64_t field)
    109 {
    110 	uint64_t value;
    111 
    112 	asm volatile (
    113 		"vmread		%[field],%[value];"
    114 		"jz		vmx_insn_failvalid;"
    115 		"jc		vmx_insn_failinvalid;"
    116 		: [value] "=r" (value)
    117 		: [field] "r" (field)
    118 		: "cc"
    119 	);
    120 
    121 	return value;
    122 }
    123 
    124 static inline void
    125 vmx_vmwrite(uint64_t field, uint64_t value)
    126 {
    127 	asm volatile (
    128 		"vmwrite	%[value],%[field];"
    129 		"jz		vmx_insn_failvalid;"
    130 		"jc		vmx_insn_failinvalid;"
    131 		:
    132 		: [field] "r" (field), [value] "r" (value)
    133 		: "cc"
    134 	);
    135 }
    136 
    137 #ifdef DIAGNOSTIC
    138 static inline paddr_t
    139 vmx_vmptrst(void)
    140 {
    141 	paddr_t pa;
    142 
    143 	asm volatile (
    144 		"vmptrst	%[pa];"
    145 		:
    146 		: [pa] "m" (*(paddr_t *)&pa)
    147 		: "memory"
    148 	);
    149 
    150 	return pa;
    151 }
    152 #endif
    153 
    154 static inline void
    155 vmx_vmptrld(paddr_t *pa)
    156 {
    157 	asm volatile (
    158 		"vmptrld	%[pa];"
    159 		"jz		vmx_insn_failvalid;"
    160 		"jc		vmx_insn_failinvalid;"
    161 		:
    162 		: [pa] "m" (*pa)
    163 		: "memory", "cc"
    164 	);
    165 }
    166 
    167 static inline void
    168 vmx_vmclear(paddr_t *pa)
    169 {
    170 	asm volatile (
    171 		"vmclear	%[pa];"
    172 		"jz		vmx_insn_failvalid;"
    173 		"jc		vmx_insn_failinvalid;"
    174 		:
    175 		: [pa] "m" (*pa)
    176 		: "memory", "cc"
    177 	);
    178 }
    179 
    180 static inline void
    181 vmx_cli(void)
    182 {
    183 	asm volatile ("cli" ::: "memory");
    184 }
    185 
    186 static inline void
    187 vmx_sti(void)
    188 {
    189 	asm volatile ("sti" ::: "memory");
    190 }
    191 
    192 #define MSR_IA32_FEATURE_CONTROL	0x003A
    193 #define		IA32_FEATURE_CONTROL_LOCK	__BIT(0)
    194 #define		IA32_FEATURE_CONTROL_IN_SMX	__BIT(1)
    195 #define		IA32_FEATURE_CONTROL_OUT_SMX	__BIT(2)
    196 
    197 #define MSR_IA32_VMX_BASIC		0x0480
    198 #define		IA32_VMX_BASIC_IDENT		__BITS(30,0)
    199 #define		IA32_VMX_BASIC_DATA_SIZE	__BITS(44,32)
    200 #define		IA32_VMX_BASIC_MEM_WIDTH	__BIT(48)
    201 #define		IA32_VMX_BASIC_DUAL		__BIT(49)
    202 #define		IA32_VMX_BASIC_MEM_TYPE		__BITS(53,50)
    203 #define			MEM_TYPE_UC		0
    204 #define			MEM_TYPE_WB		6
    205 #define		IA32_VMX_BASIC_IO_REPORT	__BIT(54)
    206 #define		IA32_VMX_BASIC_TRUE_CTLS	__BIT(55)
    207 
    208 #define MSR_IA32_VMX_PINBASED_CTLS		0x0481
    209 #define MSR_IA32_VMX_PROCBASED_CTLS		0x0482
    210 #define MSR_IA32_VMX_EXIT_CTLS			0x0483
    211 #define MSR_IA32_VMX_ENTRY_CTLS			0x0484
    212 #define MSR_IA32_VMX_PROCBASED_CTLS2		0x048B
    213 
    214 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS		0x048D
    215 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS	0x048E
    216 #define MSR_IA32_VMX_TRUE_EXIT_CTLS		0x048F
    217 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS		0x0490
    218 
    219 #define MSR_IA32_VMX_CR0_FIXED0			0x0486
    220 #define MSR_IA32_VMX_CR0_FIXED1			0x0487
    221 #define MSR_IA32_VMX_CR4_FIXED0			0x0488
    222 #define MSR_IA32_VMX_CR4_FIXED1			0x0489
    223 
    224 #define MSR_IA32_VMX_EPT_VPID_CAP	0x048C
    225 #define		IA32_VMX_EPT_VPID_XO			__BIT(0)
    226 #define		IA32_VMX_EPT_VPID_WALKLENGTH_4		__BIT(6)
    227 #define		IA32_VMX_EPT_VPID_UC			__BIT(8)
    228 #define		IA32_VMX_EPT_VPID_WB			__BIT(14)
    229 #define		IA32_VMX_EPT_VPID_2MB			__BIT(16)
    230 #define		IA32_VMX_EPT_VPID_1GB			__BIT(17)
    231 #define		IA32_VMX_EPT_VPID_INVEPT		__BIT(20)
    232 #define		IA32_VMX_EPT_VPID_FLAGS_AD		__BIT(21)
    233 #define		IA32_VMX_EPT_VPID_ADVANCED_VMEXIT_INFO	__BIT(22)
    234 #define		IA32_VMX_EPT_VPID_SHSTK			__BIT(23)
    235 #define		IA32_VMX_EPT_VPID_INVEPT_CONTEXT	__BIT(25)
    236 #define		IA32_VMX_EPT_VPID_INVEPT_ALL		__BIT(26)
    237 #define		IA32_VMX_EPT_VPID_INVVPID		__BIT(32)
    238 #define		IA32_VMX_EPT_VPID_INVVPID_ADDR		__BIT(40)
    239 #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT	__BIT(41)
    240 #define		IA32_VMX_EPT_VPID_INVVPID_ALL		__BIT(42)
    241 #define		IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG	__BIT(43)
    242 
    243 /* -------------------------------------------------------------------------- */
    244 
    245 /* 16-bit control fields */
    246 #define VMCS_VPID				0x00000000
    247 #define VMCS_PIR_VECTOR				0x00000002
    248 #define VMCS_EPTP_INDEX				0x00000004
    249 /* 16-bit guest-state fields */
    250 #define VMCS_GUEST_ES_SELECTOR			0x00000800
    251 #define VMCS_GUEST_CS_SELECTOR			0x00000802
    252 #define VMCS_GUEST_SS_SELECTOR			0x00000804
    253 #define VMCS_GUEST_DS_SELECTOR			0x00000806
    254 #define VMCS_GUEST_FS_SELECTOR			0x00000808
    255 #define VMCS_GUEST_GS_SELECTOR			0x0000080A
    256 #define VMCS_GUEST_LDTR_SELECTOR		0x0000080C
    257 #define VMCS_GUEST_TR_SELECTOR			0x0000080E
    258 #define VMCS_GUEST_INTR_STATUS			0x00000810
    259 #define VMCS_PML_INDEX				0x00000812
    260 /* 16-bit host-state fields */
    261 #define VMCS_HOST_ES_SELECTOR			0x00000C00
    262 #define VMCS_HOST_CS_SELECTOR			0x00000C02
    263 #define VMCS_HOST_SS_SELECTOR			0x00000C04
    264 #define VMCS_HOST_DS_SELECTOR			0x00000C06
    265 #define VMCS_HOST_FS_SELECTOR			0x00000C08
    266 #define VMCS_HOST_GS_SELECTOR			0x00000C0A
    267 #define VMCS_HOST_TR_SELECTOR			0x00000C0C
    268 /* 64-bit control fields */
    269 #define VMCS_IO_BITMAP_A			0x00002000
    270 #define VMCS_IO_BITMAP_B			0x00002002
    271 #define VMCS_MSR_BITMAP				0x00002004
    272 #define VMCS_EXIT_MSR_STORE_ADDRESS		0x00002006
    273 #define VMCS_EXIT_MSR_LOAD_ADDRESS		0x00002008
    274 #define VMCS_ENTRY_MSR_LOAD_ADDRESS		0x0000200A
    275 #define VMCS_EXECUTIVE_VMCS			0x0000200C
    276 #define VMCS_PML_ADDRESS			0x0000200E
    277 #define VMCS_TSC_OFFSET				0x00002010
    278 #define VMCS_VIRTUAL_APIC			0x00002012
    279 #define VMCS_APIC_ACCESS			0x00002014
    280 #define VMCS_PIR_DESC				0x00002016
    281 #define VMCS_VM_CONTROL				0x00002018
    282 #define VMCS_EPTP				0x0000201A
    283 #define		EPTP_TYPE			__BITS(2,0)
    284 #define			EPTP_TYPE_UC		0
    285 #define			EPTP_TYPE_WB		6
    286 #define		EPTP_WALKLEN			__BITS(5,3)
    287 #define		EPTP_FLAGS_AD			__BIT(6)
    288 #define		EPTP_SSS			__BIT(7)
    289 #define		EPTP_PHYSADDR			__BITS(63,12)
    290 #define VMCS_EOI_EXIT0				0x0000201C
    291 #define VMCS_EOI_EXIT1				0x0000201E
    292 #define VMCS_EOI_EXIT2				0x00002020
    293 #define VMCS_EOI_EXIT3				0x00002022
    294 #define VMCS_EPTP_LIST				0x00002024
    295 #define VMCS_VMREAD_BITMAP			0x00002026
    296 #define VMCS_VMWRITE_BITMAP			0x00002028
    297 #define VMCS_VIRTUAL_EXCEPTION			0x0000202A
    298 #define VMCS_XSS_EXIT_BITMAP			0x0000202C
    299 #define VMCS_ENCLS_EXIT_BITMAP			0x0000202E
    300 #define VMCS_SUBPAGE_PERM_TABLE_PTR		0x00002030
    301 #define VMCS_TSC_MULTIPLIER			0x00002032
    302 #define VMCS_ENCLV_EXIT_BITMAP			0x00002036
    303 /* 64-bit read-only fields */
    304 #define VMCS_GUEST_PHYSICAL_ADDRESS		0x00002400
    305 /* 64-bit guest-state fields */
    306 #define VMCS_LINK_POINTER			0x00002800
    307 #define VMCS_GUEST_IA32_DEBUGCTL		0x00002802
    308 #define VMCS_GUEST_IA32_PAT			0x00002804
    309 #define VMCS_GUEST_IA32_EFER			0x00002806
    310 #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL	0x00002808
    311 #define VMCS_GUEST_PDPTE0			0x0000280A
    312 #define VMCS_GUEST_PDPTE1			0x0000280C
    313 #define VMCS_GUEST_PDPTE2			0x0000280E
    314 #define VMCS_GUEST_PDPTE3			0x00002810
    315 #define VMCS_GUEST_BNDCFGS			0x00002812
    316 #define VMCS_GUEST_RTIT_CTL			0x00002814
    317 #define VMCS_GUEST_PKRS				0x00002818
    318 /* 64-bit host-state fields */
    319 #define VMCS_HOST_IA32_PAT			0x00002C00
    320 #define VMCS_HOST_IA32_EFER			0x00002C02
    321 #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL		0x00002C04
    322 #define VMCS_HOST_IA32_PKRS			0x00002C06
    323 /* 32-bit control fields */
    324 #define VMCS_PINBASED_CTLS			0x00004000
    325 #define		PIN_CTLS_INT_EXITING		__BIT(0)
    326 #define		PIN_CTLS_NMI_EXITING		__BIT(3)
    327 #define		PIN_CTLS_VIRTUAL_NMIS		__BIT(5)
    328 #define		PIN_CTLS_ACTIVATE_PREEMPT_TIMER	__BIT(6)
    329 #define		PIN_CTLS_PROCESS_POSTED_INTS	__BIT(7)
    330 #define VMCS_PROCBASED_CTLS			0x00004002
    331 #define		PROC_CTLS_INT_WINDOW_EXITING	__BIT(2)
    332 #define		PROC_CTLS_USE_TSC_OFFSETTING	__BIT(3)
    333 #define		PROC_CTLS_HLT_EXITING		__BIT(7)
    334 #define		PROC_CTLS_INVLPG_EXITING	__BIT(9)
    335 #define		PROC_CTLS_MWAIT_EXITING		__BIT(10)
    336 #define		PROC_CTLS_RDPMC_EXITING		__BIT(11)
    337 #define		PROC_CTLS_RDTSC_EXITING		__BIT(12)
    338 #define		PROC_CTLS_RCR3_EXITING		__BIT(15)
    339 #define		PROC_CTLS_LCR3_EXITING		__BIT(16)
    340 #define		PROC_CTLS_RCR8_EXITING		__BIT(19)
    341 #define		PROC_CTLS_LCR8_EXITING		__BIT(20)
    342 #define		PROC_CTLS_USE_TPR_SHADOW	__BIT(21)
    343 #define		PROC_CTLS_NMI_WINDOW_EXITING	__BIT(22)
    344 #define		PROC_CTLS_DR_EXITING		__BIT(23)
    345 #define		PROC_CTLS_UNCOND_IO_EXITING	__BIT(24)
    346 #define		PROC_CTLS_USE_IO_BITMAPS	__BIT(25)
    347 #define		PROC_CTLS_MONITOR_TRAP_FLAG	__BIT(27)
    348 #define		PROC_CTLS_USE_MSR_BITMAPS	__BIT(28)
    349 #define		PROC_CTLS_MONITOR_EXITING	__BIT(29)
    350 #define		PROC_CTLS_PAUSE_EXITING		__BIT(30)
    351 #define		PROC_CTLS_ACTIVATE_CTLS2	__BIT(31)
    352 #define VMCS_EXCEPTION_BITMAP			0x00004004
    353 #define VMCS_PF_ERROR_MASK			0x00004006
    354 #define VMCS_PF_ERROR_MATCH			0x00004008
    355 #define VMCS_CR3_TARGET_COUNT			0x0000400A
    356 #define VMCS_EXIT_CTLS				0x0000400C
    357 #define		EXIT_CTLS_SAVE_DEBUG_CONTROLS	__BIT(2)
    358 #define		EXIT_CTLS_HOST_LONG_MODE	__BIT(9)
    359 #define		EXIT_CTLS_LOAD_PERFGLOBALCTRL	__BIT(12)
    360 #define		EXIT_CTLS_ACK_INTERRUPT		__BIT(15)
    361 #define		EXIT_CTLS_SAVE_PAT		__BIT(18)
    362 #define		EXIT_CTLS_LOAD_PAT		__BIT(19)
    363 #define		EXIT_CTLS_SAVE_EFER		__BIT(20)
    364 #define		EXIT_CTLS_LOAD_EFER		__BIT(21)
    365 #define		EXIT_CTLS_SAVE_PREEMPT_TIMER	__BIT(22)
    366 #define		EXIT_CTLS_CLEAR_BNDCFGS		__BIT(23)
    367 #define		EXIT_CTLS_CONCEAL_PT		__BIT(24)
    368 #define		EXIT_CTLS_CLEAR_RTIT_CTL	__BIT(25)
    369 #define		EXIT_CTLS_LOAD_CET		__BIT(28)
    370 #define		EXIT_CTLS_LOAD_PKRS		__BIT(29)
    371 #define VMCS_EXIT_MSR_STORE_COUNT		0x0000400E
    372 #define VMCS_EXIT_MSR_LOAD_COUNT		0x00004010
    373 #define VMCS_ENTRY_CTLS				0x00004012
    374 #define		ENTRY_CTLS_LOAD_DEBUG_CONTROLS	__BIT(2)
    375 #define		ENTRY_CTLS_LONG_MODE		__BIT(9)
    376 #define		ENTRY_CTLS_SMM			__BIT(10)
    377 #define		ENTRY_CTLS_DISABLE_DUAL		__BIT(11)
    378 #define		ENTRY_CTLS_LOAD_PERFGLOBALCTRL	__BIT(13)
    379 #define		ENTRY_CTLS_LOAD_PAT		__BIT(14)
    380 #define		ENTRY_CTLS_LOAD_EFER		__BIT(15)
    381 #define		ENTRY_CTLS_LOAD_BNDCFGS		__BIT(16)
    382 #define		ENTRY_CTLS_CONCEAL_PT		__BIT(17)
    383 #define		ENTRY_CTLS_LOAD_RTIT_CTL	__BIT(18)
    384 #define		ENTRY_CTLS_LOAD_CET		__BIT(20)
    385 #define		ENTRY_CTLS_LOAD_PKRS		__BIT(22)
    386 #define VMCS_ENTRY_MSR_LOAD_COUNT		0x00004014
    387 #define VMCS_ENTRY_INTR_INFO			0x00004016
    388 #define		INTR_INFO_VECTOR		__BITS(7,0)
    389 #define		INTR_INFO_TYPE			__BITS(10,8)
    390 #define			INTR_TYPE_EXT_INT	0
    391 #define			INTR_TYPE_NMI		2
    392 #define			INTR_TYPE_HW_EXC	3
    393 #define			INTR_TYPE_SW_INT	4
    394 #define			INTR_TYPE_PRIV_SW_EXC	5
    395 #define			INTR_TYPE_SW_EXC	6
    396 #define			INTR_TYPE_OTHER		7
    397 #define		INTR_INFO_ERROR			__BIT(11)
    398 #define		INTR_INFO_VALID			__BIT(31)
    399 #define VMCS_ENTRY_EXCEPTION_ERROR		0x00004018
    400 #define VMCS_ENTRY_INSTRUCTION_LENGTH		0x0000401A
    401 #define VMCS_TPR_THRESHOLD			0x0000401C
    402 #define VMCS_PROCBASED_CTLS2			0x0000401E
    403 #define		PROC_CTLS2_VIRT_APIC_ACCESSES	__BIT(0)
    404 #define		PROC_CTLS2_ENABLE_EPT		__BIT(1)
    405 #define		PROC_CTLS2_DESC_TABLE_EXITING	__BIT(2)
    406 #define		PROC_CTLS2_ENABLE_RDTSCP	__BIT(3)
    407 #define		PROC_CTLS2_VIRT_X2APIC		__BIT(4)
    408 #define		PROC_CTLS2_ENABLE_VPID		__BIT(5)
    409 #define		PROC_CTLS2_WBINVD_EXITING	__BIT(6)
    410 #define		PROC_CTLS2_UNRESTRICTED_GUEST	__BIT(7)
    411 #define		PROC_CTLS2_APIC_REG_VIRT	__BIT(8)
    412 #define		PROC_CTLS2_VIRT_INT_DELIVERY	__BIT(9)
    413 #define		PROC_CTLS2_PAUSE_LOOP_EXITING	__BIT(10)
    414 #define		PROC_CTLS2_RDRAND_EXITING	__BIT(11)
    415 #define		PROC_CTLS2_INVPCID_ENABLE	__BIT(12)
    416 #define		PROC_CTLS2_VMFUNC_ENABLE	__BIT(13)
    417 #define		PROC_CTLS2_VMCS_SHADOWING	__BIT(14)
    418 #define		PROC_CTLS2_ENCLS_EXITING	__BIT(15)
    419 #define		PROC_CTLS2_RDSEED_EXITING	__BIT(16)
    420 #define		PROC_CTLS2_PML_ENABLE		__BIT(17)
    421 #define		PROC_CTLS2_EPT_VIOLATION	__BIT(18)
    422 #define		PROC_CTLS2_CONCEAL_VMX_FROM_PT	__BIT(19)
    423 #define		PROC_CTLS2_XSAVES_ENABLE	__BIT(20)
    424 #define		PROC_CTLS2_MODE_BASED_EXEC_EPT	__BIT(22)
    425 #define		PROC_CTLS2_SUBPAGE_PERMISSIONS	__BIT(23)
    426 #define		PROC_CTLS2_PT_USES_GPA		__BIT(24)
    427 #define		PROC_CTLS2_USE_TSC_SCALING	__BIT(25)
    428 #define		PROC_CTLS2_WAIT_PAUSE_ENABLE	__BIT(26)
    429 #define		PROC_CTLS2_ENCLV_EXITING	__BIT(28)
    430 #define VMCS_PLE_GAP				0x00004020
    431 #define VMCS_PLE_WINDOW				0x00004022
    432 /* 32-bit read-only data fields */
    433 #define VMCS_INSTRUCTION_ERROR			0x00004400
    434 #define VMCS_EXIT_REASON			0x00004402
    435 #define VMCS_EXIT_INTR_INFO			0x00004404
    436 #define VMCS_EXIT_INTR_ERRCODE			0x00004406
    437 #define VMCS_IDT_VECTORING_INFO			0x00004408
    438 #define VMCS_IDT_VECTORING_ERROR		0x0000440A
    439 #define VMCS_EXIT_INSTRUCTION_LENGTH		0x0000440C
    440 #define VMCS_EXIT_INSTRUCTION_INFO		0x0000440E
    441 /* 32-bit guest-state fields */
    442 #define VMCS_GUEST_ES_LIMIT			0x00004800
    443 #define VMCS_GUEST_CS_LIMIT			0x00004802
    444 #define VMCS_GUEST_SS_LIMIT			0x00004804
    445 #define VMCS_GUEST_DS_LIMIT			0x00004806
    446 #define VMCS_GUEST_FS_LIMIT			0x00004808
    447 #define VMCS_GUEST_GS_LIMIT			0x0000480A
    448 #define VMCS_GUEST_LDTR_LIMIT			0x0000480C
    449 #define VMCS_GUEST_TR_LIMIT			0x0000480E
    450 #define VMCS_GUEST_GDTR_LIMIT			0x00004810
    451 #define VMCS_GUEST_IDTR_LIMIT			0x00004812
    452 #define VMCS_GUEST_ES_ACCESS_RIGHTS		0x00004814
    453 #define VMCS_GUEST_CS_ACCESS_RIGHTS		0x00004816
    454 #define VMCS_GUEST_SS_ACCESS_RIGHTS		0x00004818
    455 #define VMCS_GUEST_DS_ACCESS_RIGHTS		0x0000481A
    456 #define VMCS_GUEST_FS_ACCESS_RIGHTS		0x0000481C
    457 #define VMCS_GUEST_GS_ACCESS_RIGHTS		0x0000481E
    458 #define VMCS_GUEST_LDTR_ACCESS_RIGHTS		0x00004820
    459 #define VMCS_GUEST_TR_ACCESS_RIGHTS		0x00004822
    460 #define VMCS_GUEST_INTERRUPTIBILITY		0x00004824
    461 #define		INT_STATE_STI			__BIT(0)
    462 #define		INT_STATE_MOVSS			__BIT(1)
    463 #define		INT_STATE_SMI			__BIT(2)
    464 #define		INT_STATE_NMI			__BIT(3)
    465 #define		INT_STATE_ENCLAVE		__BIT(4)
    466 #define VMCS_GUEST_ACTIVITY			0x00004826
    467 #define VMCS_GUEST_SMBASE			0x00004828
    468 #define VMCS_GUEST_IA32_SYSENTER_CS		0x0000482A
    469 #define VMCS_PREEMPTION_TIMER_VALUE		0x0000482E
    470 /* 32-bit host state fields */
    471 #define VMCS_HOST_IA32_SYSENTER_CS		0x00004C00
    472 /* Natural-Width control fields */
    473 #define VMCS_CR0_MASK				0x00006000
    474 #define VMCS_CR4_MASK				0x00006002
    475 #define VMCS_CR0_SHADOW				0x00006004
    476 #define VMCS_CR4_SHADOW				0x00006006
    477 #define VMCS_CR3_TARGET0			0x00006008
    478 #define VMCS_CR3_TARGET1			0x0000600A
    479 #define VMCS_CR3_TARGET2			0x0000600C
    480 #define VMCS_CR3_TARGET3			0x0000600E
    481 /* Natural-Width read-only fields */
    482 #define VMCS_EXIT_QUALIFICATION			0x00006400
    483 #define VMCS_IO_RCX				0x00006402
    484 #define VMCS_IO_RSI				0x00006404
    485 #define VMCS_IO_RDI				0x00006406
    486 #define VMCS_IO_RIP				0x00006408
    487 #define VMCS_GUEST_LINEAR_ADDRESS		0x0000640A
    488 /* Natural-Width guest-state fields */
    489 #define VMCS_GUEST_CR0				0x00006800
    490 #define VMCS_GUEST_CR3				0x00006802
    491 #define VMCS_GUEST_CR4				0x00006804
    492 #define VMCS_GUEST_ES_BASE			0x00006806
    493 #define VMCS_GUEST_CS_BASE			0x00006808
    494 #define VMCS_GUEST_SS_BASE			0x0000680A
    495 #define VMCS_GUEST_DS_BASE			0x0000680C
    496 #define VMCS_GUEST_FS_BASE			0x0000680E
    497 #define VMCS_GUEST_GS_BASE			0x00006810
    498 #define VMCS_GUEST_LDTR_BASE			0x00006812
    499 #define VMCS_GUEST_TR_BASE			0x00006814
    500 #define VMCS_GUEST_GDTR_BASE			0x00006816
    501 #define VMCS_GUEST_IDTR_BASE			0x00006818
    502 #define VMCS_GUEST_DR7				0x0000681A
    503 #define VMCS_GUEST_RSP				0x0000681C
    504 #define VMCS_GUEST_RIP				0x0000681E
    505 #define VMCS_GUEST_RFLAGS			0x00006820
    506 #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS	0x00006822
    507 #define VMCS_GUEST_IA32_SYSENTER_ESP		0x00006824
    508 #define VMCS_GUEST_IA32_SYSENTER_EIP		0x00006826
    509 #define VMCS_GUEST_IA32_S_CET			0x00006828
    510 #define VMCS_GUEST_SSP				0x0000682A
    511 #define VMCS_GUEST_IA32_INTR_SSP_TABLE		0x0000682C
    512 /* Natural-Width host-state fields */
    513 #define VMCS_HOST_CR0				0x00006C00
    514 #define VMCS_HOST_CR3				0x00006C02
    515 #define VMCS_HOST_CR4				0x00006C04
    516 #define VMCS_HOST_FS_BASE			0x00006C06
    517 #define VMCS_HOST_GS_BASE			0x00006C08
    518 #define VMCS_HOST_TR_BASE			0x00006C0A
    519 #define VMCS_HOST_GDTR_BASE			0x00006C0C
    520 #define VMCS_HOST_IDTR_BASE			0x00006C0E
    521 #define VMCS_HOST_IA32_SYSENTER_ESP		0x00006C10
    522 #define VMCS_HOST_IA32_SYSENTER_EIP		0x00006C12
    523 #define VMCS_HOST_RSP				0x00006C14
    524 #define VMCS_HOST_RIP				0x00006C16
    525 #define VMCS_HOST_IA32_S_CET			0x00006C18
    526 #define VMCS_HOST_SSP				0x00006C1A
    527 #define VMCS_HOST_IA32_INTR_SSP_TABLE		0x00006C1C
    528 
    529 /* VMX basic exit reasons. */
    530 #define VMCS_EXITCODE_EXC_NMI			0
    531 #define VMCS_EXITCODE_EXT_INT			1
    532 #define VMCS_EXITCODE_SHUTDOWN			2
    533 #define VMCS_EXITCODE_INIT			3
    534 #define VMCS_EXITCODE_SIPI			4
    535 #define VMCS_EXITCODE_SMI			5
    536 #define VMCS_EXITCODE_OTHER_SMI			6
    537 #define VMCS_EXITCODE_INT_WINDOW		7
    538 #define VMCS_EXITCODE_NMI_WINDOW		8
    539 #define VMCS_EXITCODE_TASK_SWITCH		9
    540 #define VMCS_EXITCODE_CPUID			10
    541 #define VMCS_EXITCODE_GETSEC			11
    542 #define VMCS_EXITCODE_HLT			12
    543 #define VMCS_EXITCODE_INVD			13
    544 #define VMCS_EXITCODE_INVLPG			14
    545 #define VMCS_EXITCODE_RDPMC			15
    546 #define VMCS_EXITCODE_RDTSC			16
    547 #define VMCS_EXITCODE_RSM			17
    548 #define VMCS_EXITCODE_VMCALL			18
    549 #define VMCS_EXITCODE_VMCLEAR			19
    550 #define VMCS_EXITCODE_VMLAUNCH			20
    551 #define VMCS_EXITCODE_VMPTRLD			21
    552 #define VMCS_EXITCODE_VMPTRST			22
    553 #define VMCS_EXITCODE_VMREAD			23
    554 #define VMCS_EXITCODE_VMRESUME			24
    555 #define VMCS_EXITCODE_VMWRITE			25
    556 #define VMCS_EXITCODE_VMXOFF			26
    557 #define VMCS_EXITCODE_VMXON			27
    558 #define VMCS_EXITCODE_CR			28
    559 #define VMCS_EXITCODE_DR			29
    560 #define VMCS_EXITCODE_IO			30
    561 #define VMCS_EXITCODE_RDMSR			31
    562 #define VMCS_EXITCODE_WRMSR			32
    563 #define VMCS_EXITCODE_FAIL_GUEST_INVALID	33
    564 #define VMCS_EXITCODE_FAIL_MSR_INVALID		34
    565 #define VMCS_EXITCODE_MWAIT			36
    566 #define VMCS_EXITCODE_TRAP_FLAG			37
    567 #define VMCS_EXITCODE_MONITOR			39
    568 #define VMCS_EXITCODE_PAUSE			40
    569 #define VMCS_EXITCODE_FAIL_MACHINE_CHECK	41
    570 #define VMCS_EXITCODE_TPR_BELOW			43
    571 #define VMCS_EXITCODE_APIC_ACCESS		44
    572 #define VMCS_EXITCODE_VEOI			45
    573 #define VMCS_EXITCODE_GDTR_IDTR			46
    574 #define VMCS_EXITCODE_LDTR_TR			47
    575 #define VMCS_EXITCODE_EPT_VIOLATION		48
    576 #define VMCS_EXITCODE_EPT_MISCONFIG		49
    577 #define VMCS_EXITCODE_INVEPT			50
    578 #define VMCS_EXITCODE_RDTSCP			51
    579 #define VMCS_EXITCODE_PREEMPT_TIMEOUT		52
    580 #define VMCS_EXITCODE_INVVPID			53
    581 #define VMCS_EXITCODE_WBINVD			54
    582 #define VMCS_EXITCODE_XSETBV			55
    583 #define VMCS_EXITCODE_APIC_WRITE		56
    584 #define VMCS_EXITCODE_RDRAND			57
    585 #define VMCS_EXITCODE_INVPCID			58
    586 #define VMCS_EXITCODE_VMFUNC			59
    587 #define VMCS_EXITCODE_ENCLS			60
    588 #define VMCS_EXITCODE_RDSEED			61
    589 #define VMCS_EXITCODE_PAGE_LOG_FULL		62
    590 #define VMCS_EXITCODE_XSAVES			63
    591 #define VMCS_EXITCODE_XRSTORS			64
    592 #define VMCS_EXITCODE_SPP			66
    593 #define VMCS_EXITCODE_UMWAIT			67
    594 #define VMCS_EXITCODE_TPAUSE			68
    595 
    596 /* -------------------------------------------------------------------------- */
    597 
    598 static void vmx_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
    599 static void vmx_vcpu_state_commit(struct nvmm_cpu *);
    600 
    601 #define VMX_MSRLIST_STAR		0
    602 #define VMX_MSRLIST_LSTAR		1
    603 #define VMX_MSRLIST_CSTAR		2
    604 #define VMX_MSRLIST_SFMASK		3
    605 #define VMX_MSRLIST_KERNELGSBASE	4
    606 #define VMX_MSRLIST_EXIT_NMSR		5
    607 #define VMX_MSRLIST_L1DFLUSH		5
    608 
    609 /* On entry, we may do +1 to include L1DFLUSH. */
    610 static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
    611 
    612 struct vmxon {
    613 	uint32_t ident;
    614 #define VMXON_IDENT_REVISION	__BITS(30,0)
    615 
    616 	uint8_t data[PAGE_SIZE - 4];
    617 } __packed;
    618 
    619 CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
    620 
    621 struct vmxoncpu {
    622 	vaddr_t va;
    623 	paddr_t pa;
    624 };
    625 
    626 static struct vmxoncpu vmxoncpu[MAXCPUS];
    627 
    628 struct vmcs {
    629 	uint32_t ident;
    630 #define VMCS_IDENT_REVISION	__BITS(30,0)
    631 #define VMCS_IDENT_SHADOW	__BIT(31)
    632 
    633 	uint32_t abort;
    634 	uint8_t data[PAGE_SIZE - 8];
    635 } __packed;
    636 
    637 CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
    638 
    639 struct msr_entry {
    640 	uint32_t msr;
    641 	uint32_t rsvd;
    642 	uint64_t val;
    643 } __packed;
    644 
    645 #define VPID_MAX	0xFFFF
    646 
    647 /* Make sure we never run out of VPIDs. */
    648 CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
    649 
    650 static uint64_t vmx_tlb_flush_op __read_mostly;
    651 static uint64_t vmx_ept_flush_op __read_mostly;
    652 static uint64_t vmx_eptp_type __read_mostly;
    653 
    654 static uint64_t vmx_pinbased_ctls __read_mostly;
    655 static uint64_t vmx_procbased_ctls __read_mostly;
    656 static uint64_t vmx_procbased_ctls2 __read_mostly;
    657 static uint64_t vmx_entry_ctls __read_mostly;
    658 static uint64_t vmx_exit_ctls __read_mostly;
    659 
    660 static uint64_t vmx_cr0_fixed0 __read_mostly;
    661 static uint64_t vmx_cr0_fixed1 __read_mostly;
    662 static uint64_t vmx_cr4_fixed0 __read_mostly;
    663 static uint64_t vmx_cr4_fixed1 __read_mostly;
    664 
    665 extern bool pmap_ept_has_ad;
    666 
    667 #define VMX_PINBASED_CTLS_ONE	\
    668 	(PIN_CTLS_INT_EXITING| \
    669 	 PIN_CTLS_NMI_EXITING| \
    670 	 PIN_CTLS_VIRTUAL_NMIS)
    671 
    672 #define VMX_PINBASED_CTLS_ZERO	0
    673 
    674 #define VMX_PROCBASED_CTLS_ONE	\
    675 	(PROC_CTLS_USE_TSC_OFFSETTING| \
    676 	 PROC_CTLS_HLT_EXITING| \
    677 	 PROC_CTLS_MWAIT_EXITING | \
    678 	 PROC_CTLS_RDPMC_EXITING | \
    679 	 PROC_CTLS_RCR8_EXITING | \
    680 	 PROC_CTLS_LCR8_EXITING | \
    681 	 PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
    682 	 PROC_CTLS_USE_MSR_BITMAPS | \
    683 	 PROC_CTLS_MONITOR_EXITING | \
    684 	 PROC_CTLS_ACTIVATE_CTLS2)
    685 
    686 #define VMX_PROCBASED_CTLS_ZERO	\
    687 	(PROC_CTLS_RCR3_EXITING| \
    688 	 PROC_CTLS_LCR3_EXITING)
    689 
    690 #define VMX_PROCBASED_CTLS2_ONE	\
    691 	(PROC_CTLS2_ENABLE_EPT| \
    692 	 PROC_CTLS2_ENABLE_VPID| \
    693 	 PROC_CTLS2_UNRESTRICTED_GUEST)
    694 
    695 #define VMX_PROCBASED_CTLS2_ZERO	0
    696 
    697 #define VMX_ENTRY_CTLS_ONE	\
    698 	(ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
    699 	 ENTRY_CTLS_LOAD_EFER| \
    700 	 ENTRY_CTLS_LOAD_PAT)
    701 
    702 #define VMX_ENTRY_CTLS_ZERO	\
    703 	(ENTRY_CTLS_SMM| \
    704 	 ENTRY_CTLS_DISABLE_DUAL)
    705 
    706 #define VMX_EXIT_CTLS_ONE	\
    707 	(EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
    708 	 EXIT_CTLS_HOST_LONG_MODE| \
    709 	 EXIT_CTLS_SAVE_PAT| \
    710 	 EXIT_CTLS_LOAD_PAT| \
    711 	 EXIT_CTLS_SAVE_EFER| \
    712 	 EXIT_CTLS_LOAD_EFER)
    713 
    714 #define VMX_EXIT_CTLS_ZERO	0
    715 
    716 static uint8_t *vmx_asidmap __read_mostly;
    717 static uint32_t vmx_maxasid __read_mostly;
    718 static kmutex_t vmx_asidlock __cacheline_aligned;
    719 
    720 #define VMX_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    721 static uint64_t vmx_xcr0_mask __read_mostly;
    722 
    723 #define VMX_NCPUIDS	32
    724 
    725 #define VMCS_NPAGES	1
    726 #define VMCS_SIZE	(VMCS_NPAGES * PAGE_SIZE)
    727 
    728 #define MSRBM_NPAGES	1
    729 #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    730 
    731 #define CR0_STATIC \
    732 	(CR0_NW|CR0_CD|CR0_ET)
    733 
    734 #define CR4_VALID \
    735 	(CR4_VME |			\
    736 	 CR4_PVI |			\
    737 	 CR4_TSD |			\
    738 	 CR4_DE |			\
    739 	 CR4_PSE |			\
    740 	 CR4_PAE |			\
    741 	 CR4_MCE |			\
    742 	 CR4_PGE |			\
    743 	 CR4_PCE |			\
    744 	 CR4_OSFXSR |			\
    745 	 CR4_OSXMMEXCPT |		\
    746 	 CR4_UMIP |			\
    747 	 /* CR4_LA57 excluded */	\
    748 	 /* CR4_VMXE excluded */	\
    749 	 /* CR4_SMXE excluded */	\
    750 	 CR4_FSGSBASE |			\
    751 	 CR4_PCIDE |			\
    752 	 CR4_OSXSAVE |			\
    753 	 CR4_SMEP |			\
    754 	 CR4_SMAP			\
    755 	 /* CR4_PKE excluded */		\
    756 	 /* CR4_CET excluded */		\
    757 	 /* CR4_PKS excluded */)
    758 #define CR4_INVALID \
    759 	(0xFFFFFFFFFFFFFFFFULL & ~CR4_VALID)
    760 
    761 #define EFER_TLB_FLUSH \
    762 	(EFER_NXE|EFER_LMA|EFER_LME)
    763 #define CR0_TLB_FLUSH \
    764 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    765 #define CR4_TLB_FLUSH \
    766 	(CR4_PSE|CR4_PAE|CR4_PGE|CR4_PCIDE|CR4_SMEP)
    767 
    768 /* -------------------------------------------------------------------------- */
    769 
    770 struct vmx_machdata {
    771 	volatile uint64_t mach_htlb_gen;
    772 };
    773 
    774 static const size_t vmx_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
    775 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
    776 	    sizeof(struct nvmm_vcpu_conf_cpuid),
    777 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
    778 	    sizeof(struct nvmm_vcpu_conf_tpr)
    779 };
    780 
    781 struct vmx_cpudata {
    782 	/* General */
    783 	uint64_t asid;
    784 	bool gtlb_want_flush;
    785 	bool gtsc_want_update;
    786 	uint64_t vcpu_htlb_gen;
    787 	kcpuset_t *htlb_want_flush;
    788 
    789 	/* VMCS */
    790 	struct vmcs *vmcs;
    791 	paddr_t vmcs_pa;
    792 	size_t vmcs_refcnt;
    793 	struct cpu_info *vmcs_ci;
    794 	bool vmcs_launched;
    795 
    796 	/* MSR bitmap */
    797 	uint8_t *msrbm;
    798 	paddr_t msrbm_pa;
    799 
    800 	/* Host state */
    801 	uint64_t hxcr0;
    802 	uint64_t star;
    803 	uint64_t lstar;
    804 	uint64_t cstar;
    805 	uint64_t sfmask;
    806 	uint64_t kernelgsbase;
    807 
    808 	/* Intr state */
    809 	bool int_window_exit;
    810 	bool nmi_window_exit;
    811 	bool evt_pending;
    812 
    813 	/* Guest state */
    814 	struct msr_entry *gmsr;
    815 	paddr_t gmsr_pa;
    816 	uint64_t gmsr_misc_enable;
    817 	uint64_t gcr2;
    818 	uint64_t gcr8;
    819 	uint64_t gxcr0;
    820 	uint64_t gprs[NVMM_X64_NGPR];
    821 	uint64_t drs[NVMM_X64_NDR];
    822 	uint64_t gtsc;
    823 	struct xsave_header gfpu __aligned(64);
    824 
    825 	/* VCPU configuration. */
    826 	bool cpuidpresent[VMX_NCPUIDS];
    827 	struct nvmm_vcpu_conf_cpuid cpuid[VMX_NCPUIDS];
    828 	struct nvmm_vcpu_conf_tpr tpr;
    829 };
    830 
    831 static const struct {
    832 	uint64_t selector;
    833 	uint64_t attrib;
    834 	uint64_t limit;
    835 	uint64_t base;
    836 } vmx_guest_segs[NVMM_X64_NSEG] = {
    837 	[NVMM_X64_SEG_ES] = {
    838 		VMCS_GUEST_ES_SELECTOR,
    839 		VMCS_GUEST_ES_ACCESS_RIGHTS,
    840 		VMCS_GUEST_ES_LIMIT,
    841 		VMCS_GUEST_ES_BASE
    842 	},
    843 	[NVMM_X64_SEG_CS] = {
    844 		VMCS_GUEST_CS_SELECTOR,
    845 		VMCS_GUEST_CS_ACCESS_RIGHTS,
    846 		VMCS_GUEST_CS_LIMIT,
    847 		VMCS_GUEST_CS_BASE
    848 	},
    849 	[NVMM_X64_SEG_SS] = {
    850 		VMCS_GUEST_SS_SELECTOR,
    851 		VMCS_GUEST_SS_ACCESS_RIGHTS,
    852 		VMCS_GUEST_SS_LIMIT,
    853 		VMCS_GUEST_SS_BASE
    854 	},
    855 	[NVMM_X64_SEG_DS] = {
    856 		VMCS_GUEST_DS_SELECTOR,
    857 		VMCS_GUEST_DS_ACCESS_RIGHTS,
    858 		VMCS_GUEST_DS_LIMIT,
    859 		VMCS_GUEST_DS_BASE
    860 	},
    861 	[NVMM_X64_SEG_FS] = {
    862 		VMCS_GUEST_FS_SELECTOR,
    863 		VMCS_GUEST_FS_ACCESS_RIGHTS,
    864 		VMCS_GUEST_FS_LIMIT,
    865 		VMCS_GUEST_FS_BASE
    866 	},
    867 	[NVMM_X64_SEG_GS] = {
    868 		VMCS_GUEST_GS_SELECTOR,
    869 		VMCS_GUEST_GS_ACCESS_RIGHTS,
    870 		VMCS_GUEST_GS_LIMIT,
    871 		VMCS_GUEST_GS_BASE
    872 	},
    873 	[NVMM_X64_SEG_GDT] = {
    874 		0, /* doesn't exist */
    875 		0, /* doesn't exist */
    876 		VMCS_GUEST_GDTR_LIMIT,
    877 		VMCS_GUEST_GDTR_BASE
    878 	},
    879 	[NVMM_X64_SEG_IDT] = {
    880 		0, /* doesn't exist */
    881 		0, /* doesn't exist */
    882 		VMCS_GUEST_IDTR_LIMIT,
    883 		VMCS_GUEST_IDTR_BASE
    884 	},
    885 	[NVMM_X64_SEG_LDT] = {
    886 		VMCS_GUEST_LDTR_SELECTOR,
    887 		VMCS_GUEST_LDTR_ACCESS_RIGHTS,
    888 		VMCS_GUEST_LDTR_LIMIT,
    889 		VMCS_GUEST_LDTR_BASE
    890 	},
    891 	[NVMM_X64_SEG_TR] = {
    892 		VMCS_GUEST_TR_SELECTOR,
    893 		VMCS_GUEST_TR_ACCESS_RIGHTS,
    894 		VMCS_GUEST_TR_LIMIT,
    895 		VMCS_GUEST_TR_BASE
    896 	}
    897 };
    898 
    899 /* -------------------------------------------------------------------------- */
    900 
    901 static uint64_t
    902 vmx_get_revision(void)
    903 {
    904 	uint64_t msr;
    905 
    906 	msr = rdmsr(MSR_IA32_VMX_BASIC);
    907 	msr &= IA32_VMX_BASIC_IDENT;
    908 
    909 	return msr;
    910 }
    911 
    912 static void
    913 vmx_vmclear_ipi(void *arg1, void *arg2)
    914 {
    915 	paddr_t vmcs_pa = (paddr_t)arg1;
    916 	vmx_vmclear(&vmcs_pa);
    917 }
    918 
    919 static void
    920 vmx_vmclear_remote(struct cpu_info *ci, paddr_t vmcs_pa)
    921 {
    922 	uint64_t xc;
    923 	int bound;
    924 
    925 	KASSERT(kpreempt_disabled());
    926 
    927 	bound = curlwp_bind();
    928 	kpreempt_enable();
    929 
    930 	xc = xc_unicast(XC_HIGHPRI, vmx_vmclear_ipi, (void *)vmcs_pa, NULL, ci);
    931 	xc_wait(xc);
    932 
    933 	kpreempt_disable();
    934 	curlwp_bindx(bound);
    935 }
    936 
    937 static void
    938 vmx_vmcs_enter(struct nvmm_cpu *vcpu)
    939 {
    940 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    941 	struct cpu_info *vmcs_ci;
    942 
    943 	cpudata->vmcs_refcnt++;
    944 	if (cpudata->vmcs_refcnt > 1) {
    945 		KASSERT(kpreempt_disabled());
    946 		KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
    947 		return;
    948 	}
    949 
    950 	vmcs_ci = cpudata->vmcs_ci;
    951 	cpudata->vmcs_ci = (void *)0x00FFFFFFFFFFFFFF; /* clobber */
    952 
    953 	kpreempt_disable();
    954 
    955 	if (vmcs_ci == NULL) {
    956 		/* This VMCS is loaded for the first time. */
    957 		vmx_vmclear(&cpudata->vmcs_pa);
    958 		cpudata->vmcs_launched = false;
    959 	} else if (vmcs_ci != curcpu()) {
    960 		/* This VMCS is active on a remote CPU. */
    961 		vmx_vmclear_remote(vmcs_ci, cpudata->vmcs_pa);
    962 		cpudata->vmcs_launched = false;
    963 	} else {
    964 		/* This VMCS is active on curcpu, nothing to do. */
    965 	}
    966 
    967 	vmx_vmptrld(&cpudata->vmcs_pa);
    968 }
    969 
    970 static void
    971 vmx_vmcs_leave(struct nvmm_cpu *vcpu)
    972 {
    973 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    974 
    975 	KASSERT(kpreempt_disabled());
    976 	KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
    977 	KASSERT(cpudata->vmcs_refcnt > 0);
    978 	cpudata->vmcs_refcnt--;
    979 
    980 	if (cpudata->vmcs_refcnt > 0) {
    981 		return;
    982 	}
    983 
    984 	cpudata->vmcs_ci = curcpu();
    985 	kpreempt_enable();
    986 }
    987 
    988 static void
    989 vmx_vmcs_destroy(struct nvmm_cpu *vcpu)
    990 {
    991 	struct vmx_cpudata *cpudata = vcpu->cpudata;
    992 
    993 	KASSERT(kpreempt_disabled());
    994 	KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
    995 	KASSERT(cpudata->vmcs_refcnt == 1);
    996 	cpudata->vmcs_refcnt--;
    997 
    998 	vmx_vmclear(&cpudata->vmcs_pa);
    999 	kpreempt_enable();
   1000 }
   1001 
   1002 /* -------------------------------------------------------------------------- */
   1003 
   1004 static void
   1005 vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
   1006 {
   1007 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1008 	uint64_t ctls1;
   1009 
   1010 	ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
   1011 
   1012 	if (nmi) {
   1013 		// XXX INT_STATE_NMI?
   1014 		ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
   1015 		cpudata->nmi_window_exit = true;
   1016 	} else {
   1017 		ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
   1018 		cpudata->int_window_exit = true;
   1019 	}
   1020 
   1021 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
   1022 }
   1023 
   1024 static void
   1025 vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
   1026 {
   1027 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1028 	uint64_t ctls1;
   1029 
   1030 	ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
   1031 
   1032 	if (nmi) {
   1033 		ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
   1034 		cpudata->nmi_window_exit = false;
   1035 	} else {
   1036 		ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
   1037 		cpudata->int_window_exit = false;
   1038 	}
   1039 
   1040 	vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
   1041 }
   1042 
   1043 static inline bool
   1044 vmx_excp_has_rf(uint8_t vector)
   1045 {
   1046 	switch (vector) {
   1047 	case 1:		/* #DB */
   1048 	case 4:		/* #OF */
   1049 	case 8:		/* #DF */
   1050 	case 18:	/* #MC */
   1051 		return false;
   1052 	default:
   1053 		return true;
   1054 	}
   1055 }
   1056 
   1057 static inline int
   1058 vmx_excp_has_error(uint8_t vector)
   1059 {
   1060 	switch (vector) {
   1061 	case 8:		/* #DF */
   1062 	case 10:	/* #TS */
   1063 	case 11:	/* #NP */
   1064 	case 12:	/* #SS */
   1065 	case 13:	/* #GP */
   1066 	case 14:	/* #PF */
   1067 	case 17:	/* #AC */
   1068 	case 30:	/* #SX */
   1069 		return 1;
   1070 	default:
   1071 		return 0;
   1072 	}
   1073 }
   1074 
   1075 static int
   1076 vmx_vcpu_inject(struct nvmm_cpu *vcpu)
   1077 {
   1078 	struct nvmm_comm_page *comm = vcpu->comm;
   1079 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1080 	int type = 0, err = 0, ret = EINVAL;
   1081 	uint64_t rflags, info, error;
   1082 	u_int evtype;
   1083 	uint8_t vector;
   1084 
   1085 	evtype = comm->event.type;
   1086 	vector = comm->event.vector;
   1087 	error = comm->event.u.excp.error;
   1088 	__insn_barrier();
   1089 
   1090 	vmx_vmcs_enter(vcpu);
   1091 
   1092 	switch (evtype) {
   1093 	case NVMM_VCPU_EVENT_EXCP:
   1094 		if (vector == 2 || vector >= 32)
   1095 			goto out;
   1096 		if (vector == 3 || vector == 0)
   1097 			goto out;
   1098 		if (vmx_excp_has_rf(vector)) {
   1099 			rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   1100 			vmx_vmwrite(VMCS_GUEST_RFLAGS, rflags | PSL_RF);
   1101 		}
   1102 		type = INTR_TYPE_HW_EXC;
   1103 		err = vmx_excp_has_error(vector);
   1104 		break;
   1105 	case NVMM_VCPU_EVENT_INTR:
   1106 		type = INTR_TYPE_EXT_INT;
   1107 		if (vector == 2) {
   1108 			type = INTR_TYPE_NMI;
   1109 			vmx_event_waitexit_enable(vcpu, true);
   1110 		}
   1111 		err = 0;
   1112 		break;
   1113 	default:
   1114 		goto out;
   1115 	}
   1116 
   1117 	info =
   1118 	    __SHIFTIN((uint64_t)vector, INTR_INFO_VECTOR) |
   1119 	    __SHIFTIN((uint64_t)type, INTR_INFO_TYPE) |
   1120 	    __SHIFTIN((uint64_t)err, INTR_INFO_ERROR) |
   1121 	    __SHIFTIN((uint64_t)1, INTR_INFO_VALID);
   1122 	vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
   1123 	vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, error);
   1124 
   1125 	cpudata->evt_pending = true;
   1126 	ret = 0;
   1127 
   1128 out:
   1129 	vmx_vmcs_leave(vcpu);
   1130 	return ret;
   1131 }
   1132 
   1133 static void
   1134 vmx_inject_ud(struct nvmm_cpu *vcpu)
   1135 {
   1136 	struct nvmm_comm_page *comm = vcpu->comm;
   1137 	int ret __diagused;
   1138 
   1139 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
   1140 	comm->event.vector = 6;
   1141 	comm->event.u.excp.error = 0;
   1142 
   1143 	ret = vmx_vcpu_inject(vcpu);
   1144 	KASSERT(ret == 0);
   1145 }
   1146 
   1147 static void
   1148 vmx_inject_gp(struct nvmm_cpu *vcpu)
   1149 {
   1150 	struct nvmm_comm_page *comm = vcpu->comm;
   1151 	int ret __diagused;
   1152 
   1153 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
   1154 	comm->event.vector = 13;
   1155 	comm->event.u.excp.error = 0;
   1156 
   1157 	ret = vmx_vcpu_inject(vcpu);
   1158 	KASSERT(ret == 0);
   1159 }
   1160 
   1161 static inline int
   1162 vmx_vcpu_event_commit(struct nvmm_cpu *vcpu)
   1163 {
   1164 	if (__predict_true(!vcpu->comm->event_commit)) {
   1165 		return 0;
   1166 	}
   1167 	vcpu->comm->event_commit = false;
   1168 	return vmx_vcpu_inject(vcpu);
   1169 }
   1170 
   1171 static inline void
   1172 vmx_inkernel_advance(void)
   1173 {
   1174 	uint64_t rip, inslen, intstate, rflags;
   1175 
   1176 	/*
   1177 	 * Maybe we should also apply single-stepping and debug exceptions.
   1178 	 * Matters for guest-ring3, because it can execute 'cpuid' under a
   1179 	 * debugger.
   1180 	 */
   1181 
   1182 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1183 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1184 	vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
   1185 
   1186 	rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   1187 	vmx_vmwrite(VMCS_GUEST_RFLAGS, rflags & ~PSL_RF);
   1188 
   1189 	intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   1190 	vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
   1191 	    intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
   1192 }
   1193 
   1194 static void
   1195 vmx_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
   1196 {
   1197 	exit->u.inv.hwcode = code;
   1198 	exit->reason = NVMM_VCPU_EXIT_INVALID;
   1199 }
   1200 
   1201 static void
   1202 vmx_exit_exc_nmi(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1203     struct nvmm_vcpu_exit *exit)
   1204 {
   1205 	uint64_t qual;
   1206 
   1207 	qual = vmx_vmread(VMCS_EXIT_INTR_INFO);
   1208 
   1209 	if ((qual & INTR_INFO_VALID) == 0) {
   1210 		goto error;
   1211 	}
   1212 	if (__SHIFTOUT(qual, INTR_INFO_TYPE) != INTR_TYPE_NMI) {
   1213 		goto error;
   1214 	}
   1215 
   1216 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1217 	return;
   1218 
   1219 error:
   1220 	vmx_exit_invalid(exit, VMCS_EXITCODE_EXC_NMI);
   1221 }
   1222 
   1223 #define VMX_CPUID_MAX_BASIC		0x16
   1224 #define VMX_CPUID_MAX_HYPERVISOR	0x40000000
   1225 #define VMX_CPUID_MAX_EXTENDED		0x80000008
   1226 static uint32_t vmx_cpuid_max_basic __read_mostly;
   1227 static uint32_t vmx_cpuid_max_extended __read_mostly;
   1228 
   1229 static void
   1230 vmx_inkernel_exec_cpuid(struct vmx_cpudata *cpudata, uint64_t eax, uint64_t ecx)
   1231 {
   1232 	u_int descs[4];
   1233 
   1234 	x86_cpuid2(eax, ecx, descs);
   1235 	cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
   1236 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
   1237 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
   1238 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
   1239 }
   1240 
   1241 static void
   1242 vmx_inkernel_handle_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1243     uint64_t eax, uint64_t ecx)
   1244 {
   1245 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1246 	unsigned int ncpus;
   1247 	uint64_t cr4;
   1248 
   1249 	if (eax < 0x40000000) {
   1250 		if (__predict_false(eax > vmx_cpuid_max_basic)) {
   1251 			eax = vmx_cpuid_max_basic;
   1252 			vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1253 		}
   1254 	} else if (eax < 0x80000000) {
   1255 		if (__predict_false(eax > VMX_CPUID_MAX_HYPERVISOR)) {
   1256 			eax = vmx_cpuid_max_basic;
   1257 			vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1258 		}
   1259 	} else {
   1260 		if (__predict_false(eax > vmx_cpuid_max_extended)) {
   1261 			eax = vmx_cpuid_max_basic;
   1262 			vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1263 		}
   1264 	}
   1265 
   1266 	switch (eax) {
   1267 	case 0x00000000:
   1268 		cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_basic;
   1269 		break;
   1270 	case 0x00000001:
   1271 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000001.eax;
   1272 
   1273 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
   1274 		cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
   1275 		    CPUID_LOCAL_APIC_ID);
   1276 
   1277 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
   1278 		cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
   1279 		if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
   1280 			cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_PCID;
   1281 		}
   1282 
   1283 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
   1284 
   1285 		/* CPUID2_OSXSAVE depends on CR4. */
   1286 		cr4 = vmx_vmread(VMCS_GUEST_CR4);
   1287 		if (!(cr4 & CR4_OSXSAVE)) {
   1288 			cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
   1289 		}
   1290 		break;
   1291 	case 0x00000002:
   1292 		break;
   1293 	case 0x00000003:
   1294 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1295 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1296 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1297 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1298 		break;
   1299 	case 0x00000004: /* Deterministic Cache Parameters */
   1300 		break; /* TODO? */
   1301 	case 0x00000005: /* MONITOR/MWAIT */
   1302 	case 0x00000006: /* Thermal and Power Management */
   1303 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1304 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1305 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1306 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1307 		break;
   1308 	case 0x00000007: /* Structured Extended Feature Flags Enumeration */
   1309 		switch (ecx) {
   1310 		case 0:
   1311 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1312 			cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
   1313 			cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
   1314 			cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
   1315 			if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
   1316 				cpudata->gprs[NVMM_X64_GPR_RBX] |= CPUID_SEF_INVPCID;
   1317 			}
   1318 			break;
   1319 		default:
   1320 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1321 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1322 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1323 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1324 			break;
   1325 		}
   1326 		break;
   1327 	case 0x00000008: /* Empty */
   1328 	case 0x00000009: /* Direct Cache Access Information */
   1329 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1330 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1331 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1332 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1333 		break;
   1334 	case 0x0000000A: /* Architectural Performance Monitoring */
   1335 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1336 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1337 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1338 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1339 		break;
   1340 	case 0x0000000B: /* Extended Topology Enumeration */
   1341 		switch (ecx) {
   1342 		case 0: /* Threads */
   1343 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1344 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1345 			cpudata->gprs[NVMM_X64_GPR_RCX] =
   1346 			    __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
   1347 			    __SHIFTIN(CPUID_TOP_LVLTYPE_SMT, CPUID_TOP_LVLTYPE);
   1348 			cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
   1349 			break;
   1350 		case 1: /* Cores */
   1351 			ncpus = atomic_load_relaxed(&mach->ncpus);
   1352 			cpudata->gprs[NVMM_X64_GPR_RAX] = ilog2(ncpus);
   1353 			cpudata->gprs[NVMM_X64_GPR_RBX] = ncpus;
   1354 			cpudata->gprs[NVMM_X64_GPR_RCX] =
   1355 			    __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
   1356 			    __SHIFTIN(CPUID_TOP_LVLTYPE_CORE, CPUID_TOP_LVLTYPE);
   1357 			cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
   1358 			break;
   1359 		default:
   1360 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1361 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1362 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0; /* LVLTYPE_INVAL */
   1363 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1364 			break;
   1365 		}
   1366 		break;
   1367 	case 0x0000000C: /* Empty */
   1368 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1369 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1370 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1371 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1372 		break;
   1373 	case 0x0000000D: /* Processor Extended State Enumeration */
   1374 		if (vmx_xcr0_mask == 0) {
   1375 			break;
   1376 		}
   1377 		switch (ecx) {
   1378 		case 0:
   1379 			cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
   1380 			if (cpudata->gxcr0 & XCR0_SSE) {
   1381 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
   1382 			} else {
   1383 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
   1384 			}
   1385 			cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
   1386 			cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
   1387 			cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
   1388 			break;
   1389 		case 1:
   1390 			cpudata->gprs[NVMM_X64_GPR_RAX] &=
   1391 			    (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
   1392 			     CPUID_PES1_XGETBV);
   1393 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1394 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1395 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1396 			break;
   1397 		default:
   1398 			cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1399 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1400 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1401 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1402 			break;
   1403 		}
   1404 		break;
   1405 	case 0x0000000E: /* Empty */
   1406 	case 0x0000000F: /* Intel RDT Monitoring Enumeration */
   1407 	case 0x00000010: /* Intel RDT Allocation Enumeration */
   1408 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1409 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1410 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1411 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1412 		break;
   1413 	case 0x00000011: /* Empty */
   1414 	case 0x00000012: /* Intel SGX Capability Enumeration */
   1415 	case 0x00000013: /* Empty */
   1416 	case 0x00000014: /* Intel Processor Trace Enumeration */
   1417 		cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
   1418 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1419 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1420 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1421 		break;
   1422 	case 0x00000015: /* TSC and Nominal Core Crystal Clock Information */
   1423 	case 0x00000016: /* Processor Frequency Information */
   1424 		break;
   1425 
   1426 	case 0x40000000: /* Hypervisor Information */
   1427 		cpudata->gprs[NVMM_X64_GPR_RAX] = VMX_CPUID_MAX_HYPERVISOR;
   1428 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1429 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1430 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1431 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
   1432 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
   1433 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
   1434 		break;
   1435 
   1436 	case 0x80000000:
   1437 		cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_extended;
   1438 		break;
   1439 	case 0x80000001:
   1440 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000001.eax;
   1441 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
   1442 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
   1443 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
   1444 		break;
   1445 	case 0x80000002: /* Processor Brand String */
   1446 	case 0x80000003: /* Processor Brand String */
   1447 	case 0x80000004: /* Processor Brand String */
   1448 	case 0x80000005: /* Reserved Zero */
   1449 	case 0x80000006: /* Cache Information */
   1450 		break;
   1451 	case 0x80000007: /* TSC Information */
   1452 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000007.eax;
   1453 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000007.ebx;
   1454 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000007.ecx;
   1455 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000007.edx;
   1456 		break;
   1457 	case 0x80000008: /* Address Sizes */
   1458 		cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000008.eax;
   1459 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000008.ebx;
   1460 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000008.ecx;
   1461 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000008.edx;
   1462 		break;
   1463 
   1464 	default:
   1465 		break;
   1466 	}
   1467 }
   1468 
   1469 static void
   1470 vmx_exit_insn(struct nvmm_vcpu_exit *exit, uint64_t reason)
   1471 {
   1472 	uint64_t inslen, rip;
   1473 
   1474 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1475 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1476 	exit->u.insn.npc = rip + inslen;
   1477 	exit->reason = reason;
   1478 }
   1479 
   1480 static void
   1481 vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1482     struct nvmm_vcpu_exit *exit)
   1483 {
   1484 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1485 	struct nvmm_vcpu_conf_cpuid *cpuid;
   1486 	uint64_t eax, ecx;
   1487 	size_t i;
   1488 
   1489 	eax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1490 	ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
   1491 	vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
   1492 	vmx_inkernel_handle_cpuid(mach, vcpu, eax, ecx);
   1493 
   1494 	for (i = 0; i < VMX_NCPUIDS; i++) {
   1495 		if (!cpudata->cpuidpresent[i]) {
   1496 			continue;
   1497 		}
   1498 		cpuid = &cpudata->cpuid[i];
   1499 		if (cpuid->leaf != eax) {
   1500 			continue;
   1501 		}
   1502 
   1503 		if (cpuid->exit) {
   1504 			vmx_exit_insn(exit, NVMM_VCPU_EXIT_CPUID);
   1505 			return;
   1506 		}
   1507 		KASSERT(cpuid->mask);
   1508 
   1509 		/* del */
   1510 		cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->u.mask.del.eax;
   1511 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
   1512 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
   1513 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
   1514 
   1515 		/* set */
   1516 		cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->u.mask.set.eax;
   1517 		cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
   1518 		cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
   1519 		cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
   1520 
   1521 		break;
   1522 	}
   1523 
   1524 	vmx_inkernel_advance();
   1525 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1526 }
   1527 
   1528 static void
   1529 vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1530     struct nvmm_vcpu_exit *exit)
   1531 {
   1532 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1533 	uint64_t rflags;
   1534 
   1535 	if (cpudata->int_window_exit) {
   1536 		rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   1537 		if (rflags & PSL_I) {
   1538 			vmx_event_waitexit_disable(vcpu, false);
   1539 		}
   1540 	}
   1541 
   1542 	vmx_inkernel_advance();
   1543 	exit->reason = NVMM_VCPU_EXIT_HALTED;
   1544 }
   1545 
   1546 #define VMX_QUAL_CR_NUM		__BITS(3,0)
   1547 #define VMX_QUAL_CR_TYPE	__BITS(5,4)
   1548 #define		CR_TYPE_WRITE	0
   1549 #define		CR_TYPE_READ	1
   1550 #define		CR_TYPE_CLTS	2
   1551 #define		CR_TYPE_LMSW	3
   1552 #define VMX_QUAL_CR_LMSW_OPMEM	__BIT(6)
   1553 #define VMX_QUAL_CR_GPR		__BITS(11,8)
   1554 #define VMX_QUAL_CR_LMSW_SRC	__BIT(31,16)
   1555 
   1556 static inline int
   1557 vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
   1558 {
   1559 	/* Bits set to 1 in fixed0 are fixed to 1. */
   1560 	if ((crval & fixed0) != fixed0) {
   1561 		return -1;
   1562 	}
   1563 	/* Bits set to 0 in fixed1 are fixed to 0. */
   1564 	if (crval & ~fixed1) {
   1565 		return -1;
   1566 	}
   1567 	return 0;
   1568 }
   1569 
   1570 static int
   1571 vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1572     uint64_t qual)
   1573 {
   1574 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1575 	uint64_t type, gpr, oldcr0, cr0;
   1576 	uint64_t efer, ctls1;
   1577 
   1578 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1579 	if (type != CR_TYPE_WRITE) {
   1580 		return -1;
   1581 	}
   1582 
   1583 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1584 	KASSERT(gpr < 16);
   1585 
   1586 	if (gpr == NVMM_X64_GPR_RSP) {
   1587 		gpr = vmx_vmread(VMCS_GUEST_RSP);
   1588 	} else {
   1589 		gpr = cpudata->gprs[gpr];
   1590 	}
   1591 
   1592 	cr0 = gpr | CR0_NE | CR0_ET;
   1593 	cr0 &= ~(CR0_NW|CR0_CD);
   1594 
   1595 	if (vmx_check_cr(cr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
   1596 		return -1;
   1597 	}
   1598 
   1599 	/*
   1600 	 * XXX Handle 32bit PAE paging, need to set PDPTEs, fetched manually
   1601 	 * from CR3.
   1602 	 */
   1603 
   1604 	if (cr0 & CR0_PG) {
   1605 		ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
   1606 		efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
   1607 		if (efer & EFER_LME) {
   1608 			ctls1 |= ENTRY_CTLS_LONG_MODE;
   1609 			efer |= EFER_LMA;
   1610 		} else {
   1611 			ctls1 &= ~ENTRY_CTLS_LONG_MODE;
   1612 			efer &= ~EFER_LMA;
   1613 		}
   1614 		vmx_vmwrite(VMCS_GUEST_IA32_EFER, efer);
   1615 		vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
   1616 	}
   1617 
   1618 	oldcr0 = (vmx_vmread(VMCS_CR0_SHADOW) & CR0_STATIC) |
   1619 	    (vmx_vmread(VMCS_GUEST_CR0) & ~CR0_STATIC);
   1620 	if ((oldcr0 ^ gpr) & CR0_TLB_FLUSH) {
   1621 		cpudata->gtlb_want_flush = true;
   1622 	}
   1623 
   1624 	vmx_vmwrite(VMCS_CR0_SHADOW, gpr);
   1625 	vmx_vmwrite(VMCS_GUEST_CR0, cr0);
   1626 	vmx_inkernel_advance();
   1627 	return 0;
   1628 }
   1629 
   1630 static int
   1631 vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1632     uint64_t qual)
   1633 {
   1634 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1635 	uint64_t type, gpr, oldcr4, cr4;
   1636 
   1637 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1638 	if (type != CR_TYPE_WRITE) {
   1639 		return -1;
   1640 	}
   1641 
   1642 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1643 	KASSERT(gpr < 16);
   1644 
   1645 	if (gpr == NVMM_X64_GPR_RSP) {
   1646 		gpr = vmx_vmread(VMCS_GUEST_RSP);
   1647 	} else {
   1648 		gpr = cpudata->gprs[gpr];
   1649 	}
   1650 
   1651 	if (gpr & CR4_INVALID) {
   1652 		return -1;
   1653 	}
   1654 	cr4 = gpr | CR4_VMXE;
   1655 	if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
   1656 		return -1;
   1657 	}
   1658 
   1659 	oldcr4 = vmx_vmread(VMCS_GUEST_CR4);
   1660 	if ((oldcr4 ^ gpr) & CR4_TLB_FLUSH) {
   1661 		cpudata->gtlb_want_flush = true;
   1662 	}
   1663 
   1664 	vmx_vmwrite(VMCS_GUEST_CR4, cr4);
   1665 	vmx_inkernel_advance();
   1666 	return 0;
   1667 }
   1668 
   1669 static int
   1670 vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1671     uint64_t qual, struct nvmm_vcpu_exit *exit)
   1672 {
   1673 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1674 	uint64_t type, gpr;
   1675 	bool write;
   1676 
   1677 	type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
   1678 	if (type == CR_TYPE_WRITE) {
   1679 		write = true;
   1680 	} else if (type == CR_TYPE_READ) {
   1681 		write = false;
   1682 	} else {
   1683 		return -1;
   1684 	}
   1685 
   1686 	gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
   1687 	KASSERT(gpr < 16);
   1688 
   1689 	if (write) {
   1690 		if (gpr == NVMM_X64_GPR_RSP) {
   1691 			cpudata->gcr8 = vmx_vmread(VMCS_GUEST_RSP);
   1692 		} else {
   1693 			cpudata->gcr8 = cpudata->gprs[gpr];
   1694 		}
   1695 		if (cpudata->tpr.exit_changed) {
   1696 			exit->reason = NVMM_VCPU_EXIT_TPR_CHANGED;
   1697 		}
   1698 	} else {
   1699 		if (gpr == NVMM_X64_GPR_RSP) {
   1700 			vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
   1701 		} else {
   1702 			cpudata->gprs[gpr] = cpudata->gcr8;
   1703 		}
   1704 	}
   1705 
   1706 	vmx_inkernel_advance();
   1707 	return 0;
   1708 }
   1709 
   1710 static void
   1711 vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1712     struct nvmm_vcpu_exit *exit)
   1713 {
   1714 	uint64_t qual;
   1715 	int ret;
   1716 
   1717 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1718 
   1719 	qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
   1720 
   1721 	switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
   1722 	case 0:
   1723 		ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
   1724 		break;
   1725 	case 4:
   1726 		ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
   1727 		break;
   1728 	case 8:
   1729 		ret = vmx_inkernel_handle_cr8(mach, vcpu, qual, exit);
   1730 		break;
   1731 	default:
   1732 		ret = -1;
   1733 		break;
   1734 	}
   1735 
   1736 	if (ret == -1) {
   1737 		vmx_inject_gp(vcpu);
   1738 	}
   1739 }
   1740 
   1741 #define VMX_QUAL_IO_SIZE	__BITS(2,0)
   1742 #define		IO_SIZE_8	0
   1743 #define		IO_SIZE_16	1
   1744 #define		IO_SIZE_32	3
   1745 #define VMX_QUAL_IO_IN		__BIT(3)
   1746 #define VMX_QUAL_IO_STR		__BIT(4)
   1747 #define VMX_QUAL_IO_REP		__BIT(5)
   1748 #define VMX_QUAL_IO_DX		__BIT(6)
   1749 #define VMX_QUAL_IO_PORT	__BITS(31,16)
   1750 
   1751 #define VMX_INFO_IO_ADRSIZE	__BITS(9,7)
   1752 #define		IO_ADRSIZE_16	0
   1753 #define		IO_ADRSIZE_32	1
   1754 #define		IO_ADRSIZE_64	2
   1755 #define VMX_INFO_IO_SEG		__BITS(17,15)
   1756 
   1757 static void
   1758 vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1759     struct nvmm_vcpu_exit *exit)
   1760 {
   1761 	uint64_t qual, info, inslen, rip;
   1762 
   1763 	qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
   1764 	info = vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO);
   1765 
   1766 	exit->reason = NVMM_VCPU_EXIT_IO;
   1767 
   1768 	exit->u.io.in = (qual & VMX_QUAL_IO_IN) != 0;
   1769 	exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
   1770 
   1771 	KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
   1772 	exit->u.io.seg = __SHIFTOUT(info, VMX_INFO_IO_SEG);
   1773 
   1774 	if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
   1775 		exit->u.io.address_size = 8;
   1776 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
   1777 		exit->u.io.address_size = 4;
   1778 	} else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
   1779 		exit->u.io.address_size = 2;
   1780 	}
   1781 
   1782 	if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
   1783 		exit->u.io.operand_size = 4;
   1784 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
   1785 		exit->u.io.operand_size = 2;
   1786 	} else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
   1787 		exit->u.io.operand_size = 1;
   1788 	}
   1789 
   1790 	exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
   1791 	exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
   1792 
   1793 	if (exit->u.io.in && exit->u.io.str) {
   1794 		exit->u.io.seg = NVMM_X64_SEG_ES;
   1795 	}
   1796 
   1797 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1798 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1799 	exit->u.io.npc = rip + inslen;
   1800 
   1801 	vmx_vcpu_state_provide(vcpu,
   1802 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   1803 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   1804 }
   1805 
   1806 static const uint64_t msr_ignore_list[] = {
   1807 	MSR_BIOS_SIGN,
   1808 	MSR_IA32_PLATFORM_ID
   1809 };
   1810 
   1811 static bool
   1812 vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1813     struct nvmm_vcpu_exit *exit)
   1814 {
   1815 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1816 	uint64_t val;
   1817 	size_t i;
   1818 
   1819 	if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
   1820 		if (exit->u.rdmsr.msr == MSR_CR_PAT) {
   1821 			val = vmx_vmread(VMCS_GUEST_IA32_PAT);
   1822 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1823 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1824 			goto handled;
   1825 		}
   1826 		if (exit->u.rdmsr.msr == MSR_MISC_ENABLE) {
   1827 			val = cpudata->gmsr_misc_enable;
   1828 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1829 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1830 			goto handled;
   1831 		}
   1832 		if (exit->u.rdmsr.msr == MSR_IA32_ARCH_CAPABILITIES) {
   1833 			u_int descs[4];
   1834 			if (cpuid_level < 7) {
   1835 				goto error;
   1836 			}
   1837 			x86_cpuid(7, descs);
   1838 			if (!(descs[3] & CPUID_SEF_ARCH_CAP)) {
   1839 				goto error;
   1840 			}
   1841 			val = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
   1842 			val &= (IA32_ARCH_RDCL_NO |
   1843 			    IA32_ARCH_SSB_NO |
   1844 			    IA32_ARCH_MDS_NO |
   1845 			    IA32_ARCH_TAA_NO);
   1846 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1847 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1848 			goto handled;
   1849 		}
   1850 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1851 			if (msr_ignore_list[i] != exit->u.rdmsr.msr)
   1852 				continue;
   1853 			val = 0;
   1854 			cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
   1855 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1856 			goto handled;
   1857 		}
   1858 	} else {
   1859 		if (exit->u.wrmsr.msr == MSR_TSC) {
   1860 			cpudata->gtsc = exit->u.wrmsr.val;
   1861 			cpudata->gtsc_want_update = true;
   1862 			goto handled;
   1863 		}
   1864 		if (exit->u.wrmsr.msr == MSR_CR_PAT) {
   1865 			val = exit->u.wrmsr.val;
   1866 			if (__predict_false(!nvmm_x86_pat_validate(val))) {
   1867 				goto error;
   1868 			}
   1869 			vmx_vmwrite(VMCS_GUEST_IA32_PAT, val);
   1870 			goto handled;
   1871 		}
   1872 		if (exit->u.wrmsr.msr == MSR_MISC_ENABLE) {
   1873 			/* Don't care. */
   1874 			goto handled;
   1875 		}
   1876 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1877 			if (msr_ignore_list[i] != exit->u.wrmsr.msr)
   1878 				continue;
   1879 			goto handled;
   1880 		}
   1881 	}
   1882 
   1883 	return false;
   1884 
   1885 handled:
   1886 	vmx_inkernel_advance();
   1887 	return true;
   1888 
   1889 error:
   1890 	vmx_inject_gp(vcpu);
   1891 	return true;
   1892 }
   1893 
   1894 static void
   1895 vmx_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1896     struct nvmm_vcpu_exit *exit)
   1897 {
   1898 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1899 	uint64_t inslen, rip;
   1900 
   1901 	exit->reason = NVMM_VCPU_EXIT_RDMSR;
   1902 	exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1903 
   1904 	if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
   1905 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1906 		return;
   1907 	}
   1908 
   1909 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1910 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1911 	exit->u.rdmsr.npc = rip + inslen;
   1912 
   1913 	vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1914 }
   1915 
   1916 static void
   1917 vmx_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1918     struct nvmm_vcpu_exit *exit)
   1919 {
   1920 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1921 	uint64_t rdx, rax, inslen, rip;
   1922 
   1923 	rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
   1924 	rax = cpudata->gprs[NVMM_X64_GPR_RAX];
   1925 
   1926 	exit->reason = NVMM_VCPU_EXIT_WRMSR;
   1927 	exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1928 	exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
   1929 
   1930 	if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
   1931 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1932 		return;
   1933 	}
   1934 
   1935 	inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   1936 	rip = vmx_vmread(VMCS_GUEST_RIP);
   1937 	exit->u.wrmsr.npc = rip + inslen;
   1938 
   1939 	vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1940 }
   1941 
   1942 static void
   1943 vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1944     struct nvmm_vcpu_exit *exit)
   1945 {
   1946 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   1947 	uint64_t val;
   1948 
   1949 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1950 
   1951 	val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
   1952 	    (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
   1953 
   1954 	if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
   1955 		goto error;
   1956 	} else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
   1957 		goto error;
   1958 	} else if (__predict_false((val & XCR0_X87) == 0)) {
   1959 		goto error;
   1960 	}
   1961 
   1962 	cpudata->gxcr0 = val;
   1963 	if (vmx_xcr0_mask != 0) {
   1964 		wrxcr(0, cpudata->gxcr0);
   1965 	}
   1966 
   1967 	vmx_inkernel_advance();
   1968 	return;
   1969 
   1970 error:
   1971 	vmx_inject_gp(vcpu);
   1972 }
   1973 
   1974 #define VMX_EPT_VIOLATION_READ		__BIT(0)
   1975 #define VMX_EPT_VIOLATION_WRITE		__BIT(1)
   1976 #define VMX_EPT_VIOLATION_EXECUTE	__BIT(2)
   1977 
   1978 static void
   1979 vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1980     struct nvmm_vcpu_exit *exit)
   1981 {
   1982 	uint64_t perm;
   1983 	gpaddr_t gpa;
   1984 
   1985 	gpa = vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS);
   1986 
   1987 	exit->reason = NVMM_VCPU_EXIT_MEMORY;
   1988 	perm = vmx_vmread(VMCS_EXIT_QUALIFICATION);
   1989 	if (perm & VMX_EPT_VIOLATION_WRITE)
   1990 		exit->u.mem.prot = PROT_WRITE;
   1991 	else if (perm & VMX_EPT_VIOLATION_EXECUTE)
   1992 		exit->u.mem.prot = PROT_EXEC;
   1993 	else
   1994 		exit->u.mem.prot = PROT_READ;
   1995 	exit->u.mem.gpa = gpa;
   1996 	exit->u.mem.inst_len = 0;
   1997 
   1998 	vmx_vcpu_state_provide(vcpu,
   1999 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   2000 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   2001 }
   2002 
   2003 /* -------------------------------------------------------------------------- */
   2004 
   2005 static void
   2006 vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
   2007 {
   2008 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2009 
   2010 	fpu_kern_enter();
   2011 	fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask);
   2012 
   2013 	if (vmx_xcr0_mask != 0) {
   2014 		cpudata->hxcr0 = rdxcr(0);
   2015 		wrxcr(0, cpudata->gxcr0);
   2016 	}
   2017 }
   2018 
   2019 static void
   2020 vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   2021 {
   2022 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2023 
   2024 	if (vmx_xcr0_mask != 0) {
   2025 		cpudata->gxcr0 = rdxcr(0);
   2026 		wrxcr(0, cpudata->hxcr0);
   2027 	}
   2028 
   2029 	fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask);
   2030 	fpu_kern_leave();
   2031 }
   2032 
   2033 static void
   2034 vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   2035 {
   2036 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2037 
   2038 	x86_dbregs_save(curlwp);
   2039 
   2040 	ldr7(0);
   2041 
   2042 	ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
   2043 	ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
   2044 	ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
   2045 	ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
   2046 	ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
   2047 }
   2048 
   2049 static void
   2050 vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   2051 {
   2052 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2053 
   2054 	cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
   2055 	cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
   2056 	cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
   2057 	cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
   2058 	cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
   2059 
   2060 	x86_dbregs_restore(curlwp);
   2061 }
   2062 
   2063 static void
   2064 vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   2065 {
   2066 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2067 
   2068 	/* This gets restored automatically by the CPU. */
   2069 	vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)curcpu()->ci_idtvec.iv_idt);
   2070 	vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
   2071 	vmx_vmwrite(VMCS_HOST_CR3, rcr3());
   2072 	vmx_vmwrite(VMCS_HOST_CR4, rcr4());
   2073 
   2074 	cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
   2075 }
   2076 
   2077 static void
   2078 vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   2079 {
   2080 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2081 
   2082 	wrmsr(MSR_STAR, cpudata->star);
   2083 	wrmsr(MSR_LSTAR, cpudata->lstar);
   2084 	wrmsr(MSR_CSTAR, cpudata->cstar);
   2085 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   2086 	wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
   2087 }
   2088 
   2089 /* -------------------------------------------------------------------------- */
   2090 
   2091 #define VMX_INVVPID_ADDRESS		0
   2092 #define VMX_INVVPID_CONTEXT		1
   2093 #define VMX_INVVPID_ALL			2
   2094 #define VMX_INVVPID_CONTEXT_NOGLOBAL	3
   2095 
   2096 #define VMX_INVEPT_CONTEXT		1
   2097 #define VMX_INVEPT_ALL			2
   2098 
   2099 static inline void
   2100 vmx_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   2101 {
   2102 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2103 
   2104 	if (vcpu->hcpu_last != hcpu) {
   2105 		cpudata->gtlb_want_flush = true;
   2106 	}
   2107 }
   2108 
   2109 static inline void
   2110 vmx_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   2111 {
   2112 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2113 	struct ept_desc ept_desc;
   2114 
   2115 	if (__predict_true(!kcpuset_isset(cpudata->htlb_want_flush, hcpu))) {
   2116 		return;
   2117 	}
   2118 
   2119 	ept_desc.eptp = vmx_vmread(VMCS_EPTP);
   2120 	ept_desc.mbz = 0;
   2121 	vmx_invept(vmx_ept_flush_op, &ept_desc);
   2122 	kcpuset_clear(cpudata->htlb_want_flush, hcpu);
   2123 }
   2124 
   2125 static inline uint64_t
   2126 vmx_htlb_flush(struct vmx_machdata *machdata, struct vmx_cpudata *cpudata)
   2127 {
   2128 	struct ept_desc ept_desc;
   2129 	uint64_t machgen;
   2130 
   2131 	machgen = machdata->mach_htlb_gen;
   2132 	if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
   2133 		return machgen;
   2134 	}
   2135 
   2136 	kcpuset_copy(cpudata->htlb_want_flush, kcpuset_running);
   2137 
   2138 	ept_desc.eptp = vmx_vmread(VMCS_EPTP);
   2139 	ept_desc.mbz = 0;
   2140 	vmx_invept(vmx_ept_flush_op, &ept_desc);
   2141 
   2142 	return machgen;
   2143 }
   2144 
   2145 static inline void
   2146 vmx_htlb_flush_ack(struct vmx_cpudata *cpudata, uint64_t machgen)
   2147 {
   2148 	cpudata->vcpu_htlb_gen = machgen;
   2149 	kcpuset_clear(cpudata->htlb_want_flush, cpu_number());
   2150 }
   2151 
   2152 static inline void
   2153 vmx_exit_evt(struct vmx_cpudata *cpudata)
   2154 {
   2155 	uint64_t info, err, inslen;
   2156 
   2157 	cpudata->evt_pending = false;
   2158 
   2159 	info = vmx_vmread(VMCS_IDT_VECTORING_INFO);
   2160 	if (__predict_true((info & INTR_INFO_VALID) == 0)) {
   2161 		return;
   2162 	}
   2163 	err = vmx_vmread(VMCS_IDT_VECTORING_ERROR);
   2164 
   2165 	vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
   2166 	vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, err);
   2167 
   2168 	switch (__SHIFTOUT(info, INTR_INFO_TYPE)) {
   2169 	case INTR_TYPE_SW_INT:
   2170 	case INTR_TYPE_PRIV_SW_EXC:
   2171 	case INTR_TYPE_SW_EXC:
   2172 		inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
   2173 		vmx_vmwrite(VMCS_ENTRY_INSTRUCTION_LENGTH, inslen);
   2174 	}
   2175 
   2176 	cpudata->evt_pending = true;
   2177 }
   2178 
   2179 static int
   2180 vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   2181     struct nvmm_vcpu_exit *exit)
   2182 {
   2183 	struct nvmm_comm_page *comm = vcpu->comm;
   2184 	struct vmx_machdata *machdata = mach->machdata;
   2185 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2186 	struct vpid_desc vpid_desc;
   2187 	struct cpu_info *ci;
   2188 	uint64_t exitcode;
   2189 	uint64_t intstate;
   2190 	uint64_t machgen;
   2191 	int hcpu, ret;
   2192 	bool launched;
   2193 
   2194 	vmx_vmcs_enter(vcpu);
   2195 
   2196 	vmx_vcpu_state_commit(vcpu);
   2197 	comm->state_cached = 0;
   2198 
   2199 	if (__predict_false(vmx_vcpu_event_commit(vcpu) != 0)) {
   2200 		vmx_vmcs_leave(vcpu);
   2201 		return EINVAL;
   2202 	}
   2203 
   2204 	ci = curcpu();
   2205 	hcpu = cpu_number();
   2206 	launched = cpudata->vmcs_launched;
   2207 
   2208 	vmx_gtlb_catchup(vcpu, hcpu);
   2209 	vmx_htlb_catchup(vcpu, hcpu);
   2210 
   2211 	if (vcpu->hcpu_last != hcpu) {
   2212 		vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
   2213 		vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
   2214 		vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
   2215 		vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
   2216 		cpudata->gtsc_want_update = true;
   2217 		vcpu->hcpu_last = hcpu;
   2218 	}
   2219 
   2220 	vmx_vcpu_guest_dbregs_enter(vcpu);
   2221 	vmx_vcpu_guest_misc_enter(vcpu);
   2222 	vmx_vcpu_guest_fpu_enter(vcpu);
   2223 
   2224 	while (1) {
   2225 		if (cpudata->gtlb_want_flush) {
   2226 			vpid_desc.vpid = cpudata->asid;
   2227 			vpid_desc.addr = 0;
   2228 			vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
   2229 			cpudata->gtlb_want_flush = false;
   2230 		}
   2231 
   2232 		if (__predict_false(cpudata->gtsc_want_update)) {
   2233 			vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->gtsc - rdtsc());
   2234 			cpudata->gtsc_want_update = false;
   2235 		}
   2236 
   2237 		vmx_cli();
   2238 		machgen = vmx_htlb_flush(machdata, cpudata);
   2239 		lcr2(cpudata->gcr2);
   2240 		if (launched) {
   2241 			ret = vmx_vmresume(cpudata->gprs);
   2242 		} else {
   2243 			ret = vmx_vmlaunch(cpudata->gprs);
   2244 		}
   2245 		cpudata->gcr2 = rcr2();
   2246 		vmx_htlb_flush_ack(cpudata, machgen);
   2247 		vmx_sti();
   2248 
   2249 		if (__predict_false(ret != 0)) {
   2250 			vmx_exit_invalid(exit, -1);
   2251 			break;
   2252 		}
   2253 		vmx_exit_evt(cpudata);
   2254 
   2255 		launched = true;
   2256 
   2257 		exitcode = vmx_vmread(VMCS_EXIT_REASON);
   2258 		exitcode &= __BITS(15,0);
   2259 
   2260 		switch (exitcode) {
   2261 		case VMCS_EXITCODE_EXC_NMI:
   2262 			vmx_exit_exc_nmi(mach, vcpu, exit);
   2263 			break;
   2264 		case VMCS_EXITCODE_EXT_INT:
   2265 			exit->reason = NVMM_VCPU_EXIT_NONE;
   2266 			break;
   2267 		case VMCS_EXITCODE_CPUID:
   2268 			vmx_exit_cpuid(mach, vcpu, exit);
   2269 			break;
   2270 		case VMCS_EXITCODE_HLT:
   2271 			vmx_exit_hlt(mach, vcpu, exit);
   2272 			break;
   2273 		case VMCS_EXITCODE_CR:
   2274 			vmx_exit_cr(mach, vcpu, exit);
   2275 			break;
   2276 		case VMCS_EXITCODE_IO:
   2277 			vmx_exit_io(mach, vcpu, exit);
   2278 			break;
   2279 		case VMCS_EXITCODE_RDMSR:
   2280 			vmx_exit_rdmsr(mach, vcpu, exit);
   2281 			break;
   2282 		case VMCS_EXITCODE_WRMSR:
   2283 			vmx_exit_wrmsr(mach, vcpu, exit);
   2284 			break;
   2285 		case VMCS_EXITCODE_SHUTDOWN:
   2286 			exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
   2287 			break;
   2288 		case VMCS_EXITCODE_MONITOR:
   2289 			vmx_exit_insn(exit, NVMM_VCPU_EXIT_MONITOR);
   2290 			break;
   2291 		case VMCS_EXITCODE_MWAIT:
   2292 			vmx_exit_insn(exit, NVMM_VCPU_EXIT_MWAIT);
   2293 			break;
   2294 		case VMCS_EXITCODE_XSETBV:
   2295 			vmx_exit_xsetbv(mach, vcpu, exit);
   2296 			break;
   2297 		case VMCS_EXITCODE_RDPMC:
   2298 		case VMCS_EXITCODE_RDTSCP:
   2299 		case VMCS_EXITCODE_INVVPID:
   2300 		case VMCS_EXITCODE_INVEPT:
   2301 		case VMCS_EXITCODE_VMCALL:
   2302 		case VMCS_EXITCODE_VMCLEAR:
   2303 		case VMCS_EXITCODE_VMLAUNCH:
   2304 		case VMCS_EXITCODE_VMPTRLD:
   2305 		case VMCS_EXITCODE_VMPTRST:
   2306 		case VMCS_EXITCODE_VMREAD:
   2307 		case VMCS_EXITCODE_VMRESUME:
   2308 		case VMCS_EXITCODE_VMWRITE:
   2309 		case VMCS_EXITCODE_VMXOFF:
   2310 		case VMCS_EXITCODE_VMXON:
   2311 			vmx_inject_ud(vcpu);
   2312 			exit->reason = NVMM_VCPU_EXIT_NONE;
   2313 			break;
   2314 		case VMCS_EXITCODE_EPT_VIOLATION:
   2315 			vmx_exit_epf(mach, vcpu, exit);
   2316 			break;
   2317 		case VMCS_EXITCODE_INT_WINDOW:
   2318 			vmx_event_waitexit_disable(vcpu, false);
   2319 			exit->reason = NVMM_VCPU_EXIT_INT_READY;
   2320 			break;
   2321 		case VMCS_EXITCODE_NMI_WINDOW:
   2322 			vmx_event_waitexit_disable(vcpu, true);
   2323 			exit->reason = NVMM_VCPU_EXIT_NMI_READY;
   2324 			break;
   2325 		default:
   2326 			vmx_exit_invalid(exit, exitcode);
   2327 			break;
   2328 		}
   2329 
   2330 		/* If no reason to return to userland, keep rolling. */
   2331 		if (nvmm_return_needed()) {
   2332 			break;
   2333 		}
   2334 		if (exit->reason != NVMM_VCPU_EXIT_NONE) {
   2335 			break;
   2336 		}
   2337 	}
   2338 
   2339 	cpudata->vmcs_launched = launched;
   2340 
   2341 	cpudata->gtsc = vmx_vmread(VMCS_TSC_OFFSET) + rdtsc();
   2342 
   2343 	vmx_vcpu_guest_fpu_leave(vcpu);
   2344 	vmx_vcpu_guest_misc_leave(vcpu);
   2345 	vmx_vcpu_guest_dbregs_leave(vcpu);
   2346 
   2347 	exit->exitstate.rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
   2348 	exit->exitstate.cr8 = cpudata->gcr8;
   2349 	intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   2350 	exit->exitstate.int_shadow =
   2351 	    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   2352 	exit->exitstate.int_window_exiting = cpudata->int_window_exit;
   2353 	exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
   2354 	exit->exitstate.evt_pending = cpudata->evt_pending;
   2355 
   2356 	vmx_vmcs_leave(vcpu);
   2357 
   2358 	return 0;
   2359 }
   2360 
   2361 /* -------------------------------------------------------------------------- */
   2362 
   2363 static int
   2364 vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   2365 {
   2366 	struct pglist pglist;
   2367 	paddr_t _pa;
   2368 	vaddr_t _va;
   2369 	size_t i;
   2370 	int ret;
   2371 
   2372 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   2373 	    &pglist, 1, 0);
   2374 	if (ret != 0)
   2375 		return ENOMEM;
   2376 	_pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
   2377 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   2378 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   2379 	if (_va == 0)
   2380 		goto error;
   2381 
   2382 	for (i = 0; i < npages; i++) {
   2383 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   2384 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   2385 	}
   2386 	pmap_update(pmap_kernel());
   2387 
   2388 	memset((void *)_va, 0, npages * PAGE_SIZE);
   2389 
   2390 	*pa = _pa;
   2391 	*va = _va;
   2392 	return 0;
   2393 
   2394 error:
   2395 	for (i = 0; i < npages; i++) {
   2396 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   2397 	}
   2398 	return ENOMEM;
   2399 }
   2400 
   2401 static void
   2402 vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
   2403 {
   2404 	size_t i;
   2405 
   2406 	pmap_kremove(va, npages * PAGE_SIZE);
   2407 	pmap_update(pmap_kernel());
   2408 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   2409 	for (i = 0; i < npages; i++) {
   2410 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   2411 	}
   2412 }
   2413 
   2414 /* -------------------------------------------------------------------------- */
   2415 
   2416 static void
   2417 vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   2418 {
   2419 	uint64_t byte;
   2420 	uint8_t bitoff;
   2421 
   2422 	if (msr < 0x00002000) {
   2423 		/* Range 1 */
   2424 		byte = ((msr - 0x00000000) / 8) + 0;
   2425 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   2426 		/* Range 2 */
   2427 		byte = ((msr - 0xC0000000) / 8) + 1024;
   2428 	} else {
   2429 		panic("%s: wrong range", __func__);
   2430 	}
   2431 
   2432 	bitoff = (msr & 0x7);
   2433 
   2434 	if (read) {
   2435 		bitmap[byte] &= ~__BIT(bitoff);
   2436 	}
   2437 	if (write) {
   2438 		bitmap[2048 + byte] &= ~__BIT(bitoff);
   2439 	}
   2440 }
   2441 
   2442 #define VMX_SEG_ATTRIB_TYPE		__BITS(3,0)
   2443 #define VMX_SEG_ATTRIB_S		__BIT(4)
   2444 #define VMX_SEG_ATTRIB_DPL		__BITS(6,5)
   2445 #define VMX_SEG_ATTRIB_P		__BIT(7)
   2446 #define VMX_SEG_ATTRIB_AVL		__BIT(12)
   2447 #define VMX_SEG_ATTRIB_L		__BIT(13)
   2448 #define VMX_SEG_ATTRIB_DEF		__BIT(14)
   2449 #define VMX_SEG_ATTRIB_G		__BIT(15)
   2450 #define VMX_SEG_ATTRIB_UNUSABLE		__BIT(16)
   2451 
   2452 static void
   2453 vmx_vcpu_setstate_seg(const struct nvmm_x64_state_seg *segs, int idx)
   2454 {
   2455 	uint64_t attrib;
   2456 
   2457 	attrib =
   2458 	    __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
   2459 	    __SHIFTIN(segs[idx].attrib.s, VMX_SEG_ATTRIB_S) |
   2460 	    __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
   2461 	    __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
   2462 	    __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
   2463 	    __SHIFTIN(segs[idx].attrib.l, VMX_SEG_ATTRIB_L) |
   2464 	    __SHIFTIN(segs[idx].attrib.def, VMX_SEG_ATTRIB_DEF) |
   2465 	    __SHIFTIN(segs[idx].attrib.g, VMX_SEG_ATTRIB_G) |
   2466 	    (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
   2467 
   2468 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2469 		vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
   2470 		vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
   2471 	}
   2472 	vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
   2473 	vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
   2474 }
   2475 
   2476 static void
   2477 vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
   2478 {
   2479 	uint64_t selector = 0, attrib = 0, base, limit;
   2480 
   2481 	if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
   2482 		selector = vmx_vmread(vmx_guest_segs[idx].selector);
   2483 		attrib = vmx_vmread(vmx_guest_segs[idx].attrib);
   2484 	}
   2485 	limit = vmx_vmread(vmx_guest_segs[idx].limit);
   2486 	base = vmx_vmread(vmx_guest_segs[idx].base);
   2487 
   2488 	segs[idx].selector = selector;
   2489 	segs[idx].limit = limit;
   2490 	segs[idx].base = base;
   2491 	segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
   2492 	segs[idx].attrib.s = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_S);
   2493 	segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
   2494 	segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
   2495 	segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
   2496 	segs[idx].attrib.l = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_L);
   2497 	segs[idx].attrib.def = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF);
   2498 	segs[idx].attrib.g = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_G);
   2499 	if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
   2500 		segs[idx].attrib.p = 0;
   2501 	}
   2502 }
   2503 
   2504 static inline bool
   2505 vmx_state_tlb_flush(const struct nvmm_x64_state *state, uint64_t flags)
   2506 {
   2507 	uint64_t cr0, cr3, cr4, efer;
   2508 
   2509 	if (flags & NVMM_X64_STATE_CRS) {
   2510 		cr0 = vmx_vmread(VMCS_GUEST_CR0);
   2511 		if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   2512 			return true;
   2513 		}
   2514 		cr3 = vmx_vmread(VMCS_GUEST_CR3);
   2515 		if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
   2516 			return true;
   2517 		}
   2518 		cr4 = vmx_vmread(VMCS_GUEST_CR4);
   2519 		if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   2520 			return true;
   2521 		}
   2522 	}
   2523 
   2524 	if (flags & NVMM_X64_STATE_MSRS) {
   2525 		efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
   2526 		if ((efer ^
   2527 		     state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   2528 			return true;
   2529 		}
   2530 	}
   2531 
   2532 	return false;
   2533 }
   2534 
   2535 static void
   2536 vmx_vcpu_setstate(struct nvmm_cpu *vcpu)
   2537 {
   2538 	struct nvmm_comm_page *comm = vcpu->comm;
   2539 	const struct nvmm_x64_state *state = &comm->state;
   2540 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2541 	struct fxsave *fpustate;
   2542 	uint64_t ctls1, intstate;
   2543 	uint64_t flags;
   2544 
   2545 	flags = comm->state_wanted;
   2546 
   2547 	vmx_vmcs_enter(vcpu);
   2548 
   2549 	if (vmx_state_tlb_flush(state, flags)) {
   2550 		cpudata->gtlb_want_flush = true;
   2551 	}
   2552 
   2553 	if (flags & NVMM_X64_STATE_SEGS) {
   2554 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
   2555 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
   2556 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
   2557 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
   2558 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
   2559 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
   2560 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2561 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2562 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2563 		vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
   2564 	}
   2565 
   2566 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2567 	if (flags & NVMM_X64_STATE_GPRS) {
   2568 		memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
   2569 
   2570 		vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
   2571 		vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
   2572 		vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
   2573 	}
   2574 
   2575 	if (flags & NVMM_X64_STATE_CRS) {
   2576 		/*
   2577 		 * CR0_NE and CR4_VMXE are mandatory.
   2578 		 */
   2579 		vmx_vmwrite(VMCS_CR0_SHADOW, state->crs[NVMM_X64_CR_CR0]);
   2580 		vmx_vmwrite(VMCS_GUEST_CR0,
   2581 		    state->crs[NVMM_X64_CR_CR0] | CR0_NE);
   2582 		cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
   2583 		vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]); // XXX PDPTE?
   2584 		vmx_vmwrite(VMCS_GUEST_CR4,
   2585 		    (state->crs[NVMM_X64_CR_CR4] & CR4_VALID) | CR4_VMXE);
   2586 		cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
   2587 
   2588 		if (vmx_xcr0_mask != 0) {
   2589 			/* Clear illegal XCR0 bits, set mandatory X87 bit. */
   2590 			cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
   2591 			cpudata->gxcr0 &= vmx_xcr0_mask;
   2592 			cpudata->gxcr0 |= XCR0_X87;
   2593 		}
   2594 	}
   2595 
   2596 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2597 	if (flags & NVMM_X64_STATE_DRS) {
   2598 		memcpy(cpudata->drs, state->drs, sizeof(state->drs));
   2599 
   2600 		cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
   2601 		vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
   2602 	}
   2603 
   2604 	if (flags & NVMM_X64_STATE_MSRS) {
   2605 		cpudata->gmsr[VMX_MSRLIST_STAR].val =
   2606 		    state->msrs[NVMM_X64_MSR_STAR];
   2607 		cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
   2608 		    state->msrs[NVMM_X64_MSR_LSTAR];
   2609 		cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
   2610 		    state->msrs[NVMM_X64_MSR_CSTAR];
   2611 		cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
   2612 		    state->msrs[NVMM_X64_MSR_SFMASK];
   2613 		cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
   2614 		    state->msrs[NVMM_X64_MSR_KERNELGSBASE];
   2615 
   2616 		vmx_vmwrite(VMCS_GUEST_IA32_EFER,
   2617 		    state->msrs[NVMM_X64_MSR_EFER]);
   2618 		vmx_vmwrite(VMCS_GUEST_IA32_PAT,
   2619 		    state->msrs[NVMM_X64_MSR_PAT]);
   2620 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
   2621 		    state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
   2622 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
   2623 		    state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
   2624 		vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
   2625 		    state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
   2626 
   2627 		cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
   2628 		cpudata->gtsc_want_update = true;
   2629 
   2630 		/* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
   2631 		ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
   2632 		if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
   2633 			ctls1 |= ENTRY_CTLS_LONG_MODE;
   2634 		} else {
   2635 			ctls1 &= ~ENTRY_CTLS_LONG_MODE;
   2636 		}
   2637 		vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
   2638 	}
   2639 
   2640 	if (flags & NVMM_X64_STATE_INTR) {
   2641 		intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   2642 		intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
   2643 		if (state->intr.int_shadow) {
   2644 			intstate |= INT_STATE_MOVSS;
   2645 		}
   2646 		vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
   2647 
   2648 		if (state->intr.int_window_exiting) {
   2649 			vmx_event_waitexit_enable(vcpu, false);
   2650 		} else {
   2651 			vmx_event_waitexit_disable(vcpu, false);
   2652 		}
   2653 
   2654 		if (state->intr.nmi_window_exiting) {
   2655 			vmx_event_waitexit_enable(vcpu, true);
   2656 		} else {
   2657 			vmx_event_waitexit_disable(vcpu, true);
   2658 		}
   2659 	}
   2660 
   2661 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2662 	if (flags & NVMM_X64_STATE_FPU) {
   2663 		memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
   2664 		    sizeof(state->fpu));
   2665 
   2666 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   2667 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   2668 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   2669 
   2670 		if (vmx_xcr0_mask != 0) {
   2671 			/* Reset XSTATE_BV, to force a reload. */
   2672 			cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2673 		}
   2674 	}
   2675 
   2676 	vmx_vmcs_leave(vcpu);
   2677 
   2678 	comm->state_wanted = 0;
   2679 	comm->state_cached |= flags;
   2680 }
   2681 
   2682 static void
   2683 vmx_vcpu_getstate(struct nvmm_cpu *vcpu)
   2684 {
   2685 	struct nvmm_comm_page *comm = vcpu->comm;
   2686 	struct nvmm_x64_state *state = &comm->state;
   2687 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2688 	uint64_t intstate, flags;
   2689 
   2690 	flags = comm->state_wanted;
   2691 
   2692 	vmx_vmcs_enter(vcpu);
   2693 
   2694 	if (flags & NVMM_X64_STATE_SEGS) {
   2695 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
   2696 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
   2697 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
   2698 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
   2699 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
   2700 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
   2701 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
   2702 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
   2703 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
   2704 		vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
   2705 	}
   2706 
   2707 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   2708 	if (flags & NVMM_X64_STATE_GPRS) {
   2709 		memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
   2710 
   2711 		state->gprs[NVMM_X64_GPR_RIP] = vmx_vmread(VMCS_GUEST_RIP);
   2712 		state->gprs[NVMM_X64_GPR_RSP] = vmx_vmread(VMCS_GUEST_RSP);
   2713 		state->gprs[NVMM_X64_GPR_RFLAGS] = vmx_vmread(VMCS_GUEST_RFLAGS);
   2714 	}
   2715 
   2716 	if (flags & NVMM_X64_STATE_CRS) {
   2717 		state->crs[NVMM_X64_CR_CR0] =
   2718 		    (vmx_vmread(VMCS_CR0_SHADOW) & CR0_STATIC) |
   2719 		    (vmx_vmread(VMCS_GUEST_CR0) & ~CR0_STATIC);
   2720 		state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
   2721 		state->crs[NVMM_X64_CR_CR3] = vmx_vmread(VMCS_GUEST_CR3);
   2722 		state->crs[NVMM_X64_CR_CR4] = vmx_vmread(VMCS_GUEST_CR4);
   2723 		state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
   2724 		state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
   2725 
   2726 		/* Hide VMXE. */
   2727 		state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
   2728 	}
   2729 
   2730 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   2731 	if (flags & NVMM_X64_STATE_DRS) {
   2732 		memcpy(state->drs, cpudata->drs, sizeof(state->drs));
   2733 
   2734 		state->drs[NVMM_X64_DR_DR7] = vmx_vmread(VMCS_GUEST_DR7);
   2735 	}
   2736 
   2737 	if (flags & NVMM_X64_STATE_MSRS) {
   2738 		state->msrs[NVMM_X64_MSR_STAR] =
   2739 		    cpudata->gmsr[VMX_MSRLIST_STAR].val;
   2740 		state->msrs[NVMM_X64_MSR_LSTAR] =
   2741 		    cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
   2742 		state->msrs[NVMM_X64_MSR_CSTAR] =
   2743 		    cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
   2744 		state->msrs[NVMM_X64_MSR_SFMASK] =
   2745 		    cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
   2746 		state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   2747 		    cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
   2748 		state->msrs[NVMM_X64_MSR_EFER] =
   2749 		    vmx_vmread(VMCS_GUEST_IA32_EFER);
   2750 		state->msrs[NVMM_X64_MSR_PAT] =
   2751 		    vmx_vmread(VMCS_GUEST_IA32_PAT);
   2752 		state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
   2753 		    vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS);
   2754 		state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
   2755 		    vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP);
   2756 		state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
   2757 		    vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP);
   2758 		state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
   2759 	}
   2760 
   2761 	if (flags & NVMM_X64_STATE_INTR) {
   2762 		intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
   2763 		state->intr.int_shadow =
   2764 		    (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
   2765 		state->intr.int_window_exiting = cpudata->int_window_exit;
   2766 		state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
   2767 		state->intr.evt_pending = cpudata->evt_pending;
   2768 	}
   2769 
   2770 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2771 	if (flags & NVMM_X64_STATE_FPU) {
   2772 		memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
   2773 		    sizeof(state->fpu));
   2774 	}
   2775 
   2776 	vmx_vmcs_leave(vcpu);
   2777 
   2778 	comm->state_wanted = 0;
   2779 	comm->state_cached |= flags;
   2780 }
   2781 
   2782 static void
   2783 vmx_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
   2784 {
   2785 	vcpu->comm->state_wanted = flags;
   2786 	vmx_vcpu_getstate(vcpu);
   2787 }
   2788 
   2789 static void
   2790 vmx_vcpu_state_commit(struct nvmm_cpu *vcpu)
   2791 {
   2792 	vcpu->comm->state_wanted = vcpu->comm->state_commit;
   2793 	vcpu->comm->state_commit = 0;
   2794 	vmx_vcpu_setstate(vcpu);
   2795 }
   2796 
   2797 /* -------------------------------------------------------------------------- */
   2798 
   2799 static void
   2800 vmx_asid_alloc(struct nvmm_cpu *vcpu)
   2801 {
   2802 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2803 	size_t i, oct, bit;
   2804 
   2805 	mutex_enter(&vmx_asidlock);
   2806 
   2807 	for (i = 0; i < vmx_maxasid; i++) {
   2808 		oct = i / 8;
   2809 		bit = i % 8;
   2810 
   2811 		if (vmx_asidmap[oct] & __BIT(bit)) {
   2812 			continue;
   2813 		}
   2814 
   2815 		cpudata->asid = i;
   2816 
   2817 		vmx_asidmap[oct] |= __BIT(bit);
   2818 		vmx_vmwrite(VMCS_VPID, i);
   2819 		mutex_exit(&vmx_asidlock);
   2820 		return;
   2821 	}
   2822 
   2823 	mutex_exit(&vmx_asidlock);
   2824 
   2825 	panic("%s: impossible", __func__);
   2826 }
   2827 
   2828 static void
   2829 vmx_asid_free(struct nvmm_cpu *vcpu)
   2830 {
   2831 	size_t oct, bit;
   2832 	uint64_t asid;
   2833 
   2834 	asid = vmx_vmread(VMCS_VPID);
   2835 
   2836 	oct = asid / 8;
   2837 	bit = asid % 8;
   2838 
   2839 	mutex_enter(&vmx_asidlock);
   2840 	vmx_asidmap[oct] &= ~__BIT(bit);
   2841 	mutex_exit(&vmx_asidlock);
   2842 }
   2843 
   2844 static void
   2845 vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2846 {
   2847 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   2848 	struct vmcs *vmcs = cpudata->vmcs;
   2849 	struct msr_entry *gmsr = cpudata->gmsr;
   2850 	extern uint8_t vmx_resume_rip;
   2851 	uint64_t rev, eptp;
   2852 
   2853 	rev = vmx_get_revision();
   2854 
   2855 	memset(vmcs, 0, VMCS_SIZE);
   2856 	vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
   2857 	vmcs->abort = 0;
   2858 
   2859 	vmx_vmcs_enter(vcpu);
   2860 
   2861 	/* No link pointer. */
   2862 	vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
   2863 
   2864 	/* Install the CTLSs. */
   2865 	vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
   2866 	vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
   2867 	vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
   2868 	vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
   2869 	vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
   2870 
   2871 	/* Allow direct access to certain MSRs. */
   2872 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   2873 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
   2874 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   2875 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   2876 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   2877 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   2878 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   2879 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   2880 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   2881 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   2882 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   2883 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   2884 	vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
   2885 	vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
   2886 
   2887 	/*
   2888 	 * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
   2889 	 * includes the L1D_FLUSH MSR, to mitigate L1TF.
   2890 	 */
   2891 	gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
   2892 	gmsr[VMX_MSRLIST_STAR].val = 0;
   2893 	gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
   2894 	gmsr[VMX_MSRLIST_LSTAR].val = 0;
   2895 	gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
   2896 	gmsr[VMX_MSRLIST_CSTAR].val = 0;
   2897 	gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
   2898 	gmsr[VMX_MSRLIST_SFMASK].val = 0;
   2899 	gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
   2900 	gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
   2901 	gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
   2902 	gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
   2903 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
   2904 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
   2905 	vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
   2906 	vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
   2907 
   2908 	/* Set the CR0 mask. Any change of these bits causes a VMEXIT. */
   2909 	vmx_vmwrite(VMCS_CR0_MASK, CR0_STATIC);
   2910 
   2911 	/* Force unsupported CR4 fields to zero. */
   2912 	vmx_vmwrite(VMCS_CR4_MASK, CR4_INVALID);
   2913 	vmx_vmwrite(VMCS_CR4_SHADOW, 0);
   2914 
   2915 	/* Set the Host state for resuming. */
   2916 	vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
   2917 	vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
   2918 	vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2919 	vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2920 	vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
   2921 	vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
   2922 	vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
   2923 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
   2924 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
   2925 	vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
   2926 	vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
   2927 	vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
   2928 	vmx_vmwrite(VMCS_HOST_CR0, rcr0() & ~CR0_TS);
   2929 
   2930 	/* Generate ASID. */
   2931 	vmx_asid_alloc(vcpu);
   2932 
   2933 	/* Enable Extended Paging, 4-Level. */
   2934 	eptp =
   2935 	    __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
   2936 	    __SHIFTIN(4-1, EPTP_WALKLEN) |
   2937 	    (pmap_ept_has_ad ? EPTP_FLAGS_AD : 0) |
   2938 	    mach->vm->vm_map.pmap->pm_pdirpa[0];
   2939 	vmx_vmwrite(VMCS_EPTP, eptp);
   2940 
   2941 	/* Init IA32_MISC_ENABLE. */
   2942 	cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
   2943 	cpudata->gmsr_misc_enable &=
   2944 	    ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
   2945 	cpudata->gmsr_misc_enable |=
   2946 	    (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
   2947 
   2948 	/* Init XSAVE header. */
   2949 	cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
   2950 	cpudata->gfpu.xsh_xcomp_bv = 0;
   2951 
   2952 	/* These MSRs are static. */
   2953 	cpudata->star = rdmsr(MSR_STAR);
   2954 	cpudata->lstar = rdmsr(MSR_LSTAR);
   2955 	cpudata->cstar = rdmsr(MSR_CSTAR);
   2956 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   2957 
   2958 	/* Install the RESET state. */
   2959 	memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
   2960 	    sizeof(nvmm_x86_reset_state));
   2961 	vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
   2962 	vcpu->comm->state_cached = 0;
   2963 	vmx_vcpu_setstate(vcpu);
   2964 
   2965 	vmx_vmcs_leave(vcpu);
   2966 }
   2967 
   2968 static int
   2969 vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2970 {
   2971 	struct vmx_cpudata *cpudata;
   2972 	int error;
   2973 
   2974 	/* Allocate the VMX cpudata. */
   2975 	cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
   2976 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   2977 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   2978 	vcpu->cpudata = cpudata;
   2979 
   2980 	/* VMCS */
   2981 	error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
   2982 	    VMCS_NPAGES);
   2983 	if (error)
   2984 		goto error;
   2985 
   2986 	/* MSR Bitmap */
   2987 	error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   2988 	    MSRBM_NPAGES);
   2989 	if (error)
   2990 		goto error;
   2991 
   2992 	/* Guest MSR List */
   2993 	error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
   2994 	if (error)
   2995 		goto error;
   2996 
   2997 	kcpuset_create(&cpudata->htlb_want_flush, true);
   2998 
   2999 	/* Init the VCPU info. */
   3000 	vmx_vcpu_init(mach, vcpu);
   3001 
   3002 	return 0;
   3003 
   3004 error:
   3005 	if (cpudata->vmcs_pa) {
   3006 		vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
   3007 		    VMCS_NPAGES);
   3008 	}
   3009 	if (cpudata->msrbm_pa) {
   3010 		vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   3011 		    MSRBM_NPAGES);
   3012 	}
   3013 	if (cpudata->gmsr_pa) {
   3014 		vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   3015 	}
   3016 
   3017 	kmem_free(cpudata, sizeof(*cpudata));
   3018 	return error;
   3019 }
   3020 
   3021 static void
   3022 vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   3023 {
   3024 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   3025 
   3026 	vmx_vmcs_enter(vcpu);
   3027 	vmx_asid_free(vcpu);
   3028 	vmx_vmcs_destroy(vcpu);
   3029 
   3030 	kcpuset_destroy(cpudata->htlb_want_flush);
   3031 
   3032 	vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
   3033 	vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   3034 	vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
   3035 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   3036 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   3037 }
   3038 
   3039 /* -------------------------------------------------------------------------- */
   3040 
   3041 static int
   3042 vmx_vcpu_configure_cpuid(struct vmx_cpudata *cpudata, void *data)
   3043 {
   3044 	struct nvmm_vcpu_conf_cpuid *cpuid = data;
   3045 	size_t i;
   3046 
   3047 	if (__predict_false(cpuid->mask && cpuid->exit)) {
   3048 		return EINVAL;
   3049 	}
   3050 	if (__predict_false(cpuid->mask &&
   3051 	    ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
   3052 	     (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
   3053 	     (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
   3054 	     (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
   3055 		return EINVAL;
   3056 	}
   3057 
   3058 	/* If unset, delete, to restore the default behavior. */
   3059 	if (!cpuid->mask && !cpuid->exit) {
   3060 		for (i = 0; i < VMX_NCPUIDS; i++) {
   3061 			if (!cpudata->cpuidpresent[i]) {
   3062 				continue;
   3063 			}
   3064 			if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   3065 				cpudata->cpuidpresent[i] = false;
   3066 			}
   3067 		}
   3068 		return 0;
   3069 	}
   3070 
   3071 	/* If already here, replace. */
   3072 	for (i = 0; i < VMX_NCPUIDS; i++) {
   3073 		if (!cpudata->cpuidpresent[i]) {
   3074 			continue;
   3075 		}
   3076 		if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   3077 			memcpy(&cpudata->cpuid[i], cpuid,
   3078 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   3079 			return 0;
   3080 		}
   3081 	}
   3082 
   3083 	/* Not here, insert. */
   3084 	for (i = 0; i < VMX_NCPUIDS; i++) {
   3085 		if (!cpudata->cpuidpresent[i]) {
   3086 			cpudata->cpuidpresent[i] = true;
   3087 			memcpy(&cpudata->cpuid[i], cpuid,
   3088 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   3089 			return 0;
   3090 		}
   3091 	}
   3092 
   3093 	return ENOBUFS;
   3094 }
   3095 
   3096 static int
   3097 vmx_vcpu_configure_tpr(struct vmx_cpudata *cpudata, void *data)
   3098 {
   3099 	struct nvmm_vcpu_conf_tpr *tpr = data;
   3100 
   3101 	memcpy(&cpudata->tpr, tpr, sizeof(*tpr));
   3102 	return 0;
   3103 }
   3104 
   3105 static int
   3106 vmx_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
   3107 {
   3108 	struct vmx_cpudata *cpudata = vcpu->cpudata;
   3109 
   3110 	switch (op) {
   3111 	case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
   3112 		return vmx_vcpu_configure_cpuid(cpudata, data);
   3113 	case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR):
   3114 		return vmx_vcpu_configure_tpr(cpudata, data);
   3115 	default:
   3116 		return EINVAL;
   3117 	}
   3118 }
   3119 
   3120 /* -------------------------------------------------------------------------- */
   3121 
   3122 static void
   3123 vmx_tlb_flush(struct pmap *pm)
   3124 {
   3125 	struct nvmm_machine *mach = pm->pm_data;
   3126 	struct vmx_machdata *machdata = mach->machdata;
   3127 
   3128 	atomic_inc_64(&machdata->mach_htlb_gen);
   3129 
   3130 	/* Generates IPIs, which cause #VMEXITs. */
   3131 	pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_NVMM);
   3132 }
   3133 
   3134 static void
   3135 vmx_machine_create(struct nvmm_machine *mach)
   3136 {
   3137 	struct pmap *pmap = mach->vm->vm_map.pmap;
   3138 	struct vmx_machdata *machdata;
   3139 
   3140 	/* Convert to EPT. */
   3141 	pmap_ept_transform(pmap);
   3142 
   3143 	/* Fill in pmap info. */
   3144 	pmap->pm_data = (void *)mach;
   3145 	pmap->pm_tlb_flush = vmx_tlb_flush;
   3146 
   3147 	machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
   3148 	mach->machdata = machdata;
   3149 
   3150 	/* Start with an hTLB flush everywhere. */
   3151 	machdata->mach_htlb_gen = 1;
   3152 }
   3153 
   3154 static void
   3155 vmx_machine_destroy(struct nvmm_machine *mach)
   3156 {
   3157 	struct vmx_machdata *machdata = mach->machdata;
   3158 
   3159 	kmem_free(machdata, sizeof(struct vmx_machdata));
   3160 }
   3161 
   3162 static int
   3163 vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   3164 {
   3165 	panic("%s: impossible", __func__);
   3166 }
   3167 
   3168 /* -------------------------------------------------------------------------- */
   3169 
   3170 #define CTLS_ONE_ALLOWED(msrval, bitoff) \
   3171 	((msrval & __BIT(32 + bitoff)) != 0)
   3172 #define CTLS_ZERO_ALLOWED(msrval, bitoff) \
   3173 	((msrval & __BIT(bitoff)) == 0)
   3174 
   3175 static int
   3176 vmx_check_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls, uint64_t set_one)
   3177 {
   3178 	uint64_t basic, val, true_val;
   3179 	bool has_true;
   3180 	size_t i;
   3181 
   3182 	basic = rdmsr(MSR_IA32_VMX_BASIC);
   3183 	has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
   3184 
   3185 	val = rdmsr(msr_ctls);
   3186 	if (has_true) {
   3187 		true_val = rdmsr(msr_true_ctls);
   3188 	} else {
   3189 		true_val = val;
   3190 	}
   3191 
   3192 	for (i = 0; i < 32; i++) {
   3193 		if (!(set_one & __BIT(i))) {
   3194 			continue;
   3195 		}
   3196 		if (!CTLS_ONE_ALLOWED(true_val, i)) {
   3197 			return -1;
   3198 		}
   3199 	}
   3200 
   3201 	return 0;
   3202 }
   3203 
   3204 static int
   3205 vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
   3206     uint64_t set_one, uint64_t set_zero, uint64_t *res)
   3207 {
   3208 	uint64_t basic, val, true_val;
   3209 	bool one_allowed, zero_allowed, has_true;
   3210 	size_t i;
   3211 
   3212 	basic = rdmsr(MSR_IA32_VMX_BASIC);
   3213 	has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
   3214 
   3215 	val = rdmsr(msr_ctls);
   3216 	if (has_true) {
   3217 		true_val = rdmsr(msr_true_ctls);
   3218 	} else {
   3219 		true_val = val;
   3220 	}
   3221 
   3222 	for (i = 0; i < 32; i++) {
   3223 		one_allowed = CTLS_ONE_ALLOWED(true_val, i);
   3224 		zero_allowed = CTLS_ZERO_ALLOWED(true_val, i);
   3225 
   3226 		if (zero_allowed && !one_allowed) {
   3227 			if (set_one & __BIT(i))
   3228 				return -1;
   3229 			*res &= ~__BIT(i);
   3230 		} else if (one_allowed && !zero_allowed) {
   3231 			if (set_zero & __BIT(i))
   3232 				return -1;
   3233 			*res |= __BIT(i);
   3234 		} else {
   3235 			if (set_zero & __BIT(i)) {
   3236 				*res &= ~__BIT(i);
   3237 			} else if (set_one & __BIT(i)) {
   3238 				*res |= __BIT(i);
   3239 			} else if (!has_true) {
   3240 				*res &= ~__BIT(i);
   3241 			} else if (CTLS_ZERO_ALLOWED(val, i)) {
   3242 				*res &= ~__BIT(i);
   3243 			} else if (CTLS_ONE_ALLOWED(val, i)) {
   3244 				*res |= __BIT(i);
   3245 			} else {
   3246 				return -1;
   3247 			}
   3248 		}
   3249 	}
   3250 
   3251 	return 0;
   3252 }
   3253 
   3254 static bool
   3255 vmx_ident(void)
   3256 {
   3257 	uint64_t msr;
   3258 	int ret;
   3259 
   3260 	if (!(cpu_feature[1] & CPUID2_VMX)) {
   3261 		return false;
   3262 	}
   3263 
   3264 	msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
   3265 	if ((msr & IA32_FEATURE_CONTROL_LOCK) != 0 &&
   3266 	    (msr & IA32_FEATURE_CONTROL_OUT_SMX) == 0) {
   3267 		printf("NVMM: VMX disabled in BIOS\n");
   3268 		return false;
   3269 	}
   3270 
   3271 	msr = rdmsr(MSR_IA32_VMX_BASIC);
   3272 	if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
   3273 		printf("NVMM: I/O reporting not supported\n");
   3274 		return false;
   3275 	}
   3276 	if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
   3277 		printf("NVMM: WB memory not supported\n");
   3278 		return false;
   3279 	}
   3280 
   3281 	/* PG and PE are reported, even if Unrestricted Guests is supported. */
   3282 	vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
   3283 	vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
   3284 	ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
   3285 	if (ret == -1) {
   3286 		printf("NVMM: CR0 requirements not satisfied\n");
   3287 		return false;
   3288 	}
   3289 
   3290 	vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
   3291 	vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
   3292 	ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
   3293 	if (ret == -1) {
   3294 		printf("NVMM: CR4 requirements not satisfied\n");
   3295 		return false;
   3296 	}
   3297 
   3298 	/* Init the CTLSs right now, and check for errors. */
   3299 	ret = vmx_init_ctls(
   3300 	    MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
   3301 	    VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
   3302 	    &vmx_pinbased_ctls);
   3303 	if (ret == -1) {
   3304 		printf("NVMM: pin-based-ctls requirements not satisfied\n");
   3305 		return false;
   3306 	}
   3307 	ret = vmx_init_ctls(
   3308 	    MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
   3309 	    VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
   3310 	    &vmx_procbased_ctls);
   3311 	if (ret == -1) {
   3312 		printf("NVMM: proc-based-ctls requirements not satisfied\n");
   3313 		return false;
   3314 	}
   3315 	ret = vmx_init_ctls(
   3316 	    MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
   3317 	    VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
   3318 	    &vmx_procbased_ctls2);
   3319 	if (ret == -1) {
   3320 		printf("NVMM: proc-based-ctls2 requirements not satisfied\n");
   3321 		return false;
   3322 	}
   3323 	ret = vmx_check_ctls(
   3324 	    MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
   3325 	    PROC_CTLS2_INVPCID_ENABLE);
   3326 	if (ret != -1) {
   3327 		vmx_procbased_ctls2 |= PROC_CTLS2_INVPCID_ENABLE;
   3328 	}
   3329 	ret = vmx_init_ctls(
   3330 	    MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
   3331 	    VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
   3332 	    &vmx_entry_ctls);
   3333 	if (ret == -1) {
   3334 		printf("NVMM: entry-ctls requirements not satisfied\n");
   3335 		return false;
   3336 	}
   3337 	ret = vmx_init_ctls(
   3338 	    MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
   3339 	    VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
   3340 	    &vmx_exit_ctls);
   3341 	if (ret == -1) {
   3342 		printf("NVMM: exit-ctls requirements not satisfied\n");
   3343 		return false;
   3344 	}
   3345 
   3346 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   3347 	if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
   3348 		printf("NVMM: 4-level page tree not supported\n");
   3349 		return false;
   3350 	}
   3351 	if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
   3352 		printf("NVMM: INVEPT not supported\n");
   3353 		return false;
   3354 	}
   3355 	if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
   3356 		printf("NVMM: INVVPID not supported\n");
   3357 		return false;
   3358 	}
   3359 	if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) != 0) {
   3360 		pmap_ept_has_ad = true;
   3361 	} else {
   3362 		pmap_ept_has_ad = false;
   3363 	}
   3364 	if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
   3365 		printf("NVMM: EPT UC/WB memory types not supported\n");
   3366 		return false;
   3367 	}
   3368 
   3369 	return true;
   3370 }
   3371 
   3372 static void
   3373 vmx_init_asid(uint32_t maxasid)
   3374 {
   3375 	size_t allocsz;
   3376 
   3377 	mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
   3378 
   3379 	vmx_maxasid = maxasid;
   3380 	allocsz = roundup(maxasid, 8) / 8;
   3381 	vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   3382 
   3383 	/* ASID 0 is reserved for the host. */
   3384 	vmx_asidmap[0] |= __BIT(0);
   3385 }
   3386 
   3387 static void
   3388 vmx_change_cpu(void *arg1, void *arg2)
   3389 {
   3390 	struct cpu_info *ci = curcpu();
   3391 	bool enable = arg1 != NULL;
   3392 	uint64_t msr, cr4;
   3393 
   3394 	if (enable) {
   3395 		msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
   3396 		if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
   3397 			/* Lock now, with VMX-outside-SMX enabled. */
   3398 			wrmsr(MSR_IA32_FEATURE_CONTROL, msr |
   3399 			    IA32_FEATURE_CONTROL_LOCK |
   3400 			    IA32_FEATURE_CONTROL_OUT_SMX);
   3401 		}
   3402 	}
   3403 
   3404 	if (!enable) {
   3405 		vmx_vmxoff();
   3406 	}
   3407 
   3408 	cr4 = rcr4();
   3409 	if (enable) {
   3410 		cr4 |= CR4_VMXE;
   3411 	} else {
   3412 		cr4 &= ~CR4_VMXE;
   3413 	}
   3414 	lcr4(cr4);
   3415 
   3416 	if (enable) {
   3417 		vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
   3418 	}
   3419 }
   3420 
   3421 static void
   3422 vmx_init_l1tf(void)
   3423 {
   3424 	u_int descs[4];
   3425 	uint64_t msr;
   3426 
   3427 	if (cpuid_level < 7) {
   3428 		return;
   3429 	}
   3430 
   3431 	x86_cpuid(7, descs);
   3432 
   3433 	if (descs[3] & CPUID_SEF_ARCH_CAP) {
   3434 		msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
   3435 		if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
   3436 			/* No mitigation needed. */
   3437 			return;
   3438 		}
   3439 	}
   3440 
   3441 	if (descs[3] & CPUID_SEF_L1D_FLUSH) {
   3442 		/* Enable hardware mitigation. */
   3443 		vmx_msrlist_entry_nmsr += 1;
   3444 	}
   3445 }
   3446 
   3447 static void
   3448 vmx_init(void)
   3449 {
   3450 	CPU_INFO_ITERATOR cii;
   3451 	struct cpu_info *ci;
   3452 	uint64_t xc, msr;
   3453 	struct vmxon *vmxon;
   3454 	uint32_t revision;
   3455 	u_int descs[4];
   3456 	paddr_t pa;
   3457 	vaddr_t va;
   3458 	int error;
   3459 
   3460 	/* Init the ASID bitmap (VPID). */
   3461 	vmx_init_asid(VPID_MAX);
   3462 
   3463 	/* Init the XCR0 mask. */
   3464 	vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
   3465 
   3466 	/* Init the max basic CPUID leaf. */
   3467 	vmx_cpuid_max_basic = uimin(cpuid_level, VMX_CPUID_MAX_BASIC);
   3468 
   3469 	/* Init the max extended CPUID leaf. */
   3470 	x86_cpuid(0x80000000, descs);
   3471 	vmx_cpuid_max_extended = uimin(descs[0], VMX_CPUID_MAX_EXTENDED);
   3472 
   3473 	/* Init the TLB flush op, the EPT flush op and the EPTP type. */
   3474 	msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
   3475 	if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
   3476 		vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
   3477 	} else {
   3478 		vmx_tlb_flush_op = VMX_INVVPID_ALL;
   3479 	}
   3480 	if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
   3481 		vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
   3482 	} else {
   3483 		vmx_ept_flush_op = VMX_INVEPT_ALL;
   3484 	}
   3485 	if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
   3486 		vmx_eptp_type = EPTP_TYPE_WB;
   3487 	} else {
   3488 		vmx_eptp_type = EPTP_TYPE_UC;
   3489 	}
   3490 
   3491 	/* Init the L1TF mitigation. */
   3492 	vmx_init_l1tf();
   3493 
   3494 	memset(vmxoncpu, 0, sizeof(vmxoncpu));
   3495 	revision = vmx_get_revision();
   3496 
   3497 	for (CPU_INFO_FOREACH(cii, ci)) {
   3498 		error = vmx_memalloc(&pa, &va, 1);
   3499 		if (error) {
   3500 			panic("%s: out of memory", __func__);
   3501 		}
   3502 		vmxoncpu[cpu_index(ci)].pa = pa;
   3503 		vmxoncpu[cpu_index(ci)].va = va;
   3504 
   3505 		vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
   3506 		vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
   3507 	}
   3508 
   3509 	xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
   3510 	xc_wait(xc);
   3511 }
   3512 
   3513 static void
   3514 vmx_fini_asid(void)
   3515 {
   3516 	size_t allocsz;
   3517 
   3518 	allocsz = roundup(vmx_maxasid, 8) / 8;
   3519 	kmem_free(vmx_asidmap, allocsz);
   3520 
   3521 	mutex_destroy(&vmx_asidlock);
   3522 }
   3523 
   3524 static void
   3525 vmx_fini(void)
   3526 {
   3527 	uint64_t xc;
   3528 	size_t i;
   3529 
   3530 	xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
   3531 	xc_wait(xc);
   3532 
   3533 	for (i = 0; i < MAXCPUS; i++) {
   3534 		if (vmxoncpu[i].pa != 0)
   3535 			vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
   3536 	}
   3537 
   3538 	vmx_fini_asid();
   3539 }
   3540 
   3541 static void
   3542 vmx_capability(struct nvmm_capability *cap)
   3543 {
   3544 	cap->arch.mach_conf_support = 0;
   3545 	cap->arch.vcpu_conf_support =
   3546 	    NVMM_CAP_ARCH_VCPU_CONF_CPUID |
   3547 	    NVMM_CAP_ARCH_VCPU_CONF_TPR;
   3548 	cap->arch.xcr0_mask = vmx_xcr0_mask;
   3549 	cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
   3550 	cap->arch.conf_cpuid_maxops = VMX_NCPUIDS;
   3551 }
   3552 
   3553 const struct nvmm_impl nvmm_x86_vmx = {
   3554 	.name = "x86-vmx",
   3555 	.ident = vmx_ident,
   3556 	.init = vmx_init,
   3557 	.fini = vmx_fini,
   3558 	.capability = vmx_capability,
   3559 	.mach_conf_max = NVMM_X86_MACH_NCONF,
   3560 	.mach_conf_sizes = NULL,
   3561 	.vcpu_conf_max = NVMM_X86_VCPU_NCONF,
   3562 	.vcpu_conf_sizes = vmx_vcpu_conf_sizes,
   3563 	.state_size = sizeof(struct nvmm_x64_state),
   3564 	.machine_create = vmx_machine_create,
   3565 	.machine_destroy = vmx_machine_destroy,
   3566 	.machine_configure = vmx_machine_configure,
   3567 	.vcpu_create = vmx_vcpu_create,
   3568 	.vcpu_destroy = vmx_vcpu_destroy,
   3569 	.vcpu_configure = vmx_vcpu_configure,
   3570 	.vcpu_setstate = vmx_vcpu_setstate,
   3571 	.vcpu_getstate = vmx_vcpu_getstate,
   3572 	.vcpu_inject = vmx_vcpu_inject,
   3573 	.vcpu_run = vmx_vcpu_run
   3574 };
   3575