nvmm_x86_vmx.c revision 1.83 1 /* $NetBSD: nvmm_x86_vmx.c,v 1.83 2022/05/13 19:34:47 tnn Exp $ */
2
3 /*
4 * Copyright (c) 2018-2020 Maxime Villard, m00nbsd.net
5 * All rights reserved.
6 *
7 * This code is part of the NVMM hypervisor.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * SUCH DAMAGE.
29 */
30
31 #include <sys/cdefs.h>
32 __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_vmx.c,v 1.83 2022/05/13 19:34:47 tnn Exp $");
33
34 #include <sys/param.h>
35 #include <sys/systm.h>
36 #include <sys/kernel.h>
37 #include <sys/kmem.h>
38 #include <sys/cpu.h>
39 #include <sys/xcall.h>
40 #include <sys/mman.h>
41 #include <sys/bitops.h>
42
43 #include <uvm/uvm_extern.h>
44 #include <uvm/uvm_page.h>
45
46 #include <x86/cputypes.h>
47 #include <x86/specialreg.h>
48 #include <x86/dbregs.h>
49 #include <x86/cpu_counter.h>
50
51 #include <machine/cpuvar.h>
52
53 #include <dev/nvmm/nvmm.h>
54 #include <dev/nvmm/nvmm_internal.h>
55 #include <dev/nvmm/x86/nvmm_x86.h>
56
57 int _vmx_vmxon(paddr_t *pa);
58 int _vmx_vmxoff(void);
59 int vmx_vmlaunch(uint64_t *gprs);
60 int vmx_vmresume(uint64_t *gprs);
61
62 #define vmx_vmxon(a) \
63 if (__predict_false(_vmx_vmxon(a) != 0)) { \
64 panic("%s: VMXON failed", __func__); \
65 }
66 #define vmx_vmxoff() \
67 if (__predict_false(_vmx_vmxoff() != 0)) { \
68 panic("%s: VMXOFF failed", __func__); \
69 }
70
71 struct ept_desc {
72 uint64_t eptp;
73 uint64_t mbz;
74 } __packed;
75
76 struct vpid_desc {
77 uint64_t vpid;
78 uint64_t addr;
79 } __packed;
80
81 static inline void
82 vmx_invept(uint64_t op, struct ept_desc *desc)
83 {
84 asm volatile (
85 "invept %[desc],%[op];"
86 "jz vmx_insn_failvalid;"
87 "jc vmx_insn_failinvalid;"
88 :
89 : [desc] "m" (*desc), [op] "r" (op)
90 : "memory", "cc"
91 );
92 }
93
94 static inline void
95 vmx_invvpid(uint64_t op, struct vpid_desc *desc)
96 {
97 asm volatile (
98 "invvpid %[desc],%[op];"
99 "jz vmx_insn_failvalid;"
100 "jc vmx_insn_failinvalid;"
101 :
102 : [desc] "m" (*desc), [op] "r" (op)
103 : "memory", "cc"
104 );
105 }
106
107 static inline uint64_t
108 vmx_vmread(uint64_t field)
109 {
110 uint64_t value;
111
112 asm volatile (
113 "vmread %[field],%[value];"
114 "jz vmx_insn_failvalid;"
115 "jc vmx_insn_failinvalid;"
116 : [value] "=r" (value)
117 : [field] "r" (field)
118 : "cc"
119 );
120
121 return value;
122 }
123
124 static inline void
125 vmx_vmwrite(uint64_t field, uint64_t value)
126 {
127 asm volatile (
128 "vmwrite %[value],%[field];"
129 "jz vmx_insn_failvalid;"
130 "jc vmx_insn_failinvalid;"
131 :
132 : [field] "r" (field), [value] "r" (value)
133 : "cc"
134 );
135 }
136
137 static inline paddr_t
138 vmx_vmptrst(void)
139 {
140 paddr_t pa;
141
142 asm volatile (
143 "vmptrst %[pa];"
144 :
145 : [pa] "m" (*(paddr_t *)&pa)
146 : "memory"
147 );
148
149 return pa;
150 }
151
152 static inline void
153 vmx_vmptrld(paddr_t *pa)
154 {
155 asm volatile (
156 "vmptrld %[pa];"
157 "jz vmx_insn_failvalid;"
158 "jc vmx_insn_failinvalid;"
159 :
160 : [pa] "m" (*pa)
161 : "memory", "cc"
162 );
163 }
164
165 static inline void
166 vmx_vmclear(paddr_t *pa)
167 {
168 asm volatile (
169 "vmclear %[pa];"
170 "jz vmx_insn_failvalid;"
171 "jc vmx_insn_failinvalid;"
172 :
173 : [pa] "m" (*pa)
174 : "memory", "cc"
175 );
176 }
177
178 static inline void
179 vmx_cli(void)
180 {
181 asm volatile ("cli" ::: "memory");
182 }
183
184 static inline void
185 vmx_sti(void)
186 {
187 asm volatile ("sti" ::: "memory");
188 }
189
190 #define MSR_IA32_FEATURE_CONTROL 0x003A
191 #define IA32_FEATURE_CONTROL_LOCK __BIT(0)
192 #define IA32_FEATURE_CONTROL_IN_SMX __BIT(1)
193 #define IA32_FEATURE_CONTROL_OUT_SMX __BIT(2)
194
195 #define MSR_IA32_VMX_BASIC 0x0480
196 #define IA32_VMX_BASIC_IDENT __BITS(30,0)
197 #define IA32_VMX_BASIC_DATA_SIZE __BITS(44,32)
198 #define IA32_VMX_BASIC_MEM_WIDTH __BIT(48)
199 #define IA32_VMX_BASIC_DUAL __BIT(49)
200 #define IA32_VMX_BASIC_MEM_TYPE __BITS(53,50)
201 #define MEM_TYPE_UC 0
202 #define MEM_TYPE_WB 6
203 #define IA32_VMX_BASIC_IO_REPORT __BIT(54)
204 #define IA32_VMX_BASIC_TRUE_CTLS __BIT(55)
205
206 #define MSR_IA32_VMX_PINBASED_CTLS 0x0481
207 #define MSR_IA32_VMX_PROCBASED_CTLS 0x0482
208 #define MSR_IA32_VMX_EXIT_CTLS 0x0483
209 #define MSR_IA32_VMX_ENTRY_CTLS 0x0484
210 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x048B
211
212 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x048D
213 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x048E
214 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x048F
215 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x0490
216
217 #define MSR_IA32_VMX_CR0_FIXED0 0x0486
218 #define MSR_IA32_VMX_CR0_FIXED1 0x0487
219 #define MSR_IA32_VMX_CR4_FIXED0 0x0488
220 #define MSR_IA32_VMX_CR4_FIXED1 0x0489
221
222 #define MSR_IA32_VMX_EPT_VPID_CAP 0x048C
223 #define IA32_VMX_EPT_VPID_XO __BIT(0)
224 #define IA32_VMX_EPT_VPID_WALKLENGTH_4 __BIT(6)
225 #define IA32_VMX_EPT_VPID_UC __BIT(8)
226 #define IA32_VMX_EPT_VPID_WB __BIT(14)
227 #define IA32_VMX_EPT_VPID_2MB __BIT(16)
228 #define IA32_VMX_EPT_VPID_1GB __BIT(17)
229 #define IA32_VMX_EPT_VPID_INVEPT __BIT(20)
230 #define IA32_VMX_EPT_VPID_FLAGS_AD __BIT(21)
231 #define IA32_VMX_EPT_VPID_ADVANCED_VMEXIT_INFO __BIT(22)
232 #define IA32_VMX_EPT_VPID_SHSTK __BIT(23)
233 #define IA32_VMX_EPT_VPID_INVEPT_CONTEXT __BIT(25)
234 #define IA32_VMX_EPT_VPID_INVEPT_ALL __BIT(26)
235 #define IA32_VMX_EPT_VPID_INVVPID __BIT(32)
236 #define IA32_VMX_EPT_VPID_INVVPID_ADDR __BIT(40)
237 #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT __BIT(41)
238 #define IA32_VMX_EPT_VPID_INVVPID_ALL __BIT(42)
239 #define IA32_VMX_EPT_VPID_INVVPID_CONTEXT_NOG __BIT(43)
240
241 /* -------------------------------------------------------------------------- */
242
243 /* 16-bit control fields */
244 #define VMCS_VPID 0x00000000
245 #define VMCS_PIR_VECTOR 0x00000002
246 #define VMCS_EPTP_INDEX 0x00000004
247 /* 16-bit guest-state fields */
248 #define VMCS_GUEST_ES_SELECTOR 0x00000800
249 #define VMCS_GUEST_CS_SELECTOR 0x00000802
250 #define VMCS_GUEST_SS_SELECTOR 0x00000804
251 #define VMCS_GUEST_DS_SELECTOR 0x00000806
252 #define VMCS_GUEST_FS_SELECTOR 0x00000808
253 #define VMCS_GUEST_GS_SELECTOR 0x0000080A
254 #define VMCS_GUEST_LDTR_SELECTOR 0x0000080C
255 #define VMCS_GUEST_TR_SELECTOR 0x0000080E
256 #define VMCS_GUEST_INTR_STATUS 0x00000810
257 #define VMCS_PML_INDEX 0x00000812
258 /* 16-bit host-state fields */
259 #define VMCS_HOST_ES_SELECTOR 0x00000C00
260 #define VMCS_HOST_CS_SELECTOR 0x00000C02
261 #define VMCS_HOST_SS_SELECTOR 0x00000C04
262 #define VMCS_HOST_DS_SELECTOR 0x00000C06
263 #define VMCS_HOST_FS_SELECTOR 0x00000C08
264 #define VMCS_HOST_GS_SELECTOR 0x00000C0A
265 #define VMCS_HOST_TR_SELECTOR 0x00000C0C
266 /* 64-bit control fields */
267 #define VMCS_IO_BITMAP_A 0x00002000
268 #define VMCS_IO_BITMAP_B 0x00002002
269 #define VMCS_MSR_BITMAP 0x00002004
270 #define VMCS_EXIT_MSR_STORE_ADDRESS 0x00002006
271 #define VMCS_EXIT_MSR_LOAD_ADDRESS 0x00002008
272 #define VMCS_ENTRY_MSR_LOAD_ADDRESS 0x0000200A
273 #define VMCS_EXECUTIVE_VMCS 0x0000200C
274 #define VMCS_PML_ADDRESS 0x0000200E
275 #define VMCS_TSC_OFFSET 0x00002010
276 #define VMCS_VIRTUAL_APIC 0x00002012
277 #define VMCS_APIC_ACCESS 0x00002014
278 #define VMCS_PIR_DESC 0x00002016
279 #define VMCS_VM_CONTROL 0x00002018
280 #define VMCS_EPTP 0x0000201A
281 #define EPTP_TYPE __BITS(2,0)
282 #define EPTP_TYPE_UC 0
283 #define EPTP_TYPE_WB 6
284 #define EPTP_WALKLEN __BITS(5,3)
285 #define EPTP_FLAGS_AD __BIT(6)
286 #define EPTP_SSS __BIT(7)
287 #define EPTP_PHYSADDR __BITS(63,12)
288 #define VMCS_EOI_EXIT0 0x0000201C
289 #define VMCS_EOI_EXIT1 0x0000201E
290 #define VMCS_EOI_EXIT2 0x00002020
291 #define VMCS_EOI_EXIT3 0x00002022
292 #define VMCS_EPTP_LIST 0x00002024
293 #define VMCS_VMREAD_BITMAP 0x00002026
294 #define VMCS_VMWRITE_BITMAP 0x00002028
295 #define VMCS_VIRTUAL_EXCEPTION 0x0000202A
296 #define VMCS_XSS_EXIT_BITMAP 0x0000202C
297 #define VMCS_ENCLS_EXIT_BITMAP 0x0000202E
298 #define VMCS_SUBPAGE_PERM_TABLE_PTR 0x00002030
299 #define VMCS_TSC_MULTIPLIER 0x00002032
300 #define VMCS_ENCLV_EXIT_BITMAP 0x00002036
301 /* 64-bit read-only fields */
302 #define VMCS_GUEST_PHYSICAL_ADDRESS 0x00002400
303 /* 64-bit guest-state fields */
304 #define VMCS_LINK_POINTER 0x00002800
305 #define VMCS_GUEST_IA32_DEBUGCTL 0x00002802
306 #define VMCS_GUEST_IA32_PAT 0x00002804
307 #define VMCS_GUEST_IA32_EFER 0x00002806
308 #define VMCS_GUEST_IA32_PERF_GLOBAL_CTRL 0x00002808
309 #define VMCS_GUEST_PDPTE0 0x0000280A
310 #define VMCS_GUEST_PDPTE1 0x0000280C
311 #define VMCS_GUEST_PDPTE2 0x0000280E
312 #define VMCS_GUEST_PDPTE3 0x00002810
313 #define VMCS_GUEST_BNDCFGS 0x00002812
314 #define VMCS_GUEST_RTIT_CTL 0x00002814
315 #define VMCS_GUEST_PKRS 0x00002818
316 /* 64-bit host-state fields */
317 #define VMCS_HOST_IA32_PAT 0x00002C00
318 #define VMCS_HOST_IA32_EFER 0x00002C02
319 #define VMCS_HOST_IA32_PERF_GLOBAL_CTRL 0x00002C04
320 #define VMCS_HOST_IA32_PKRS 0x00002C06
321 /* 32-bit control fields */
322 #define VMCS_PINBASED_CTLS 0x00004000
323 #define PIN_CTLS_INT_EXITING __BIT(0)
324 #define PIN_CTLS_NMI_EXITING __BIT(3)
325 #define PIN_CTLS_VIRTUAL_NMIS __BIT(5)
326 #define PIN_CTLS_ACTIVATE_PREEMPT_TIMER __BIT(6)
327 #define PIN_CTLS_PROCESS_POSTED_INTS __BIT(7)
328 #define VMCS_PROCBASED_CTLS 0x00004002
329 #define PROC_CTLS_INT_WINDOW_EXITING __BIT(2)
330 #define PROC_CTLS_USE_TSC_OFFSETTING __BIT(3)
331 #define PROC_CTLS_HLT_EXITING __BIT(7)
332 #define PROC_CTLS_INVLPG_EXITING __BIT(9)
333 #define PROC_CTLS_MWAIT_EXITING __BIT(10)
334 #define PROC_CTLS_RDPMC_EXITING __BIT(11)
335 #define PROC_CTLS_RDTSC_EXITING __BIT(12)
336 #define PROC_CTLS_RCR3_EXITING __BIT(15)
337 #define PROC_CTLS_LCR3_EXITING __BIT(16)
338 #define PROC_CTLS_RCR8_EXITING __BIT(19)
339 #define PROC_CTLS_LCR8_EXITING __BIT(20)
340 #define PROC_CTLS_USE_TPR_SHADOW __BIT(21)
341 #define PROC_CTLS_NMI_WINDOW_EXITING __BIT(22)
342 #define PROC_CTLS_DR_EXITING __BIT(23)
343 #define PROC_CTLS_UNCOND_IO_EXITING __BIT(24)
344 #define PROC_CTLS_USE_IO_BITMAPS __BIT(25)
345 #define PROC_CTLS_MONITOR_TRAP_FLAG __BIT(27)
346 #define PROC_CTLS_USE_MSR_BITMAPS __BIT(28)
347 #define PROC_CTLS_MONITOR_EXITING __BIT(29)
348 #define PROC_CTLS_PAUSE_EXITING __BIT(30)
349 #define PROC_CTLS_ACTIVATE_CTLS2 __BIT(31)
350 #define VMCS_EXCEPTION_BITMAP 0x00004004
351 #define VMCS_PF_ERROR_MASK 0x00004006
352 #define VMCS_PF_ERROR_MATCH 0x00004008
353 #define VMCS_CR3_TARGET_COUNT 0x0000400A
354 #define VMCS_EXIT_CTLS 0x0000400C
355 #define EXIT_CTLS_SAVE_DEBUG_CONTROLS __BIT(2)
356 #define EXIT_CTLS_HOST_LONG_MODE __BIT(9)
357 #define EXIT_CTLS_LOAD_PERFGLOBALCTRL __BIT(12)
358 #define EXIT_CTLS_ACK_INTERRUPT __BIT(15)
359 #define EXIT_CTLS_SAVE_PAT __BIT(18)
360 #define EXIT_CTLS_LOAD_PAT __BIT(19)
361 #define EXIT_CTLS_SAVE_EFER __BIT(20)
362 #define EXIT_CTLS_LOAD_EFER __BIT(21)
363 #define EXIT_CTLS_SAVE_PREEMPT_TIMER __BIT(22)
364 #define EXIT_CTLS_CLEAR_BNDCFGS __BIT(23)
365 #define EXIT_CTLS_CONCEAL_PT __BIT(24)
366 #define EXIT_CTLS_CLEAR_RTIT_CTL __BIT(25)
367 #define EXIT_CTLS_LOAD_CET __BIT(28)
368 #define EXIT_CTLS_LOAD_PKRS __BIT(29)
369 #define VMCS_EXIT_MSR_STORE_COUNT 0x0000400E
370 #define VMCS_EXIT_MSR_LOAD_COUNT 0x00004010
371 #define VMCS_ENTRY_CTLS 0x00004012
372 #define ENTRY_CTLS_LOAD_DEBUG_CONTROLS __BIT(2)
373 #define ENTRY_CTLS_LONG_MODE __BIT(9)
374 #define ENTRY_CTLS_SMM __BIT(10)
375 #define ENTRY_CTLS_DISABLE_DUAL __BIT(11)
376 #define ENTRY_CTLS_LOAD_PERFGLOBALCTRL __BIT(13)
377 #define ENTRY_CTLS_LOAD_PAT __BIT(14)
378 #define ENTRY_CTLS_LOAD_EFER __BIT(15)
379 #define ENTRY_CTLS_LOAD_BNDCFGS __BIT(16)
380 #define ENTRY_CTLS_CONCEAL_PT __BIT(17)
381 #define ENTRY_CTLS_LOAD_RTIT_CTL __BIT(18)
382 #define ENTRY_CTLS_LOAD_CET __BIT(20)
383 #define ENTRY_CTLS_LOAD_PKRS __BIT(22)
384 #define VMCS_ENTRY_MSR_LOAD_COUNT 0x00004014
385 #define VMCS_ENTRY_INTR_INFO 0x00004016
386 #define INTR_INFO_VECTOR __BITS(7,0)
387 #define INTR_INFO_TYPE __BITS(10,8)
388 #define INTR_TYPE_EXT_INT 0
389 #define INTR_TYPE_NMI 2
390 #define INTR_TYPE_HW_EXC 3
391 #define INTR_TYPE_SW_INT 4
392 #define INTR_TYPE_PRIV_SW_EXC 5
393 #define INTR_TYPE_SW_EXC 6
394 #define INTR_TYPE_OTHER 7
395 #define INTR_INFO_ERROR __BIT(11)
396 #define INTR_INFO_VALID __BIT(31)
397 #define VMCS_ENTRY_EXCEPTION_ERROR 0x00004018
398 #define VMCS_ENTRY_INSTRUCTION_LENGTH 0x0000401A
399 #define VMCS_TPR_THRESHOLD 0x0000401C
400 #define VMCS_PROCBASED_CTLS2 0x0000401E
401 #define PROC_CTLS2_VIRT_APIC_ACCESSES __BIT(0)
402 #define PROC_CTLS2_ENABLE_EPT __BIT(1)
403 #define PROC_CTLS2_DESC_TABLE_EXITING __BIT(2)
404 #define PROC_CTLS2_ENABLE_RDTSCP __BIT(3)
405 #define PROC_CTLS2_VIRT_X2APIC __BIT(4)
406 #define PROC_CTLS2_ENABLE_VPID __BIT(5)
407 #define PROC_CTLS2_WBINVD_EXITING __BIT(6)
408 #define PROC_CTLS2_UNRESTRICTED_GUEST __BIT(7)
409 #define PROC_CTLS2_APIC_REG_VIRT __BIT(8)
410 #define PROC_CTLS2_VIRT_INT_DELIVERY __BIT(9)
411 #define PROC_CTLS2_PAUSE_LOOP_EXITING __BIT(10)
412 #define PROC_CTLS2_RDRAND_EXITING __BIT(11)
413 #define PROC_CTLS2_INVPCID_ENABLE __BIT(12)
414 #define PROC_CTLS2_VMFUNC_ENABLE __BIT(13)
415 #define PROC_CTLS2_VMCS_SHADOWING __BIT(14)
416 #define PROC_CTLS2_ENCLS_EXITING __BIT(15)
417 #define PROC_CTLS2_RDSEED_EXITING __BIT(16)
418 #define PROC_CTLS2_PML_ENABLE __BIT(17)
419 #define PROC_CTLS2_EPT_VIOLATION __BIT(18)
420 #define PROC_CTLS2_CONCEAL_VMX_FROM_PT __BIT(19)
421 #define PROC_CTLS2_XSAVES_ENABLE __BIT(20)
422 #define PROC_CTLS2_MODE_BASED_EXEC_EPT __BIT(22)
423 #define PROC_CTLS2_SUBPAGE_PERMISSIONS __BIT(23)
424 #define PROC_CTLS2_PT_USES_GPA __BIT(24)
425 #define PROC_CTLS2_USE_TSC_SCALING __BIT(25)
426 #define PROC_CTLS2_WAIT_PAUSE_ENABLE __BIT(26)
427 #define PROC_CTLS2_ENCLV_EXITING __BIT(28)
428 #define VMCS_PLE_GAP 0x00004020
429 #define VMCS_PLE_WINDOW 0x00004022
430 /* 32-bit read-only data fields */
431 #define VMCS_INSTRUCTION_ERROR 0x00004400
432 #define VMCS_EXIT_REASON 0x00004402
433 #define VMCS_EXIT_INTR_INFO 0x00004404
434 #define VMCS_EXIT_INTR_ERRCODE 0x00004406
435 #define VMCS_IDT_VECTORING_INFO 0x00004408
436 #define VMCS_IDT_VECTORING_ERROR 0x0000440A
437 #define VMCS_EXIT_INSTRUCTION_LENGTH 0x0000440C
438 #define VMCS_EXIT_INSTRUCTION_INFO 0x0000440E
439 /* 32-bit guest-state fields */
440 #define VMCS_GUEST_ES_LIMIT 0x00004800
441 #define VMCS_GUEST_CS_LIMIT 0x00004802
442 #define VMCS_GUEST_SS_LIMIT 0x00004804
443 #define VMCS_GUEST_DS_LIMIT 0x00004806
444 #define VMCS_GUEST_FS_LIMIT 0x00004808
445 #define VMCS_GUEST_GS_LIMIT 0x0000480A
446 #define VMCS_GUEST_LDTR_LIMIT 0x0000480C
447 #define VMCS_GUEST_TR_LIMIT 0x0000480E
448 #define VMCS_GUEST_GDTR_LIMIT 0x00004810
449 #define VMCS_GUEST_IDTR_LIMIT 0x00004812
450 #define VMCS_GUEST_ES_ACCESS_RIGHTS 0x00004814
451 #define VMCS_GUEST_CS_ACCESS_RIGHTS 0x00004816
452 #define VMCS_GUEST_SS_ACCESS_RIGHTS 0x00004818
453 #define VMCS_GUEST_DS_ACCESS_RIGHTS 0x0000481A
454 #define VMCS_GUEST_FS_ACCESS_RIGHTS 0x0000481C
455 #define VMCS_GUEST_GS_ACCESS_RIGHTS 0x0000481E
456 #define VMCS_GUEST_LDTR_ACCESS_RIGHTS 0x00004820
457 #define VMCS_GUEST_TR_ACCESS_RIGHTS 0x00004822
458 #define VMCS_GUEST_INTERRUPTIBILITY 0x00004824
459 #define INT_STATE_STI __BIT(0)
460 #define INT_STATE_MOVSS __BIT(1)
461 #define INT_STATE_SMI __BIT(2)
462 #define INT_STATE_NMI __BIT(3)
463 #define INT_STATE_ENCLAVE __BIT(4)
464 #define VMCS_GUEST_ACTIVITY 0x00004826
465 #define VMCS_GUEST_SMBASE 0x00004828
466 #define VMCS_GUEST_IA32_SYSENTER_CS 0x0000482A
467 #define VMCS_PREEMPTION_TIMER_VALUE 0x0000482E
468 /* 32-bit host state fields */
469 #define VMCS_HOST_IA32_SYSENTER_CS 0x00004C00
470 /* Natural-Width control fields */
471 #define VMCS_CR0_MASK 0x00006000
472 #define VMCS_CR4_MASK 0x00006002
473 #define VMCS_CR0_SHADOW 0x00006004
474 #define VMCS_CR4_SHADOW 0x00006006
475 #define VMCS_CR3_TARGET0 0x00006008
476 #define VMCS_CR3_TARGET1 0x0000600A
477 #define VMCS_CR3_TARGET2 0x0000600C
478 #define VMCS_CR3_TARGET3 0x0000600E
479 /* Natural-Width read-only fields */
480 #define VMCS_EXIT_QUALIFICATION 0x00006400
481 #define VMCS_IO_RCX 0x00006402
482 #define VMCS_IO_RSI 0x00006404
483 #define VMCS_IO_RDI 0x00006406
484 #define VMCS_IO_RIP 0x00006408
485 #define VMCS_GUEST_LINEAR_ADDRESS 0x0000640A
486 /* Natural-Width guest-state fields */
487 #define VMCS_GUEST_CR0 0x00006800
488 #define VMCS_GUEST_CR3 0x00006802
489 #define VMCS_GUEST_CR4 0x00006804
490 #define VMCS_GUEST_ES_BASE 0x00006806
491 #define VMCS_GUEST_CS_BASE 0x00006808
492 #define VMCS_GUEST_SS_BASE 0x0000680A
493 #define VMCS_GUEST_DS_BASE 0x0000680C
494 #define VMCS_GUEST_FS_BASE 0x0000680E
495 #define VMCS_GUEST_GS_BASE 0x00006810
496 #define VMCS_GUEST_LDTR_BASE 0x00006812
497 #define VMCS_GUEST_TR_BASE 0x00006814
498 #define VMCS_GUEST_GDTR_BASE 0x00006816
499 #define VMCS_GUEST_IDTR_BASE 0x00006818
500 #define VMCS_GUEST_DR7 0x0000681A
501 #define VMCS_GUEST_RSP 0x0000681C
502 #define VMCS_GUEST_RIP 0x0000681E
503 #define VMCS_GUEST_RFLAGS 0x00006820
504 #define VMCS_GUEST_PENDING_DBG_EXCEPTIONS 0x00006822
505 #define VMCS_GUEST_IA32_SYSENTER_ESP 0x00006824
506 #define VMCS_GUEST_IA32_SYSENTER_EIP 0x00006826
507 #define VMCS_GUEST_IA32_S_CET 0x00006828
508 #define VMCS_GUEST_SSP 0x0000682A
509 #define VMCS_GUEST_IA32_INTR_SSP_TABLE 0x0000682C
510 /* Natural-Width host-state fields */
511 #define VMCS_HOST_CR0 0x00006C00
512 #define VMCS_HOST_CR3 0x00006C02
513 #define VMCS_HOST_CR4 0x00006C04
514 #define VMCS_HOST_FS_BASE 0x00006C06
515 #define VMCS_HOST_GS_BASE 0x00006C08
516 #define VMCS_HOST_TR_BASE 0x00006C0A
517 #define VMCS_HOST_GDTR_BASE 0x00006C0C
518 #define VMCS_HOST_IDTR_BASE 0x00006C0E
519 #define VMCS_HOST_IA32_SYSENTER_ESP 0x00006C10
520 #define VMCS_HOST_IA32_SYSENTER_EIP 0x00006C12
521 #define VMCS_HOST_RSP 0x00006C14
522 #define VMCS_HOST_RIP 0x00006C16
523 #define VMCS_HOST_IA32_S_CET 0x00006C18
524 #define VMCS_HOST_SSP 0x00006C1A
525 #define VMCS_HOST_IA32_INTR_SSP_TABLE 0x00006C1C
526
527 /* VMX basic exit reasons. */
528 #define VMCS_EXITCODE_EXC_NMI 0
529 #define VMCS_EXITCODE_EXT_INT 1
530 #define VMCS_EXITCODE_SHUTDOWN 2
531 #define VMCS_EXITCODE_INIT 3
532 #define VMCS_EXITCODE_SIPI 4
533 #define VMCS_EXITCODE_SMI 5
534 #define VMCS_EXITCODE_OTHER_SMI 6
535 #define VMCS_EXITCODE_INT_WINDOW 7
536 #define VMCS_EXITCODE_NMI_WINDOW 8
537 #define VMCS_EXITCODE_TASK_SWITCH 9
538 #define VMCS_EXITCODE_CPUID 10
539 #define VMCS_EXITCODE_GETSEC 11
540 #define VMCS_EXITCODE_HLT 12
541 #define VMCS_EXITCODE_INVD 13
542 #define VMCS_EXITCODE_INVLPG 14
543 #define VMCS_EXITCODE_RDPMC 15
544 #define VMCS_EXITCODE_RDTSC 16
545 #define VMCS_EXITCODE_RSM 17
546 #define VMCS_EXITCODE_VMCALL 18
547 #define VMCS_EXITCODE_VMCLEAR 19
548 #define VMCS_EXITCODE_VMLAUNCH 20
549 #define VMCS_EXITCODE_VMPTRLD 21
550 #define VMCS_EXITCODE_VMPTRST 22
551 #define VMCS_EXITCODE_VMREAD 23
552 #define VMCS_EXITCODE_VMRESUME 24
553 #define VMCS_EXITCODE_VMWRITE 25
554 #define VMCS_EXITCODE_VMXOFF 26
555 #define VMCS_EXITCODE_VMXON 27
556 #define VMCS_EXITCODE_CR 28
557 #define VMCS_EXITCODE_DR 29
558 #define VMCS_EXITCODE_IO 30
559 #define VMCS_EXITCODE_RDMSR 31
560 #define VMCS_EXITCODE_WRMSR 32
561 #define VMCS_EXITCODE_FAIL_GUEST_INVALID 33
562 #define VMCS_EXITCODE_FAIL_MSR_INVALID 34
563 #define VMCS_EXITCODE_MWAIT 36
564 #define VMCS_EXITCODE_TRAP_FLAG 37
565 #define VMCS_EXITCODE_MONITOR 39
566 #define VMCS_EXITCODE_PAUSE 40
567 #define VMCS_EXITCODE_FAIL_MACHINE_CHECK 41
568 #define VMCS_EXITCODE_TPR_BELOW 43
569 #define VMCS_EXITCODE_APIC_ACCESS 44
570 #define VMCS_EXITCODE_VEOI 45
571 #define VMCS_EXITCODE_GDTR_IDTR 46
572 #define VMCS_EXITCODE_LDTR_TR 47
573 #define VMCS_EXITCODE_EPT_VIOLATION 48
574 #define VMCS_EXITCODE_EPT_MISCONFIG 49
575 #define VMCS_EXITCODE_INVEPT 50
576 #define VMCS_EXITCODE_RDTSCP 51
577 #define VMCS_EXITCODE_PREEMPT_TIMEOUT 52
578 #define VMCS_EXITCODE_INVVPID 53
579 #define VMCS_EXITCODE_WBINVD 54
580 #define VMCS_EXITCODE_XSETBV 55
581 #define VMCS_EXITCODE_APIC_WRITE 56
582 #define VMCS_EXITCODE_RDRAND 57
583 #define VMCS_EXITCODE_INVPCID 58
584 #define VMCS_EXITCODE_VMFUNC 59
585 #define VMCS_EXITCODE_ENCLS 60
586 #define VMCS_EXITCODE_RDSEED 61
587 #define VMCS_EXITCODE_PAGE_LOG_FULL 62
588 #define VMCS_EXITCODE_XSAVES 63
589 #define VMCS_EXITCODE_XRSTORS 64
590 #define VMCS_EXITCODE_SPP 66
591 #define VMCS_EXITCODE_UMWAIT 67
592 #define VMCS_EXITCODE_TPAUSE 68
593
594 /* -------------------------------------------------------------------------- */
595
596 static void vmx_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
597 static void vmx_vcpu_state_commit(struct nvmm_cpu *);
598
599 #define VMX_MSRLIST_STAR 0
600 #define VMX_MSRLIST_LSTAR 1
601 #define VMX_MSRLIST_CSTAR 2
602 #define VMX_MSRLIST_SFMASK 3
603 #define VMX_MSRLIST_KERNELGSBASE 4
604 #define VMX_MSRLIST_EXIT_NMSR 5
605 #define VMX_MSRLIST_L1DFLUSH 5
606
607 /* On entry, we may do +1 to include L1DFLUSH. */
608 static size_t vmx_msrlist_entry_nmsr __read_mostly = VMX_MSRLIST_EXIT_NMSR;
609
610 struct vmxon {
611 uint32_t ident;
612 #define VMXON_IDENT_REVISION __BITS(30,0)
613
614 uint8_t data[PAGE_SIZE - 4];
615 } __packed;
616
617 CTASSERT(sizeof(struct vmxon) == PAGE_SIZE);
618
619 struct vmxoncpu {
620 vaddr_t va;
621 paddr_t pa;
622 };
623
624 static struct vmxoncpu vmxoncpu[MAXCPUS];
625
626 struct vmcs {
627 uint32_t ident;
628 #define VMCS_IDENT_REVISION __BITS(30,0)
629 #define VMCS_IDENT_SHADOW __BIT(31)
630
631 uint32_t abort;
632 uint8_t data[PAGE_SIZE - 8];
633 } __packed;
634
635 CTASSERT(sizeof(struct vmcs) == PAGE_SIZE);
636
637 struct msr_entry {
638 uint32_t msr;
639 uint32_t rsvd;
640 uint64_t val;
641 } __packed;
642
643 #define VPID_MAX 0xFFFF
644
645 /* Make sure we never run out of VPIDs. */
646 CTASSERT(VPID_MAX-1 >= NVMM_MAX_MACHINES * NVMM_MAX_VCPUS);
647
648 static uint64_t vmx_tlb_flush_op __read_mostly;
649 static uint64_t vmx_ept_flush_op __read_mostly;
650 static uint64_t vmx_eptp_type __read_mostly;
651
652 static uint64_t vmx_pinbased_ctls __read_mostly;
653 static uint64_t vmx_procbased_ctls __read_mostly;
654 static uint64_t vmx_procbased_ctls2 __read_mostly;
655 static uint64_t vmx_entry_ctls __read_mostly;
656 static uint64_t vmx_exit_ctls __read_mostly;
657
658 static uint64_t vmx_cr0_fixed0 __read_mostly;
659 static uint64_t vmx_cr0_fixed1 __read_mostly;
660 static uint64_t vmx_cr4_fixed0 __read_mostly;
661 static uint64_t vmx_cr4_fixed1 __read_mostly;
662
663 extern bool pmap_ept_has_ad;
664
665 #define VMX_PINBASED_CTLS_ONE \
666 (PIN_CTLS_INT_EXITING| \
667 PIN_CTLS_NMI_EXITING| \
668 PIN_CTLS_VIRTUAL_NMIS)
669
670 #define VMX_PINBASED_CTLS_ZERO 0
671
672 #define VMX_PROCBASED_CTLS_ONE \
673 (PROC_CTLS_USE_TSC_OFFSETTING| \
674 PROC_CTLS_HLT_EXITING| \
675 PROC_CTLS_MWAIT_EXITING | \
676 PROC_CTLS_RDPMC_EXITING | \
677 PROC_CTLS_RCR8_EXITING | \
678 PROC_CTLS_LCR8_EXITING | \
679 PROC_CTLS_UNCOND_IO_EXITING | /* no I/O bitmap */ \
680 PROC_CTLS_USE_MSR_BITMAPS | \
681 PROC_CTLS_MONITOR_EXITING | \
682 PROC_CTLS_ACTIVATE_CTLS2)
683
684 #define VMX_PROCBASED_CTLS_ZERO \
685 (PROC_CTLS_RCR3_EXITING| \
686 PROC_CTLS_LCR3_EXITING)
687
688 #define VMX_PROCBASED_CTLS2_ONE \
689 (PROC_CTLS2_ENABLE_EPT| \
690 PROC_CTLS2_ENABLE_VPID| \
691 PROC_CTLS2_UNRESTRICTED_GUEST)
692
693 #define VMX_PROCBASED_CTLS2_ZERO 0
694
695 #define VMX_ENTRY_CTLS_ONE \
696 (ENTRY_CTLS_LOAD_DEBUG_CONTROLS| \
697 ENTRY_CTLS_LOAD_EFER| \
698 ENTRY_CTLS_LOAD_PAT)
699
700 #define VMX_ENTRY_CTLS_ZERO \
701 (ENTRY_CTLS_SMM| \
702 ENTRY_CTLS_DISABLE_DUAL)
703
704 #define VMX_EXIT_CTLS_ONE \
705 (EXIT_CTLS_SAVE_DEBUG_CONTROLS| \
706 EXIT_CTLS_HOST_LONG_MODE| \
707 EXIT_CTLS_SAVE_PAT| \
708 EXIT_CTLS_LOAD_PAT| \
709 EXIT_CTLS_SAVE_EFER| \
710 EXIT_CTLS_LOAD_EFER)
711
712 #define VMX_EXIT_CTLS_ZERO 0
713
714 static uint8_t *vmx_asidmap __read_mostly;
715 static uint32_t vmx_maxasid __read_mostly;
716 static kmutex_t vmx_asidlock __cacheline_aligned;
717
718 #define VMX_XCR0_MASK_DEFAULT (XCR0_X87|XCR0_SSE)
719 static uint64_t vmx_xcr0_mask __read_mostly;
720
721 #define VMX_NCPUIDS 32
722
723 #define VMCS_NPAGES 1
724 #define VMCS_SIZE (VMCS_NPAGES * PAGE_SIZE)
725
726 #define MSRBM_NPAGES 1
727 #define MSRBM_SIZE (MSRBM_NPAGES * PAGE_SIZE)
728
729 #define CR0_STATIC_MASK \
730 (CR0_ET | CR0_NW | CR0_CD)
731
732 #define CR4_VALID \
733 (CR4_VME | \
734 CR4_PVI | \
735 CR4_TSD | \
736 CR4_DE | \
737 CR4_PSE | \
738 CR4_PAE | \
739 CR4_MCE | \
740 CR4_PGE | \
741 CR4_PCE | \
742 CR4_OSFXSR | \
743 CR4_OSXMMEXCPT | \
744 CR4_UMIP | \
745 /* CR4_LA57 excluded */ \
746 /* CR4_VMXE excluded */ \
747 /* CR4_SMXE excluded */ \
748 CR4_FSGSBASE | \
749 CR4_PCIDE | \
750 CR4_OSXSAVE | \
751 CR4_SMEP | \
752 CR4_SMAP \
753 /* CR4_PKE excluded */ \
754 /* CR4_CET excluded */ \
755 /* CR4_PKS excluded */)
756 #define CR4_INVALID \
757 (0xFFFFFFFFFFFFFFFFULL & ~CR4_VALID)
758
759 #define EFER_TLB_FLUSH \
760 (EFER_NXE|EFER_LMA|EFER_LME)
761 #define CR0_TLB_FLUSH \
762 (CR0_PG|CR0_WP|CR0_CD|CR0_NW)
763 #define CR4_TLB_FLUSH \
764 (CR4_PSE|CR4_PAE|CR4_PGE|CR4_PCIDE|CR4_SMEP)
765
766 /* -------------------------------------------------------------------------- */
767
768 struct vmx_machdata {
769 volatile uint64_t mach_htlb_gen;
770 };
771
772 static const size_t vmx_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
773 [NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
774 sizeof(struct nvmm_vcpu_conf_cpuid),
775 [NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
776 sizeof(struct nvmm_vcpu_conf_tpr)
777 };
778
779 struct vmx_cpudata {
780 /* General */
781 uint64_t asid;
782 bool gtlb_want_flush;
783 bool gtsc_want_update;
784 uint64_t vcpu_htlb_gen;
785 kcpuset_t *htlb_want_flush;
786
787 /* VMCS */
788 struct vmcs *vmcs;
789 paddr_t vmcs_pa;
790 size_t vmcs_refcnt;
791 struct cpu_info *vmcs_ci;
792 bool vmcs_launched;
793
794 /* MSR bitmap */
795 uint8_t *msrbm;
796 paddr_t msrbm_pa;
797
798 /* Host state */
799 uint64_t hxcr0;
800 uint64_t star;
801 uint64_t lstar;
802 uint64_t cstar;
803 uint64_t sfmask;
804 uint64_t kernelgsbase;
805
806 /* Intr state */
807 bool int_window_exit;
808 bool nmi_window_exit;
809 bool evt_pending;
810
811 /* Guest state */
812 struct msr_entry *gmsr;
813 paddr_t gmsr_pa;
814 uint64_t gmsr_misc_enable;
815 uint64_t gcr2;
816 uint64_t gcr8;
817 uint64_t gxcr0;
818 uint64_t gprs[NVMM_X64_NGPR];
819 uint64_t drs[NVMM_X64_NDR];
820 uint64_t gtsc;
821 struct xsave_header gfpu __aligned(64);
822
823 /* VCPU configuration. */
824 bool cpuidpresent[VMX_NCPUIDS];
825 struct nvmm_vcpu_conf_cpuid cpuid[VMX_NCPUIDS];
826 struct nvmm_vcpu_conf_tpr tpr;
827 };
828
829 static const struct {
830 uint64_t selector;
831 uint64_t attrib;
832 uint64_t limit;
833 uint64_t base;
834 } vmx_guest_segs[NVMM_X64_NSEG] = {
835 [NVMM_X64_SEG_ES] = {
836 VMCS_GUEST_ES_SELECTOR,
837 VMCS_GUEST_ES_ACCESS_RIGHTS,
838 VMCS_GUEST_ES_LIMIT,
839 VMCS_GUEST_ES_BASE
840 },
841 [NVMM_X64_SEG_CS] = {
842 VMCS_GUEST_CS_SELECTOR,
843 VMCS_GUEST_CS_ACCESS_RIGHTS,
844 VMCS_GUEST_CS_LIMIT,
845 VMCS_GUEST_CS_BASE
846 },
847 [NVMM_X64_SEG_SS] = {
848 VMCS_GUEST_SS_SELECTOR,
849 VMCS_GUEST_SS_ACCESS_RIGHTS,
850 VMCS_GUEST_SS_LIMIT,
851 VMCS_GUEST_SS_BASE
852 },
853 [NVMM_X64_SEG_DS] = {
854 VMCS_GUEST_DS_SELECTOR,
855 VMCS_GUEST_DS_ACCESS_RIGHTS,
856 VMCS_GUEST_DS_LIMIT,
857 VMCS_GUEST_DS_BASE
858 },
859 [NVMM_X64_SEG_FS] = {
860 VMCS_GUEST_FS_SELECTOR,
861 VMCS_GUEST_FS_ACCESS_RIGHTS,
862 VMCS_GUEST_FS_LIMIT,
863 VMCS_GUEST_FS_BASE
864 },
865 [NVMM_X64_SEG_GS] = {
866 VMCS_GUEST_GS_SELECTOR,
867 VMCS_GUEST_GS_ACCESS_RIGHTS,
868 VMCS_GUEST_GS_LIMIT,
869 VMCS_GUEST_GS_BASE
870 },
871 [NVMM_X64_SEG_GDT] = {
872 0, /* doesn't exist */
873 0, /* doesn't exist */
874 VMCS_GUEST_GDTR_LIMIT,
875 VMCS_GUEST_GDTR_BASE
876 },
877 [NVMM_X64_SEG_IDT] = {
878 0, /* doesn't exist */
879 0, /* doesn't exist */
880 VMCS_GUEST_IDTR_LIMIT,
881 VMCS_GUEST_IDTR_BASE
882 },
883 [NVMM_X64_SEG_LDT] = {
884 VMCS_GUEST_LDTR_SELECTOR,
885 VMCS_GUEST_LDTR_ACCESS_RIGHTS,
886 VMCS_GUEST_LDTR_LIMIT,
887 VMCS_GUEST_LDTR_BASE
888 },
889 [NVMM_X64_SEG_TR] = {
890 VMCS_GUEST_TR_SELECTOR,
891 VMCS_GUEST_TR_ACCESS_RIGHTS,
892 VMCS_GUEST_TR_LIMIT,
893 VMCS_GUEST_TR_BASE
894 }
895 };
896
897 /* -------------------------------------------------------------------------- */
898
899 static uint64_t
900 vmx_get_revision(void)
901 {
902 uint64_t msr;
903
904 msr = rdmsr(MSR_IA32_VMX_BASIC);
905 msr &= IA32_VMX_BASIC_IDENT;
906
907 return msr;
908 }
909
910 static void
911 vmx_vmclear_ipi(void *arg1, void *arg2)
912 {
913 paddr_t vmcs_pa = (paddr_t)arg1;
914 vmx_vmclear(&vmcs_pa);
915 }
916
917 static void
918 vmx_vmclear_remote(struct cpu_info *ci, paddr_t vmcs_pa)
919 {
920 uint64_t xc;
921 int bound;
922
923 KASSERT(kpreempt_disabled());
924
925 bound = curlwp_bind();
926 kpreempt_enable();
927
928 xc = xc_unicast(XC_HIGHPRI, vmx_vmclear_ipi, (void *)vmcs_pa, NULL, ci);
929 xc_wait(xc);
930
931 kpreempt_disable();
932 curlwp_bindx(bound);
933 }
934
935 static void
936 vmx_vmcs_enter(struct nvmm_cpu *vcpu)
937 {
938 struct vmx_cpudata *cpudata = vcpu->cpudata;
939 struct cpu_info *vmcs_ci;
940
941 cpudata->vmcs_refcnt++;
942 if (cpudata->vmcs_refcnt > 1) {
943 KASSERT(kpreempt_disabled());
944 KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
945 return;
946 }
947
948 vmcs_ci = cpudata->vmcs_ci;
949 cpudata->vmcs_ci = (void *)0x00FFFFFFFFFFFFFF; /* clobber */
950
951 kpreempt_disable();
952
953 if (vmcs_ci == NULL) {
954 /* This VMCS is loaded for the first time. */
955 vmx_vmclear(&cpudata->vmcs_pa);
956 cpudata->vmcs_launched = false;
957 } else if (vmcs_ci != curcpu()) {
958 /* This VMCS is active on a remote CPU. */
959 vmx_vmclear_remote(vmcs_ci, cpudata->vmcs_pa);
960 cpudata->vmcs_launched = false;
961 } else {
962 /* This VMCS is active on curcpu, nothing to do. */
963 }
964
965 vmx_vmptrld(&cpudata->vmcs_pa);
966 }
967
968 static void
969 vmx_vmcs_leave(struct nvmm_cpu *vcpu)
970 {
971 struct vmx_cpudata *cpudata = vcpu->cpudata;
972
973 KASSERT(kpreempt_disabled());
974 KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
975 KASSERT(cpudata->vmcs_refcnt > 0);
976 cpudata->vmcs_refcnt--;
977
978 if (cpudata->vmcs_refcnt > 0) {
979 return;
980 }
981
982 cpudata->vmcs_ci = curcpu();
983 kpreempt_enable();
984 }
985
986 static void
987 vmx_vmcs_destroy(struct nvmm_cpu *vcpu)
988 {
989 struct vmx_cpudata *cpudata = vcpu->cpudata;
990
991 KASSERT(kpreempt_disabled());
992 KASSERT(vmx_vmptrst() == cpudata->vmcs_pa);
993 KASSERT(cpudata->vmcs_refcnt == 1);
994 cpudata->vmcs_refcnt--;
995
996 vmx_vmclear(&cpudata->vmcs_pa);
997 kpreempt_enable();
998 }
999
1000 /* -------------------------------------------------------------------------- */
1001
1002 static void
1003 vmx_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
1004 {
1005 struct vmx_cpudata *cpudata = vcpu->cpudata;
1006 uint64_t ctls1;
1007
1008 ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
1009
1010 if (nmi) {
1011 // XXX INT_STATE_NMI?
1012 ctls1 |= PROC_CTLS_NMI_WINDOW_EXITING;
1013 cpudata->nmi_window_exit = true;
1014 } else {
1015 ctls1 |= PROC_CTLS_INT_WINDOW_EXITING;
1016 cpudata->int_window_exit = true;
1017 }
1018
1019 vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
1020 }
1021
1022 static void
1023 vmx_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
1024 {
1025 struct vmx_cpudata *cpudata = vcpu->cpudata;
1026 uint64_t ctls1;
1027
1028 ctls1 = vmx_vmread(VMCS_PROCBASED_CTLS);
1029
1030 if (nmi) {
1031 ctls1 &= ~PROC_CTLS_NMI_WINDOW_EXITING;
1032 cpudata->nmi_window_exit = false;
1033 } else {
1034 ctls1 &= ~PROC_CTLS_INT_WINDOW_EXITING;
1035 cpudata->int_window_exit = false;
1036 }
1037
1038 vmx_vmwrite(VMCS_PROCBASED_CTLS, ctls1);
1039 }
1040
1041 static inline bool
1042 vmx_excp_has_rf(uint8_t vector)
1043 {
1044 switch (vector) {
1045 case 1: /* #DB */
1046 case 4: /* #OF */
1047 case 8: /* #DF */
1048 case 18: /* #MC */
1049 return false;
1050 default:
1051 return true;
1052 }
1053 }
1054
1055 static inline int
1056 vmx_excp_has_error(uint8_t vector)
1057 {
1058 switch (vector) {
1059 case 8: /* #DF */
1060 case 10: /* #TS */
1061 case 11: /* #NP */
1062 case 12: /* #SS */
1063 case 13: /* #GP */
1064 case 14: /* #PF */
1065 case 17: /* #AC */
1066 case 30: /* #SX */
1067 return 1;
1068 default:
1069 return 0;
1070 }
1071 }
1072
1073 static int
1074 vmx_vcpu_inject(struct nvmm_cpu *vcpu)
1075 {
1076 struct nvmm_comm_page *comm = vcpu->comm;
1077 struct vmx_cpudata *cpudata = vcpu->cpudata;
1078 int type = 0, err = 0, ret = EINVAL;
1079 uint64_t rflags, info, error;
1080 u_int evtype;
1081 uint8_t vector;
1082
1083 evtype = comm->event.type;
1084 vector = comm->event.vector;
1085 error = comm->event.u.excp.error;
1086 __insn_barrier();
1087
1088 vmx_vmcs_enter(vcpu);
1089
1090 switch (evtype) {
1091 case NVMM_VCPU_EVENT_EXCP:
1092 if (vector == 2 || vector >= 32)
1093 goto out;
1094 if (vector == 3 || vector == 0)
1095 goto out;
1096 if (vmx_excp_has_rf(vector)) {
1097 rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
1098 vmx_vmwrite(VMCS_GUEST_RFLAGS, rflags | PSL_RF);
1099 }
1100 type = INTR_TYPE_HW_EXC;
1101 err = vmx_excp_has_error(vector);
1102 break;
1103 case NVMM_VCPU_EVENT_INTR:
1104 type = INTR_TYPE_EXT_INT;
1105 if (vector == 2) {
1106 type = INTR_TYPE_NMI;
1107 vmx_event_waitexit_enable(vcpu, true);
1108 }
1109 err = 0;
1110 break;
1111 default:
1112 goto out;
1113 }
1114
1115 info =
1116 __SHIFTIN((uint64_t)vector, INTR_INFO_VECTOR) |
1117 __SHIFTIN((uint64_t)type, INTR_INFO_TYPE) |
1118 __SHIFTIN((uint64_t)err, INTR_INFO_ERROR) |
1119 __SHIFTIN((uint64_t)1, INTR_INFO_VALID);
1120 vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
1121 vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, error);
1122
1123 cpudata->evt_pending = true;
1124 ret = 0;
1125
1126 out:
1127 vmx_vmcs_leave(vcpu);
1128 return ret;
1129 }
1130
1131 static void
1132 vmx_inject_ud(struct nvmm_cpu *vcpu)
1133 {
1134 struct nvmm_comm_page *comm = vcpu->comm;
1135 int ret __diagused;
1136
1137 comm->event.type = NVMM_VCPU_EVENT_EXCP;
1138 comm->event.vector = 6;
1139 comm->event.u.excp.error = 0;
1140
1141 ret = vmx_vcpu_inject(vcpu);
1142 KASSERT(ret == 0);
1143 }
1144
1145 static void
1146 vmx_inject_gp(struct nvmm_cpu *vcpu)
1147 {
1148 struct nvmm_comm_page *comm = vcpu->comm;
1149 int ret __diagused;
1150
1151 comm->event.type = NVMM_VCPU_EVENT_EXCP;
1152 comm->event.vector = 13;
1153 comm->event.u.excp.error = 0;
1154
1155 ret = vmx_vcpu_inject(vcpu);
1156 KASSERT(ret == 0);
1157 }
1158
1159 static inline int
1160 vmx_vcpu_event_commit(struct nvmm_cpu *vcpu)
1161 {
1162 if (__predict_true(!vcpu->comm->event_commit)) {
1163 return 0;
1164 }
1165 vcpu->comm->event_commit = false;
1166 return vmx_vcpu_inject(vcpu);
1167 }
1168
1169 static inline void
1170 vmx_inkernel_advance(void)
1171 {
1172 uint64_t rip, inslen, intstate, rflags;
1173
1174 /*
1175 * Maybe we should also apply single-stepping and debug exceptions.
1176 * Matters for guest-ring3, because it can execute 'cpuid' under a
1177 * debugger.
1178 */
1179
1180 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1181 rip = vmx_vmread(VMCS_GUEST_RIP);
1182 vmx_vmwrite(VMCS_GUEST_RIP, rip + inslen);
1183
1184 rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
1185 vmx_vmwrite(VMCS_GUEST_RFLAGS, rflags & ~PSL_RF);
1186
1187 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
1188 vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY,
1189 intstate & ~(INT_STATE_STI|INT_STATE_MOVSS));
1190 }
1191
1192 static void
1193 vmx_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
1194 {
1195 exit->u.inv.hwcode = code;
1196 exit->reason = NVMM_VCPU_EXIT_INVALID;
1197 }
1198
1199 static void
1200 vmx_exit_exc_nmi(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1201 struct nvmm_vcpu_exit *exit)
1202 {
1203 uint64_t qual;
1204
1205 qual = vmx_vmread(VMCS_EXIT_INTR_INFO);
1206
1207 if ((qual & INTR_INFO_VALID) == 0) {
1208 goto error;
1209 }
1210 if (__SHIFTOUT(qual, INTR_INFO_TYPE) != INTR_TYPE_NMI) {
1211 goto error;
1212 }
1213
1214 exit->reason = NVMM_VCPU_EXIT_NONE;
1215 return;
1216
1217 error:
1218 vmx_exit_invalid(exit, VMCS_EXITCODE_EXC_NMI);
1219 }
1220
1221 #define VMX_CPUID_MAX_BASIC 0x16
1222 #define VMX_CPUID_MAX_HYPERVISOR 0x40000000
1223 #define VMX_CPUID_MAX_EXTENDED 0x80000008
1224 static uint32_t vmx_cpuid_max_basic __read_mostly;
1225 static uint32_t vmx_cpuid_max_extended __read_mostly;
1226
1227 static void
1228 vmx_inkernel_exec_cpuid(struct vmx_cpudata *cpudata, uint64_t eax, uint64_t ecx)
1229 {
1230 u_int descs[4];
1231
1232 x86_cpuid2(eax, ecx, descs);
1233 cpudata->gprs[NVMM_X64_GPR_RAX] = descs[0];
1234 cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
1235 cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
1236 cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
1237 }
1238
1239 static void
1240 vmx_inkernel_handle_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1241 uint64_t eax, uint64_t ecx)
1242 {
1243 struct vmx_cpudata *cpudata = vcpu->cpudata;
1244 unsigned int ncpus;
1245 uint64_t cr4;
1246
1247 if (eax < 0x40000000) {
1248 if (__predict_false(eax > vmx_cpuid_max_basic)) {
1249 eax = vmx_cpuid_max_basic;
1250 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1251 }
1252 } else if (eax < 0x80000000) {
1253 if (__predict_false(eax > VMX_CPUID_MAX_HYPERVISOR)) {
1254 eax = vmx_cpuid_max_basic;
1255 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1256 }
1257 } else {
1258 if (__predict_false(eax > vmx_cpuid_max_extended)) {
1259 eax = vmx_cpuid_max_basic;
1260 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1261 }
1262 }
1263
1264 switch (eax) {
1265 case 0x00000000:
1266 cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_basic;
1267 break;
1268 case 0x00000001:
1269 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_00000001.eax;
1270
1271 cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
1272 cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
1273 CPUID_LOCAL_APIC_ID);
1274
1275 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
1276 cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
1277 if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
1278 cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_PCID;
1279 }
1280
1281 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
1282
1283 /* CPUID2_OSXSAVE depends on CR4. */
1284 cr4 = vmx_vmread(VMCS_GUEST_CR4);
1285 if (!(cr4 & CR4_OSXSAVE)) {
1286 cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
1287 }
1288 break;
1289 case 0x00000002:
1290 break;
1291 case 0x00000003:
1292 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1293 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1294 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1295 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1296 break;
1297 case 0x00000004: /* Deterministic Cache Parameters */
1298 break; /* TODO? */
1299 case 0x00000005: /* MONITOR/MWAIT */
1300 case 0x00000006: /* Thermal and Power Management */
1301 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1302 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1303 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1304 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1305 break;
1306 case 0x00000007: /* Structured Extended Feature Flags Enumeration */
1307 switch (ecx) {
1308 case 0:
1309 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1310 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
1311 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
1312 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
1313 if (vmx_procbased_ctls2 & PROC_CTLS2_INVPCID_ENABLE) {
1314 cpudata->gprs[NVMM_X64_GPR_RBX] |= CPUID_SEF_INVPCID;
1315 }
1316 break;
1317 default:
1318 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1319 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1320 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1321 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1322 break;
1323 }
1324 break;
1325 case 0x00000008: /* Empty */
1326 case 0x00000009: /* Direct Cache Access Information */
1327 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1328 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1329 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1330 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1331 break;
1332 case 0x0000000A: /* Architectural Performance Monitoring */
1333 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1334 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1335 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1336 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1337 break;
1338 case 0x0000000B: /* Extended Topology Enumeration */
1339 switch (ecx) {
1340 case 0: /* Threads */
1341 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1342 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1343 cpudata->gprs[NVMM_X64_GPR_RCX] =
1344 __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
1345 __SHIFTIN(CPUID_TOP_LVLTYPE_SMT, CPUID_TOP_LVLTYPE);
1346 cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
1347 break;
1348 case 1: /* Cores */
1349 ncpus = atomic_load_relaxed(&mach->ncpus);
1350 cpudata->gprs[NVMM_X64_GPR_RAX] = ilog2(ncpus);
1351 cpudata->gprs[NVMM_X64_GPR_RBX] = ncpus;
1352 cpudata->gprs[NVMM_X64_GPR_RCX] =
1353 __SHIFTIN(ecx, CPUID_TOP_LVLNUM) |
1354 __SHIFTIN(CPUID_TOP_LVLTYPE_CORE, CPUID_TOP_LVLTYPE);
1355 cpudata->gprs[NVMM_X64_GPR_RDX] = vcpu->cpuid;
1356 break;
1357 default:
1358 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1359 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1360 cpudata->gprs[NVMM_X64_GPR_RCX] = 0; /* LVLTYPE_INVAL */
1361 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1362 break;
1363 }
1364 break;
1365 case 0x0000000C: /* Empty */
1366 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1367 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1368 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1369 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1370 break;
1371 case 0x0000000D: /* Processor Extended State Enumeration */
1372 if (vmx_xcr0_mask == 0) {
1373 break;
1374 }
1375 switch (ecx) {
1376 case 0:
1377 cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_xcr0_mask & 0xFFFFFFFF;
1378 if (cpudata->gxcr0 & XCR0_SSE) {
1379 cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
1380 } else {
1381 cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
1382 }
1383 cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
1384 cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
1385 cpudata->gprs[NVMM_X64_GPR_RDX] = vmx_xcr0_mask >> 32;
1386 break;
1387 case 1:
1388 cpudata->gprs[NVMM_X64_GPR_RAX] &=
1389 (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
1390 CPUID_PES1_XGETBV);
1391 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1392 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1393 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1394 break;
1395 default:
1396 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1397 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1398 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1399 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1400 break;
1401 }
1402 break;
1403 case 0x0000000E: /* Empty */
1404 case 0x0000000F: /* Intel RDT Monitoring Enumeration */
1405 case 0x00000010: /* Intel RDT Allocation Enumeration */
1406 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1407 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1408 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1409 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1410 break;
1411 case 0x00000011: /* Empty */
1412 case 0x00000012: /* Intel SGX Capability Enumeration */
1413 case 0x00000013: /* Empty */
1414 case 0x00000014: /* Intel Processor Trace Enumeration */
1415 cpudata->gprs[NVMM_X64_GPR_RAX] = 0;
1416 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1417 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1418 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1419 break;
1420 case 0x00000015: /* TSC and Nominal Core Crystal Clock Information */
1421 case 0x00000016: /* Processor Frequency Information */
1422 break;
1423
1424 case 0x40000000: /* Hypervisor Information */
1425 cpudata->gprs[NVMM_X64_GPR_RAX] = VMX_CPUID_MAX_HYPERVISOR;
1426 cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
1427 cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
1428 cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
1429 memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
1430 memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
1431 memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
1432 break;
1433
1434 case 0x80000000:
1435 cpudata->gprs[NVMM_X64_GPR_RAX] = vmx_cpuid_max_extended;
1436 break;
1437 case 0x80000001:
1438 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000001.eax;
1439 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
1440 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
1441 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
1442 break;
1443 case 0x80000002: /* Processor Brand String */
1444 case 0x80000003: /* Processor Brand String */
1445 case 0x80000004: /* Processor Brand String */
1446 case 0x80000005: /* Reserved Zero */
1447 case 0x80000006: /* Cache Information */
1448 break;
1449 case 0x80000007: /* TSC Information */
1450 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000007.eax;
1451 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000007.ebx;
1452 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000007.ecx;
1453 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000007.edx;
1454 break;
1455 case 0x80000008: /* Address Sizes */
1456 cpudata->gprs[NVMM_X64_GPR_RAX] &= nvmm_cpuid_80000008.eax;
1457 cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000008.ebx;
1458 cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000008.ecx;
1459 cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000008.edx;
1460 break;
1461
1462 default:
1463 break;
1464 }
1465 }
1466
1467 static void
1468 vmx_exit_insn(struct nvmm_vcpu_exit *exit, uint64_t reason)
1469 {
1470 uint64_t inslen, rip;
1471
1472 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1473 rip = vmx_vmread(VMCS_GUEST_RIP);
1474 exit->u.insn.npc = rip + inslen;
1475 exit->reason = reason;
1476 }
1477
1478 static void
1479 vmx_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1480 struct nvmm_vcpu_exit *exit)
1481 {
1482 struct vmx_cpudata *cpudata = vcpu->cpudata;
1483 struct nvmm_vcpu_conf_cpuid *cpuid;
1484 uint64_t eax, ecx;
1485 size_t i;
1486
1487 eax = cpudata->gprs[NVMM_X64_GPR_RAX];
1488 ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
1489 vmx_inkernel_exec_cpuid(cpudata, eax, ecx);
1490 vmx_inkernel_handle_cpuid(mach, vcpu, eax, ecx);
1491
1492 for (i = 0; i < VMX_NCPUIDS; i++) {
1493 if (!cpudata->cpuidpresent[i]) {
1494 continue;
1495 }
1496 cpuid = &cpudata->cpuid[i];
1497 if (cpuid->leaf != eax) {
1498 continue;
1499 }
1500
1501 if (cpuid->exit) {
1502 vmx_exit_insn(exit, NVMM_VCPU_EXIT_CPUID);
1503 return;
1504 }
1505 KASSERT(cpuid->mask);
1506
1507 /* del */
1508 cpudata->gprs[NVMM_X64_GPR_RAX] &= ~cpuid->u.mask.del.eax;
1509 cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
1510 cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
1511 cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
1512
1513 /* set */
1514 cpudata->gprs[NVMM_X64_GPR_RAX] |= cpuid->u.mask.set.eax;
1515 cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
1516 cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
1517 cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
1518
1519 break;
1520 }
1521
1522 vmx_inkernel_advance();
1523 exit->reason = NVMM_VCPU_EXIT_NONE;
1524 }
1525
1526 static void
1527 vmx_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1528 struct nvmm_vcpu_exit *exit)
1529 {
1530 struct vmx_cpudata *cpudata = vcpu->cpudata;
1531 uint64_t rflags;
1532
1533 if (cpudata->int_window_exit) {
1534 rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
1535 if (rflags & PSL_I) {
1536 vmx_event_waitexit_disable(vcpu, false);
1537 }
1538 }
1539
1540 vmx_inkernel_advance();
1541 exit->reason = NVMM_VCPU_EXIT_HALTED;
1542 }
1543
1544 #define VMX_QUAL_CR_NUM __BITS(3,0)
1545 #define VMX_QUAL_CR_TYPE __BITS(5,4)
1546 #define CR_TYPE_WRITE 0
1547 #define CR_TYPE_READ 1
1548 #define CR_TYPE_CLTS 2
1549 #define CR_TYPE_LMSW 3
1550 #define VMX_QUAL_CR_LMSW_OPMEM __BIT(6)
1551 #define VMX_QUAL_CR_GPR __BITS(11,8)
1552 #define VMX_QUAL_CR_LMSW_SRC __BIT(31,16)
1553
1554 static inline int
1555 vmx_check_cr(uint64_t crval, uint64_t fixed0, uint64_t fixed1)
1556 {
1557 /* Bits set to 1 in fixed0 are fixed to 1. */
1558 if ((crval & fixed0) != fixed0) {
1559 return -1;
1560 }
1561 /* Bits set to 0 in fixed1 are fixed to 0. */
1562 if (crval & ~fixed1) {
1563 return -1;
1564 }
1565 return 0;
1566 }
1567
1568 static int
1569 vmx_inkernel_handle_cr0(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1570 uint64_t qual)
1571 {
1572 struct vmx_cpudata *cpudata = vcpu->cpudata;
1573 uint64_t type, gpr, oldcr0, realcr0, fakecr0;
1574 uint64_t efer, ctls1;
1575
1576 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1577 if (type != CR_TYPE_WRITE) {
1578 return -1;
1579 }
1580
1581 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1582 KASSERT(gpr < 16);
1583
1584 if (gpr == NVMM_X64_GPR_RSP) {
1585 fakecr0 = vmx_vmread(VMCS_GUEST_RSP);
1586 } else {
1587 fakecr0 = cpudata->gprs[gpr];
1588 }
1589
1590 /*
1591 * fakecr0 is the value the guest believes is in %cr0. realcr0 is the
1592 * actual value in %cr0.
1593 *
1594 * In fakecr0 we must force CR0_ET to 1.
1595 *
1596 * In realcr0 we must force CR0_NW and CR0_CD to 0, and CR0_ET and
1597 * CR0_NE to 1.
1598 */
1599 fakecr0 |= CR0_ET;
1600 realcr0 = (fakecr0 & ~CR0_STATIC_MASK) | CR0_ET | CR0_NE;
1601
1602 if (vmx_check_cr(realcr0, vmx_cr0_fixed0, vmx_cr0_fixed1) == -1) {
1603 return -1;
1604 }
1605
1606 /*
1607 * XXX Handle 32bit PAE paging, need to set PDPTEs, fetched manually
1608 * from CR3.
1609 */
1610
1611 if (realcr0 & CR0_PG) {
1612 ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
1613 efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
1614 if (efer & EFER_LME) {
1615 ctls1 |= ENTRY_CTLS_LONG_MODE;
1616 efer |= EFER_LMA;
1617 } else {
1618 ctls1 &= ~ENTRY_CTLS_LONG_MODE;
1619 efer &= ~EFER_LMA;
1620 }
1621 vmx_vmwrite(VMCS_GUEST_IA32_EFER, efer);
1622 vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
1623 }
1624
1625 oldcr0 = (vmx_vmread(VMCS_CR0_SHADOW) & CR0_STATIC_MASK) |
1626 (vmx_vmread(VMCS_GUEST_CR0) & ~CR0_STATIC_MASK);
1627 if ((oldcr0 ^ fakecr0) & CR0_TLB_FLUSH) {
1628 cpudata->gtlb_want_flush = true;
1629 }
1630
1631 vmx_vmwrite(VMCS_CR0_SHADOW, fakecr0);
1632 vmx_vmwrite(VMCS_GUEST_CR0, realcr0);
1633 vmx_inkernel_advance();
1634 return 0;
1635 }
1636
1637 static int
1638 vmx_inkernel_handle_cr4(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1639 uint64_t qual)
1640 {
1641 struct vmx_cpudata *cpudata = vcpu->cpudata;
1642 uint64_t type, gpr, oldcr4, cr4;
1643
1644 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1645 if (type != CR_TYPE_WRITE) {
1646 return -1;
1647 }
1648
1649 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1650 KASSERT(gpr < 16);
1651
1652 if (gpr == NVMM_X64_GPR_RSP) {
1653 gpr = vmx_vmread(VMCS_GUEST_RSP);
1654 } else {
1655 gpr = cpudata->gprs[gpr];
1656 }
1657
1658 if (gpr & CR4_INVALID) {
1659 return -1;
1660 }
1661 cr4 = gpr | CR4_VMXE;
1662 if (vmx_check_cr(cr4, vmx_cr4_fixed0, vmx_cr4_fixed1) == -1) {
1663 return -1;
1664 }
1665
1666 oldcr4 = vmx_vmread(VMCS_GUEST_CR4);
1667 if ((oldcr4 ^ gpr) & CR4_TLB_FLUSH) {
1668 cpudata->gtlb_want_flush = true;
1669 }
1670
1671 vmx_vmwrite(VMCS_GUEST_CR4, cr4);
1672 vmx_inkernel_advance();
1673 return 0;
1674 }
1675
1676 static int
1677 vmx_inkernel_handle_cr8(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1678 uint64_t qual, struct nvmm_vcpu_exit *exit)
1679 {
1680 struct vmx_cpudata *cpudata = vcpu->cpudata;
1681 uint64_t type, gpr;
1682 bool write;
1683
1684 type = __SHIFTOUT(qual, VMX_QUAL_CR_TYPE);
1685 if (type == CR_TYPE_WRITE) {
1686 write = true;
1687 } else if (type == CR_TYPE_READ) {
1688 write = false;
1689 } else {
1690 return -1;
1691 }
1692
1693 gpr = __SHIFTOUT(qual, VMX_QUAL_CR_GPR);
1694 KASSERT(gpr < 16);
1695
1696 if (write) {
1697 if (gpr == NVMM_X64_GPR_RSP) {
1698 cpudata->gcr8 = vmx_vmread(VMCS_GUEST_RSP);
1699 } else {
1700 cpudata->gcr8 = cpudata->gprs[gpr];
1701 }
1702 if (cpudata->tpr.exit_changed) {
1703 exit->reason = NVMM_VCPU_EXIT_TPR_CHANGED;
1704 }
1705 } else {
1706 if (gpr == NVMM_X64_GPR_RSP) {
1707 vmx_vmwrite(VMCS_GUEST_RSP, cpudata->gcr8);
1708 } else {
1709 cpudata->gprs[gpr] = cpudata->gcr8;
1710 }
1711 }
1712
1713 vmx_inkernel_advance();
1714 return 0;
1715 }
1716
1717 static void
1718 vmx_exit_cr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1719 struct nvmm_vcpu_exit *exit)
1720 {
1721 uint64_t qual;
1722 int ret;
1723
1724 exit->reason = NVMM_VCPU_EXIT_NONE;
1725
1726 qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1727
1728 switch (__SHIFTOUT(qual, VMX_QUAL_CR_NUM)) {
1729 case 0:
1730 ret = vmx_inkernel_handle_cr0(mach, vcpu, qual);
1731 break;
1732 case 4:
1733 ret = vmx_inkernel_handle_cr4(mach, vcpu, qual);
1734 break;
1735 case 8:
1736 ret = vmx_inkernel_handle_cr8(mach, vcpu, qual, exit);
1737 break;
1738 default:
1739 ret = -1;
1740 break;
1741 }
1742
1743 if (ret == -1) {
1744 vmx_inject_gp(vcpu);
1745 }
1746 }
1747
1748 #define VMX_QUAL_IO_SIZE __BITS(2,0)
1749 #define IO_SIZE_8 0
1750 #define IO_SIZE_16 1
1751 #define IO_SIZE_32 3
1752 #define VMX_QUAL_IO_IN __BIT(3)
1753 #define VMX_QUAL_IO_STR __BIT(4)
1754 #define VMX_QUAL_IO_REP __BIT(5)
1755 #define VMX_QUAL_IO_DX __BIT(6)
1756 #define VMX_QUAL_IO_PORT __BITS(31,16)
1757
1758 #define VMX_INFO_IO_ADRSIZE __BITS(9,7)
1759 #define IO_ADRSIZE_16 0
1760 #define IO_ADRSIZE_32 1
1761 #define IO_ADRSIZE_64 2
1762 #define VMX_INFO_IO_SEG __BITS(17,15)
1763
1764 static void
1765 vmx_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1766 struct nvmm_vcpu_exit *exit)
1767 {
1768 uint64_t qual, info, inslen, rip;
1769
1770 qual = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1771 info = vmx_vmread(VMCS_EXIT_INSTRUCTION_INFO);
1772
1773 exit->reason = NVMM_VCPU_EXIT_IO;
1774
1775 exit->u.io.in = (qual & VMX_QUAL_IO_IN) != 0;
1776 exit->u.io.port = __SHIFTOUT(qual, VMX_QUAL_IO_PORT);
1777
1778 KASSERT(__SHIFTOUT(info, VMX_INFO_IO_SEG) < 6);
1779 exit->u.io.seg = __SHIFTOUT(info, VMX_INFO_IO_SEG);
1780
1781 if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_64) {
1782 exit->u.io.address_size = 8;
1783 } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_32) {
1784 exit->u.io.address_size = 4;
1785 } else if (__SHIFTOUT(info, VMX_INFO_IO_ADRSIZE) == IO_ADRSIZE_16) {
1786 exit->u.io.address_size = 2;
1787 }
1788
1789 if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_32) {
1790 exit->u.io.operand_size = 4;
1791 } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_16) {
1792 exit->u.io.operand_size = 2;
1793 } else if (__SHIFTOUT(qual, VMX_QUAL_IO_SIZE) == IO_SIZE_8) {
1794 exit->u.io.operand_size = 1;
1795 }
1796
1797 exit->u.io.rep = (qual & VMX_QUAL_IO_REP) != 0;
1798 exit->u.io.str = (qual & VMX_QUAL_IO_STR) != 0;
1799
1800 if (exit->u.io.in && exit->u.io.str) {
1801 exit->u.io.seg = NVMM_X64_SEG_ES;
1802 }
1803
1804 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1805 rip = vmx_vmread(VMCS_GUEST_RIP);
1806 exit->u.io.npc = rip + inslen;
1807
1808 vmx_vcpu_state_provide(vcpu,
1809 NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
1810 NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
1811 }
1812
1813 static const uint64_t msr_ignore_list[] = {
1814 MSR_BIOS_SIGN,
1815 MSR_IA32_PLATFORM_ID
1816 };
1817
1818 static bool
1819 vmx_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1820 struct nvmm_vcpu_exit *exit)
1821 {
1822 struct vmx_cpudata *cpudata = vcpu->cpudata;
1823 uint64_t val;
1824 size_t i;
1825
1826 if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
1827 if (exit->u.rdmsr.msr == MSR_CR_PAT) {
1828 val = vmx_vmread(VMCS_GUEST_IA32_PAT);
1829 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1830 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1831 goto handled;
1832 }
1833 if (exit->u.rdmsr.msr == MSR_MISC_ENABLE) {
1834 val = cpudata->gmsr_misc_enable;
1835 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1836 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1837 goto handled;
1838 }
1839 if (exit->u.rdmsr.msr == MSR_IA32_ARCH_CAPABILITIES) {
1840 u_int descs[4];
1841 if (cpuid_level < 7) {
1842 goto error;
1843 }
1844 x86_cpuid(7, descs);
1845 if (!(descs[3] & CPUID_SEF_ARCH_CAP)) {
1846 goto error;
1847 }
1848 val = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
1849 val &= (IA32_ARCH_RDCL_NO |
1850 IA32_ARCH_SSB_NO |
1851 IA32_ARCH_MDS_NO |
1852 IA32_ARCH_TAA_NO);
1853 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1854 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1855 goto handled;
1856 }
1857 for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1858 if (msr_ignore_list[i] != exit->u.rdmsr.msr)
1859 continue;
1860 val = 0;
1861 cpudata->gprs[NVMM_X64_GPR_RAX] = (val & 0xFFFFFFFF);
1862 cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
1863 goto handled;
1864 }
1865 } else {
1866 if (exit->u.wrmsr.msr == MSR_TSC) {
1867 cpudata->gtsc = exit->u.wrmsr.val;
1868 cpudata->gtsc_want_update = true;
1869 goto handled;
1870 }
1871 if (exit->u.wrmsr.msr == MSR_CR_PAT) {
1872 val = exit->u.wrmsr.val;
1873 if (__predict_false(!nvmm_x86_pat_validate(val))) {
1874 goto error;
1875 }
1876 vmx_vmwrite(VMCS_GUEST_IA32_PAT, val);
1877 goto handled;
1878 }
1879 if (exit->u.wrmsr.msr == MSR_MISC_ENABLE) {
1880 /* Don't care. */
1881 goto handled;
1882 }
1883 for (i = 0; i < __arraycount(msr_ignore_list); i++) {
1884 if (msr_ignore_list[i] != exit->u.wrmsr.msr)
1885 continue;
1886 goto handled;
1887 }
1888 }
1889
1890 return false;
1891
1892 handled:
1893 vmx_inkernel_advance();
1894 return true;
1895
1896 error:
1897 vmx_inject_gp(vcpu);
1898 return true;
1899 }
1900
1901 static void
1902 vmx_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1903 struct nvmm_vcpu_exit *exit)
1904 {
1905 struct vmx_cpudata *cpudata = vcpu->cpudata;
1906 uint64_t inslen, rip;
1907
1908 exit->reason = NVMM_VCPU_EXIT_RDMSR;
1909 exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1910
1911 if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
1912 exit->reason = NVMM_VCPU_EXIT_NONE;
1913 return;
1914 }
1915
1916 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1917 rip = vmx_vmread(VMCS_GUEST_RIP);
1918 exit->u.rdmsr.npc = rip + inslen;
1919
1920 vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
1921 }
1922
1923 static void
1924 vmx_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1925 struct nvmm_vcpu_exit *exit)
1926 {
1927 struct vmx_cpudata *cpudata = vcpu->cpudata;
1928 uint64_t rdx, rax, inslen, rip;
1929
1930 rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
1931 rax = cpudata->gprs[NVMM_X64_GPR_RAX];
1932
1933 exit->reason = NVMM_VCPU_EXIT_WRMSR;
1934 exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1935 exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
1936
1937 if (vmx_inkernel_handle_msr(mach, vcpu, exit)) {
1938 exit->reason = NVMM_VCPU_EXIT_NONE;
1939 return;
1940 }
1941
1942 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
1943 rip = vmx_vmread(VMCS_GUEST_RIP);
1944 exit->u.wrmsr.npc = rip + inslen;
1945
1946 vmx_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
1947 }
1948
1949 static void
1950 vmx_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1951 struct nvmm_vcpu_exit *exit)
1952 {
1953 struct vmx_cpudata *cpudata = vcpu->cpudata;
1954 uint64_t val;
1955
1956 exit->reason = NVMM_VCPU_EXIT_NONE;
1957
1958 val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
1959 (cpudata->gprs[NVMM_X64_GPR_RAX] & 0xFFFFFFFF);
1960
1961 if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
1962 goto error;
1963 } else if (__predict_false((val & ~vmx_xcr0_mask) != 0)) {
1964 goto error;
1965 } else if (__predict_false((val & XCR0_X87) == 0)) {
1966 goto error;
1967 }
1968
1969 cpudata->gxcr0 = val;
1970
1971 vmx_inkernel_advance();
1972 return;
1973
1974 error:
1975 vmx_inject_gp(vcpu);
1976 }
1977
1978 #define VMX_EPT_VIOLATION_READ __BIT(0)
1979 #define VMX_EPT_VIOLATION_WRITE __BIT(1)
1980 #define VMX_EPT_VIOLATION_EXECUTE __BIT(2)
1981
1982 static void
1983 vmx_exit_epf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1984 struct nvmm_vcpu_exit *exit)
1985 {
1986 uint64_t perm;
1987 gpaddr_t gpa;
1988
1989 gpa = vmx_vmread(VMCS_GUEST_PHYSICAL_ADDRESS);
1990
1991 exit->reason = NVMM_VCPU_EXIT_MEMORY;
1992 perm = vmx_vmread(VMCS_EXIT_QUALIFICATION);
1993 if (perm & VMX_EPT_VIOLATION_WRITE)
1994 exit->u.mem.prot = PROT_WRITE;
1995 else if (perm & VMX_EPT_VIOLATION_EXECUTE)
1996 exit->u.mem.prot = PROT_EXEC;
1997 else
1998 exit->u.mem.prot = PROT_READ;
1999 exit->u.mem.gpa = gpa;
2000 exit->u.mem.inst_len = 0;
2001
2002 vmx_vcpu_state_provide(vcpu,
2003 NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
2004 NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
2005 }
2006
2007 /* -------------------------------------------------------------------------- */
2008
2009 static void
2010 vmx_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
2011 {
2012 struct vmx_cpudata *cpudata = vcpu->cpudata;
2013
2014 fpu_kern_enter();
2015 /* TODO: should we use *XSAVE64 here? */
2016 fpu_area_restore(&cpudata->gfpu, vmx_xcr0_mask, false);
2017
2018 if (vmx_xcr0_mask != 0) {
2019 cpudata->hxcr0 = rdxcr(0);
2020 wrxcr(0, cpudata->gxcr0);
2021 }
2022 }
2023
2024 static void
2025 vmx_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
2026 {
2027 struct vmx_cpudata *cpudata = vcpu->cpudata;
2028
2029 if (vmx_xcr0_mask != 0) {
2030 cpudata->gxcr0 = rdxcr(0);
2031 wrxcr(0, cpudata->hxcr0);
2032 }
2033
2034 /* TODO: should we use *XSAVE64 here? */
2035 fpu_area_save(&cpudata->gfpu, vmx_xcr0_mask, false);
2036 fpu_kern_leave();
2037 }
2038
2039 static void
2040 vmx_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
2041 {
2042 struct vmx_cpudata *cpudata = vcpu->cpudata;
2043
2044 x86_dbregs_save(curlwp);
2045
2046 ldr7(0);
2047
2048 ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
2049 ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
2050 ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
2051 ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
2052 ldr6(cpudata->drs[NVMM_X64_DR_DR6]);
2053 }
2054
2055 static void
2056 vmx_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
2057 {
2058 struct vmx_cpudata *cpudata = vcpu->cpudata;
2059
2060 cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
2061 cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
2062 cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
2063 cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
2064 cpudata->drs[NVMM_X64_DR_DR6] = rdr6();
2065
2066 x86_dbregs_restore(curlwp);
2067 }
2068
2069 static void
2070 vmx_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
2071 {
2072 struct vmx_cpudata *cpudata = vcpu->cpudata;
2073
2074 /* This gets restored automatically by the CPU. */
2075 vmx_vmwrite(VMCS_HOST_IDTR_BASE, (uint64_t)curcpu()->ci_idtvec.iv_idt);
2076 vmx_vmwrite(VMCS_HOST_FS_BASE, rdmsr(MSR_FSBASE));
2077 vmx_vmwrite(VMCS_HOST_CR3, rcr3());
2078 vmx_vmwrite(VMCS_HOST_CR4, rcr4());
2079
2080 cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
2081 }
2082
2083 static void
2084 vmx_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
2085 {
2086 struct vmx_cpudata *cpudata = vcpu->cpudata;
2087
2088 wrmsr(MSR_STAR, cpudata->star);
2089 wrmsr(MSR_LSTAR, cpudata->lstar);
2090 wrmsr(MSR_CSTAR, cpudata->cstar);
2091 wrmsr(MSR_SFMASK, cpudata->sfmask);
2092 wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
2093 }
2094
2095 /* -------------------------------------------------------------------------- */
2096
2097 #define VMX_INVVPID_ADDRESS 0
2098 #define VMX_INVVPID_CONTEXT 1
2099 #define VMX_INVVPID_ALL 2
2100 #define VMX_INVVPID_CONTEXT_NOGLOBAL 3
2101
2102 #define VMX_INVEPT_CONTEXT 1
2103 #define VMX_INVEPT_ALL 2
2104
2105 static inline void
2106 vmx_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
2107 {
2108 struct vmx_cpudata *cpudata = vcpu->cpudata;
2109
2110 if (vcpu->hcpu_last != hcpu) {
2111 cpudata->gtlb_want_flush = true;
2112 }
2113 }
2114
2115 static inline void
2116 vmx_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
2117 {
2118 struct vmx_cpudata *cpudata = vcpu->cpudata;
2119 struct ept_desc ept_desc;
2120
2121 if (__predict_true(!kcpuset_isset(cpudata->htlb_want_flush, hcpu))) {
2122 return;
2123 }
2124
2125 ept_desc.eptp = vmx_vmread(VMCS_EPTP);
2126 ept_desc.mbz = 0;
2127 vmx_invept(vmx_ept_flush_op, &ept_desc);
2128 kcpuset_clear(cpudata->htlb_want_flush, hcpu);
2129 }
2130
2131 static inline uint64_t
2132 vmx_htlb_flush(struct vmx_machdata *machdata, struct vmx_cpudata *cpudata)
2133 {
2134 struct ept_desc ept_desc;
2135 uint64_t machgen;
2136
2137 machgen = machdata->mach_htlb_gen;
2138 if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
2139 return machgen;
2140 }
2141
2142 kcpuset_copy(cpudata->htlb_want_flush, kcpuset_running);
2143
2144 ept_desc.eptp = vmx_vmread(VMCS_EPTP);
2145 ept_desc.mbz = 0;
2146 vmx_invept(vmx_ept_flush_op, &ept_desc);
2147
2148 return machgen;
2149 }
2150
2151 static inline void
2152 vmx_htlb_flush_ack(struct vmx_cpudata *cpudata, uint64_t machgen)
2153 {
2154 cpudata->vcpu_htlb_gen = machgen;
2155 kcpuset_clear(cpudata->htlb_want_flush, cpu_number());
2156 }
2157
2158 static inline void
2159 vmx_exit_evt(struct vmx_cpudata *cpudata)
2160 {
2161 uint64_t info, err, inslen;
2162
2163 cpudata->evt_pending = false;
2164
2165 info = vmx_vmread(VMCS_IDT_VECTORING_INFO);
2166 if (__predict_true((info & INTR_INFO_VALID) == 0)) {
2167 return;
2168 }
2169 err = vmx_vmread(VMCS_IDT_VECTORING_ERROR);
2170
2171 vmx_vmwrite(VMCS_ENTRY_INTR_INFO, info);
2172 vmx_vmwrite(VMCS_ENTRY_EXCEPTION_ERROR, err);
2173
2174 switch (__SHIFTOUT(info, INTR_INFO_TYPE)) {
2175 case INTR_TYPE_SW_INT:
2176 case INTR_TYPE_PRIV_SW_EXC:
2177 case INTR_TYPE_SW_EXC:
2178 inslen = vmx_vmread(VMCS_EXIT_INSTRUCTION_LENGTH);
2179 vmx_vmwrite(VMCS_ENTRY_INSTRUCTION_LENGTH, inslen);
2180 }
2181
2182 cpudata->evt_pending = true;
2183 }
2184
2185 static int
2186 vmx_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
2187 struct nvmm_vcpu_exit *exit)
2188 {
2189 struct nvmm_comm_page *comm = vcpu->comm;
2190 struct vmx_machdata *machdata = mach->machdata;
2191 struct vmx_cpudata *cpudata = vcpu->cpudata;
2192 struct vpid_desc vpid_desc;
2193 struct cpu_info *ci;
2194 uint64_t exitcode;
2195 uint64_t intstate;
2196 uint64_t machgen;
2197 int hcpu, ret;
2198 bool launched;
2199
2200 vmx_vmcs_enter(vcpu);
2201
2202 vmx_vcpu_state_commit(vcpu);
2203 comm->state_cached = 0;
2204
2205 if (__predict_false(vmx_vcpu_event_commit(vcpu) != 0)) {
2206 vmx_vmcs_leave(vcpu);
2207 return EINVAL;
2208 }
2209
2210 ci = curcpu();
2211 hcpu = cpu_number();
2212 launched = cpudata->vmcs_launched;
2213
2214 vmx_gtlb_catchup(vcpu, hcpu);
2215 vmx_htlb_catchup(vcpu, hcpu);
2216
2217 if (vcpu->hcpu_last != hcpu) {
2218 vmx_vmwrite(VMCS_HOST_TR_SELECTOR, ci->ci_tss_sel);
2219 vmx_vmwrite(VMCS_HOST_TR_BASE, (uint64_t)ci->ci_tss);
2220 vmx_vmwrite(VMCS_HOST_GDTR_BASE, (uint64_t)ci->ci_gdt);
2221 vmx_vmwrite(VMCS_HOST_GS_BASE, rdmsr(MSR_GSBASE));
2222 cpudata->gtsc_want_update = true;
2223 vcpu->hcpu_last = hcpu;
2224 }
2225
2226 vmx_vcpu_guest_dbregs_enter(vcpu);
2227 vmx_vcpu_guest_misc_enter(vcpu);
2228
2229 while (1) {
2230 if (cpudata->gtlb_want_flush) {
2231 vpid_desc.vpid = cpudata->asid;
2232 vpid_desc.addr = 0;
2233 vmx_invvpid(vmx_tlb_flush_op, &vpid_desc);
2234 cpudata->gtlb_want_flush = false;
2235 }
2236
2237 if (__predict_false(cpudata->gtsc_want_update)) {
2238 vmx_vmwrite(VMCS_TSC_OFFSET, cpudata->gtsc - rdtsc());
2239 cpudata->gtsc_want_update = false;
2240 }
2241
2242 vmx_vcpu_guest_fpu_enter(vcpu);
2243 vmx_cli();
2244 machgen = vmx_htlb_flush(machdata, cpudata);
2245 lcr2(cpudata->gcr2);
2246 if (launched) {
2247 ret = vmx_vmresume(cpudata->gprs);
2248 } else {
2249 ret = vmx_vmlaunch(cpudata->gprs);
2250 }
2251 cpudata->gcr2 = rcr2();
2252 vmx_htlb_flush_ack(cpudata, machgen);
2253 vmx_sti();
2254 vmx_vcpu_guest_fpu_leave(vcpu);
2255
2256 if (__predict_false(ret != 0)) {
2257 vmx_exit_invalid(exit, -1);
2258 break;
2259 }
2260 vmx_exit_evt(cpudata);
2261
2262 launched = true;
2263
2264 exitcode = vmx_vmread(VMCS_EXIT_REASON);
2265 exitcode &= __BITS(15,0);
2266
2267 switch (exitcode) {
2268 case VMCS_EXITCODE_EXC_NMI:
2269 vmx_exit_exc_nmi(mach, vcpu, exit);
2270 break;
2271 case VMCS_EXITCODE_EXT_INT:
2272 exit->reason = NVMM_VCPU_EXIT_NONE;
2273 break;
2274 case VMCS_EXITCODE_CPUID:
2275 vmx_exit_cpuid(mach, vcpu, exit);
2276 break;
2277 case VMCS_EXITCODE_HLT:
2278 vmx_exit_hlt(mach, vcpu, exit);
2279 break;
2280 case VMCS_EXITCODE_CR:
2281 vmx_exit_cr(mach, vcpu, exit);
2282 break;
2283 case VMCS_EXITCODE_IO:
2284 vmx_exit_io(mach, vcpu, exit);
2285 break;
2286 case VMCS_EXITCODE_RDMSR:
2287 vmx_exit_rdmsr(mach, vcpu, exit);
2288 break;
2289 case VMCS_EXITCODE_WRMSR:
2290 vmx_exit_wrmsr(mach, vcpu, exit);
2291 break;
2292 case VMCS_EXITCODE_SHUTDOWN:
2293 exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
2294 break;
2295 case VMCS_EXITCODE_MONITOR:
2296 vmx_exit_insn(exit, NVMM_VCPU_EXIT_MONITOR);
2297 break;
2298 case VMCS_EXITCODE_MWAIT:
2299 vmx_exit_insn(exit, NVMM_VCPU_EXIT_MWAIT);
2300 break;
2301 case VMCS_EXITCODE_XSETBV:
2302 vmx_exit_xsetbv(mach, vcpu, exit);
2303 break;
2304 case VMCS_EXITCODE_RDPMC:
2305 case VMCS_EXITCODE_RDTSCP:
2306 case VMCS_EXITCODE_INVVPID:
2307 case VMCS_EXITCODE_INVEPT:
2308 case VMCS_EXITCODE_VMCALL:
2309 case VMCS_EXITCODE_VMCLEAR:
2310 case VMCS_EXITCODE_VMLAUNCH:
2311 case VMCS_EXITCODE_VMPTRLD:
2312 case VMCS_EXITCODE_VMPTRST:
2313 case VMCS_EXITCODE_VMREAD:
2314 case VMCS_EXITCODE_VMRESUME:
2315 case VMCS_EXITCODE_VMWRITE:
2316 case VMCS_EXITCODE_VMXOFF:
2317 case VMCS_EXITCODE_VMXON:
2318 vmx_inject_ud(vcpu);
2319 exit->reason = NVMM_VCPU_EXIT_NONE;
2320 break;
2321 case VMCS_EXITCODE_EPT_VIOLATION:
2322 vmx_exit_epf(mach, vcpu, exit);
2323 break;
2324 case VMCS_EXITCODE_INT_WINDOW:
2325 vmx_event_waitexit_disable(vcpu, false);
2326 exit->reason = NVMM_VCPU_EXIT_INT_READY;
2327 break;
2328 case VMCS_EXITCODE_NMI_WINDOW:
2329 vmx_event_waitexit_disable(vcpu, true);
2330 exit->reason = NVMM_VCPU_EXIT_NMI_READY;
2331 break;
2332 default:
2333 vmx_exit_invalid(exit, exitcode);
2334 break;
2335 }
2336
2337 /* If no reason to return to userland, keep rolling. */
2338 if (nvmm_return_needed(vcpu, exit)) {
2339 break;
2340 }
2341 if (exit->reason != NVMM_VCPU_EXIT_NONE) {
2342 break;
2343 }
2344 }
2345
2346 cpudata->vmcs_launched = launched;
2347
2348 cpudata->gtsc = vmx_vmread(VMCS_TSC_OFFSET) + rdtsc();
2349
2350 vmx_vcpu_guest_misc_leave(vcpu);
2351 vmx_vcpu_guest_dbregs_leave(vcpu);
2352
2353 exit->exitstate.rflags = vmx_vmread(VMCS_GUEST_RFLAGS);
2354 exit->exitstate.cr8 = cpudata->gcr8;
2355 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2356 exit->exitstate.int_shadow =
2357 (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
2358 exit->exitstate.int_window_exiting = cpudata->int_window_exit;
2359 exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
2360 exit->exitstate.evt_pending = cpudata->evt_pending;
2361
2362 vmx_vmcs_leave(vcpu);
2363
2364 return 0;
2365 }
2366
2367 /* -------------------------------------------------------------------------- */
2368
2369 static int
2370 vmx_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
2371 {
2372 struct pglist pglist;
2373 paddr_t _pa;
2374 vaddr_t _va;
2375 size_t i;
2376 int ret;
2377
2378 ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
2379 &pglist, 1, 0);
2380 if (ret != 0)
2381 return ENOMEM;
2382 _pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
2383 _va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
2384 UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
2385 if (_va == 0)
2386 goto error;
2387
2388 for (i = 0; i < npages; i++) {
2389 pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
2390 VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
2391 }
2392 pmap_update(pmap_kernel());
2393
2394 memset((void *)_va, 0, npages * PAGE_SIZE);
2395
2396 *pa = _pa;
2397 *va = _va;
2398 return 0;
2399
2400 error:
2401 for (i = 0; i < npages; i++) {
2402 uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
2403 }
2404 return ENOMEM;
2405 }
2406
2407 static void
2408 vmx_memfree(paddr_t pa, vaddr_t va, size_t npages)
2409 {
2410 size_t i;
2411
2412 pmap_kremove(va, npages * PAGE_SIZE);
2413 pmap_update(pmap_kernel());
2414 uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
2415 for (i = 0; i < npages; i++) {
2416 uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
2417 }
2418 }
2419
2420 /* -------------------------------------------------------------------------- */
2421
2422 static void
2423 vmx_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
2424 {
2425 uint64_t byte;
2426 uint8_t bitoff;
2427
2428 if (msr < 0x00002000) {
2429 /* Range 1 */
2430 byte = ((msr - 0x00000000) / 8) + 0;
2431 } else if (msr >= 0xC0000000 && msr < 0xC0002000) {
2432 /* Range 2 */
2433 byte = ((msr - 0xC0000000) / 8) + 1024;
2434 } else {
2435 panic("%s: wrong range", __func__);
2436 }
2437
2438 bitoff = (msr & 0x7);
2439
2440 if (read) {
2441 bitmap[byte] &= ~__BIT(bitoff);
2442 }
2443 if (write) {
2444 bitmap[2048 + byte] &= ~__BIT(bitoff);
2445 }
2446 }
2447
2448 #define VMX_SEG_ATTRIB_TYPE __BITS(3,0)
2449 #define VMX_SEG_ATTRIB_S __BIT(4)
2450 #define VMX_SEG_ATTRIB_DPL __BITS(6,5)
2451 #define VMX_SEG_ATTRIB_P __BIT(7)
2452 #define VMX_SEG_ATTRIB_AVL __BIT(12)
2453 #define VMX_SEG_ATTRIB_L __BIT(13)
2454 #define VMX_SEG_ATTRIB_DEF __BIT(14)
2455 #define VMX_SEG_ATTRIB_G __BIT(15)
2456 #define VMX_SEG_ATTRIB_UNUSABLE __BIT(16)
2457
2458 static void
2459 vmx_vcpu_setstate_seg(const struct nvmm_x64_state_seg *segs, int idx)
2460 {
2461 uint64_t attrib;
2462
2463 attrib =
2464 __SHIFTIN(segs[idx].attrib.type, VMX_SEG_ATTRIB_TYPE) |
2465 __SHIFTIN(segs[idx].attrib.s, VMX_SEG_ATTRIB_S) |
2466 __SHIFTIN(segs[idx].attrib.dpl, VMX_SEG_ATTRIB_DPL) |
2467 __SHIFTIN(segs[idx].attrib.p, VMX_SEG_ATTRIB_P) |
2468 __SHIFTIN(segs[idx].attrib.avl, VMX_SEG_ATTRIB_AVL) |
2469 __SHIFTIN(segs[idx].attrib.l, VMX_SEG_ATTRIB_L) |
2470 __SHIFTIN(segs[idx].attrib.def, VMX_SEG_ATTRIB_DEF) |
2471 __SHIFTIN(segs[idx].attrib.g, VMX_SEG_ATTRIB_G) |
2472 (!segs[idx].attrib.p ? VMX_SEG_ATTRIB_UNUSABLE : 0);
2473
2474 if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2475 vmx_vmwrite(vmx_guest_segs[idx].selector, segs[idx].selector);
2476 vmx_vmwrite(vmx_guest_segs[idx].attrib, attrib);
2477 }
2478 vmx_vmwrite(vmx_guest_segs[idx].limit, segs[idx].limit);
2479 vmx_vmwrite(vmx_guest_segs[idx].base, segs[idx].base);
2480 }
2481
2482 static void
2483 vmx_vcpu_getstate_seg(struct nvmm_x64_state_seg *segs, int idx)
2484 {
2485 uint64_t selector = 0, attrib = 0, base, limit;
2486
2487 if (idx != NVMM_X64_SEG_GDT && idx != NVMM_X64_SEG_IDT) {
2488 selector = vmx_vmread(vmx_guest_segs[idx].selector);
2489 attrib = vmx_vmread(vmx_guest_segs[idx].attrib);
2490 }
2491 limit = vmx_vmread(vmx_guest_segs[idx].limit);
2492 base = vmx_vmread(vmx_guest_segs[idx].base);
2493
2494 segs[idx].selector = selector;
2495 segs[idx].limit = limit;
2496 segs[idx].base = base;
2497 segs[idx].attrib.type = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_TYPE);
2498 segs[idx].attrib.s = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_S);
2499 segs[idx].attrib.dpl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DPL);
2500 segs[idx].attrib.p = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_P);
2501 segs[idx].attrib.avl = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_AVL);
2502 segs[idx].attrib.l = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_L);
2503 segs[idx].attrib.def = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_DEF);
2504 segs[idx].attrib.g = __SHIFTOUT(attrib, VMX_SEG_ATTRIB_G);
2505 if (attrib & VMX_SEG_ATTRIB_UNUSABLE) {
2506 segs[idx].attrib.p = 0;
2507 }
2508 }
2509
2510 static inline bool
2511 vmx_state_tlb_flush(const struct nvmm_x64_state *state, uint64_t flags)
2512 {
2513 uint64_t cr0, cr3, cr4, efer;
2514
2515 if (flags & NVMM_X64_STATE_CRS) {
2516 cr0 = vmx_vmread(VMCS_GUEST_CR0);
2517 if ((cr0 ^ state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
2518 return true;
2519 }
2520 cr3 = vmx_vmread(VMCS_GUEST_CR3);
2521 if (cr3 != state->crs[NVMM_X64_CR_CR3]) {
2522 return true;
2523 }
2524 cr4 = vmx_vmread(VMCS_GUEST_CR4);
2525 if ((cr4 ^ state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
2526 return true;
2527 }
2528 }
2529
2530 if (flags & NVMM_X64_STATE_MSRS) {
2531 efer = vmx_vmread(VMCS_GUEST_IA32_EFER);
2532 if ((efer ^
2533 state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
2534 return true;
2535 }
2536 }
2537
2538 return false;
2539 }
2540
2541 static void
2542 vmx_vcpu_setstate(struct nvmm_cpu *vcpu)
2543 {
2544 struct nvmm_comm_page *comm = vcpu->comm;
2545 const struct nvmm_x64_state *state = &comm->state;
2546 struct vmx_cpudata *cpudata = vcpu->cpudata;
2547 struct fxsave *fpustate;
2548 uint64_t ctls1, intstate;
2549 uint64_t flags;
2550
2551 flags = comm->state_wanted;
2552
2553 vmx_vmcs_enter(vcpu);
2554
2555 if (vmx_state_tlb_flush(state, flags)) {
2556 cpudata->gtlb_want_flush = true;
2557 }
2558
2559 if (flags & NVMM_X64_STATE_SEGS) {
2560 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_CS);
2561 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_DS);
2562 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_ES);
2563 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_FS);
2564 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GS);
2565 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_SS);
2566 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_GDT);
2567 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_IDT);
2568 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_LDT);
2569 vmx_vcpu_setstate_seg(state->segs, NVMM_X64_SEG_TR);
2570 }
2571
2572 CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2573 if (flags & NVMM_X64_STATE_GPRS) {
2574 memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
2575
2576 vmx_vmwrite(VMCS_GUEST_RIP, state->gprs[NVMM_X64_GPR_RIP]);
2577 vmx_vmwrite(VMCS_GUEST_RSP, state->gprs[NVMM_X64_GPR_RSP]);
2578 vmx_vmwrite(VMCS_GUEST_RFLAGS, state->gprs[NVMM_X64_GPR_RFLAGS]);
2579 }
2580
2581 if (flags & NVMM_X64_STATE_CRS) {
2582 /*
2583 * CR0_ET must be 1 both in the shadow and the real register.
2584 * CR0_NE must be 1 in the real register.
2585 * CR0_NW and CR0_CD must be 0 in the real register.
2586 */
2587 vmx_vmwrite(VMCS_CR0_SHADOW,
2588 (state->crs[NVMM_X64_CR_CR0] & CR0_STATIC_MASK) |
2589 CR0_ET);
2590 vmx_vmwrite(VMCS_GUEST_CR0,
2591 (state->crs[NVMM_X64_CR_CR0] & ~CR0_STATIC_MASK) |
2592 CR0_ET | CR0_NE);
2593
2594 cpudata->gcr2 = state->crs[NVMM_X64_CR_CR2];
2595
2596 /* XXX We are not handling PDPTE here. */
2597 vmx_vmwrite(VMCS_GUEST_CR3, state->crs[NVMM_X64_CR_CR3]);
2598
2599 /* CR4_VMXE is mandatory. */
2600 vmx_vmwrite(VMCS_GUEST_CR4,
2601 (state->crs[NVMM_X64_CR_CR4] & CR4_VALID) | CR4_VMXE);
2602
2603 cpudata->gcr8 = state->crs[NVMM_X64_CR_CR8];
2604
2605 if (vmx_xcr0_mask != 0) {
2606 /* Clear illegal XCR0 bits, set mandatory X87 bit. */
2607 cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
2608 cpudata->gxcr0 &= vmx_xcr0_mask;
2609 cpudata->gxcr0 |= XCR0_X87;
2610 }
2611 }
2612
2613 CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2614 if (flags & NVMM_X64_STATE_DRS) {
2615 memcpy(cpudata->drs, state->drs, sizeof(state->drs));
2616
2617 cpudata->drs[NVMM_X64_DR_DR6] &= 0xFFFFFFFF;
2618 vmx_vmwrite(VMCS_GUEST_DR7, cpudata->drs[NVMM_X64_DR_DR7]);
2619 }
2620
2621 if (flags & NVMM_X64_STATE_MSRS) {
2622 cpudata->gmsr[VMX_MSRLIST_STAR].val =
2623 state->msrs[NVMM_X64_MSR_STAR];
2624 cpudata->gmsr[VMX_MSRLIST_LSTAR].val =
2625 state->msrs[NVMM_X64_MSR_LSTAR];
2626 cpudata->gmsr[VMX_MSRLIST_CSTAR].val =
2627 state->msrs[NVMM_X64_MSR_CSTAR];
2628 cpudata->gmsr[VMX_MSRLIST_SFMASK].val =
2629 state->msrs[NVMM_X64_MSR_SFMASK];
2630 cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val =
2631 state->msrs[NVMM_X64_MSR_KERNELGSBASE];
2632
2633 vmx_vmwrite(VMCS_GUEST_IA32_EFER,
2634 state->msrs[NVMM_X64_MSR_EFER]);
2635 vmx_vmwrite(VMCS_GUEST_IA32_PAT,
2636 state->msrs[NVMM_X64_MSR_PAT]);
2637 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_CS,
2638 state->msrs[NVMM_X64_MSR_SYSENTER_CS]);
2639 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_ESP,
2640 state->msrs[NVMM_X64_MSR_SYSENTER_ESP]);
2641 vmx_vmwrite(VMCS_GUEST_IA32_SYSENTER_EIP,
2642 state->msrs[NVMM_X64_MSR_SYSENTER_EIP]);
2643
2644 cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
2645 cpudata->gtsc_want_update = true;
2646
2647 /* ENTRY_CTLS_LONG_MODE must match EFER_LMA. */
2648 ctls1 = vmx_vmread(VMCS_ENTRY_CTLS);
2649 if (state->msrs[NVMM_X64_MSR_EFER] & EFER_LMA) {
2650 ctls1 |= ENTRY_CTLS_LONG_MODE;
2651 } else {
2652 ctls1 &= ~ENTRY_CTLS_LONG_MODE;
2653 }
2654 vmx_vmwrite(VMCS_ENTRY_CTLS, ctls1);
2655 }
2656
2657 if (flags & NVMM_X64_STATE_INTR) {
2658 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2659 intstate &= ~(INT_STATE_STI|INT_STATE_MOVSS);
2660 if (state->intr.int_shadow) {
2661 intstate |= INT_STATE_MOVSS;
2662 }
2663 vmx_vmwrite(VMCS_GUEST_INTERRUPTIBILITY, intstate);
2664
2665 if (state->intr.int_window_exiting) {
2666 vmx_event_waitexit_enable(vcpu, false);
2667 } else {
2668 vmx_event_waitexit_disable(vcpu, false);
2669 }
2670
2671 if (state->intr.nmi_window_exiting) {
2672 vmx_event_waitexit_enable(vcpu, true);
2673 } else {
2674 vmx_event_waitexit_disable(vcpu, true);
2675 }
2676 }
2677
2678 CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2679 if (flags & NVMM_X64_STATE_FPU) {
2680 memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
2681 sizeof(state->fpu));
2682
2683 fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
2684 fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
2685 fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
2686
2687 if (vmx_xcr0_mask != 0) {
2688 /* Reset XSTATE_BV, to force a reload. */
2689 cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2690 }
2691 }
2692
2693 vmx_vmcs_leave(vcpu);
2694
2695 comm->state_wanted = 0;
2696 comm->state_cached |= flags;
2697 }
2698
2699 static void
2700 vmx_vcpu_getstate(struct nvmm_cpu *vcpu)
2701 {
2702 struct nvmm_comm_page *comm = vcpu->comm;
2703 struct nvmm_x64_state *state = &comm->state;
2704 struct vmx_cpudata *cpudata = vcpu->cpudata;
2705 uint64_t intstate, flags;
2706
2707 flags = comm->state_wanted;
2708
2709 vmx_vmcs_enter(vcpu);
2710
2711 if (flags & NVMM_X64_STATE_SEGS) {
2712 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_CS);
2713 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_DS);
2714 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_ES);
2715 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_FS);
2716 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GS);
2717 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_SS);
2718 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_GDT);
2719 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_IDT);
2720 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_LDT);
2721 vmx_vcpu_getstate_seg(state->segs, NVMM_X64_SEG_TR);
2722 }
2723
2724 CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
2725 if (flags & NVMM_X64_STATE_GPRS) {
2726 memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
2727
2728 state->gprs[NVMM_X64_GPR_RIP] = vmx_vmread(VMCS_GUEST_RIP);
2729 state->gprs[NVMM_X64_GPR_RSP] = vmx_vmread(VMCS_GUEST_RSP);
2730 state->gprs[NVMM_X64_GPR_RFLAGS] = vmx_vmread(VMCS_GUEST_RFLAGS);
2731 }
2732
2733 if (flags & NVMM_X64_STATE_CRS) {
2734 state->crs[NVMM_X64_CR_CR0] =
2735 (vmx_vmread(VMCS_CR0_SHADOW) & CR0_STATIC_MASK) |
2736 (vmx_vmread(VMCS_GUEST_CR0) & ~CR0_STATIC_MASK);
2737 state->crs[NVMM_X64_CR_CR2] = cpudata->gcr2;
2738 state->crs[NVMM_X64_CR_CR3] = vmx_vmread(VMCS_GUEST_CR3);
2739 state->crs[NVMM_X64_CR_CR4] = vmx_vmread(VMCS_GUEST_CR4);
2740 state->crs[NVMM_X64_CR_CR8] = cpudata->gcr8;
2741 state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
2742
2743 /* Hide VMXE. */
2744 state->crs[NVMM_X64_CR_CR4] &= ~CR4_VMXE;
2745 }
2746
2747 CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
2748 if (flags & NVMM_X64_STATE_DRS) {
2749 memcpy(state->drs, cpudata->drs, sizeof(state->drs));
2750
2751 state->drs[NVMM_X64_DR_DR7] = vmx_vmread(VMCS_GUEST_DR7);
2752 }
2753
2754 if (flags & NVMM_X64_STATE_MSRS) {
2755 state->msrs[NVMM_X64_MSR_STAR] =
2756 cpudata->gmsr[VMX_MSRLIST_STAR].val;
2757 state->msrs[NVMM_X64_MSR_LSTAR] =
2758 cpudata->gmsr[VMX_MSRLIST_LSTAR].val;
2759 state->msrs[NVMM_X64_MSR_CSTAR] =
2760 cpudata->gmsr[VMX_MSRLIST_CSTAR].val;
2761 state->msrs[NVMM_X64_MSR_SFMASK] =
2762 cpudata->gmsr[VMX_MSRLIST_SFMASK].val;
2763 state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
2764 cpudata->gmsr[VMX_MSRLIST_KERNELGSBASE].val;
2765 state->msrs[NVMM_X64_MSR_EFER] =
2766 vmx_vmread(VMCS_GUEST_IA32_EFER);
2767 state->msrs[NVMM_X64_MSR_PAT] =
2768 vmx_vmread(VMCS_GUEST_IA32_PAT);
2769 state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
2770 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_CS);
2771 state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
2772 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_ESP);
2773 state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
2774 vmx_vmread(VMCS_GUEST_IA32_SYSENTER_EIP);
2775 state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
2776 }
2777
2778 if (flags & NVMM_X64_STATE_INTR) {
2779 intstate = vmx_vmread(VMCS_GUEST_INTERRUPTIBILITY);
2780 state->intr.int_shadow =
2781 (intstate & (INT_STATE_STI|INT_STATE_MOVSS)) != 0;
2782 state->intr.int_window_exiting = cpudata->int_window_exit;
2783 state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
2784 state->intr.evt_pending = cpudata->evt_pending;
2785 }
2786
2787 CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
2788 if (flags & NVMM_X64_STATE_FPU) {
2789 memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
2790 sizeof(state->fpu));
2791 }
2792
2793 vmx_vmcs_leave(vcpu);
2794
2795 comm->state_wanted = 0;
2796 comm->state_cached |= flags;
2797 }
2798
2799 static void
2800 vmx_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
2801 {
2802 vcpu->comm->state_wanted = flags;
2803 vmx_vcpu_getstate(vcpu);
2804 }
2805
2806 static void
2807 vmx_vcpu_state_commit(struct nvmm_cpu *vcpu)
2808 {
2809 vcpu->comm->state_wanted = vcpu->comm->state_commit;
2810 vcpu->comm->state_commit = 0;
2811 vmx_vcpu_setstate(vcpu);
2812 }
2813
2814 /* -------------------------------------------------------------------------- */
2815
2816 static void
2817 vmx_asid_alloc(struct nvmm_cpu *vcpu)
2818 {
2819 struct vmx_cpudata *cpudata = vcpu->cpudata;
2820 size_t i, oct, bit;
2821
2822 mutex_enter(&vmx_asidlock);
2823
2824 for (i = 0; i < vmx_maxasid; i++) {
2825 oct = i / 8;
2826 bit = i % 8;
2827
2828 if (vmx_asidmap[oct] & __BIT(bit)) {
2829 continue;
2830 }
2831
2832 cpudata->asid = i;
2833
2834 vmx_asidmap[oct] |= __BIT(bit);
2835 vmx_vmwrite(VMCS_VPID, i);
2836 mutex_exit(&vmx_asidlock);
2837 return;
2838 }
2839
2840 mutex_exit(&vmx_asidlock);
2841
2842 panic("%s: impossible", __func__);
2843 }
2844
2845 static void
2846 vmx_asid_free(struct nvmm_cpu *vcpu)
2847 {
2848 size_t oct, bit;
2849 uint64_t asid;
2850
2851 asid = vmx_vmread(VMCS_VPID);
2852
2853 oct = asid / 8;
2854 bit = asid % 8;
2855
2856 mutex_enter(&vmx_asidlock);
2857 vmx_asidmap[oct] &= ~__BIT(bit);
2858 mutex_exit(&vmx_asidlock);
2859 }
2860
2861 static void
2862 vmx_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2863 {
2864 struct vmx_cpudata *cpudata = vcpu->cpudata;
2865 struct vmcs *vmcs = cpudata->vmcs;
2866 struct msr_entry *gmsr = cpudata->gmsr;
2867 extern uint8_t vmx_resume_rip;
2868 uint64_t rev, eptp;
2869
2870 rev = vmx_get_revision();
2871
2872 memset(vmcs, 0, VMCS_SIZE);
2873 vmcs->ident = __SHIFTIN(rev, VMCS_IDENT_REVISION);
2874 vmcs->abort = 0;
2875
2876 vmx_vmcs_enter(vcpu);
2877
2878 /* No link pointer. */
2879 vmx_vmwrite(VMCS_LINK_POINTER, 0xFFFFFFFFFFFFFFFF);
2880
2881 /* Install the CTLSs. */
2882 vmx_vmwrite(VMCS_PINBASED_CTLS, vmx_pinbased_ctls);
2883 vmx_vmwrite(VMCS_PROCBASED_CTLS, vmx_procbased_ctls);
2884 vmx_vmwrite(VMCS_PROCBASED_CTLS2, vmx_procbased_ctls2);
2885 vmx_vmwrite(VMCS_ENTRY_CTLS, vmx_entry_ctls);
2886 vmx_vmwrite(VMCS_EXIT_CTLS, vmx_exit_ctls);
2887
2888 /* Allow direct access to certain MSRs. */
2889 memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
2890 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, true);
2891 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
2892 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
2893 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
2894 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
2895 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
2896 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
2897 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
2898 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
2899 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
2900 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
2901 vmx_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
2902 vmx_vmwrite(VMCS_MSR_BITMAP, (uint64_t)cpudata->msrbm_pa);
2903
2904 /*
2905 * List of Guest MSRs loaded on VMENTRY, saved on VMEXIT. This
2906 * includes the L1D_FLUSH MSR, to mitigate L1TF.
2907 */
2908 gmsr[VMX_MSRLIST_STAR].msr = MSR_STAR;
2909 gmsr[VMX_MSRLIST_STAR].val = 0;
2910 gmsr[VMX_MSRLIST_LSTAR].msr = MSR_LSTAR;
2911 gmsr[VMX_MSRLIST_LSTAR].val = 0;
2912 gmsr[VMX_MSRLIST_CSTAR].msr = MSR_CSTAR;
2913 gmsr[VMX_MSRLIST_CSTAR].val = 0;
2914 gmsr[VMX_MSRLIST_SFMASK].msr = MSR_SFMASK;
2915 gmsr[VMX_MSRLIST_SFMASK].val = 0;
2916 gmsr[VMX_MSRLIST_KERNELGSBASE].msr = MSR_KERNELGSBASE;
2917 gmsr[VMX_MSRLIST_KERNELGSBASE].val = 0;
2918 gmsr[VMX_MSRLIST_L1DFLUSH].msr = MSR_IA32_FLUSH_CMD;
2919 gmsr[VMX_MSRLIST_L1DFLUSH].val = IA32_FLUSH_CMD_L1D_FLUSH;
2920 vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_ADDRESS, cpudata->gmsr_pa);
2921 vmx_vmwrite(VMCS_EXIT_MSR_STORE_ADDRESS, cpudata->gmsr_pa);
2922 vmx_vmwrite(VMCS_ENTRY_MSR_LOAD_COUNT, vmx_msrlist_entry_nmsr);
2923 vmx_vmwrite(VMCS_EXIT_MSR_STORE_COUNT, VMX_MSRLIST_EXIT_NMSR);
2924
2925 /* Set the CR0 mask. Any change of these bits causes a VMEXIT. */
2926 vmx_vmwrite(VMCS_CR0_MASK, CR0_STATIC_MASK);
2927
2928 /* Force unsupported CR4 fields to zero. */
2929 vmx_vmwrite(VMCS_CR4_MASK, CR4_INVALID);
2930 vmx_vmwrite(VMCS_CR4_SHADOW, 0);
2931
2932 /* Set the Host state for resuming. */
2933 vmx_vmwrite(VMCS_HOST_RIP, (uint64_t)&vmx_resume_rip);
2934 vmx_vmwrite(VMCS_HOST_CS_SELECTOR, GSEL(GCODE_SEL, SEL_KPL));
2935 vmx_vmwrite(VMCS_HOST_SS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2936 vmx_vmwrite(VMCS_HOST_DS_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2937 vmx_vmwrite(VMCS_HOST_ES_SELECTOR, GSEL(GDATA_SEL, SEL_KPL));
2938 vmx_vmwrite(VMCS_HOST_FS_SELECTOR, 0);
2939 vmx_vmwrite(VMCS_HOST_GS_SELECTOR, 0);
2940 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_CS, 0);
2941 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_ESP, 0);
2942 vmx_vmwrite(VMCS_HOST_IA32_SYSENTER_EIP, 0);
2943 vmx_vmwrite(VMCS_HOST_IA32_PAT, rdmsr(MSR_CR_PAT));
2944 vmx_vmwrite(VMCS_HOST_IA32_EFER, rdmsr(MSR_EFER));
2945 vmx_vmwrite(VMCS_HOST_CR0, rcr0() & ~CR0_TS);
2946
2947 /* Generate ASID. */
2948 vmx_asid_alloc(vcpu);
2949
2950 /* Enable Extended Paging, 4-Level. */
2951 eptp =
2952 __SHIFTIN(vmx_eptp_type, EPTP_TYPE) |
2953 __SHIFTIN(4-1, EPTP_WALKLEN) |
2954 (pmap_ept_has_ad ? EPTP_FLAGS_AD : 0) |
2955 mach->vm->vm_map.pmap->pm_pdirpa[0];
2956 vmx_vmwrite(VMCS_EPTP, eptp);
2957
2958 /* Init IA32_MISC_ENABLE. */
2959 cpudata->gmsr_misc_enable = rdmsr(MSR_MISC_ENABLE);
2960 cpudata->gmsr_misc_enable &=
2961 ~(IA32_MISC_PERFMON_EN|IA32_MISC_EISST_EN|IA32_MISC_MWAIT_EN);
2962 cpudata->gmsr_misc_enable |=
2963 (IA32_MISC_BTS_UNAVAIL|IA32_MISC_PEBS_UNAVAIL);
2964
2965 /* Init XSAVE header. */
2966 cpudata->gfpu.xsh_xstate_bv = vmx_xcr0_mask;
2967 cpudata->gfpu.xsh_xcomp_bv = 0;
2968
2969 /* These MSRs are static. */
2970 cpudata->star = rdmsr(MSR_STAR);
2971 cpudata->lstar = rdmsr(MSR_LSTAR);
2972 cpudata->cstar = rdmsr(MSR_CSTAR);
2973 cpudata->sfmask = rdmsr(MSR_SFMASK);
2974
2975 /* Install the RESET state. */
2976 memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
2977 sizeof(nvmm_x86_reset_state));
2978 vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
2979 vcpu->comm->state_cached = 0;
2980 vmx_vcpu_setstate(vcpu);
2981
2982 vmx_vmcs_leave(vcpu);
2983 }
2984
2985 static int
2986 vmx_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
2987 {
2988 struct vmx_cpudata *cpudata;
2989 int error;
2990
2991 /* Allocate the VMX cpudata. */
2992 cpudata = (struct vmx_cpudata *)uvm_km_alloc(kernel_map,
2993 roundup(sizeof(*cpudata), PAGE_SIZE), 0,
2994 UVM_KMF_WIRED|UVM_KMF_ZERO);
2995 vcpu->cpudata = cpudata;
2996
2997 /* VMCS */
2998 error = vmx_memalloc(&cpudata->vmcs_pa, (vaddr_t *)&cpudata->vmcs,
2999 VMCS_NPAGES);
3000 if (error)
3001 goto error;
3002
3003 /* MSR Bitmap */
3004 error = vmx_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
3005 MSRBM_NPAGES);
3006 if (error)
3007 goto error;
3008
3009 /* Guest MSR List */
3010 error = vmx_memalloc(&cpudata->gmsr_pa, (vaddr_t *)&cpudata->gmsr, 1);
3011 if (error)
3012 goto error;
3013
3014 kcpuset_create(&cpudata->htlb_want_flush, true);
3015
3016 /* Init the VCPU info. */
3017 vmx_vcpu_init(mach, vcpu);
3018
3019 return 0;
3020
3021 error:
3022 if (cpudata->vmcs_pa) {
3023 vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs,
3024 VMCS_NPAGES);
3025 }
3026 if (cpudata->msrbm_pa) {
3027 vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
3028 MSRBM_NPAGES);
3029 }
3030 if (cpudata->gmsr_pa) {
3031 vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
3032 }
3033
3034 kmem_free(cpudata, sizeof(*cpudata));
3035 return error;
3036 }
3037
3038 static void
3039 vmx_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
3040 {
3041 struct vmx_cpudata *cpudata = vcpu->cpudata;
3042
3043 vmx_vmcs_enter(vcpu);
3044 vmx_asid_free(vcpu);
3045 vmx_vmcs_destroy(vcpu);
3046
3047 kcpuset_destroy(cpudata->htlb_want_flush);
3048
3049 vmx_memfree(cpudata->vmcs_pa, (vaddr_t)cpudata->vmcs, VMCS_NPAGES);
3050 vmx_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
3051 vmx_memfree(cpudata->gmsr_pa, (vaddr_t)cpudata->gmsr, 1);
3052 uvm_km_free(kernel_map, (vaddr_t)cpudata,
3053 roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
3054 }
3055
3056 /* -------------------------------------------------------------------------- */
3057
3058 static int
3059 vmx_vcpu_configure_cpuid(struct vmx_cpudata *cpudata, void *data)
3060 {
3061 struct nvmm_vcpu_conf_cpuid *cpuid = data;
3062 size_t i;
3063
3064 if (__predict_false(cpuid->mask && cpuid->exit)) {
3065 return EINVAL;
3066 }
3067 if (__predict_false(cpuid->mask &&
3068 ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
3069 (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
3070 (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
3071 (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
3072 return EINVAL;
3073 }
3074
3075 /* If unset, delete, to restore the default behavior. */
3076 if (!cpuid->mask && !cpuid->exit) {
3077 for (i = 0; i < VMX_NCPUIDS; i++) {
3078 if (!cpudata->cpuidpresent[i]) {
3079 continue;
3080 }
3081 if (cpudata->cpuid[i].leaf == cpuid->leaf) {
3082 cpudata->cpuidpresent[i] = false;
3083 }
3084 }
3085 return 0;
3086 }
3087
3088 /* If already here, replace. */
3089 for (i = 0; i < VMX_NCPUIDS; i++) {
3090 if (!cpudata->cpuidpresent[i]) {
3091 continue;
3092 }
3093 if (cpudata->cpuid[i].leaf == cpuid->leaf) {
3094 memcpy(&cpudata->cpuid[i], cpuid,
3095 sizeof(struct nvmm_vcpu_conf_cpuid));
3096 return 0;
3097 }
3098 }
3099
3100 /* Not here, insert. */
3101 for (i = 0; i < VMX_NCPUIDS; i++) {
3102 if (!cpudata->cpuidpresent[i]) {
3103 cpudata->cpuidpresent[i] = true;
3104 memcpy(&cpudata->cpuid[i], cpuid,
3105 sizeof(struct nvmm_vcpu_conf_cpuid));
3106 return 0;
3107 }
3108 }
3109
3110 return ENOBUFS;
3111 }
3112
3113 static int
3114 vmx_vcpu_configure_tpr(struct vmx_cpudata *cpudata, void *data)
3115 {
3116 struct nvmm_vcpu_conf_tpr *tpr = data;
3117
3118 memcpy(&cpudata->tpr, tpr, sizeof(*tpr));
3119 return 0;
3120 }
3121
3122 static int
3123 vmx_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
3124 {
3125 struct vmx_cpudata *cpudata = vcpu->cpudata;
3126
3127 switch (op) {
3128 case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
3129 return vmx_vcpu_configure_cpuid(cpudata, data);
3130 case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR):
3131 return vmx_vcpu_configure_tpr(cpudata, data);
3132 default:
3133 return EINVAL;
3134 }
3135 }
3136
3137 /* -------------------------------------------------------------------------- */
3138
3139 static void
3140 vmx_tlb_flush(struct pmap *pm)
3141 {
3142 struct nvmm_machine *mach = pm->pm_data;
3143 struct vmx_machdata *machdata = mach->machdata;
3144
3145 atomic_inc_64(&machdata->mach_htlb_gen);
3146
3147 /* Generates IPIs, which cause #VMEXITs. */
3148 pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_NVMM);
3149 }
3150
3151 static void
3152 vmx_machine_create(struct nvmm_machine *mach)
3153 {
3154 struct pmap *pmap = mach->vm->vm_map.pmap;
3155 struct vmx_machdata *machdata;
3156
3157 /* Convert to EPT. */
3158 pmap_ept_transform(pmap);
3159
3160 /* Fill in pmap info. */
3161 pmap->pm_data = (void *)mach;
3162 pmap->pm_tlb_flush = vmx_tlb_flush;
3163
3164 machdata = kmem_zalloc(sizeof(struct vmx_machdata), KM_SLEEP);
3165 mach->machdata = machdata;
3166
3167 /* Start with an hTLB flush everywhere. */
3168 machdata->mach_htlb_gen = 1;
3169 }
3170
3171 static void
3172 vmx_machine_destroy(struct nvmm_machine *mach)
3173 {
3174 struct vmx_machdata *machdata = mach->machdata;
3175
3176 kmem_free(machdata, sizeof(struct vmx_machdata));
3177 }
3178
3179 static int
3180 vmx_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
3181 {
3182 panic("%s: impossible", __func__);
3183 }
3184
3185 /* -------------------------------------------------------------------------- */
3186
3187 #define CTLS_ONE_ALLOWED(msrval, bitoff) \
3188 ((msrval & __BIT(32 + bitoff)) != 0)
3189 #define CTLS_ZERO_ALLOWED(msrval, bitoff) \
3190 ((msrval & __BIT(bitoff)) == 0)
3191
3192 static int
3193 vmx_check_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls, uint64_t set_one)
3194 {
3195 uint64_t basic, val, true_val;
3196 bool has_true;
3197 size_t i;
3198
3199 basic = rdmsr(MSR_IA32_VMX_BASIC);
3200 has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
3201
3202 val = rdmsr(msr_ctls);
3203 if (has_true) {
3204 true_val = rdmsr(msr_true_ctls);
3205 } else {
3206 true_val = val;
3207 }
3208
3209 for (i = 0; i < 32; i++) {
3210 if (!(set_one & __BIT(i))) {
3211 continue;
3212 }
3213 if (!CTLS_ONE_ALLOWED(true_val, i)) {
3214 return -1;
3215 }
3216 }
3217
3218 return 0;
3219 }
3220
3221 static int
3222 vmx_init_ctls(uint64_t msr_ctls, uint64_t msr_true_ctls,
3223 uint64_t set_one, uint64_t set_zero, uint64_t *res)
3224 {
3225 uint64_t basic, val, true_val;
3226 bool one_allowed, zero_allowed, has_true;
3227 size_t i;
3228
3229 basic = rdmsr(MSR_IA32_VMX_BASIC);
3230 has_true = (basic & IA32_VMX_BASIC_TRUE_CTLS) != 0;
3231
3232 val = rdmsr(msr_ctls);
3233 if (has_true) {
3234 true_val = rdmsr(msr_true_ctls);
3235 } else {
3236 true_val = val;
3237 }
3238
3239 for (i = 0; i < 32; i++) {
3240 one_allowed = CTLS_ONE_ALLOWED(true_val, i);
3241 zero_allowed = CTLS_ZERO_ALLOWED(true_val, i);
3242
3243 if (zero_allowed && !one_allowed) {
3244 if (set_one & __BIT(i))
3245 return -1;
3246 *res &= ~__BIT(i);
3247 } else if (one_allowed && !zero_allowed) {
3248 if (set_zero & __BIT(i))
3249 return -1;
3250 *res |= __BIT(i);
3251 } else {
3252 if (set_zero & __BIT(i)) {
3253 *res &= ~__BIT(i);
3254 } else if (set_one & __BIT(i)) {
3255 *res |= __BIT(i);
3256 } else if (!has_true) {
3257 *res &= ~__BIT(i);
3258 } else if (CTLS_ZERO_ALLOWED(val, i)) {
3259 *res &= ~__BIT(i);
3260 } else if (CTLS_ONE_ALLOWED(val, i)) {
3261 *res |= __BIT(i);
3262 } else {
3263 return -1;
3264 }
3265 }
3266 }
3267
3268 return 0;
3269 }
3270
3271 static bool
3272 vmx_ident(void)
3273 {
3274 uint64_t msr;
3275 int ret;
3276
3277 if (!(cpu_feature[1] & CPUID2_VMX)) {
3278 return false;
3279 }
3280
3281 msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
3282 if ((msr & IA32_FEATURE_CONTROL_LOCK) != 0 &&
3283 (msr & IA32_FEATURE_CONTROL_OUT_SMX) == 0) {
3284 printf("NVMM: VMX disabled in BIOS\n");
3285 return false;
3286 }
3287
3288 msr = rdmsr(MSR_IA32_VMX_BASIC);
3289 if ((msr & IA32_VMX_BASIC_IO_REPORT) == 0) {
3290 printf("NVMM: I/O reporting not supported\n");
3291 return false;
3292 }
3293 if (__SHIFTOUT(msr, IA32_VMX_BASIC_MEM_TYPE) != MEM_TYPE_WB) {
3294 printf("NVMM: WB memory not supported\n");
3295 return false;
3296 }
3297
3298 /* PG and PE are reported, even if Unrestricted Guests is supported. */
3299 vmx_cr0_fixed0 = rdmsr(MSR_IA32_VMX_CR0_FIXED0) & ~(CR0_PG|CR0_PE);
3300 vmx_cr0_fixed1 = rdmsr(MSR_IA32_VMX_CR0_FIXED1) | (CR0_PG|CR0_PE);
3301 ret = vmx_check_cr(rcr0(), vmx_cr0_fixed0, vmx_cr0_fixed1);
3302 if (ret == -1) {
3303 printf("NVMM: CR0 requirements not satisfied\n");
3304 return false;
3305 }
3306
3307 vmx_cr4_fixed0 = rdmsr(MSR_IA32_VMX_CR4_FIXED0);
3308 vmx_cr4_fixed1 = rdmsr(MSR_IA32_VMX_CR4_FIXED1);
3309 ret = vmx_check_cr(rcr4() | CR4_VMXE, vmx_cr4_fixed0, vmx_cr4_fixed1);
3310 if (ret == -1) {
3311 printf("NVMM: CR4 requirements not satisfied\n");
3312 return false;
3313 }
3314
3315 /* Init the CTLSs right now, and check for errors. */
3316 ret = vmx_init_ctls(
3317 MSR_IA32_VMX_PINBASED_CTLS, MSR_IA32_VMX_TRUE_PINBASED_CTLS,
3318 VMX_PINBASED_CTLS_ONE, VMX_PINBASED_CTLS_ZERO,
3319 &vmx_pinbased_ctls);
3320 if (ret == -1) {
3321 printf("NVMM: pin-based-ctls requirements not satisfied\n");
3322 return false;
3323 }
3324 ret = vmx_init_ctls(
3325 MSR_IA32_VMX_PROCBASED_CTLS, MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
3326 VMX_PROCBASED_CTLS_ONE, VMX_PROCBASED_CTLS_ZERO,
3327 &vmx_procbased_ctls);
3328 if (ret == -1) {
3329 printf("NVMM: proc-based-ctls requirements not satisfied\n");
3330 return false;
3331 }
3332 ret = vmx_init_ctls(
3333 MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
3334 VMX_PROCBASED_CTLS2_ONE, VMX_PROCBASED_CTLS2_ZERO,
3335 &vmx_procbased_ctls2);
3336 if (ret == -1) {
3337 printf("NVMM: proc-based-ctls2 requirements not satisfied\n");
3338 return false;
3339 }
3340 ret = vmx_check_ctls(
3341 MSR_IA32_VMX_PROCBASED_CTLS2, MSR_IA32_VMX_PROCBASED_CTLS2,
3342 PROC_CTLS2_INVPCID_ENABLE);
3343 if (ret != -1) {
3344 vmx_procbased_ctls2 |= PROC_CTLS2_INVPCID_ENABLE;
3345 }
3346 ret = vmx_init_ctls(
3347 MSR_IA32_VMX_ENTRY_CTLS, MSR_IA32_VMX_TRUE_ENTRY_CTLS,
3348 VMX_ENTRY_CTLS_ONE, VMX_ENTRY_CTLS_ZERO,
3349 &vmx_entry_ctls);
3350 if (ret == -1) {
3351 printf("NVMM: entry-ctls requirements not satisfied\n");
3352 return false;
3353 }
3354 ret = vmx_init_ctls(
3355 MSR_IA32_VMX_EXIT_CTLS, MSR_IA32_VMX_TRUE_EXIT_CTLS,
3356 VMX_EXIT_CTLS_ONE, VMX_EXIT_CTLS_ZERO,
3357 &vmx_exit_ctls);
3358 if (ret == -1) {
3359 printf("NVMM: exit-ctls requirements not satisfied\n");
3360 return false;
3361 }
3362
3363 msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
3364 if ((msr & IA32_VMX_EPT_VPID_WALKLENGTH_4) == 0) {
3365 printf("NVMM: 4-level page tree not supported\n");
3366 return false;
3367 }
3368 if ((msr & IA32_VMX_EPT_VPID_INVEPT) == 0) {
3369 printf("NVMM: INVEPT not supported\n");
3370 return false;
3371 }
3372 if ((msr & IA32_VMX_EPT_VPID_INVVPID) == 0) {
3373 printf("NVMM: INVVPID not supported\n");
3374 return false;
3375 }
3376 if ((msr & IA32_VMX_EPT_VPID_FLAGS_AD) != 0) {
3377 pmap_ept_has_ad = true;
3378 } else {
3379 pmap_ept_has_ad = false;
3380 }
3381 if (!(msr & IA32_VMX_EPT_VPID_UC) && !(msr & IA32_VMX_EPT_VPID_WB)) {
3382 printf("NVMM: EPT UC/WB memory types not supported\n");
3383 return false;
3384 }
3385
3386 return true;
3387 }
3388
3389 static void
3390 vmx_init_asid(uint32_t maxasid)
3391 {
3392 size_t allocsz;
3393
3394 mutex_init(&vmx_asidlock, MUTEX_DEFAULT, IPL_NONE);
3395
3396 vmx_maxasid = maxasid;
3397 allocsz = roundup(maxasid, 8) / 8;
3398 vmx_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
3399
3400 /* ASID 0 is reserved for the host. */
3401 vmx_asidmap[0] |= __BIT(0);
3402 }
3403
3404 static void
3405 vmx_change_cpu(void *arg1, void *arg2)
3406 {
3407 struct cpu_info *ci = curcpu();
3408 bool enable = arg1 != NULL;
3409 uint64_t msr, cr4;
3410
3411 if (enable) {
3412 msr = rdmsr(MSR_IA32_FEATURE_CONTROL);
3413 if ((msr & IA32_FEATURE_CONTROL_LOCK) == 0) {
3414 /* Lock now, with VMX-outside-SMX enabled. */
3415 wrmsr(MSR_IA32_FEATURE_CONTROL, msr |
3416 IA32_FEATURE_CONTROL_LOCK |
3417 IA32_FEATURE_CONTROL_OUT_SMX);
3418 }
3419 }
3420
3421 if (!enable) {
3422 vmx_vmxoff();
3423 }
3424
3425 cr4 = rcr4();
3426 if (enable) {
3427 cr4 |= CR4_VMXE;
3428 } else {
3429 cr4 &= ~CR4_VMXE;
3430 }
3431 lcr4(cr4);
3432
3433 if (enable) {
3434 vmx_vmxon(&vmxoncpu[cpu_index(ci)].pa);
3435 }
3436 }
3437
3438 static void
3439 vmx_init_l1tf(void)
3440 {
3441 u_int descs[4];
3442 uint64_t msr;
3443
3444 if (cpuid_level < 7) {
3445 return;
3446 }
3447
3448 x86_cpuid(7, descs);
3449
3450 if (descs[3] & CPUID_SEF_ARCH_CAP) {
3451 msr = rdmsr(MSR_IA32_ARCH_CAPABILITIES);
3452 if (msr & IA32_ARCH_SKIP_L1DFL_VMENTRY) {
3453 /* No mitigation needed. */
3454 return;
3455 }
3456 }
3457
3458 if (descs[3] & CPUID_SEF_L1D_FLUSH) {
3459 /* Enable hardware mitigation. */
3460 vmx_msrlist_entry_nmsr += 1;
3461 }
3462 }
3463
3464 static void
3465 vmx_init(void)
3466 {
3467 CPU_INFO_ITERATOR cii;
3468 struct cpu_info *ci;
3469 uint64_t xc, msr;
3470 struct vmxon *vmxon;
3471 uint32_t revision;
3472 u_int descs[4];
3473 paddr_t pa;
3474 vaddr_t va;
3475 int error;
3476
3477 /* Init the ASID bitmap (VPID). */
3478 vmx_init_asid(VPID_MAX);
3479
3480 /* Init the XCR0 mask. */
3481 vmx_xcr0_mask = VMX_XCR0_MASK_DEFAULT & x86_xsave_features;
3482
3483 /* Init the max basic CPUID leaf. */
3484 vmx_cpuid_max_basic = uimin(cpuid_level, VMX_CPUID_MAX_BASIC);
3485
3486 /* Init the max extended CPUID leaf. */
3487 x86_cpuid(0x80000000, descs);
3488 vmx_cpuid_max_extended = uimin(descs[0], VMX_CPUID_MAX_EXTENDED);
3489
3490 /* Init the TLB flush op, the EPT flush op and the EPTP type. */
3491 msr = rdmsr(MSR_IA32_VMX_EPT_VPID_CAP);
3492 if ((msr & IA32_VMX_EPT_VPID_INVVPID_CONTEXT) != 0) {
3493 vmx_tlb_flush_op = VMX_INVVPID_CONTEXT;
3494 } else {
3495 vmx_tlb_flush_op = VMX_INVVPID_ALL;
3496 }
3497 if ((msr & IA32_VMX_EPT_VPID_INVEPT_CONTEXT) != 0) {
3498 vmx_ept_flush_op = VMX_INVEPT_CONTEXT;
3499 } else {
3500 vmx_ept_flush_op = VMX_INVEPT_ALL;
3501 }
3502 if ((msr & IA32_VMX_EPT_VPID_WB) != 0) {
3503 vmx_eptp_type = EPTP_TYPE_WB;
3504 } else {
3505 vmx_eptp_type = EPTP_TYPE_UC;
3506 }
3507
3508 /* Init the L1TF mitigation. */
3509 vmx_init_l1tf();
3510
3511 memset(vmxoncpu, 0, sizeof(vmxoncpu));
3512 revision = vmx_get_revision();
3513
3514 for (CPU_INFO_FOREACH(cii, ci)) {
3515 error = vmx_memalloc(&pa, &va, 1);
3516 if (error) {
3517 panic("%s: out of memory", __func__);
3518 }
3519 vmxoncpu[cpu_index(ci)].pa = pa;
3520 vmxoncpu[cpu_index(ci)].va = va;
3521
3522 vmxon = (struct vmxon *)vmxoncpu[cpu_index(ci)].va;
3523 vmxon->ident = __SHIFTIN(revision, VMXON_IDENT_REVISION);
3524 }
3525
3526 xc = xc_broadcast(0, vmx_change_cpu, (void *)true, NULL);
3527 xc_wait(xc);
3528 }
3529
3530 static void
3531 vmx_fini_asid(void)
3532 {
3533 size_t allocsz;
3534
3535 allocsz = roundup(vmx_maxasid, 8) / 8;
3536 kmem_free(vmx_asidmap, allocsz);
3537
3538 mutex_destroy(&vmx_asidlock);
3539 }
3540
3541 static void
3542 vmx_fini(void)
3543 {
3544 uint64_t xc;
3545 size_t i;
3546
3547 xc = xc_broadcast(0, vmx_change_cpu, (void *)false, NULL);
3548 xc_wait(xc);
3549
3550 for (i = 0; i < MAXCPUS; i++) {
3551 if (vmxoncpu[i].pa != 0)
3552 vmx_memfree(vmxoncpu[i].pa, vmxoncpu[i].va, 1);
3553 }
3554
3555 vmx_fini_asid();
3556 }
3557
3558 static void
3559 vmx_capability(struct nvmm_capability *cap)
3560 {
3561 cap->arch.mach_conf_support = 0;
3562 cap->arch.vcpu_conf_support =
3563 NVMM_CAP_ARCH_VCPU_CONF_CPUID |
3564 NVMM_CAP_ARCH_VCPU_CONF_TPR;
3565 cap->arch.xcr0_mask = vmx_xcr0_mask;
3566 cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
3567 cap->arch.conf_cpuid_maxops = VMX_NCPUIDS;
3568 }
3569
3570 const struct nvmm_impl nvmm_x86_vmx = {
3571 .name = "x86-vmx",
3572 .ident = vmx_ident,
3573 .init = vmx_init,
3574 .fini = vmx_fini,
3575 .capability = vmx_capability,
3576 .mach_conf_max = NVMM_X86_MACH_NCONF,
3577 .mach_conf_sizes = NULL,
3578 .vcpu_conf_max = NVMM_X86_VCPU_NCONF,
3579 .vcpu_conf_sizes = vmx_vcpu_conf_sizes,
3580 .state_size = sizeof(struct nvmm_x64_state),
3581 .machine_create = vmx_machine_create,
3582 .machine_destroy = vmx_machine_destroy,
3583 .machine_configure = vmx_machine_configure,
3584 .vcpu_create = vmx_vcpu_create,
3585 .vcpu_destroy = vmx_vcpu_destroy,
3586 .vcpu_configure = vmx_vcpu_configure,
3587 .vcpu_setstate = vmx_vcpu_setstate,
3588 .vcpu_getstate = vmx_vcpu_getstate,
3589 .vcpu_inject = vmx_vcpu_inject,
3590 .vcpu_run = vmx_vcpu_run
3591 };
3592