ofw_pci.h revision 1.7 1 1.7 martin /* $NetBSD: ofw_pci.h,v 1.7 2008/04/28 20:23:54 martin Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej *
20 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej */
32 1.1 thorpej
33 1.1 thorpej #ifndef _DEV_OFW_OFW_PCI_H_
34 1.1 thorpej #define _DEV_OFW_OFW_PCI_H_
35 1.1 thorpej
36 1.1 thorpej /*
37 1.1 thorpej * PCI Bus Binding to:
38 1.1 thorpej *
39 1.1 thorpej * IEEE Std 1275-1994
40 1.1 thorpej * Standard for Boot (Initialization Configuration) Firmware
41 1.1 thorpej *
42 1.1 thorpej * Revision 2.1
43 1.1 thorpej */
44 1.1 thorpej
45 1.1 thorpej /*
46 1.1 thorpej * Section 2.2.1. Physical Address Formats
47 1.1 thorpej *
48 1.1 thorpej * A PCI physical address is represented by 3 address cells:
49 1.1 thorpej *
50 1.1 thorpej * phys.hi cell: npt000ss bbbbbbbb dddddfff rrrrrrrr
51 1.1 thorpej * phys.mid cell: hhhhhhhh hhhhhhhh hhhhhhhh hhhhhhhh
52 1.1 thorpej * phys.lo cell: llllllll llllllll llllllll llllllll
53 1.1 thorpej *
54 1.1 thorpej * n nonrelocatable
55 1.5 mjl * p prefetchable
56 1.1 thorpej * t aliased below 1MB (memory) or 64k (i/o)
57 1.1 thorpej * ss space code
58 1.1 thorpej * b bus number
59 1.1 thorpej * d device number
60 1.1 thorpej * f function number
61 1.1 thorpej * r register number
62 1.1 thorpej * h high 32-bits of PCI address
63 1.1 thorpej * l low 32-bits of PCI address
64 1.1 thorpej */
65 1.1 thorpej
66 1.1 thorpej #define OFW_PCI_PHYS_HI_NONRELOCATABLE 0x80000000
67 1.1 thorpej #define OFW_PCI_PHYS_HI_PREFETCHABLE 0x40000000
68 1.1 thorpej #define OFW_PCI_PHYS_HI_ALIASED 0x20000000
69 1.1 thorpej #define OFW_PCI_PHYS_HI_SPACEMASK 0x03000000
70 1.1 thorpej #define OFW_PCI_PHYS_HI_BUSMASK 0x00ff0000
71 1.1 thorpej #define OFW_PCI_PHYS_HI_BUSSHIFT 16
72 1.2 tsubai #define OFW_PCI_PHYS_HI_DEVICEMASK 0x0000f800
73 1.1 thorpej #define OFW_PCI_PHYS_HI_DEVICESHIFT 11
74 1.1 thorpej #define OFW_PCI_PHYS_HI_FUNCTIONMASK 0x00000700
75 1.1 thorpej #define OFW_PCI_PHYS_HI_FUNCTIONSHIFT 8
76 1.1 thorpej #define OFW_PCI_PHYS_HI_REGISTERMASK 0x000000ff
77 1.1 thorpej
78 1.1 thorpej #define OFW_PCI_PHYS_HI_SPACE_CONFIG 0x00000000
79 1.1 thorpej #define OFW_PCI_PHYS_HI_SPACE_IO 0x01000000
80 1.1 thorpej #define OFW_PCI_PHYS_HI_SPACE_MEM32 0x02000000
81 1.1 thorpej #define OFW_PCI_PHYS_HI_SPACE_MEM64 0x03000000
82 1.3 mrg
83 1.4 mrg #define OFW_PCI_PHYS_HI_BUS(hi) \
84 1.4 mrg (((hi) & OFW_PCI_PHYS_HI_BUSMASK) >> OFW_PCI_PHYS_HI_BUSSHIFT)
85 1.3 mrg #define OFW_PCI_PHYS_HI_DEVICE(hi) \
86 1.3 mrg (((hi) & OFW_PCI_PHYS_HI_DEVICEMASK) >> OFW_PCI_PHYS_HI_DEVICESHIFT)
87 1.3 mrg #define OFW_PCI_PHYS_HI_FUNCTION(hi) \
88 1.3 mrg (((hi) & OFW_PCI_PHYS_HI_FUNCTIONMASK) >> OFW_PCI_PHYS_HI_FUNCTIONSHIFT)
89 1.3 mrg
90 1.3 mrg /*
91 1.3 mrg * This has the 3 32bit cell values, plus 2 more to make up a 64-bit size.
92 1.3 mrg */
93 1.3 mrg struct ofw_pci_register {
94 1.3 mrg u_int32_t phys_hi;
95 1.3 mrg u_int32_t phys_mid;
96 1.3 mrg u_int32_t phys_lo;
97 1.3 mrg u_int32_t size_hi;
98 1.3 mrg u_int32_t size_lo;
99 1.3 mrg };
100 1.1 thorpej
101 1.1 thorpej #endif /* _DEV_OFW_OFW_PCI_H_ */
102