Home | History | Annotate | Line # | Download | only in pci
aceride.c revision 1.10
      1  1.10  thorpej /*	$NetBSD: aceride.c,v 1.10 2004/08/14 15:08:06 thorpej Exp $	*/
      2   1.1   bouyer 
      3   1.1   bouyer /*
      4   1.1   bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5   1.1   bouyer  *
      6   1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1   bouyer  * modification, are permitted provided that the following conditions
      8   1.1   bouyer  * are met:
      9   1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15   1.1   bouyer  *    must display the following acknowledgement:
     16   1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17   1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18   1.1   bouyer  *    derived from this software without specific prior written permission.
     19   1.1   bouyer  *
     20   1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21   1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22   1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23   1.1   bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24   1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25   1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26   1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27   1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28   1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29   1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30   1.1   bouyer  */
     31   1.1   bouyer 
     32   1.1   bouyer #include <sys/param.h>
     33   1.1   bouyer #include <sys/systm.h>
     34   1.1   bouyer 
     35   1.1   bouyer #include <dev/pci/pcivar.h>
     36   1.1   bouyer #include <dev/pci/pcidevs.h>
     37   1.1   bouyer #include <dev/pci/pciidereg.h>
     38   1.1   bouyer #include <dev/pci/pciidevar.h>
     39   1.1   bouyer #include <dev/pci/pciide_acer_reg.h>
     40   1.1   bouyer 
     41   1.2  thorpej static void acer_chip_map(struct pciide_softc*, struct pci_attach_args*);
     42  1.10  thorpej static void acer_setup_channel(struct ata_channel*);
     43   1.2  thorpej static int  acer_pci_intr(void *);
     44   1.1   bouyer 
     45   1.2  thorpej static int  aceride_match(struct device *, struct cfdata *, void *);
     46   1.2  thorpej static void aceride_attach(struct device *, struct device *, void *);
     47   1.1   bouyer 
     48   1.1   bouyer CFATTACH_DECL(aceride, sizeof(struct pciide_softc),
     49   1.1   bouyer     aceride_match, aceride_attach, NULL, NULL);
     50   1.1   bouyer 
     51   1.2  thorpej static const struct pciide_product_desc pciide_acer_products[] =  {
     52   1.1   bouyer 	{ PCI_PRODUCT_ALI_M5229,
     53   1.1   bouyer 	  0,
     54   1.1   bouyer 	  "Acer Labs M5229 UDMA IDE Controller",
     55   1.1   bouyer 	  acer_chip_map,
     56   1.1   bouyer 	},
     57   1.1   bouyer 	{ 0,
     58   1.1   bouyer 	  0,
     59   1.1   bouyer 	  NULL,
     60   1.1   bouyer 	  NULL
     61   1.1   bouyer 	}
     62   1.1   bouyer };
     63   1.1   bouyer 
     64   1.2  thorpej static int
     65   1.2  thorpej aceride_match(struct device *parent, struct cfdata *match, void *aux)
     66   1.1   bouyer {
     67   1.1   bouyer 	struct pci_attach_args *pa = aux;
     68   1.1   bouyer 
     69   1.3  mycroft 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI &&
     70   1.3  mycroft 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
     71   1.3  mycroft 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
     72   1.1   bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_acer_products))
     73   1.1   bouyer 			return (2);
     74   1.1   bouyer 	}
     75   1.1   bouyer 	return (0);
     76   1.1   bouyer }
     77   1.1   bouyer 
     78   1.2  thorpej static void
     79   1.2  thorpej aceride_attach(struct device *parent, struct device *self, void *aux)
     80   1.1   bouyer {
     81   1.1   bouyer 	struct pci_attach_args *pa = aux;
     82   1.1   bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
     83   1.1   bouyer 
     84   1.1   bouyer 	pciide_common_attach(sc, pa,
     85   1.1   bouyer 	    pciide_lookup_product(pa->pa_id, pciide_acer_products));
     86   1.1   bouyer 
     87   1.1   bouyer }
     88   1.1   bouyer 
     89   1.2  thorpej static void
     90   1.2  thorpej acer_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
     91   1.1   bouyer {
     92   1.1   bouyer 	struct pciide_channel *cp;
     93   1.1   bouyer 	int channel;
     94   1.1   bouyer 	pcireg_t cr, interface;
     95   1.1   bouyer 	bus_size_t cmdsize, ctlsize;
     96   1.1   bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
     97   1.1   bouyer 
     98   1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
     99   1.1   bouyer 		return;
    100   1.1   bouyer 
    101   1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    102   1.1   bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
    103   1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    104   1.1   bouyer 	aprint_normal("\n");
    105   1.8  thorpej 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32;
    106   1.1   bouyer 	if (sc->sc_dma_ok) {
    107   1.1   bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
    108   1.1   bouyer 		if (rev >= 0x20) {
    109   1.1   bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
    110   1.1   bouyer 			if (rev >= 0xC4)
    111   1.1   bouyer 				sc->sc_wdcdev.UDMA_cap = 5;
    112   1.1   bouyer 			else if (rev >= 0xC2)
    113   1.1   bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
    114   1.1   bouyer 			else
    115   1.1   bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
    116   1.1   bouyer 		}
    117   1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    118   1.1   bouyer 	}
    119   1.1   bouyer 
    120   1.1   bouyer 	sc->sc_wdcdev.PIO_cap = 4;
    121   1.1   bouyer 	sc->sc_wdcdev.DMA_cap = 2;
    122   1.1   bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
    123   1.1   bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    124   1.1   bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
    125   1.1   bouyer 
    126   1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
    127   1.1   bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
    128   1.1   bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
    129   1.1   bouyer 
    130   1.1   bouyer 	/* Enable "microsoft register bits" R/W. */
    131   1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
    132   1.1   bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
    133   1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
    134   1.1   bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
    135   1.1   bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
    136   1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
    137   1.1   bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
    138   1.1   bouyer 	    ~ACER_CHANSTATUSREGS_RO);
    139   1.1   bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
    140   1.1   bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
    141   1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
    142   1.1   bouyer 	/* Don't use cr, re-read the real register content instead */
    143   1.1   bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
    144   1.1   bouyer 	    PCI_CLASS_REG));
    145   1.1   bouyer 
    146   1.1   bouyer 	/* From linux: enable "Cable Detection" */
    147   1.1   bouyer 	if (rev >= 0xC2) {
    148   1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
    149   1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
    150   1.1   bouyer 		    | ACER_0x4B_CDETECT);
    151   1.1   bouyer 	}
    152   1.1   bouyer 
    153  1.10  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    154  1.10  thorpej 
    155   1.1   bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    156   1.1   bouyer 		cp = &sc->pciide_channels[channel];
    157   1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    158   1.1   bouyer 			continue;
    159   1.1   bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
    160   1.1   bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    161   1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    162  1.10  thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    163   1.1   bouyer 			continue;
    164   1.1   bouyer 		}
    165   1.1   bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
    166   1.1   bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    167   1.1   bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
    168   1.1   bouyer 	}
    169   1.1   bouyer }
    170   1.1   bouyer 
    171   1.2  thorpej static void
    172  1.10  thorpej acer_setup_channel(struct ata_channel *chp)
    173   1.1   bouyer {
    174   1.1   bouyer 	struct ata_drive_datas *drvp;
    175   1.1   bouyer 	int drive;
    176   1.1   bouyer 	u_int32_t acer_fifo_udma;
    177   1.1   bouyer 	u_int32_t idedma_ctl;
    178   1.1   bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    179  1.10  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->ata_channel.ch_wdc;
    180   1.1   bouyer 
    181   1.1   bouyer 	idedma_ctl = 0;
    182   1.1   bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
    183   1.9  thorpej 	ATADEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
    184   1.1   bouyer 	    acer_fifo_udma), DEBUG_PROBE);
    185   1.1   bouyer 	/* setup DMA if needed */
    186   1.1   bouyer 	pciide_channel_dma_setup(cp);
    187   1.1   bouyer 
    188   1.1   bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
    189   1.1   bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
    190   1.1   bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
    191   1.6  thorpej 		    ACER_0x4A_80PIN(chp->ch_channel)) {
    192   1.1   bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
    193   1.1   bouyer 				chp->ch_drive[0].UDMA_mode = 2;
    194   1.1   bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
    195   1.1   bouyer 				chp->ch_drive[1].UDMA_mode = 2;
    196   1.1   bouyer 		}
    197   1.1   bouyer 	}
    198   1.1   bouyer 
    199   1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    200   1.1   bouyer 		drvp = &chp->ch_drive[drive];
    201   1.1   bouyer 		/* If no drive, skip */
    202   1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    203   1.1   bouyer 			continue;
    204   1.9  thorpej 		ATADEBUG_PRINT(("acer_setup_channel: old timings reg for "
    205   1.6  thorpej 		    "channel %d drive %d 0x%x\n", chp->ch_channel, drive,
    206   1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    207   1.6  thorpej 		    ACER_IDETIM(chp->ch_channel, drive))), DEBUG_PROBE);
    208   1.1   bouyer 		/* clear FIFO/DMA mode */
    209   1.6  thorpej 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->ch_channel, drive, 0x3) |
    210   1.6  thorpej 		    ACER_UDMA_EN(chp->ch_channel, drive) |
    211   1.6  thorpej 		    ACER_UDMA_TIM(chp->ch_channel, drive, 0x7));
    212   1.1   bouyer 
    213   1.1   bouyer 		/* add timing values, setup DMA if needed */
    214   1.1   bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
    215   1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
    216   1.1   bouyer 			acer_fifo_udma |=
    217   1.6  thorpej 			    ACER_FTH_OPL(chp->ch_channel, drive, 0x1);
    218   1.1   bouyer 			goto pio;
    219   1.1   bouyer 		}
    220   1.1   bouyer 
    221   1.6  thorpej 		acer_fifo_udma |= ACER_FTH_OPL(chp->ch_channel, drive, 0x2);
    222   1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    223   1.1   bouyer 			/* use Ultra/DMA */
    224   1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    225   1.6  thorpej 			acer_fifo_udma |= ACER_UDMA_EN(chp->ch_channel, drive);
    226   1.1   bouyer 			acer_fifo_udma |=
    227   1.6  thorpej 			    ACER_UDMA_TIM(chp->ch_channel, drive,
    228   1.1   bouyer 				acer_udma[drvp->UDMA_mode]);
    229   1.1   bouyer 			/* XXX disable if one drive < UDMA3 ? */
    230   1.1   bouyer 			if (drvp->UDMA_mode >= 3) {
    231   1.1   bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    232   1.1   bouyer 				    ACER_0x4B,
    233   1.1   bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    234   1.1   bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
    235   1.1   bouyer 			}
    236   1.1   bouyer 		} else {
    237   1.1   bouyer 			/*
    238   1.1   bouyer 			 * use Multiword DMA
    239   1.1   bouyer 			 * Timings will be used for both PIO and DMA,
    240   1.1   bouyer 			 * so adjust DMA mode if needed
    241   1.1   bouyer 			 */
    242   1.1   bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    243   1.1   bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    244   1.1   bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    245   1.1   bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    246   1.1   bouyer 				    drvp->PIO_mode - 2 : 0;
    247   1.1   bouyer 			if (drvp->DMA_mode == 0)
    248   1.1   bouyer 				drvp->PIO_mode = 0;
    249   1.1   bouyer 		}
    250   1.1   bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    251   1.1   bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
    252   1.6  thorpej 		    ACER_IDETIM(chp->ch_channel, drive),
    253   1.1   bouyer 		    acer_pio[drvp->PIO_mode]);
    254   1.1   bouyer 	}
    255   1.9  thorpej 	ATADEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
    256   1.1   bouyer 	    acer_fifo_udma), DEBUG_PROBE);
    257   1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
    258   1.1   bouyer 	if (idedma_ctl != 0) {
    259   1.1   bouyer 		/* Add software bits in status register */
    260   1.4     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    261   1.1   bouyer 		    idedma_ctl);
    262   1.1   bouyer 	}
    263   1.1   bouyer }
    264   1.1   bouyer 
    265   1.2  thorpej static int
    266   1.2  thorpej acer_pci_intr(void *arg)
    267   1.1   bouyer {
    268   1.1   bouyer 	struct pciide_softc *sc = arg;
    269   1.1   bouyer 	struct pciide_channel *cp;
    270  1.10  thorpej 	struct ata_channel *wdc_cp;
    271   1.1   bouyer 	int i, rv, crv;
    272   1.1   bouyer 	u_int32_t chids;
    273   1.1   bouyer 
    274   1.1   bouyer 	rv = 0;
    275   1.1   bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
    276   1.1   bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    277   1.1   bouyer 		cp = &sc->pciide_channels[i];
    278  1.10  thorpej 		wdc_cp = &cp->ata_channel;
    279   1.1   bouyer 		/* If a compat channel skip. */
    280   1.1   bouyer 		if (cp->compat)
    281   1.1   bouyer 			continue;
    282   1.1   bouyer 		if (chids & ACER_CHIDS_INT(i)) {
    283   1.1   bouyer 			crv = wdcintr(wdc_cp);
    284   1.7   bouyer 			if (crv == 0) {
    285   1.1   bouyer 				printf("%s:%d: bogus intr\n",
    286   1.1   bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
    287   1.7   bouyer 				pciide_irqack(wdc_cp);
    288   1.7   bouyer 			} else
    289   1.1   bouyer 				rv = 1;
    290   1.1   bouyer 		}
    291   1.1   bouyer 	}
    292   1.1   bouyer 	return rv;
    293   1.1   bouyer }
    294