aceride.c revision 1.15 1 1.15 lukem /* $NetBSD: aceride.c,v 1.15 2005/05/24 05:25:15 lukem Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.14 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.15 lukem #include <sys/cdefs.h>
33 1.15 lukem __KERNEL_RCSID(0, "$NetBSD: aceride.c,v 1.15 2005/05/24 05:25:15 lukem Exp $");
34 1.15 lukem
35 1.1 bouyer #include <sys/param.h>
36 1.1 bouyer #include <sys/systm.h>
37 1.1 bouyer
38 1.1 bouyer #include <dev/pci/pcivar.h>
39 1.1 bouyer #include <dev/pci/pcidevs.h>
40 1.1 bouyer #include <dev/pci/pciidereg.h>
41 1.1 bouyer #include <dev/pci/pciidevar.h>
42 1.1 bouyer #include <dev/pci/pciide_acer_reg.h>
43 1.1 bouyer
44 1.2 thorpej static void acer_chip_map(struct pciide_softc*, struct pci_attach_args*);
45 1.10 thorpej static void acer_setup_channel(struct ata_channel*);
46 1.2 thorpej static int acer_pci_intr(void *);
47 1.1 bouyer
48 1.2 thorpej static int aceride_match(struct device *, struct cfdata *, void *);
49 1.2 thorpej static void aceride_attach(struct device *, struct device *, void *);
50 1.1 bouyer
51 1.1 bouyer CFATTACH_DECL(aceride, sizeof(struct pciide_softc),
52 1.1 bouyer aceride_match, aceride_attach, NULL, NULL);
53 1.1 bouyer
54 1.2 thorpej static const struct pciide_product_desc pciide_acer_products[] = {
55 1.1 bouyer { PCI_PRODUCT_ALI_M5229,
56 1.1 bouyer 0,
57 1.1 bouyer "Acer Labs M5229 UDMA IDE Controller",
58 1.1 bouyer acer_chip_map,
59 1.1 bouyer },
60 1.1 bouyer { 0,
61 1.1 bouyer 0,
62 1.1 bouyer NULL,
63 1.1 bouyer NULL
64 1.1 bouyer }
65 1.1 bouyer };
66 1.1 bouyer
67 1.2 thorpej static int
68 1.2 thorpej aceride_match(struct device *parent, struct cfdata *match, void *aux)
69 1.1 bouyer {
70 1.1 bouyer struct pci_attach_args *pa = aux;
71 1.1 bouyer
72 1.3 mycroft if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI &&
73 1.3 mycroft PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
74 1.3 mycroft PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
75 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_acer_products))
76 1.1 bouyer return (2);
77 1.1 bouyer }
78 1.1 bouyer return (0);
79 1.1 bouyer }
80 1.1 bouyer
81 1.2 thorpej static void
82 1.2 thorpej aceride_attach(struct device *parent, struct device *self, void *aux)
83 1.1 bouyer {
84 1.1 bouyer struct pci_attach_args *pa = aux;
85 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)self;
86 1.1 bouyer
87 1.1 bouyer pciide_common_attach(sc, pa,
88 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_acer_products));
89 1.1 bouyer
90 1.1 bouyer }
91 1.1 bouyer
92 1.2 thorpej static void
93 1.2 thorpej acer_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
94 1.1 bouyer {
95 1.1 bouyer struct pciide_channel *cp;
96 1.1 bouyer int channel;
97 1.1 bouyer pcireg_t cr, interface;
98 1.1 bouyer bus_size_t cmdsize, ctlsize;
99 1.1 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
100 1.1 bouyer
101 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
102 1.1 bouyer return;
103 1.1 bouyer
104 1.1 bouyer aprint_normal("%s: bus-master DMA support present",
105 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
106 1.1 bouyer pciide_mapreg_dma(sc, pa);
107 1.1 bouyer aprint_normal("\n");
108 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
109 1.1 bouyer if (sc->sc_dma_ok) {
110 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
111 1.1 bouyer if (rev >= 0x20) {
112 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
113 1.1 bouyer if (rev >= 0xC4)
114 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
115 1.1 bouyer else if (rev >= 0xC2)
116 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
117 1.1 bouyer else
118 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
119 1.1 bouyer }
120 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
121 1.1 bouyer }
122 1.14 perry
123 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
124 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
125 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = acer_setup_channel;
126 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
127 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
128 1.1 bouyer
129 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
130 1.1 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
131 1.1 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
132 1.1 bouyer
133 1.1 bouyer /* Enable "microsoft register bits" R/W. */
134 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
135 1.1 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
136 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
137 1.1 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
138 1.1 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
139 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
140 1.1 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
141 1.1 bouyer ~ACER_CHANSTATUSREGS_RO);
142 1.1 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
143 1.1 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
144 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
145 1.1 bouyer /* Don't use cr, re-read the real register content instead */
146 1.1 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
147 1.1 bouyer PCI_CLASS_REG));
148 1.1 bouyer
149 1.1 bouyer /* From linux: enable "Cable Detection" */
150 1.1 bouyer if (rev >= 0xC2) {
151 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
152 1.1 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
153 1.1 bouyer | ACER_0x4B_CDETECT);
154 1.1 bouyer }
155 1.1 bouyer
156 1.10 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
157 1.10 thorpej
158 1.12 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
159 1.12 thorpej channel++) {
160 1.1 bouyer cp = &sc->pciide_channels[channel];
161 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
162 1.1 bouyer continue;
163 1.1 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
164 1.1 bouyer aprint_normal("%s: %s channel ignored (disabled)\n",
165 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
166 1.10 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
167 1.1 bouyer continue;
168 1.1 bouyer }
169 1.1 bouyer /* newer controllers seems to lack the ACER_CHIDS. Sigh */
170 1.1 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
171 1.1 bouyer (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
172 1.1 bouyer }
173 1.1 bouyer }
174 1.1 bouyer
175 1.2 thorpej static void
176 1.10 thorpej acer_setup_channel(struct ata_channel *chp)
177 1.1 bouyer {
178 1.1 bouyer struct ata_drive_datas *drvp;
179 1.13 thorpej int drive, s;
180 1.1 bouyer u_int32_t acer_fifo_udma;
181 1.1 bouyer u_int32_t idedma_ctl;
182 1.1 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
183 1.11 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
184 1.1 bouyer
185 1.1 bouyer idedma_ctl = 0;
186 1.1 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
187 1.14 perry ATADEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
188 1.1 bouyer acer_fifo_udma), DEBUG_PROBE);
189 1.1 bouyer /* setup DMA if needed */
190 1.1 bouyer pciide_channel_dma_setup(cp);
191 1.1 bouyer
192 1.1 bouyer if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
193 1.1 bouyer DRIVE_UDMA) { /* check 80 pins cable */
194 1.1 bouyer if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
195 1.6 thorpej ACER_0x4A_80PIN(chp->ch_channel)) {
196 1.1 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
197 1.1 bouyer chp->ch_drive[0].UDMA_mode = 2;
198 1.1 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
199 1.1 bouyer chp->ch_drive[1].UDMA_mode = 2;
200 1.1 bouyer }
201 1.1 bouyer }
202 1.1 bouyer
203 1.1 bouyer for (drive = 0; drive < 2; drive++) {
204 1.1 bouyer drvp = &chp->ch_drive[drive];
205 1.1 bouyer /* If no drive, skip */
206 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
207 1.1 bouyer continue;
208 1.9 thorpej ATADEBUG_PRINT(("acer_setup_channel: old timings reg for "
209 1.6 thorpej "channel %d drive %d 0x%x\n", chp->ch_channel, drive,
210 1.1 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
211 1.6 thorpej ACER_IDETIM(chp->ch_channel, drive))), DEBUG_PROBE);
212 1.1 bouyer /* clear FIFO/DMA mode */
213 1.6 thorpej acer_fifo_udma &= ~(ACER_FTH_OPL(chp->ch_channel, drive, 0x3) |
214 1.6 thorpej ACER_UDMA_EN(chp->ch_channel, drive) |
215 1.6 thorpej ACER_UDMA_TIM(chp->ch_channel, drive, 0x7));
216 1.1 bouyer
217 1.1 bouyer /* add timing values, setup DMA if needed */
218 1.1 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
219 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
220 1.1 bouyer acer_fifo_udma |=
221 1.6 thorpej ACER_FTH_OPL(chp->ch_channel, drive, 0x1);
222 1.1 bouyer goto pio;
223 1.1 bouyer }
224 1.1 bouyer
225 1.6 thorpej acer_fifo_udma |= ACER_FTH_OPL(chp->ch_channel, drive, 0x2);
226 1.1 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
227 1.1 bouyer /* use Ultra/DMA */
228 1.13 thorpej s = splbio();
229 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
230 1.13 thorpej splx(s);
231 1.6 thorpej acer_fifo_udma |= ACER_UDMA_EN(chp->ch_channel, drive);
232 1.14 perry acer_fifo_udma |=
233 1.6 thorpej ACER_UDMA_TIM(chp->ch_channel, drive,
234 1.1 bouyer acer_udma[drvp->UDMA_mode]);
235 1.1 bouyer /* XXX disable if one drive < UDMA3 ? */
236 1.1 bouyer if (drvp->UDMA_mode >= 3) {
237 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
238 1.1 bouyer ACER_0x4B,
239 1.1 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
240 1.1 bouyer ACER_0x4B) | ACER_0x4B_UDMA66);
241 1.1 bouyer }
242 1.1 bouyer } else {
243 1.1 bouyer /*
244 1.1 bouyer * use Multiword DMA
245 1.1 bouyer * Timings will be used for both PIO and DMA,
246 1.1 bouyer * so adjust DMA mode if needed
247 1.1 bouyer */
248 1.1 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
249 1.1 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
250 1.1 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
251 1.1 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
252 1.1 bouyer drvp->PIO_mode - 2 : 0;
253 1.1 bouyer if (drvp->DMA_mode == 0)
254 1.1 bouyer drvp->PIO_mode = 0;
255 1.1 bouyer }
256 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
257 1.1 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
258 1.6 thorpej ACER_IDETIM(chp->ch_channel, drive),
259 1.1 bouyer acer_pio[drvp->PIO_mode]);
260 1.1 bouyer }
261 1.9 thorpej ATADEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
262 1.1 bouyer acer_fifo_udma), DEBUG_PROBE);
263 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
264 1.1 bouyer if (idedma_ctl != 0) {
265 1.1 bouyer /* Add software bits in status register */
266 1.4 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
267 1.1 bouyer idedma_ctl);
268 1.1 bouyer }
269 1.1 bouyer }
270 1.1 bouyer
271 1.2 thorpej static int
272 1.2 thorpej acer_pci_intr(void *arg)
273 1.1 bouyer {
274 1.1 bouyer struct pciide_softc *sc = arg;
275 1.1 bouyer struct pciide_channel *cp;
276 1.10 thorpej struct ata_channel *wdc_cp;
277 1.14 perry int i, rv, crv;
278 1.1 bouyer u_int32_t chids;
279 1.1 bouyer
280 1.1 bouyer rv = 0;
281 1.1 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
282 1.12 thorpej for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
283 1.1 bouyer cp = &sc->pciide_channels[i];
284 1.10 thorpej wdc_cp = &cp->ata_channel;
285 1.1 bouyer /* If a compat channel skip. */
286 1.1 bouyer if (cp->compat)
287 1.1 bouyer continue;
288 1.1 bouyer if (chids & ACER_CHIDS_INT(i)) {
289 1.1 bouyer crv = wdcintr(wdc_cp);
290 1.7 bouyer if (crv == 0) {
291 1.1 bouyer printf("%s:%d: bogus intr\n",
292 1.12 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, i);
293 1.7 bouyer pciide_irqack(wdc_cp);
294 1.7 bouyer } else
295 1.1 bouyer rv = 1;
296 1.1 bouyer }
297 1.1 bouyer }
298 1.1 bouyer return rv;
299 1.1 bouyer }
300