Home | History | Annotate | Line # | Download | only in pci
aceride.c revision 1.16
      1  1.16   bouyer /*	$NetBSD: aceride.c,v 1.16 2005/08/06 22:07:24 bouyer Exp $	*/
      2   1.1   bouyer 
      3   1.1   bouyer /*
      4   1.1   bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5   1.1   bouyer  *
      6   1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1   bouyer  * modification, are permitted provided that the following conditions
      8   1.1   bouyer  * are met:
      9   1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15   1.1   bouyer  *    must display the following acknowledgement:
     16   1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17   1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18   1.1   bouyer  *    derived from this software without specific prior written permission.
     19   1.1   bouyer  *
     20   1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21   1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22   1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.14    perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24   1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25   1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26   1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27   1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28   1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29   1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30   1.1   bouyer  */
     31   1.1   bouyer 
     32  1.15    lukem #include <sys/cdefs.h>
     33  1.16   bouyer __KERNEL_RCSID(0, "$NetBSD: aceride.c,v 1.16 2005/08/06 22:07:24 bouyer Exp $");
     34  1.15    lukem 
     35   1.1   bouyer #include <sys/param.h>
     36   1.1   bouyer #include <sys/systm.h>
     37   1.1   bouyer 
     38   1.1   bouyer #include <dev/pci/pcivar.h>
     39   1.1   bouyer #include <dev/pci/pcidevs.h>
     40   1.1   bouyer #include <dev/pci/pciidereg.h>
     41   1.1   bouyer #include <dev/pci/pciidevar.h>
     42   1.1   bouyer #include <dev/pci/pciide_acer_reg.h>
     43   1.1   bouyer 
     44  1.16   bouyer static int acer_pcib_match(struct pci_attach_args *);
     45  1.16   bouyer static void acer_do_reset(struct ata_channel *, int);
     46   1.2  thorpej static void acer_chip_map(struct pciide_softc*, struct pci_attach_args*);
     47  1.10  thorpej static void acer_setup_channel(struct ata_channel*);
     48   1.2  thorpej static int  acer_pci_intr(void *);
     49   1.1   bouyer 
     50   1.2  thorpej static int  aceride_match(struct device *, struct cfdata *, void *);
     51   1.2  thorpej static void aceride_attach(struct device *, struct device *, void *);
     52   1.1   bouyer 
     53  1.16   bouyer struct aceride_softc {
     54  1.16   bouyer 	struct pciide_softc pciide_sc;
     55  1.16   bouyer 	struct pci_attach_args pcib_pa;
     56  1.16   bouyer };
     57  1.16   bouyer 
     58  1.16   bouyer CFATTACH_DECL(aceride, sizeof(struct aceride_softc),
     59   1.1   bouyer     aceride_match, aceride_attach, NULL, NULL);
     60   1.1   bouyer 
     61   1.2  thorpej static const struct pciide_product_desc pciide_acer_products[] =  {
     62   1.1   bouyer 	{ PCI_PRODUCT_ALI_M5229,
     63   1.1   bouyer 	  0,
     64   1.1   bouyer 	  "Acer Labs M5229 UDMA IDE Controller",
     65   1.1   bouyer 	  acer_chip_map,
     66   1.1   bouyer 	},
     67   1.1   bouyer 	{ 0,
     68   1.1   bouyer 	  0,
     69   1.1   bouyer 	  NULL,
     70   1.1   bouyer 	  NULL
     71   1.1   bouyer 	}
     72   1.1   bouyer };
     73   1.1   bouyer 
     74   1.2  thorpej static int
     75   1.2  thorpej aceride_match(struct device *parent, struct cfdata *match, void *aux)
     76   1.1   bouyer {
     77   1.1   bouyer 	struct pci_attach_args *pa = aux;
     78   1.1   bouyer 
     79   1.3  mycroft 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI &&
     80   1.3  mycroft 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
     81   1.3  mycroft 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
     82   1.1   bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_acer_products))
     83   1.1   bouyer 			return (2);
     84   1.1   bouyer 	}
     85   1.1   bouyer 	return (0);
     86   1.1   bouyer }
     87   1.1   bouyer 
     88   1.2  thorpej static void
     89   1.2  thorpej aceride_attach(struct device *parent, struct device *self, void *aux)
     90   1.1   bouyer {
     91   1.1   bouyer 	struct pci_attach_args *pa = aux;
     92   1.1   bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
     93   1.1   bouyer 
     94   1.1   bouyer 	pciide_common_attach(sc, pa,
     95   1.1   bouyer 	    pciide_lookup_product(pa->pa_id, pciide_acer_products));
     96   1.1   bouyer 
     97   1.1   bouyer }
     98   1.1   bouyer 
     99  1.16   bouyer static int
    100  1.16   bouyer acer_pcib_match(struct pci_attach_args *pa)
    101  1.16   bouyer {
    102  1.16   bouyer 	/*
    103  1.16   bouyer 	 * we need to access the PCI config space of the pcib, see
    104  1.16   bouyer 	 * acer_do_reset()
    105  1.16   bouyer 	 */
    106  1.16   bouyer 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    107  1.16   bouyer 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA &&
    108  1.16   bouyer 	    PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI &&
    109  1.16   bouyer 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALI_M1543)
    110  1.16   bouyer 		return 1;
    111  1.16   bouyer 	return 0;
    112  1.16   bouyer }
    113  1.16   bouyer 
    114   1.2  thorpej static void
    115   1.2  thorpej acer_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    116   1.1   bouyer {
    117   1.1   bouyer 	struct pciide_channel *cp;
    118   1.1   bouyer 	int channel;
    119   1.1   bouyer 	pcireg_t cr, interface;
    120   1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    121   1.1   bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
    122  1.16   bouyer 	struct aceride_softc *acer_sc = (struct aceride_softc *)sc;
    123   1.1   bouyer 
    124   1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    125   1.1   bouyer 		return;
    126   1.1   bouyer 
    127   1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    128  1.12  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    129   1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    130   1.1   bouyer 	aprint_normal("\n");
    131  1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    132   1.1   bouyer 	if (sc->sc_dma_ok) {
    133  1.12  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    134   1.1   bouyer 		if (rev >= 0x20) {
    135  1.12  thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    136   1.1   bouyer 			if (rev >= 0xC4)
    137  1.12  thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    138   1.1   bouyer 			else if (rev >= 0xC2)
    139  1.12  thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    140   1.1   bouyer 			else
    141  1.12  thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    142   1.1   bouyer 		}
    143   1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    144   1.1   bouyer 	}
    145  1.14    perry 
    146  1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    147  1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    148  1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = acer_setup_channel;
    149  1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    150  1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    151   1.1   bouyer 
    152   1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
    153   1.1   bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
    154   1.1   bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
    155   1.1   bouyer 
    156   1.1   bouyer 	/* Enable "microsoft register bits" R/W. */
    157   1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
    158   1.1   bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
    159   1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
    160   1.1   bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
    161   1.1   bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
    162   1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
    163   1.1   bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
    164   1.1   bouyer 	    ~ACER_CHANSTATUSREGS_RO);
    165   1.1   bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
    166   1.1   bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
    167   1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
    168   1.1   bouyer 	/* Don't use cr, re-read the real register content instead */
    169   1.1   bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
    170   1.1   bouyer 	    PCI_CLASS_REG));
    171   1.1   bouyer 
    172   1.1   bouyer 	/* From linux: enable "Cable Detection" */
    173   1.1   bouyer 	if (rev >= 0xC2) {
    174   1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
    175   1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
    176   1.1   bouyer 		    | ACER_0x4B_CDETECT);
    177   1.1   bouyer 	}
    178   1.1   bouyer 
    179  1.10  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    180  1.16   bouyer 	if (rev == 0xC3) {
    181  1.16   bouyer 		/* install reset bug workaround */
    182  1.16   bouyer 		if (pci_find_device(&acer_sc->pcib_pa, acer_pcib_match) == 0) {
    183  1.16   bouyer 			printf("%s: WARNING: can't find pci-isa bridge\n",
    184  1.16   bouyer 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    185  1.16   bouyer 		} else
    186  1.16   bouyer 			sc->sc_wdcdev.reset = acer_do_reset;
    187  1.16   bouyer 	}
    188  1.10  thorpej 
    189  1.12  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    190  1.12  thorpej 	     channel++) {
    191   1.1   bouyer 		cp = &sc->pciide_channels[channel];
    192   1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    193   1.1   bouyer 			continue;
    194   1.1   bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
    195   1.1   bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    196  1.12  thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    197  1.10  thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    198   1.1   bouyer 			continue;
    199   1.1   bouyer 		}
    200   1.1   bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
    201   1.1   bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    202   1.1   bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
    203   1.1   bouyer 	}
    204   1.1   bouyer }
    205   1.1   bouyer 
    206   1.2  thorpej static void
    207  1.16   bouyer acer_do_reset(struct ata_channel *chp, int poll)
    208  1.16   bouyer {
    209  1.16   bouyer 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    210  1.16   bouyer 	struct aceride_softc *acer_sc = (struct aceride_softc *)sc;
    211  1.16   bouyer 	u_int8_t reg;
    212  1.16   bouyer 
    213  1.16   bouyer 	/*
    214  1.16   bouyer 	 * From OpenSolaris: after a reset we need to disable/enable the
    215  1.16   bouyer 	 * corresponding channel, or data corruption will occur in
    216  1.16   bouyer 	 * UltraDMA modes
    217  1.16   bouyer 	 */
    218  1.16   bouyer 
    219  1.16   bouyer 	wdc_do_reset(chp, poll);
    220  1.16   bouyer 	reg = pciide_pci_read(acer_sc->pcib_pa.pa_pc, acer_sc->pcib_pa.pa_tag,
    221  1.16   bouyer 	    ACER_PCIB_CTRL);
    222  1.16   bouyer 	printf("acer_do_reset reg 0x%x\n", reg);
    223  1.16   bouyer 	pciide_pci_write(acer_sc->pcib_pa.pa_pc, acer_sc->pcib_pa.pa_tag,
    224  1.16   bouyer 	    ACER_PCIB_CTRL, reg & ACER_PCIB_CTRL_ENCHAN(chp->ch_channel));
    225  1.16   bouyer 	delay(1000);
    226  1.16   bouyer 	pciide_pci_write(acer_sc->pcib_pa.pa_pc, acer_sc->pcib_pa.pa_tag,
    227  1.16   bouyer 	    ACER_PCIB_CTRL, reg);
    228  1.16   bouyer }
    229  1.16   bouyer 
    230  1.16   bouyer static void
    231  1.10  thorpej acer_setup_channel(struct ata_channel *chp)
    232   1.1   bouyer {
    233   1.1   bouyer 	struct ata_drive_datas *drvp;
    234  1.13  thorpej 	int drive, s;
    235   1.1   bouyer 	u_int32_t acer_fifo_udma;
    236   1.1   bouyer 	u_int32_t idedma_ctl;
    237   1.1   bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    238  1.11  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    239   1.1   bouyer 
    240   1.1   bouyer 	idedma_ctl = 0;
    241   1.1   bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
    242  1.14    perry 	ATADEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
    243   1.1   bouyer 	    acer_fifo_udma), DEBUG_PROBE);
    244   1.1   bouyer 	/* setup DMA if needed */
    245   1.1   bouyer 	pciide_channel_dma_setup(cp);
    246   1.1   bouyer 
    247   1.1   bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
    248   1.1   bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
    249   1.1   bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
    250   1.6  thorpej 		    ACER_0x4A_80PIN(chp->ch_channel)) {
    251   1.1   bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
    252   1.1   bouyer 				chp->ch_drive[0].UDMA_mode = 2;
    253   1.1   bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
    254   1.1   bouyer 				chp->ch_drive[1].UDMA_mode = 2;
    255   1.1   bouyer 		}
    256   1.1   bouyer 	}
    257   1.1   bouyer 
    258   1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    259   1.1   bouyer 		drvp = &chp->ch_drive[drive];
    260   1.1   bouyer 		/* If no drive, skip */
    261   1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    262   1.1   bouyer 			continue;
    263   1.9  thorpej 		ATADEBUG_PRINT(("acer_setup_channel: old timings reg for "
    264   1.6  thorpej 		    "channel %d drive %d 0x%x\n", chp->ch_channel, drive,
    265   1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    266   1.6  thorpej 		    ACER_IDETIM(chp->ch_channel, drive))), DEBUG_PROBE);
    267   1.1   bouyer 		/* clear FIFO/DMA mode */
    268   1.6  thorpej 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->ch_channel, drive, 0x3) |
    269   1.6  thorpej 		    ACER_UDMA_EN(chp->ch_channel, drive) |
    270   1.6  thorpej 		    ACER_UDMA_TIM(chp->ch_channel, drive, 0x7));
    271   1.1   bouyer 
    272   1.1   bouyer 		/* add timing values, setup DMA if needed */
    273   1.1   bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
    274   1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
    275   1.1   bouyer 			acer_fifo_udma |=
    276   1.6  thorpej 			    ACER_FTH_OPL(chp->ch_channel, drive, 0x1);
    277   1.1   bouyer 			goto pio;
    278   1.1   bouyer 		}
    279   1.1   bouyer 
    280   1.6  thorpej 		acer_fifo_udma |= ACER_FTH_OPL(chp->ch_channel, drive, 0x2);
    281   1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    282   1.1   bouyer 			/* use Ultra/DMA */
    283  1.13  thorpej 			s = splbio();
    284   1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    285  1.13  thorpej 			splx(s);
    286   1.6  thorpej 			acer_fifo_udma |= ACER_UDMA_EN(chp->ch_channel, drive);
    287  1.14    perry 			acer_fifo_udma |=
    288   1.6  thorpej 			    ACER_UDMA_TIM(chp->ch_channel, drive,
    289   1.1   bouyer 				acer_udma[drvp->UDMA_mode]);
    290   1.1   bouyer 			/* XXX disable if one drive < UDMA3 ? */
    291   1.1   bouyer 			if (drvp->UDMA_mode >= 3) {
    292   1.1   bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    293   1.1   bouyer 				    ACER_0x4B,
    294   1.1   bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    295   1.1   bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
    296   1.1   bouyer 			}
    297   1.1   bouyer 		} else {
    298   1.1   bouyer 			/*
    299   1.1   bouyer 			 * use Multiword DMA
    300   1.1   bouyer 			 * Timings will be used for both PIO and DMA,
    301   1.1   bouyer 			 * so adjust DMA mode if needed
    302   1.1   bouyer 			 */
    303   1.1   bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    304   1.1   bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    305   1.1   bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    306   1.1   bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    307   1.1   bouyer 				    drvp->PIO_mode - 2 : 0;
    308   1.1   bouyer 			if (drvp->DMA_mode == 0)
    309   1.1   bouyer 				drvp->PIO_mode = 0;
    310   1.1   bouyer 		}
    311   1.1   bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    312   1.1   bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
    313   1.6  thorpej 		    ACER_IDETIM(chp->ch_channel, drive),
    314   1.1   bouyer 		    acer_pio[drvp->PIO_mode]);
    315   1.1   bouyer 	}
    316   1.9  thorpej 	ATADEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
    317   1.1   bouyer 	    acer_fifo_udma), DEBUG_PROBE);
    318   1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
    319   1.1   bouyer 	if (idedma_ctl != 0) {
    320   1.1   bouyer 		/* Add software bits in status register */
    321   1.4     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    322   1.1   bouyer 		    idedma_ctl);
    323   1.1   bouyer 	}
    324   1.1   bouyer }
    325   1.1   bouyer 
    326   1.2  thorpej static int
    327   1.2  thorpej acer_pci_intr(void *arg)
    328   1.1   bouyer {
    329   1.1   bouyer 	struct pciide_softc *sc = arg;
    330   1.1   bouyer 	struct pciide_channel *cp;
    331  1.10  thorpej 	struct ata_channel *wdc_cp;
    332  1.14    perry 	int i, rv, crv;
    333   1.1   bouyer 	u_int32_t chids;
    334   1.1   bouyer 
    335   1.1   bouyer 	rv = 0;
    336   1.1   bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
    337  1.12  thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    338   1.1   bouyer 		cp = &sc->pciide_channels[i];
    339  1.10  thorpej 		wdc_cp = &cp->ata_channel;
    340   1.1   bouyer 		/* If a compat channel skip. */
    341   1.1   bouyer 		if (cp->compat)
    342   1.1   bouyer 			continue;
    343   1.1   bouyer 		if (chids & ACER_CHIDS_INT(i)) {
    344   1.1   bouyer 			crv = wdcintr(wdc_cp);
    345   1.7   bouyer 			if (crv == 0) {
    346   1.1   bouyer 				printf("%s:%d: bogus intr\n",
    347  1.12  thorpej 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, i);
    348   1.7   bouyer 				pciide_irqack(wdc_cp);
    349   1.7   bouyer 			} else
    350   1.1   bouyer 				rv = 1;
    351   1.1   bouyer 		}
    352   1.1   bouyer 	}
    353   1.1   bouyer 	return rv;
    354   1.1   bouyer }
    355