Home | History | Annotate | Line # | Download | only in pci
aceride.c revision 1.23.20.1
      1  1.23.20.1      matt /*	$NetBSD: aceride.c,v 1.23.20.1 2008/01/09 01:53:30 matt Exp $	*/
      2        1.1    bouyer 
      3        1.1    bouyer /*
      4        1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5        1.1    bouyer  *
      6        1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7        1.1    bouyer  * modification, are permitted provided that the following conditions
      8        1.1    bouyer  * are met:
      9        1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10        1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11        1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13        1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14        1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15        1.1    bouyer  *    must display the following acknowledgement:
     16        1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17        1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18        1.1    bouyer  *    derived from this software without specific prior written permission.
     19        1.1    bouyer  *
     20        1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21        1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22        1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23       1.14     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24        1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25        1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26        1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27        1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28        1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29        1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30        1.1    bouyer  */
     31        1.1    bouyer 
     32       1.15     lukem #include <sys/cdefs.h>
     33  1.23.20.1      matt __KERNEL_RCSID(0, "$NetBSD: aceride.c,v 1.23.20.1 2008/01/09 01:53:30 matt Exp $");
     34       1.15     lukem 
     35        1.1    bouyer #include <sys/param.h>
     36        1.1    bouyer #include <sys/systm.h>
     37        1.1    bouyer 
     38        1.1    bouyer #include <dev/pci/pcivar.h>
     39        1.1    bouyer #include <dev/pci/pcidevs.h>
     40        1.1    bouyer #include <dev/pci/pciidereg.h>
     41        1.1    bouyer #include <dev/pci/pciidevar.h>
     42        1.1    bouyer #include <dev/pci/pciide_acer_reg.h>
     43        1.1    bouyer 
     44       1.16    bouyer static int acer_pcib_match(struct pci_attach_args *);
     45       1.16    bouyer static void acer_do_reset(struct ata_channel *, int);
     46        1.2   thorpej static void acer_chip_map(struct pciide_softc*, struct pci_attach_args*);
     47       1.10   thorpej static void acer_setup_channel(struct ata_channel*);
     48        1.2   thorpej static int  acer_pci_intr(void *);
     49        1.1    bouyer 
     50        1.2   thorpej static int  aceride_match(struct device *, struct cfdata *, void *);
     51        1.2   thorpej static void aceride_attach(struct device *, struct device *, void *);
     52        1.1    bouyer 
     53       1.16    bouyer struct aceride_softc {
     54       1.16    bouyer 	struct pciide_softc pciide_sc;
     55       1.16    bouyer 	struct pci_attach_args pcib_pa;
     56       1.16    bouyer };
     57       1.16    bouyer 
     58       1.16    bouyer CFATTACH_DECL(aceride, sizeof(struct aceride_softc),
     59        1.1    bouyer     aceride_match, aceride_attach, NULL, NULL);
     60        1.1    bouyer 
     61        1.2   thorpej static const struct pciide_product_desc pciide_acer_products[] =  {
     62        1.1    bouyer 	{ PCI_PRODUCT_ALI_M5229,
     63        1.1    bouyer 	  0,
     64        1.1    bouyer 	  "Acer Labs M5229 UDMA IDE Controller",
     65        1.1    bouyer 	  acer_chip_map,
     66        1.1    bouyer 	},
     67        1.1    bouyer 	{ 0,
     68        1.1    bouyer 	  0,
     69        1.1    bouyer 	  NULL,
     70        1.1    bouyer 	  NULL
     71        1.1    bouyer 	}
     72        1.1    bouyer };
     73        1.1    bouyer 
     74        1.2   thorpej static int
     75       1.21  christos aceride_match(struct device *parent, struct cfdata *match,
     76       1.20  christos     void *aux)
     77        1.1    bouyer {
     78        1.1    bouyer 	struct pci_attach_args *pa = aux;
     79        1.1    bouyer 
     80        1.3   mycroft 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI &&
     81        1.3   mycroft 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
     82        1.3   mycroft 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
     83        1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_acer_products))
     84        1.1    bouyer 			return (2);
     85        1.1    bouyer 	}
     86        1.1    bouyer 	return (0);
     87        1.1    bouyer }
     88        1.1    bouyer 
     89        1.2   thorpej static void
     90       1.21  christos aceride_attach(struct device *parent, struct device *self, void *aux)
     91        1.1    bouyer {
     92        1.1    bouyer 	struct pci_attach_args *pa = aux;
     93        1.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
     94        1.1    bouyer 
     95        1.1    bouyer 	pciide_common_attach(sc, pa,
     96        1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_acer_products));
     97        1.1    bouyer 
     98        1.1    bouyer }
     99        1.1    bouyer 
    100       1.16    bouyer static int
    101       1.16    bouyer acer_pcib_match(struct pci_attach_args *pa)
    102       1.16    bouyer {
    103       1.16    bouyer 	/*
    104       1.16    bouyer 	 * we need to access the PCI config space of the pcib, see
    105       1.16    bouyer 	 * acer_do_reset()
    106       1.16    bouyer 	 */
    107       1.16    bouyer 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    108       1.16    bouyer 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA &&
    109       1.16    bouyer 	    PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI &&
    110       1.16    bouyer 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALI_M1543)
    111       1.16    bouyer 		return 1;
    112       1.16    bouyer 	return 0;
    113       1.16    bouyer }
    114       1.16    bouyer 
    115        1.2   thorpej static void
    116        1.2   thorpej acer_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    117        1.1    bouyer {
    118        1.1    bouyer 	struct pciide_channel *cp;
    119        1.1    bouyer 	int channel;
    120        1.1    bouyer 	pcireg_t cr, interface;
    121        1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    122        1.1    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
    123       1.16    bouyer 	struct aceride_softc *acer_sc = (struct aceride_softc *)sc;
    124        1.1    bouyer 
    125        1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    126        1.1    bouyer 		return;
    127        1.1    bouyer 
    128       1.23        ad 	aprint_verbose("%s: bus-master DMA support present",
    129       1.12   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    130        1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    131       1.23        ad 	aprint_verbose("\n");
    132       1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    133        1.1    bouyer 	if (sc->sc_dma_ok) {
    134       1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    135        1.1    bouyer 		if (rev >= 0x20) {
    136       1.12   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    137       1.22  christos 			if (rev >= 0xC7)
    138       1.22  christos 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    139       1.22  christos 			else if (rev >= 0xC4)
    140       1.12   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    141        1.1    bouyer 			else if (rev >= 0xC2)
    142       1.12   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    143        1.1    bouyer 			else
    144       1.12   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    145        1.1    bouyer 		}
    146        1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    147        1.1    bouyer 	}
    148       1.14     perry 
    149       1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    150       1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    151       1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = acer_setup_channel;
    152       1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    153       1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    154        1.1    bouyer 
    155        1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
    156        1.1    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
    157        1.1    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
    158        1.1    bouyer 
    159        1.1    bouyer 	/* Enable "microsoft register bits" R/W. */
    160        1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
    161        1.1    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
    162        1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
    163        1.1    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
    164        1.1    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
    165        1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
    166        1.1    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
    167        1.1    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
    168        1.1    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
    169        1.1    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
    170  1.23.20.1      matt 
    171  1.23.20.1      matt 	{
    172  1.23.20.1      matt 		/*
    173  1.23.20.1      matt 		 * some BIOSes (port-cats ABLE) enable native mode, but don't
    174  1.23.20.1      matt 		 * setup everything correctly, so allow the forcing of
    175  1.23.20.1      matt 		 * compat mode
    176  1.23.20.1      matt 		 */
    177  1.23.20.1      matt 		bool force_compat_mode;
    178  1.23.20.1      matt 		bool property_is_set;
    179  1.23.20.1      matt 		property_is_set = prop_dictionary_get_bool(
    180  1.23.20.1      matt 				device_properties(&sc->sc_wdcdev.sc_atac.atac_dev),
    181  1.23.20.1      matt 				"ali1543-ide-force-compat-mode",
    182  1.23.20.1      matt 				&force_compat_mode);
    183  1.23.20.1      matt 		if (property_is_set && force_compat_mode) {
    184  1.23.20.1      matt 			cr &= ~((PCIIDE_INTERFACE_PCI(0)
    185  1.23.20.1      matt 				| PCIIDE_INTERFACE_PCI(1))
    186  1.23.20.1      matt 				<< PCI_INTERFACE_SHIFT);
    187  1.23.20.1      matt 		}
    188  1.23.20.1      matt 	}
    189  1.23.20.1      matt 
    190        1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
    191        1.1    bouyer 	/* Don't use cr, re-read the real register content instead */
    192        1.1    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
    193        1.1    bouyer 	    PCI_CLASS_REG));
    194        1.1    bouyer 
    195        1.1    bouyer 	/* From linux: enable "Cable Detection" */
    196        1.1    bouyer 	if (rev >= 0xC2) {
    197        1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
    198        1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
    199        1.1    bouyer 		    | ACER_0x4B_CDETECT);
    200        1.1    bouyer 	}
    201        1.1    bouyer 
    202       1.10   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    203       1.16    bouyer 	if (rev == 0xC3) {
    204       1.16    bouyer 		/* install reset bug workaround */
    205       1.16    bouyer 		if (pci_find_device(&acer_sc->pcib_pa, acer_pcib_match) == 0) {
    206       1.16    bouyer 			printf("%s: WARNING: can't find pci-isa bridge\n",
    207       1.16    bouyer 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    208       1.16    bouyer 		} else
    209       1.16    bouyer 			sc->sc_wdcdev.reset = acer_do_reset;
    210       1.16    bouyer 	}
    211       1.10   thorpej 
    212       1.12   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    213       1.12   thorpej 	     channel++) {
    214        1.1    bouyer 		cp = &sc->pciide_channels[channel];
    215        1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    216        1.1    bouyer 			continue;
    217        1.1    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
    218        1.1    bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    219       1.12   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    220       1.10   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    221        1.1    bouyer 			continue;
    222        1.1    bouyer 		}
    223        1.1    bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
    224        1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    225        1.1    bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
    226        1.1    bouyer 	}
    227        1.1    bouyer }
    228        1.1    bouyer 
    229        1.2   thorpej static void
    230       1.16    bouyer acer_do_reset(struct ata_channel *chp, int poll)
    231       1.16    bouyer {
    232       1.16    bouyer 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    233       1.16    bouyer 	struct aceride_softc *acer_sc = (struct aceride_softc *)sc;
    234       1.16    bouyer 	u_int8_t reg;
    235       1.16    bouyer 
    236       1.16    bouyer 	/*
    237       1.16    bouyer 	 * From OpenSolaris: after a reset we need to disable/enable the
    238       1.16    bouyer 	 * corresponding channel, or data corruption will occur in
    239       1.16    bouyer 	 * UltraDMA modes
    240       1.16    bouyer 	 */
    241       1.16    bouyer 
    242       1.16    bouyer 	wdc_do_reset(chp, poll);
    243       1.16    bouyer 	reg = pciide_pci_read(acer_sc->pcib_pa.pa_pc, acer_sc->pcib_pa.pa_tag,
    244       1.16    bouyer 	    ACER_PCIB_CTRL);
    245       1.16    bouyer 	pciide_pci_write(acer_sc->pcib_pa.pa_pc, acer_sc->pcib_pa.pa_tag,
    246       1.18    bouyer 	    ACER_PCIB_CTRL, reg & ~ACER_PCIB_CTRL_ENCHAN(chp->ch_channel));
    247       1.16    bouyer 	delay(1000);
    248       1.16    bouyer 	pciide_pci_write(acer_sc->pcib_pa.pa_pc, acer_sc->pcib_pa.pa_tag,
    249       1.16    bouyer 	    ACER_PCIB_CTRL, reg);
    250       1.16    bouyer }
    251       1.16    bouyer 
    252       1.16    bouyer static void
    253       1.10   thorpej acer_setup_channel(struct ata_channel *chp)
    254        1.1    bouyer {
    255        1.1    bouyer 	struct ata_drive_datas *drvp;
    256       1.13   thorpej 	int drive, s;
    257        1.1    bouyer 	u_int32_t acer_fifo_udma;
    258        1.1    bouyer 	u_int32_t idedma_ctl;
    259        1.1    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    260       1.11   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    261        1.1    bouyer 
    262        1.1    bouyer 	idedma_ctl = 0;
    263        1.1    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
    264       1.14     perry 	ATADEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
    265        1.1    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
    266        1.1    bouyer 	/* setup DMA if needed */
    267        1.1    bouyer 	pciide_channel_dma_setup(cp);
    268        1.1    bouyer 
    269        1.1    bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
    270        1.1    bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
    271        1.1    bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
    272        1.6   thorpej 		    ACER_0x4A_80PIN(chp->ch_channel)) {
    273        1.1    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
    274        1.1    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
    275        1.1    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
    276        1.1    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
    277        1.1    bouyer 		}
    278        1.1    bouyer 	}
    279        1.1    bouyer 
    280        1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    281        1.1    bouyer 		drvp = &chp->ch_drive[drive];
    282        1.1    bouyer 		/* If no drive, skip */
    283        1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    284        1.1    bouyer 			continue;
    285        1.9   thorpej 		ATADEBUG_PRINT(("acer_setup_channel: old timings reg for "
    286        1.6   thorpej 		    "channel %d drive %d 0x%x\n", chp->ch_channel, drive,
    287        1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    288        1.6   thorpej 		    ACER_IDETIM(chp->ch_channel, drive))), DEBUG_PROBE);
    289        1.1    bouyer 		/* clear FIFO/DMA mode */
    290        1.6   thorpej 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->ch_channel, drive, 0x3) |
    291        1.6   thorpej 		    ACER_UDMA_EN(chp->ch_channel, drive) |
    292        1.6   thorpej 		    ACER_UDMA_TIM(chp->ch_channel, drive, 0x7));
    293        1.1    bouyer 
    294        1.1    bouyer 		/* add timing values, setup DMA if needed */
    295        1.1    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
    296        1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
    297        1.1    bouyer 			acer_fifo_udma |=
    298        1.6   thorpej 			    ACER_FTH_OPL(chp->ch_channel, drive, 0x1);
    299        1.1    bouyer 			goto pio;
    300        1.1    bouyer 		}
    301        1.1    bouyer 
    302        1.6   thorpej 		acer_fifo_udma |= ACER_FTH_OPL(chp->ch_channel, drive, 0x2);
    303        1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    304        1.1    bouyer 			/* use Ultra/DMA */
    305       1.13   thorpej 			s = splbio();
    306        1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    307       1.13   thorpej 			splx(s);
    308        1.6   thorpej 			acer_fifo_udma |= ACER_UDMA_EN(chp->ch_channel, drive);
    309       1.14     perry 			acer_fifo_udma |=
    310        1.6   thorpej 			    ACER_UDMA_TIM(chp->ch_channel, drive,
    311        1.1    bouyer 				acer_udma[drvp->UDMA_mode]);
    312        1.1    bouyer 			/* XXX disable if one drive < UDMA3 ? */
    313        1.1    bouyer 			if (drvp->UDMA_mode >= 3) {
    314        1.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    315        1.1    bouyer 				    ACER_0x4B,
    316        1.1    bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    317        1.1    bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
    318        1.1    bouyer 			}
    319        1.1    bouyer 		} else {
    320        1.1    bouyer 			/*
    321        1.1    bouyer 			 * use Multiword DMA
    322        1.1    bouyer 			 * Timings will be used for both PIO and DMA,
    323        1.1    bouyer 			 * so adjust DMA mode if needed
    324        1.1    bouyer 			 */
    325        1.1    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    326        1.1    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    327        1.1    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    328        1.1    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    329        1.1    bouyer 				    drvp->PIO_mode - 2 : 0;
    330        1.1    bouyer 			if (drvp->DMA_mode == 0)
    331        1.1    bouyer 				drvp->PIO_mode = 0;
    332        1.1    bouyer 		}
    333        1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    334        1.1    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
    335        1.6   thorpej 		    ACER_IDETIM(chp->ch_channel, drive),
    336        1.1    bouyer 		    acer_pio[drvp->PIO_mode]);
    337        1.1    bouyer 	}
    338        1.9   thorpej 	ATADEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
    339        1.1    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
    340        1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
    341        1.1    bouyer 	if (idedma_ctl != 0) {
    342        1.1    bouyer 		/* Add software bits in status register */
    343        1.4      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    344        1.1    bouyer 		    idedma_ctl);
    345        1.1    bouyer 	}
    346        1.1    bouyer }
    347        1.1    bouyer 
    348        1.2   thorpej static int
    349        1.2   thorpej acer_pci_intr(void *arg)
    350        1.1    bouyer {
    351        1.1    bouyer 	struct pciide_softc *sc = arg;
    352        1.1    bouyer 	struct pciide_channel *cp;
    353       1.10   thorpej 	struct ata_channel *wdc_cp;
    354       1.14     perry 	int i, rv, crv;
    355        1.1    bouyer 	u_int32_t chids;
    356        1.1    bouyer 
    357        1.1    bouyer 	rv = 0;
    358        1.1    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
    359       1.12   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    360        1.1    bouyer 		cp = &sc->pciide_channels[i];
    361       1.10   thorpej 		wdc_cp = &cp->ata_channel;
    362        1.1    bouyer 		/* If a compat channel skip. */
    363        1.1    bouyer 		if (cp->compat)
    364        1.1    bouyer 			continue;
    365        1.1    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
    366        1.1    bouyer 			crv = wdcintr(wdc_cp);
    367        1.7    bouyer 			if (crv == 0) {
    368        1.1    bouyer 				printf("%s:%d: bogus intr\n",
    369       1.12   thorpej 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, i);
    370        1.7    bouyer 				pciide_irqack(wdc_cp);
    371        1.7    bouyer 			} else
    372        1.1    bouyer 				rv = 1;
    373        1.1    bouyer 		}
    374        1.1    bouyer 	}
    375        1.1    bouyer 	return rv;
    376        1.1    bouyer }
    377