Home | History | Annotate | Line # | Download | only in pci
aceride.c revision 1.7.2.4
      1  1.7.2.4  skrll /*	$NetBSD: aceride.c,v 1.7.2.4 2004/09/18 14:49:02 skrll Exp $	*/
      2  1.7.2.2  skrll 
      3  1.7.2.2  skrll /*
      4  1.7.2.2  skrll  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5  1.7.2.2  skrll  *
      6  1.7.2.2  skrll  * Redistribution and use in source and binary forms, with or without
      7  1.7.2.2  skrll  * modification, are permitted provided that the following conditions
      8  1.7.2.2  skrll  * are met:
      9  1.7.2.2  skrll  * 1. Redistributions of source code must retain the above copyright
     10  1.7.2.2  skrll  *    notice, this list of conditions and the following disclaimer.
     11  1.7.2.2  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.7.2.2  skrll  *    notice, this list of conditions and the following disclaimer in the
     13  1.7.2.2  skrll  *    documentation and/or other materials provided with the distribution.
     14  1.7.2.2  skrll  * 3. All advertising materials mentioning features or use of this software
     15  1.7.2.2  skrll  *    must display the following acknowledgement:
     16  1.7.2.2  skrll  *	This product includes software developed by Manuel Bouyer.
     17  1.7.2.2  skrll  * 4. The name of the author may not be used to endorse or promote products
     18  1.7.2.2  skrll  *    derived from this software without specific prior written permission.
     19  1.7.2.2  skrll  *
     20  1.7.2.2  skrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21  1.7.2.2  skrll  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22  1.7.2.2  skrll  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.7.2.2  skrll  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24  1.7.2.2  skrll  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25  1.7.2.2  skrll  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26  1.7.2.2  skrll  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27  1.7.2.2  skrll  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28  1.7.2.2  skrll  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29  1.7.2.2  skrll  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30  1.7.2.2  skrll  */
     31  1.7.2.2  skrll 
     32  1.7.2.2  skrll #include <sys/param.h>
     33  1.7.2.2  skrll #include <sys/systm.h>
     34  1.7.2.2  skrll 
     35  1.7.2.2  skrll #include <dev/pci/pcivar.h>
     36  1.7.2.2  skrll #include <dev/pci/pcidevs.h>
     37  1.7.2.2  skrll #include <dev/pci/pciidereg.h>
     38  1.7.2.2  skrll #include <dev/pci/pciidevar.h>
     39  1.7.2.2  skrll #include <dev/pci/pciide_acer_reg.h>
     40  1.7.2.2  skrll 
     41  1.7.2.2  skrll static void acer_chip_map(struct pciide_softc*, struct pci_attach_args*);
     42  1.7.2.3  skrll static void acer_setup_channel(struct ata_channel*);
     43  1.7.2.2  skrll static int  acer_pci_intr(void *);
     44  1.7.2.2  skrll 
     45  1.7.2.2  skrll static int  aceride_match(struct device *, struct cfdata *, void *);
     46  1.7.2.2  skrll static void aceride_attach(struct device *, struct device *, void *);
     47  1.7.2.2  skrll 
     48  1.7.2.2  skrll CFATTACH_DECL(aceride, sizeof(struct pciide_softc),
     49  1.7.2.2  skrll     aceride_match, aceride_attach, NULL, NULL);
     50  1.7.2.2  skrll 
     51  1.7.2.2  skrll static const struct pciide_product_desc pciide_acer_products[] =  {
     52  1.7.2.2  skrll 	{ PCI_PRODUCT_ALI_M5229,
     53  1.7.2.2  skrll 	  0,
     54  1.7.2.2  skrll 	  "Acer Labs M5229 UDMA IDE Controller",
     55  1.7.2.2  skrll 	  acer_chip_map,
     56  1.7.2.2  skrll 	},
     57  1.7.2.2  skrll 	{ 0,
     58  1.7.2.2  skrll 	  0,
     59  1.7.2.2  skrll 	  NULL,
     60  1.7.2.2  skrll 	  NULL
     61  1.7.2.2  skrll 	}
     62  1.7.2.2  skrll };
     63  1.7.2.2  skrll 
     64  1.7.2.2  skrll static int
     65  1.7.2.2  skrll aceride_match(struct device *parent, struct cfdata *match, void *aux)
     66  1.7.2.2  skrll {
     67  1.7.2.2  skrll 	struct pci_attach_args *pa = aux;
     68  1.7.2.2  skrll 
     69  1.7.2.2  skrll 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI &&
     70  1.7.2.2  skrll 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
     71  1.7.2.2  skrll 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
     72  1.7.2.2  skrll 		if (pciide_lookup_product(pa->pa_id, pciide_acer_products))
     73  1.7.2.2  skrll 			return (2);
     74  1.7.2.2  skrll 	}
     75  1.7.2.2  skrll 	return (0);
     76  1.7.2.2  skrll }
     77  1.7.2.2  skrll 
     78  1.7.2.2  skrll static void
     79  1.7.2.2  skrll aceride_attach(struct device *parent, struct device *self, void *aux)
     80  1.7.2.2  skrll {
     81  1.7.2.2  skrll 	struct pci_attach_args *pa = aux;
     82  1.7.2.2  skrll 	struct pciide_softc *sc = (struct pciide_softc *)self;
     83  1.7.2.2  skrll 
     84  1.7.2.2  skrll 	pciide_common_attach(sc, pa,
     85  1.7.2.2  skrll 	    pciide_lookup_product(pa->pa_id, pciide_acer_products));
     86  1.7.2.2  skrll 
     87  1.7.2.2  skrll }
     88  1.7.2.2  skrll 
     89  1.7.2.2  skrll static void
     90  1.7.2.2  skrll acer_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
     91  1.7.2.2  skrll {
     92  1.7.2.2  skrll 	struct pciide_channel *cp;
     93  1.7.2.2  skrll 	int channel;
     94  1.7.2.2  skrll 	pcireg_t cr, interface;
     95  1.7.2.2  skrll 	bus_size_t cmdsize, ctlsize;
     96  1.7.2.2  skrll 	pcireg_t rev = PCI_REVISION(pa->pa_class);
     97  1.7.2.2  skrll 
     98  1.7.2.2  skrll 	if (pciide_chipen(sc, pa) == 0)
     99  1.7.2.2  skrll 		return;
    100  1.7.2.2  skrll 
    101  1.7.2.2  skrll 	aprint_normal("%s: bus-master DMA support present",
    102  1.7.2.3  skrll 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    103  1.7.2.2  skrll 	pciide_mapreg_dma(sc, pa);
    104  1.7.2.2  skrll 	aprint_normal("\n");
    105  1.7.2.3  skrll 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    106  1.7.2.2  skrll 	if (sc->sc_dma_ok) {
    107  1.7.2.3  skrll 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    108  1.7.2.2  skrll 		if (rev >= 0x20) {
    109  1.7.2.3  skrll 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    110  1.7.2.2  skrll 			if (rev >= 0xC4)
    111  1.7.2.3  skrll 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    112  1.7.2.2  skrll 			else if (rev >= 0xC2)
    113  1.7.2.3  skrll 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    114  1.7.2.2  skrll 			else
    115  1.7.2.3  skrll 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    116  1.7.2.2  skrll 		}
    117  1.7.2.2  skrll 		sc->sc_wdcdev.irqack = pciide_irqack;
    118  1.7.2.2  skrll 	}
    119  1.7.2.2  skrll 
    120  1.7.2.3  skrll 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    121  1.7.2.3  skrll 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    122  1.7.2.3  skrll 	sc->sc_wdcdev.sc_atac.atac_set_modes = acer_setup_channel;
    123  1.7.2.3  skrll 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    124  1.7.2.3  skrll 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    125  1.7.2.2  skrll 
    126  1.7.2.2  skrll 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
    127  1.7.2.2  skrll 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
    128  1.7.2.2  skrll 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
    129  1.7.2.2  skrll 
    130  1.7.2.2  skrll 	/* Enable "microsoft register bits" R/W. */
    131  1.7.2.2  skrll 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
    132  1.7.2.2  skrll 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
    133  1.7.2.2  skrll 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
    134  1.7.2.2  skrll 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
    135  1.7.2.2  skrll 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
    136  1.7.2.2  skrll 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
    137  1.7.2.2  skrll 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
    138  1.7.2.2  skrll 	    ~ACER_CHANSTATUSREGS_RO);
    139  1.7.2.2  skrll 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
    140  1.7.2.2  skrll 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
    141  1.7.2.2  skrll 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
    142  1.7.2.2  skrll 	/* Don't use cr, re-read the real register content instead */
    143  1.7.2.2  skrll 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
    144  1.7.2.2  skrll 	    PCI_CLASS_REG));
    145  1.7.2.2  skrll 
    146  1.7.2.2  skrll 	/* From linux: enable "Cable Detection" */
    147  1.7.2.2  skrll 	if (rev >= 0xC2) {
    148  1.7.2.2  skrll 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
    149  1.7.2.2  skrll 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
    150  1.7.2.2  skrll 		    | ACER_0x4B_CDETECT);
    151  1.7.2.2  skrll 	}
    152  1.7.2.2  skrll 
    153  1.7.2.3  skrll 	wdc_allocate_regs(&sc->sc_wdcdev);
    154  1.7.2.3  skrll 
    155  1.7.2.3  skrll 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    156  1.7.2.3  skrll 	     channel++) {
    157  1.7.2.2  skrll 		cp = &sc->pciide_channels[channel];
    158  1.7.2.2  skrll 		if (pciide_chansetup(sc, channel, interface) == 0)
    159  1.7.2.2  skrll 			continue;
    160  1.7.2.2  skrll 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
    161  1.7.2.2  skrll 			aprint_normal("%s: %s channel ignored (disabled)\n",
    162  1.7.2.3  skrll 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    163  1.7.2.3  skrll 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    164  1.7.2.2  skrll 			continue;
    165  1.7.2.2  skrll 		}
    166  1.7.2.2  skrll 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
    167  1.7.2.2  skrll 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    168  1.7.2.2  skrll 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
    169  1.7.2.2  skrll 	}
    170  1.7.2.2  skrll }
    171  1.7.2.2  skrll 
    172  1.7.2.2  skrll static void
    173  1.7.2.3  skrll acer_setup_channel(struct ata_channel *chp)
    174  1.7.2.2  skrll {
    175  1.7.2.2  skrll 	struct ata_drive_datas *drvp;
    176  1.7.2.3  skrll 	int drive, s;
    177  1.7.2.2  skrll 	u_int32_t acer_fifo_udma;
    178  1.7.2.2  skrll 	u_int32_t idedma_ctl;
    179  1.7.2.2  skrll 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    180  1.7.2.3  skrll 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    181  1.7.2.2  skrll 
    182  1.7.2.2  skrll 	idedma_ctl = 0;
    183  1.7.2.2  skrll 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
    184  1.7.2.3  skrll 	ATADEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
    185  1.7.2.2  skrll 	    acer_fifo_udma), DEBUG_PROBE);
    186  1.7.2.2  skrll 	/* setup DMA if needed */
    187  1.7.2.2  skrll 	pciide_channel_dma_setup(cp);
    188  1.7.2.2  skrll 
    189  1.7.2.2  skrll 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
    190  1.7.2.2  skrll 	    DRIVE_UDMA) { /* check 80 pins cable */
    191  1.7.2.2  skrll 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
    192  1.7.2.2  skrll 		    ACER_0x4A_80PIN(chp->ch_channel)) {
    193  1.7.2.2  skrll 			if (chp->ch_drive[0].UDMA_mode > 2)
    194  1.7.2.2  skrll 				chp->ch_drive[0].UDMA_mode = 2;
    195  1.7.2.2  skrll 			if (chp->ch_drive[1].UDMA_mode > 2)
    196  1.7.2.2  skrll 				chp->ch_drive[1].UDMA_mode = 2;
    197  1.7.2.2  skrll 		}
    198  1.7.2.2  skrll 	}
    199  1.7.2.2  skrll 
    200  1.7.2.2  skrll 	for (drive = 0; drive < 2; drive++) {
    201  1.7.2.2  skrll 		drvp = &chp->ch_drive[drive];
    202  1.7.2.2  skrll 		/* If no drive, skip */
    203  1.7.2.2  skrll 		if ((drvp->drive_flags & DRIVE) == 0)
    204  1.7.2.2  skrll 			continue;
    205  1.7.2.3  skrll 		ATADEBUG_PRINT(("acer_setup_channel: old timings reg for "
    206  1.7.2.2  skrll 		    "channel %d drive %d 0x%x\n", chp->ch_channel, drive,
    207  1.7.2.2  skrll 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    208  1.7.2.2  skrll 		    ACER_IDETIM(chp->ch_channel, drive))), DEBUG_PROBE);
    209  1.7.2.2  skrll 		/* clear FIFO/DMA mode */
    210  1.7.2.2  skrll 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->ch_channel, drive, 0x3) |
    211  1.7.2.2  skrll 		    ACER_UDMA_EN(chp->ch_channel, drive) |
    212  1.7.2.2  skrll 		    ACER_UDMA_TIM(chp->ch_channel, drive, 0x7));
    213  1.7.2.2  skrll 
    214  1.7.2.2  skrll 		/* add timing values, setup DMA if needed */
    215  1.7.2.2  skrll 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
    216  1.7.2.2  skrll 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
    217  1.7.2.2  skrll 			acer_fifo_udma |=
    218  1.7.2.2  skrll 			    ACER_FTH_OPL(chp->ch_channel, drive, 0x1);
    219  1.7.2.2  skrll 			goto pio;
    220  1.7.2.2  skrll 		}
    221  1.7.2.2  skrll 
    222  1.7.2.2  skrll 		acer_fifo_udma |= ACER_FTH_OPL(chp->ch_channel, drive, 0x2);
    223  1.7.2.2  skrll 		if (drvp->drive_flags & DRIVE_UDMA) {
    224  1.7.2.2  skrll 			/* use Ultra/DMA */
    225  1.7.2.3  skrll 			s = splbio();
    226  1.7.2.2  skrll 			drvp->drive_flags &= ~DRIVE_DMA;
    227  1.7.2.3  skrll 			splx(s);
    228  1.7.2.2  skrll 			acer_fifo_udma |= ACER_UDMA_EN(chp->ch_channel, drive);
    229  1.7.2.2  skrll 			acer_fifo_udma |=
    230  1.7.2.2  skrll 			    ACER_UDMA_TIM(chp->ch_channel, drive,
    231  1.7.2.2  skrll 				acer_udma[drvp->UDMA_mode]);
    232  1.7.2.2  skrll 			/* XXX disable if one drive < UDMA3 ? */
    233  1.7.2.2  skrll 			if (drvp->UDMA_mode >= 3) {
    234  1.7.2.2  skrll 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    235  1.7.2.2  skrll 				    ACER_0x4B,
    236  1.7.2.2  skrll 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    237  1.7.2.2  skrll 					ACER_0x4B) | ACER_0x4B_UDMA66);
    238  1.7.2.2  skrll 			}
    239  1.7.2.2  skrll 		} else {
    240  1.7.2.2  skrll 			/*
    241  1.7.2.2  skrll 			 * use Multiword DMA
    242  1.7.2.2  skrll 			 * Timings will be used for both PIO and DMA,
    243  1.7.2.2  skrll 			 * so adjust DMA mode if needed
    244  1.7.2.2  skrll 			 */
    245  1.7.2.2  skrll 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    246  1.7.2.2  skrll 				drvp->PIO_mode = drvp->DMA_mode + 2;
    247  1.7.2.2  skrll 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    248  1.7.2.2  skrll 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    249  1.7.2.2  skrll 				    drvp->PIO_mode - 2 : 0;
    250  1.7.2.2  skrll 			if (drvp->DMA_mode == 0)
    251  1.7.2.2  skrll 				drvp->PIO_mode = 0;
    252  1.7.2.2  skrll 		}
    253  1.7.2.2  skrll 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    254  1.7.2.2  skrll pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
    255  1.7.2.2  skrll 		    ACER_IDETIM(chp->ch_channel, drive),
    256  1.7.2.2  skrll 		    acer_pio[drvp->PIO_mode]);
    257  1.7.2.2  skrll 	}
    258  1.7.2.3  skrll 	ATADEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
    259  1.7.2.2  skrll 	    acer_fifo_udma), DEBUG_PROBE);
    260  1.7.2.2  skrll 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
    261  1.7.2.2  skrll 	if (idedma_ctl != 0) {
    262  1.7.2.2  skrll 		/* Add software bits in status register */
    263  1.7.2.2  skrll 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    264  1.7.2.2  skrll 		    idedma_ctl);
    265  1.7.2.2  skrll 	}
    266  1.7.2.2  skrll }
    267  1.7.2.2  skrll 
    268  1.7.2.2  skrll static int
    269  1.7.2.2  skrll acer_pci_intr(void *arg)
    270  1.7.2.2  skrll {
    271  1.7.2.2  skrll 	struct pciide_softc *sc = arg;
    272  1.7.2.2  skrll 	struct pciide_channel *cp;
    273  1.7.2.3  skrll 	struct ata_channel *wdc_cp;
    274  1.7.2.2  skrll 	int i, rv, crv;
    275  1.7.2.2  skrll 	u_int32_t chids;
    276  1.7.2.2  skrll 
    277  1.7.2.2  skrll 	rv = 0;
    278  1.7.2.2  skrll 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
    279  1.7.2.3  skrll 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    280  1.7.2.2  skrll 		cp = &sc->pciide_channels[i];
    281  1.7.2.3  skrll 		wdc_cp = &cp->ata_channel;
    282  1.7.2.2  skrll 		/* If a compat channel skip. */
    283  1.7.2.2  skrll 		if (cp->compat)
    284  1.7.2.2  skrll 			continue;
    285  1.7.2.2  skrll 		if (chids & ACER_CHIDS_INT(i)) {
    286  1.7.2.2  skrll 			crv = wdcintr(wdc_cp);
    287  1.7.2.2  skrll 			if (crv == 0) {
    288  1.7.2.2  skrll 				printf("%s:%d: bogus intr\n",
    289  1.7.2.3  skrll 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, i);
    290  1.7.2.2  skrll 				pciide_irqack(wdc_cp);
    291  1.7.2.2  skrll 			} else
    292  1.7.2.2  skrll 				rv = 1;
    293  1.7.2.2  skrll 		}
    294  1.7.2.2  skrll 	}
    295  1.7.2.2  skrll 	return rv;
    296  1.7.2.2  skrll }
    297