Home | History | Annotate | Line # | Download | only in pci
agp_i810.c revision 1.112.2.1
      1  1.112.2.1    martin /*	$NetBSD: agp_i810.c,v 1.112.2.1 2014/09/18 10:25:33 martin Exp $	*/
      2        1.1      fvdl 
      3        1.1      fvdl /*-
      4        1.1      fvdl  * Copyright (c) 2000 Doug Rabson
      5        1.1      fvdl  * Copyright (c) 2000 Ruslan Ermilov
      6        1.1      fvdl  * All rights reserved.
      7        1.1      fvdl  *
      8        1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      9        1.1      fvdl  * modification, are permitted provided that the following conditions
     10        1.1      fvdl  * are met:
     11        1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     12        1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     13        1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     15        1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     16        1.1      fvdl  *
     17        1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     18        1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     19        1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     20        1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     21        1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22        1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23        1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24        1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25        1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26        1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27        1.1      fvdl  * SUCH DAMAGE.
     28        1.1      fvdl  *
     29       1.74  riastrad  *	$FreeBSD$
     30        1.1      fvdl  */
     31        1.9     lukem 
     32        1.9     lukem #include <sys/cdefs.h>
     33  1.112.2.1    martin __KERNEL_RCSID(0, "$NetBSD: agp_i810.c,v 1.112.2.1 2014/09/18 10:25:33 martin Exp $");
     34        1.1      fvdl 
     35        1.1      fvdl #include <sys/param.h>
     36        1.1      fvdl #include <sys/systm.h>
     37        1.1      fvdl #include <sys/malloc.h>
     38        1.1      fvdl #include <sys/kernel.h>
     39        1.1      fvdl #include <sys/proc.h>
     40        1.1      fvdl #include <sys/device.h>
     41        1.1      fvdl #include <sys/conf.h>
     42       1.75  riastrad #include <sys/xcall.h>
     43        1.1      fvdl 
     44        1.1      fvdl #include <dev/pci/pcivar.h>
     45        1.1      fvdl #include <dev/pci/pcireg.h>
     46        1.1      fvdl #include <dev/pci/pcidevs.h>
     47        1.1      fvdl #include <dev/pci/agpvar.h>
     48        1.1      fvdl #include <dev/pci/agpreg.h>
     49       1.74  riastrad #include <dev/pci/agp_i810var.h>
     50        1.1      fvdl 
     51        1.1      fvdl #include <sys/agpio.h>
     52        1.1      fvdl 
     53       1.43        ad #include <sys/bus.h>
     54        1.1      fvdl 
     55       1.20      tron #include "agp_intel.h"
     56       1.20      tron 
     57      1.106  riastrad #ifdef AGP_DEBUG
     58      1.106  riastrad #define	DPRINTF(sc, fmt, ...)						      \
     59      1.106  riastrad 	device_printf((sc)->as_dev, "%s: " fmt, __func__, ##__VA_ARGS__)
     60      1.106  riastrad #else
     61      1.106  riastrad #define	DPRINTF(sc, fmt, ...)	do {} while (0)
     62      1.106  riastrad #endif
     63      1.106  riastrad 
     64       1.74  riastrad struct agp_softc *agp_i810_sc = NULL;
     65       1.74  riastrad 
     66        1.1      fvdl #define READ1(off)	bus_space_read_1(isc->bst, isc->bsh, off)
     67       1.14       scw #define READ4(off)	bus_space_read_4(isc->bst, isc->bsh, off)
     68        1.1      fvdl #define WRITE4(off,v)	bus_space_write_4(isc->bst, isc->bsh, off, v)
     69        1.1      fvdl 
     70       1.14       scw #define CHIP_I810 0	/* i810/i815 */
     71       1.17   hannken #define CHIP_I830 1	/* 830M/845G */
     72       1.17   hannken #define CHIP_I855 2	/* 852GM/855GM/865G */
     73       1.56       tnn #define CHIP_I915 3	/* 915G/915GM/945G/945GM/945GME */
     74       1.45     joerg #define CHIP_I965 4	/* 965Q/965PM */
     75       1.45     joerg #define CHIP_G33  5	/* G33/Q33/Q35 */
     76       1.58  christos #define CHIP_G4X  6	/* G45/Q45 */
     77       1.14       scw 
     78       1.49  drochner /* XXX hack, see below */
     79       1.50  drochner static bus_addr_t agp_i810_vga_regbase;
     80       1.99  riastrad static bus_size_t agp_i810_vga_regsize;
     81       1.99  riastrad static bus_space_tag_t agp_i810_vga_bst;
     82       1.50  drochner static bus_space_handle_t agp_i810_vga_bsh;
     83       1.49  drochner 
     84        1.1      fvdl static u_int32_t agp_i810_get_aperture(struct agp_softc *);
     85        1.1      fvdl static int agp_i810_set_aperture(struct agp_softc *, u_int32_t);
     86        1.1      fvdl static int agp_i810_bind_page(struct agp_softc *, off_t, bus_addr_t);
     87        1.1      fvdl static int agp_i810_unbind_page(struct agp_softc *, off_t);
     88        1.1      fvdl static void agp_i810_flush_tlb(struct agp_softc *);
     89        1.1      fvdl static int agp_i810_enable(struct agp_softc *, u_int32_t mode);
     90        1.1      fvdl static struct agp_memory *agp_i810_alloc_memory(struct agp_softc *, int,
     91        1.1      fvdl 						vsize_t);
     92        1.1      fvdl static int agp_i810_free_memory(struct agp_softc *, struct agp_memory *);
     93       1.86  riastrad static int agp_i810_bind_memory(struct agp_softc *, struct agp_memory *,
     94       1.86  riastrad 		off_t);
     95       1.86  riastrad static int agp_i810_bind_memory_dcache(struct agp_softc *, struct agp_memory *,
     96       1.86  riastrad 		off_t);
     97       1.86  riastrad static int agp_i810_bind_memory_hwcursor(struct agp_softc *,
     98       1.86  riastrad 		struct agp_memory *, off_t);
     99        1.1      fvdl static int agp_i810_unbind_memory(struct agp_softc *, struct agp_memory *);
    100       1.47  jmcneill 
    101       1.66    dyoung static bool agp_i810_resume(device_t, const pmf_qual_t *);
    102       1.47  jmcneill static int agp_i810_init(struct agp_softc *);
    103        1.1      fvdl 
    104       1.75  riastrad static int agp_i810_setup_chipset_flush_page(struct agp_softc *);
    105       1.79  riastrad static void agp_i810_teardown_chipset_flush_page(struct agp_softc *);
    106       1.45     joerg static int agp_i810_init(struct agp_softc *);
    107       1.45     joerg 
    108       1.26   thorpej static struct agp_methods agp_i810_methods = {
    109        1.1      fvdl 	agp_i810_get_aperture,
    110        1.1      fvdl 	agp_i810_set_aperture,
    111        1.1      fvdl 	agp_i810_bind_page,
    112        1.1      fvdl 	agp_i810_unbind_page,
    113        1.1      fvdl 	agp_i810_flush_tlb,
    114        1.1      fvdl 	agp_i810_enable,
    115        1.1      fvdl 	agp_i810_alloc_memory,
    116        1.1      fvdl 	agp_i810_free_memory,
    117        1.1      fvdl 	agp_i810_bind_memory,
    118        1.1      fvdl 	agp_i810_unbind_memory,
    119        1.1      fvdl };
    120        1.1      fvdl 
    121       1.74  riastrad int
    122       1.71    gsutre agp_i810_write_gtt_entry(struct agp_i810_softc *isc, off_t off, bus_addr_t v)
    123       1.58  christos {
    124       1.71    gsutre 	u_int32_t pte;
    125       1.71    gsutre 
    126       1.71    gsutre 	/* Bits 11:4 (physical start address extension) should be zero. */
    127       1.71    gsutre 	if ((v & 0xff0) != 0)
    128       1.71    gsutre 		return EINVAL;
    129       1.71    gsutre 
    130       1.71    gsutre 	pte = (u_int32_t)v;
    131       1.71    gsutre 	/*
    132       1.71    gsutre 	 * We need to massage the pte if bus_addr_t is wider than 32 bits.
    133       1.71    gsutre 	 * The compiler isn't smart enough, hence the casts to uintmax_t.
    134       1.71    gsutre 	 */
    135       1.71    gsutre 	if (sizeof(bus_addr_t) > sizeof(u_int32_t)) {
    136       1.71    gsutre 		/* 965+ can do 36-bit addressing, add in the extra bits. */
    137       1.71    gsutre 		if (isc->chiptype == CHIP_I965 ||
    138       1.71    gsutre 		    isc->chiptype == CHIP_G33 ||
    139       1.71    gsutre 		    isc->chiptype == CHIP_G4X) {
    140       1.71    gsutre 			if (((uintmax_t)v >> 36) != 0)
    141       1.71    gsutre 				return EINVAL;
    142       1.71    gsutre 			pte |= (v >> 28) & 0xf0;
    143       1.71    gsutre 		} else {
    144       1.71    gsutre 			if (((uintmax_t)v >> 32) != 0)
    145       1.71    gsutre 				return EINVAL;
    146       1.71    gsutre 		}
    147       1.71    gsutre 	}
    148       1.58  christos 
    149       1.79  riastrad 	bus_space_write_4(isc->gtt_bst, isc->gtt_bsh,
    150       1.79  riastrad 	    4*(off >> AGP_PAGE_SHIFT), pte);
    151       1.58  christos 
    152       1.71    gsutre 	return 0;
    153       1.58  christos }
    154       1.58  christos 
    155       1.74  riastrad void
    156       1.74  riastrad agp_i810_post_gtt_entry(struct agp_i810_softc *isc, off_t off)
    157       1.74  riastrad {
    158       1.74  riastrad 
    159       1.79  riastrad 	(void)bus_space_read_4(isc->gtt_bst, isc->gtt_bsh,
    160       1.79  riastrad 	    4*(off >> AGP_PAGE_SHIFT));
    161       1.74  riastrad }
    162       1.74  riastrad 
    163       1.75  riastrad static void
    164       1.75  riastrad agp_flush_cache_xc(void *a __unused, void *b __unused)
    165       1.75  riastrad {
    166       1.75  riastrad 
    167       1.75  riastrad 	agp_flush_cache();
    168       1.75  riastrad }
    169       1.75  riastrad 
    170       1.75  riastrad void
    171       1.75  riastrad agp_i810_chipset_flush(struct agp_i810_softc *isc)
    172       1.75  riastrad {
    173       1.75  riastrad 	unsigned int timo = 20000; /* * 50 us = 1 s */
    174       1.75  riastrad 
    175       1.75  riastrad 	switch (isc->chiptype) {
    176       1.75  riastrad 	case CHIP_I810:
    177       1.75  riastrad 		break;
    178       1.75  riastrad 	case CHIP_I830:
    179       1.75  riastrad 	case CHIP_I855:
    180       1.77  riastrad 		/*
    181       1.77  riastrad 		 * Flush all CPU caches.  If we're cold, we can't run
    182       1.77  riastrad 		 * xcalls, but there should be only one CPU up, so
    183       1.77  riastrad 		 * flushing only the local CPU's cache should suffice.
    184       1.77  riastrad 		 *
    185       1.77  riastrad 		 * XXX Come to think of it, do these chipsets appear in
    186       1.77  riastrad 		 * any multi-CPU systems?
    187       1.77  riastrad 		 */
    188       1.77  riastrad 		if (cold)
    189       1.77  riastrad 			agp_flush_cache();
    190       1.77  riastrad 		else
    191       1.77  riastrad 			xc_wait(xc_broadcast(0, &agp_flush_cache_xc,
    192       1.77  riastrad 				NULL, NULL));
    193       1.75  riastrad 		WRITE4(AGP_I830_HIC, READ4(AGP_I830_HIC) | __BIT(31));
    194       1.75  riastrad 		while (ISSET(READ4(AGP_I830_HIC), __BIT(31))) {
    195       1.75  riastrad 			if (timo-- == 0)
    196       1.75  riastrad 				break;
    197       1.75  riastrad 			DELAY(50);
    198       1.75  riastrad 		}
    199       1.75  riastrad 		break;
    200       1.75  riastrad 	case CHIP_I915:
    201       1.75  riastrad 	case CHIP_I965:
    202       1.75  riastrad 	case CHIP_G33:
    203       1.75  riastrad 	case CHIP_G4X:
    204       1.75  riastrad 		bus_space_write_4(isc->flush_bst, isc->flush_bsh, 0, 1);
    205       1.75  riastrad 		break;
    206       1.75  riastrad 	}
    207       1.75  riastrad }
    208       1.75  riastrad 
    209       1.55  matthias /* XXXthorpej -- duplicated code (see arch/x86/pci/pchb.c) */
    210        1.1      fvdl static int
    211       1.73    dyoung agp_i810_vgamatch(const struct pci_attach_args *pa)
    212        1.1      fvdl {
    213        1.6   thorpej 
    214        1.2      fvdl 	if (PCI_CLASS(pa->pa_class) != PCI_CLASS_DISPLAY ||
    215        1.2      fvdl 	    PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_DISPLAY_VGA)
    216        1.6   thorpej 		return (0);
    217        1.6   thorpej 
    218        1.1      fvdl 	switch (PCI_PRODUCT(pa->pa_id)) {
    219        1.1      fvdl 	case PCI_PRODUCT_INTEL_82810_GC:
    220        1.1      fvdl 	case PCI_PRODUCT_INTEL_82810_DC100_GC:
    221        1.1      fvdl 	case PCI_PRODUCT_INTEL_82810E_GC:
    222        1.1      fvdl 	case PCI_PRODUCT_INTEL_82815_FULL_GRAPH:
    223       1.14       scw 	case PCI_PRODUCT_INTEL_82830MP_IV:
    224       1.14       scw 	case PCI_PRODUCT_INTEL_82845G_IGD:
    225       1.17   hannken 	case PCI_PRODUCT_INTEL_82855GM_IGD:
    226       1.18      tron 	case PCI_PRODUCT_INTEL_82865_IGD:
    227       1.28  christos 	case PCI_PRODUCT_INTEL_82915G_IGD:
    228       1.28  christos 	case PCI_PRODUCT_INTEL_82915GM_IGD:
    229       1.32    simonb 	case PCI_PRODUCT_INTEL_82945P_IGD:
    230       1.32    simonb 	case PCI_PRODUCT_INTEL_82945GM_IGD:
    231       1.32    simonb 	case PCI_PRODUCT_INTEL_82945GM_IGD_1:
    232       1.56       tnn 	case PCI_PRODUCT_INTEL_82945GME_IGD:
    233       1.68       riz 	case PCI_PRODUCT_INTEL_E7221_IGD:
    234       1.42     markd 	case PCI_PRODUCT_INTEL_82965Q_IGD:
    235       1.42     markd 	case PCI_PRODUCT_INTEL_82965Q_IGD_1:
    236       1.45     joerg 	case PCI_PRODUCT_INTEL_82965PM_IGD:
    237       1.45     joerg 	case PCI_PRODUCT_INTEL_82965PM_IGD_1:
    238       1.45     joerg 	case PCI_PRODUCT_INTEL_82G33_IGD:
    239       1.45     joerg 	case PCI_PRODUCT_INTEL_82G33_IGD_1:
    240       1.44   jnemeth 	case PCI_PRODUCT_INTEL_82965G_IGD:
    241       1.44   jnemeth 	case PCI_PRODUCT_INTEL_82965G_IGD_1:
    242       1.68       riz 	case PCI_PRODUCT_INTEL_82965GME_IGD:
    243       1.46     markd 	case PCI_PRODUCT_INTEL_82Q35_IGD:
    244       1.46     markd 	case PCI_PRODUCT_INTEL_82Q35_IGD_1:
    245       1.46     markd 	case PCI_PRODUCT_INTEL_82Q33_IGD:
    246       1.46     markd 	case PCI_PRODUCT_INTEL_82Q33_IGD_1:
    247       1.57  christos 	case PCI_PRODUCT_INTEL_82G35_IGD:
    248       1.57  christos 	case PCI_PRODUCT_INTEL_82G35_IGD_1:
    249       1.55  matthias 	case PCI_PRODUCT_INTEL_82946GZ_IGD:
    250       1.58  christos 	case PCI_PRODUCT_INTEL_82GM45_IGD:
    251       1.58  christos 	case PCI_PRODUCT_INTEL_82GM45_IGD_1:
    252       1.62     markd 	case PCI_PRODUCT_INTEL_82IGD_E_IGD:
    253       1.62     markd 	case PCI_PRODUCT_INTEL_82Q45_IGD:
    254       1.62     markd 	case PCI_PRODUCT_INTEL_82G45_IGD:
    255       1.68       riz 	case PCI_PRODUCT_INTEL_82G41_IGD:
    256       1.68       riz 	case PCI_PRODUCT_INTEL_82B43_IGD:
    257       1.68       riz 	case PCI_PRODUCT_INTEL_IRONLAKE_D_IGD:
    258       1.68       riz 	case PCI_PRODUCT_INTEL_IRONLAKE_M_IGD:
    259       1.72      matt 	case PCI_PRODUCT_INTEL_PINEVIEW_IGD:
    260       1.72      matt 	case PCI_PRODUCT_INTEL_PINEVIEW_M_IGD:
    261        1.6   thorpej 		return (1);
    262        1.1      fvdl 	}
    263        1.1      fvdl 
    264        1.6   thorpej 	return (0);
    265        1.1      fvdl }
    266        1.1      fvdl 
    267       1.42     markd static int
    268       1.42     markd agp_i965_map_aperture(struct pci_attach_args *pa, struct agp_softc *sc, int reg)
    269       1.42     markd {
    270       1.42     markd         /*
    271       1.42     markd          * Find the aperture. Don't map it (yet), this would
    272       1.42     markd          * eat KVA.
    273       1.42     markd          */
    274       1.42     markd         if (pci_mapreg_info(pa->pa_pc, pa->pa_tag, reg,
    275       1.42     markd             PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_64BIT, &sc->as_apaddr, &sc->as_apsize,
    276       1.42     markd             &sc->as_apflags) != 0)
    277       1.42     markd                 return ENXIO;
    278       1.42     markd 
    279       1.42     markd         sc->as_apt = pa->pa_memt;
    280       1.42     markd 
    281       1.42     markd         return 0;
    282       1.42     markd }
    283       1.42     markd 
    284        1.1      fvdl int
    285       1.54     freza agp_i810_attach(device_t parent, device_t self, void *aux)
    286        1.1      fvdl {
    287       1.54     freza 	struct agp_softc *sc = device_private(self);
    288        1.1      fvdl 	struct agp_i810_softc *isc;
    289       1.79  riastrad 	int apbase, mmadr_bar, gtt_bar;
    290       1.79  riastrad 	int mmadr_type, mmadr_flags;
    291       1.98  riastrad 	bus_addr_t mmadr;
    292       1.98  riastrad 	bus_size_t mmadr_size, gtt_off;
    293       1.79  riastrad 	int error;
    294        1.1      fvdl 
    295       1.10   tsutsui 	isc = malloc(sizeof *isc, M_AGP, M_NOWAIT|M_ZERO);
    296        1.1      fvdl 	if (isc == NULL) {
    297       1.15   thorpej 		aprint_error(": can't allocate chipset-specific softc\n");
    298       1.79  riastrad 		error = ENOMEM;
    299       1.79  riastrad 		goto fail0;
    300        1.1      fvdl 	}
    301        1.1      fvdl 	sc->as_chipc = isc;
    302        1.1      fvdl 	sc->as_methods = &agp_i810_methods;
    303        1.1      fvdl 
    304        1.1      fvdl 	if (pci_find_device(&isc->vga_pa, agp_i810_vgamatch) == 0) {
    305       1.20      tron #if NAGP_INTEL > 0
    306       1.19      tron 		const struct pci_attach_args *pa = aux;
    307       1.19      tron 
    308       1.19      tron 		switch (PCI_PRODUCT(pa->pa_id)) {
    309       1.19      tron 		case PCI_PRODUCT_INTEL_82840_HB:
    310       1.19      tron 		case PCI_PRODUCT_INTEL_82865_HB:
    311       1.21      tron 		case PCI_PRODUCT_INTEL_82845G_DRAM:
    312       1.23   xtraeme 		case PCI_PRODUCT_INTEL_82815_FULL_HUB:
    313       1.67  jakllsch 		case PCI_PRODUCT_INTEL_82855GM_MCH:
    314       1.79  riastrad 			free(isc, M_AGP);
    315       1.19      tron 			return agp_intel_attach(parent, self, aux);
    316       1.20      tron 		}
    317       1.20      tron #endif
    318       1.83  riastrad 		aprint_error(": can't find internal VGA"
    319       1.83  riastrad 		    " config space\n");
    320       1.79  riastrad 		error = ENOENT;
    321       1.79  riastrad 		goto fail1;
    322        1.1      fvdl 	}
    323        1.1      fvdl 
    324        1.1      fvdl 	/* XXXfvdl */
    325        1.1      fvdl 	sc->as_dmat = isc->vga_pa.pa_dmat;
    326        1.1      fvdl 
    327       1.14       scw 	switch (PCI_PRODUCT(isc->vga_pa.pa_id)) {
    328       1.14       scw 	case PCI_PRODUCT_INTEL_82810_GC:
    329       1.14       scw 	case PCI_PRODUCT_INTEL_82810_DC100_GC:
    330       1.14       scw 	case PCI_PRODUCT_INTEL_82810E_GC:
    331       1.14       scw 	case PCI_PRODUCT_INTEL_82815_FULL_GRAPH:
    332       1.14       scw 		isc->chiptype = CHIP_I810;
    333       1.82  riastrad 		aprint_normal(": i810-family chipset\n");
    334       1.14       scw 		break;
    335       1.14       scw 	case PCI_PRODUCT_INTEL_82830MP_IV:
    336       1.14       scw 	case PCI_PRODUCT_INTEL_82845G_IGD:
    337       1.14       scw 		isc->chiptype = CHIP_I830;
    338       1.82  riastrad 		aprint_normal(": i830-family chipset\n");
    339       1.14       scw 		break;
    340       1.17   hannken 	case PCI_PRODUCT_INTEL_82855GM_IGD:
    341       1.18      tron 	case PCI_PRODUCT_INTEL_82865_IGD:
    342       1.17   hannken 		isc->chiptype = CHIP_I855;
    343       1.82  riastrad 		aprint_normal(": i855-family chipset\n");
    344       1.17   hannken 		break;
    345       1.28  christos 	case PCI_PRODUCT_INTEL_82915G_IGD:
    346       1.28  christos 	case PCI_PRODUCT_INTEL_82915GM_IGD:
    347       1.32    simonb 	case PCI_PRODUCT_INTEL_82945P_IGD:
    348       1.32    simonb 	case PCI_PRODUCT_INTEL_82945GM_IGD:
    349       1.32    simonb 	case PCI_PRODUCT_INTEL_82945GM_IGD_1:
    350       1.56       tnn 	case PCI_PRODUCT_INTEL_82945GME_IGD:
    351       1.68       riz 	case PCI_PRODUCT_INTEL_E7221_IGD:
    352       1.72      matt 	case PCI_PRODUCT_INTEL_PINEVIEW_IGD:
    353       1.72      matt 	case PCI_PRODUCT_INTEL_PINEVIEW_M_IGD:
    354       1.28  christos 		isc->chiptype = CHIP_I915;
    355       1.82  riastrad 		aprint_normal(": i915-family chipset\n");
    356       1.28  christos 		break;
    357       1.42     markd 	case PCI_PRODUCT_INTEL_82965Q_IGD:
    358       1.42     markd 	case PCI_PRODUCT_INTEL_82965Q_IGD_1:
    359       1.45     joerg 	case PCI_PRODUCT_INTEL_82965PM_IGD:
    360       1.45     joerg 	case PCI_PRODUCT_INTEL_82965PM_IGD_1:
    361       1.44   jnemeth 	case PCI_PRODUCT_INTEL_82965G_IGD:
    362       1.44   jnemeth 	case PCI_PRODUCT_INTEL_82965G_IGD_1:
    363       1.68       riz 	case PCI_PRODUCT_INTEL_82965GME_IGD:
    364       1.55  matthias 	case PCI_PRODUCT_INTEL_82946GZ_IGD:
    365       1.57  christos 	case PCI_PRODUCT_INTEL_82G35_IGD:
    366       1.57  christos 	case PCI_PRODUCT_INTEL_82G35_IGD_1:
    367       1.42     markd 		isc->chiptype = CHIP_I965;
    368       1.82  riastrad 		aprint_normal(": i965-family chipset\n");
    369       1.42     markd 		break;
    370       1.46     markd 	case PCI_PRODUCT_INTEL_82Q35_IGD:
    371       1.46     markd 	case PCI_PRODUCT_INTEL_82Q35_IGD_1:
    372       1.45     joerg 	case PCI_PRODUCT_INTEL_82G33_IGD:
    373       1.45     joerg 	case PCI_PRODUCT_INTEL_82G33_IGD_1:
    374       1.46     markd 	case PCI_PRODUCT_INTEL_82Q33_IGD:
    375       1.46     markd 	case PCI_PRODUCT_INTEL_82Q33_IGD_1:
    376       1.45     joerg 		isc->chiptype = CHIP_G33;
    377       1.82  riastrad 		aprint_normal(": G33-family chipset\n");
    378       1.63     markd 		break;
    379       1.58  christos 	case PCI_PRODUCT_INTEL_82GM45_IGD:
    380       1.58  christos 	case PCI_PRODUCT_INTEL_82GM45_IGD_1:
    381       1.62     markd 	case PCI_PRODUCT_INTEL_82IGD_E_IGD:
    382       1.62     markd 	case PCI_PRODUCT_INTEL_82Q45_IGD:
    383       1.62     markd 	case PCI_PRODUCT_INTEL_82G45_IGD:
    384       1.68       riz 	case PCI_PRODUCT_INTEL_82G41_IGD:
    385       1.68       riz 	case PCI_PRODUCT_INTEL_82B43_IGD:
    386       1.68       riz 	case PCI_PRODUCT_INTEL_IRONLAKE_D_IGD:
    387       1.68       riz 	case PCI_PRODUCT_INTEL_IRONLAKE_M_IGD:
    388       1.58  christos 		isc->chiptype = CHIP_G4X;
    389       1.82  riastrad 		aprint_normal(": G4X-family chipset\n");
    390       1.45     joerg 		break;
    391       1.14       scw 	}
    392       1.82  riastrad 	aprint_naive("\n");
    393       1.14       scw 
    394       1.79  riastrad 	mmadr_type = PCI_MAPREG_TYPE_MEM;
    395       1.45     joerg 	switch (isc->chiptype) {
    396       1.45     joerg 	case CHIP_I915:
    397       1.45     joerg 	case CHIP_G33:
    398       1.45     joerg 		apbase = AGP_I915_GMADR;
    399       1.79  riastrad 		mmadr_bar = AGP_I915_MMADR;
    400      1.102  riastrad 		isc->size = 512*1024;
    401       1.79  riastrad 		gtt_bar = AGP_I915_GTTADR;
    402      1.100  riastrad 		gtt_off = ~(bus_size_t)0; /* XXXGCC */
    403       1.45     joerg 		break;
    404       1.58  christos 	case CHIP_I965:
    405       1.79  riastrad 		apbase = AGP_I965_GMADR;
    406       1.79  riastrad 		mmadr_bar = AGP_I965_MMADR;
    407       1.79  riastrad 		mmadr_type |= PCI_MAPREG_MEM_TYPE_64BIT;
    408  1.112.2.1    martin 		if (pci_mapreg_info(isc->vga_pa.pa_pc, isc->vga_pa.pa_tag,
    409  1.112.2.1    martin 			AGP_I965_MMADR, mmadr_type, NULL, &isc->size, NULL))
    410  1.112.2.1    martin 			isc->size = 512*1024; /* XXX */
    411       1.79  riastrad 		gtt_bar = 0;
    412       1.79  riastrad 		gtt_off = AGP_I965_GTT;
    413       1.79  riastrad 		break;
    414       1.58  christos 	case CHIP_G4X:
    415       1.58  christos 		apbase = AGP_I965_GMADR;
    416       1.79  riastrad 		mmadr_bar = AGP_I965_MMADR;
    417       1.79  riastrad 		mmadr_type |= PCI_MAPREG_MEM_TYPE_64BIT;
    418  1.112.2.1    martin 		if (pci_mapreg_info(isc->vga_pa.pa_pc, isc->vga_pa.pa_tag,
    419  1.112.2.1    martin 			AGP_I965_MMADR, mmadr_type, NULL, &isc->size, NULL))
    420  1.112.2.1    martin 			isc->size = 512*1024; /* XXX */
    421       1.79  riastrad 		gtt_bar = 0;
    422       1.79  riastrad 		gtt_off = AGP_G4X_GTT;
    423       1.58  christos 		break;
    424       1.45     joerg 	default:
    425       1.45     joerg 		apbase = AGP_I810_GMADR;
    426       1.79  riastrad 		mmadr_bar = AGP_I810_MMADR;
    427  1.112.2.1    martin 		if (pci_mapreg_info(isc->vga_pa.pa_pc, isc->vga_pa.pa_tag,
    428  1.112.2.1    martin 			AGP_I810_MMADR, mmadr_type, NULL, &isc->size, NULL))
    429  1.112.2.1    martin 			isc->size = 512*1024; /* XXX */
    430       1.79  riastrad 		gtt_bar = 0;
    431       1.79  riastrad 		gtt_off = AGP_I810_GTT;
    432       1.45     joerg 		break;
    433       1.45     joerg 	}
    434       1.58  christos 
    435       1.79  riastrad 	/* Map (or, rather, find the address and size of) the aperture.  */
    436       1.79  riastrad 	if (isc->chiptype == CHIP_I965 || isc->chiptype == CHIP_G4X)
    437       1.58  christos 		error = agp_i965_map_aperture(&isc->vga_pa, sc, apbase);
    438       1.79  riastrad 	else
    439       1.42     markd 		error = agp_map_aperture(&isc->vga_pa, sc, apbase);
    440       1.79  riastrad 	if (error) {
    441       1.82  riastrad 		aprint_error_dev(self, "can't map aperture: %d\n", error);
    442       1.79  riastrad 		goto fail1;
    443        1.1      fvdl 	}
    444        1.1      fvdl 
    445       1.79  riastrad 	/* Map the memory-mapped I/O registers, or the non-GTT part.  */
    446       1.79  riastrad 	if (pci_mapreg_info(isc->vga_pa.pa_pc, isc->vga_pa.pa_tag, mmadr_bar,
    447       1.79  riastrad 		mmadr_type, &mmadr, &mmadr_size, &mmadr_flags)) {
    448       1.79  riastrad 		aprint_error_dev(self, "can't find MMIO registers\n");
    449       1.79  riastrad 		error = ENXIO;
    450       1.79  riastrad 		goto fail1;
    451       1.79  riastrad 	}
    452       1.97  riastrad 	if (mmadr_size < isc->size) {
    453       1.97  riastrad 		aprint_error_dev(self, "MMIO registers too small"
    454       1.97  riastrad 		    ": %"PRIuMAX" < %"PRIuMAX"\n",
    455       1.97  riastrad 		    (uintmax_t)mmadr_size, (uintmax_t)isc->size);
    456       1.97  riastrad 		error = ENXIO;
    457       1.97  riastrad 		goto fail1;
    458       1.79  riastrad 	}
    459       1.79  riastrad 	isc->bst = isc->vga_pa.pa_memt;
    460       1.79  riastrad 	error = bus_space_map(isc->bst, mmadr, isc->size, mmadr_flags,
    461       1.79  riastrad 	    &isc->bsh);
    462       1.79  riastrad 	if (error) {
    463       1.83  riastrad 		aprint_error_dev(self, "can't map MMIO registers: %d\n",
    464       1.83  riastrad 		    error);
    465       1.79  riastrad 		error = ENXIO;
    466       1.79  riastrad 		goto fail1;
    467       1.79  riastrad 	}
    468       1.79  riastrad 
    469       1.85  riastrad 	/* Set up a chipset flush page if necessary.  */
    470       1.85  riastrad 	switch (isc->chiptype) {
    471       1.85  riastrad 	case CHIP_I915:
    472       1.85  riastrad 	case CHIP_I965:
    473       1.85  riastrad 	case CHIP_G33:
    474       1.85  riastrad 	case CHIP_G4X:
    475       1.85  riastrad 		error = agp_i810_setup_chipset_flush_page(sc);
    476       1.85  riastrad 		if (error) {
    477       1.85  riastrad 			aprint_error_dev(self,
    478       1.85  riastrad 			    "can't set up chipset flush page: %d\n", error);
    479       1.85  riastrad 			goto fail2;
    480       1.85  riastrad 		}
    481       1.85  riastrad 		break;
    482       1.85  riastrad 	}
    483       1.85  riastrad 
    484       1.85  riastrad 	/*
    485       1.85  riastrad 	 * XXX horrible hack to allow drm code to use our mapping
    486       1.85  riastrad 	 * of VGA chip registers
    487       1.85  riastrad 	 */
    488       1.85  riastrad 	agp_i810_vga_regbase = mmadr;
    489       1.99  riastrad 	agp_i810_vga_regsize = isc->size;
    490       1.99  riastrad 	agp_i810_vga_bst = isc->bst;
    491       1.85  riastrad 	agp_i810_vga_bsh = isc->bsh;
    492       1.85  riastrad 
    493       1.85  riastrad 	/* Initialize the chipset.  */
    494       1.85  riastrad 	error = agp_i810_init(sc);
    495       1.85  riastrad 	if (error)
    496       1.85  riastrad 		goto fail3;
    497       1.85  riastrad 
    498       1.79  riastrad 	/* Map the GTT, from either part of the MMIO region or its own BAR.  */
    499       1.79  riastrad 	if (gtt_bar == 0) {
    500       1.79  riastrad 		isc->gtt_bst = isc->bst;
    501       1.87  riastrad 		if ((mmadr_size - gtt_off) < isc->gtt_size) {
    502       1.85  riastrad 			aprint_error_dev(self, "GTTMMADR too small for GTT"
    503       1.87  riastrad 			    ": (%"PRIxMAX" - %"PRIxMAX") < %"PRIxMAX"\n",
    504       1.85  riastrad 			    (uintmax_t)mmadr_size,
    505       1.87  riastrad 			    (uintmax_t)gtt_off,
    506       1.87  riastrad 			    (uintmax_t)isc->gtt_size);
    507       1.85  riastrad 			error = ENXIO;
    508       1.85  riastrad 			goto fail4;
    509       1.85  riastrad 		}
    510       1.97  riastrad 		/*
    511       1.97  riastrad 		 * Map the GTT separately if we can, so that we can map
    512       1.97  riastrad 		 * it prefetchable, but in early models, there are MMIO
    513       1.97  riastrad 		 * registers before and after the GTT, so we can only
    514       1.97  riastrad 		 * take a subregion.
    515       1.97  riastrad 		 */
    516       1.97  riastrad 		if (isc->size < gtt_off)
    517       1.97  riastrad 			error = bus_space_map(isc->gtt_bst, (mmadr + gtt_off),
    518       1.97  riastrad 			    isc->gtt_size, mmadr_flags, &isc->gtt_bsh);
    519       1.97  riastrad 		else
    520       1.97  riastrad 			error = bus_space_subregion(isc->bst, isc->bsh,
    521       1.97  riastrad 			    gtt_off, isc->gtt_size, &isc->gtt_bsh);
    522       1.79  riastrad 		if (error) {
    523       1.79  riastrad 			aprint_error_dev(self, "can't map GTT: %d\n", error);
    524       1.79  riastrad 			error = ENXIO;
    525       1.85  riastrad 			goto fail4;
    526       1.28  christos 		}
    527       1.79  riastrad 	} else {
    528       1.85  riastrad 		bus_size_t gtt_bar_size;
    529       1.79  riastrad 		/*
    530       1.79  riastrad 		 * All chipsets with a separate BAR for the GTT, namely
    531       1.79  riastrad 		 * the i915 and G33 families, have 32-bit GTT BARs.
    532       1.79  riastrad 		 *
    533       1.79  riastrad 		 * XXX [citation needed]
    534       1.79  riastrad 		 */
    535       1.79  riastrad 		if (pci_mapreg_map(&isc->vga_pa, gtt_bar, PCI_MAPREG_TYPE_MEM,
    536       1.79  riastrad 			0,
    537       1.85  riastrad 			&isc->gtt_bst, &isc->gtt_bsh, NULL, &gtt_bar_size)) {
    538       1.79  riastrad 			aprint_error_dev(self, "can't map GTT\n");
    539       1.79  riastrad 			error = ENXIO;
    540       1.85  riastrad 			goto fail4;
    541       1.42     markd 		}
    542       1.85  riastrad 		if (gtt_bar_size != isc->gtt_size) {
    543       1.83  riastrad 			aprint_error_dev(self,
    544       1.85  riastrad 			    "BAR size %"PRIxMAX
    545       1.85  riastrad 			    " mismatches detected GTT size %"PRIxMAX
    546       1.85  riastrad 			    "; trusting BAR\n",
    547       1.85  riastrad 			    (uintmax_t)gtt_bar_size,
    548       1.85  riastrad 			    (uintmax_t)isc->gtt_size);
    549       1.85  riastrad 			isc->gtt_size = gtt_bar_size;
    550       1.28  christos 		}
    551       1.28  christos 	}
    552       1.28  christos 
    553       1.79  riastrad 	/* Power management.  (XXX Nothing to save on suspend?  Fishy...)  */
    554       1.47  jmcneill 	if (!pmf_device_register(self, NULL, agp_i810_resume))
    555       1.82  riastrad 		aprint_error_dev(self, "can't establish power handler\n");
    556       1.47  jmcneill 
    557       1.82  riastrad 	/* Match the generic AGP code's autoconf output format.  */
    558       1.82  riastrad 	aprint_normal("%s", device_xname(self));
    559       1.82  riastrad 
    560       1.79  riastrad 	/* Success!  */
    561       1.79  riastrad 	return 0;
    562       1.79  riastrad 
    563       1.85  riastrad fail5: __unused
    564       1.85  riastrad 	pmf_device_deregister(self);
    565       1.97  riastrad 	if ((gtt_bar != 0) || (isc->size < gtt_off))
    566       1.97  riastrad 		bus_space_unmap(isc->gtt_bst, isc->gtt_bsh, isc->gtt_size);
    567       1.85  riastrad 	isc->gtt_size = 0;
    568       1.85  riastrad fail4:
    569       1.79  riastrad #if notyet
    570       1.79  riastrad 	agp_i810_fini(sc);
    571       1.79  riastrad #endif
    572       1.85  riastrad fail3:	switch (isc->chiptype) {
    573       1.75  riastrad 	case CHIP_I915:
    574       1.75  riastrad 	case CHIP_I965:
    575       1.75  riastrad 	case CHIP_G33:
    576       1.75  riastrad 	case CHIP_G4X:
    577       1.79  riastrad 		agp_i810_teardown_chipset_flush_page(sc);
    578       1.75  riastrad 		break;
    579       1.75  riastrad 	}
    580       1.79  riastrad fail2:	bus_space_unmap(isc->bst, isc->bsh, isc->size);
    581       1.79  riastrad 	isc->size = 0;
    582       1.79  riastrad fail1:	free(isc, M_AGP);
    583       1.79  riastrad 	sc->as_chipc = NULL;
    584       1.79  riastrad fail0:	agp_generic_detach(sc);
    585       1.79  riastrad 	KASSERT(error);
    586       1.79  riastrad 	return error;
    587       1.45     joerg }
    588       1.45     joerg 
    589       1.75  riastrad static int
    590       1.75  riastrad agp_i810_setup_chipset_flush_page(struct agp_softc *sc)
    591       1.75  riastrad {
    592       1.75  riastrad 	struct agp_i810_softc *const isc = sc->as_chipc;
    593       1.84  riastrad 	const pci_chipset_tag_t pc = sc->as_pc;
    594       1.84  riastrad 	const pcitag_t tag = sc->as_tag;
    595       1.83  riastrad 	pcireg_t lo, hi;
    596       1.75  riastrad 	bus_addr_t addr, minaddr, maxaddr;
    597       1.75  riastrad 	int error;
    598       1.75  riastrad 
    599       1.75  riastrad 	/* We always use memory-mapped I/O.  */
    600       1.75  riastrad 	isc->flush_bst = isc->vga_pa.pa_memt;
    601       1.75  riastrad 
    602       1.75  riastrad 	/* No page allocated yet.  */
    603       1.75  riastrad 	isc->flush_addr = 0;
    604       1.75  riastrad 
    605       1.75  riastrad 	/* Read the PCI config register: 4-byte on gen3, 8-byte on gen>=4.  */
    606       1.75  riastrad 	if (isc->chiptype == CHIP_I915) {
    607       1.83  riastrad 		addr = pci_conf_read(pc, tag, AGP_I915_IFPADDR);
    608       1.75  riastrad 		minaddr = PAGE_SIZE;	/* XXX PCIBIOS_MIN_MEM?  */
    609       1.75  riastrad 		maxaddr = UINT32_MAX;
    610       1.75  riastrad 	} else {
    611       1.83  riastrad 		hi = pci_conf_read(pc, tag, AGP_I965_IFPADDR+4);
    612       1.83  riastrad 		lo = pci_conf_read(pc, tag, AGP_I965_IFPADDR);
    613       1.76  riastrad 		/*
    614       1.76  riastrad 		 * Convert to uint64_t, rather than bus_addr_t which
    615       1.76  riastrad 		 * may be 32-bit, to avoid undefined behaviour with a
    616       1.76  riastrad 		 * too-wide shift.  Since the BIOS doesn't know whether
    617       1.76  riastrad 		 * the OS will run 64-bit or with PAE, it ought to
    618       1.76  riastrad 		 * configure at most a 32-bit physical address, so
    619       1.76  riastrad 		 * let's print a warning in case that happens.
    620       1.76  riastrad 		 */
    621       1.76  riastrad 		addr = ((uint64_t)hi << 32) | lo;
    622       1.76  riastrad 		if (hi) {
    623       1.76  riastrad 			aprint_error_dev(sc->as_dev,
    624       1.76  riastrad 			    "BIOS configured >32-bit flush page address"
    625       1.76  riastrad 			    ": %"PRIx64"\n", ((uint64_t)hi << 32) | lo);
    626       1.76  riastrad #if __i386__ && !PAE
    627       1.76  riastrad 			return EIO;
    628       1.76  riastrad #endif
    629       1.76  riastrad 		}
    630       1.75  riastrad 		minaddr = PAGE_SIZE;	/* XXX PCIBIOS_MIN_MEM?  */
    631       1.76  riastrad 		maxaddr = MIN(UINT64_MAX, ~(bus_addr_t)0);
    632       1.75  riastrad 	}
    633       1.75  riastrad 
    634       1.75  riastrad 	/* Allocate or map a pre-allocated a page for it.  */
    635       1.75  riastrad 	if (ISSET(addr, 1)) {
    636       1.75  riastrad 		/* BIOS allocated it for us.  Use that.  */
    637       1.75  riastrad 		error = bus_space_map(isc->flush_bst, addr & ~1, PAGE_SIZE, 0,
    638       1.75  riastrad 		    &isc->flush_bsh);
    639       1.75  riastrad 		if (error)
    640       1.75  riastrad 			return error;
    641       1.75  riastrad 	} else {
    642       1.75  riastrad 		/* None allocated.  Allocate one.  */
    643       1.75  riastrad 		error = bus_space_alloc(isc->flush_bst, minaddr, maxaddr,
    644       1.75  riastrad 		    PAGE_SIZE, PAGE_SIZE, 0, 0,
    645       1.75  riastrad 		    &isc->flush_addr, &isc->flush_bsh);
    646       1.75  riastrad 		if (error)
    647       1.75  riastrad 			return error;
    648       1.75  riastrad 		KASSERT(isc->flush_addr != 0);
    649       1.75  riastrad 		/* Write it into the PCI config register.  */
    650       1.75  riastrad 		addr = isc->flush_addr | 1;
    651       1.75  riastrad 		if (isc->chiptype == CHIP_I915) {
    652       1.83  riastrad 			pci_conf_write(pc, tag, AGP_I915_IFPADDR, addr);
    653       1.75  riastrad 		} else {
    654       1.83  riastrad 			hi = __SHIFTOUT(addr, __BITS(63, 32));
    655       1.84  riastrad 			lo = __SHIFTOUT(addr, __BITS(31, 0));
    656       1.83  riastrad 			pci_conf_write(pc, tag, AGP_I965_IFPADDR+4, hi);
    657       1.83  riastrad 			pci_conf_write(pc, tag, AGP_I965_IFPADDR, lo);
    658       1.75  riastrad 		}
    659       1.75  riastrad 	}
    660       1.75  riastrad 
    661       1.75  riastrad 	/* Success!  */
    662       1.75  riastrad 	return 0;
    663       1.75  riastrad }
    664       1.75  riastrad 
    665       1.79  riastrad static void
    666       1.79  riastrad agp_i810_teardown_chipset_flush_page(struct agp_softc *sc)
    667       1.79  riastrad {
    668       1.79  riastrad 	struct agp_i810_softc *const isc = sc->as_chipc;
    669       1.79  riastrad 
    670       1.79  riastrad 	if (isc->flush_addr) {
    671       1.79  riastrad 		/* If we allocated a page, clear it.  */
    672       1.79  riastrad 		if (isc->chiptype == CHIP_I915) {
    673       1.79  riastrad 			pci_conf_write(sc->as_pc, sc->as_tag, AGP_I915_IFPADDR,
    674       1.79  riastrad 			    0);
    675       1.79  riastrad 		} else {
    676       1.79  riastrad 			pci_conf_write(sc->as_pc, sc->as_tag,
    677       1.79  riastrad 			    AGP_I965_IFPADDR, 0);
    678       1.79  riastrad 			pci_conf_write(sc->as_pc, sc->as_tag,
    679       1.79  riastrad 			    AGP_I965_IFPADDR + 4, 0);
    680       1.79  riastrad 		}
    681       1.79  riastrad 		isc->flush_addr = 0;
    682       1.79  riastrad 		bus_space_free(isc->flush_bst, isc->flush_bsh,
    683       1.79  riastrad 		    PAGE_SIZE);
    684       1.79  riastrad 	} else {
    685       1.79  riastrad 		/* Otherwise, just unmap the pre-allocated page.  */
    686       1.79  riastrad 		bus_space_unmap(isc->flush_bst, isc->flush_bsh, PAGE_SIZE);
    687       1.79  riastrad 	}
    688       1.79  riastrad }
    689       1.79  riastrad 
    690       1.49  drochner /*
    691       1.49  drochner  * XXX horrible hack to allow drm code to use our mapping
    692       1.49  drochner  * of VGA chip registers
    693       1.49  drochner  */
    694       1.49  drochner int
    695       1.99  riastrad agp_i810_borrow(bus_addr_t base, bus_size_t size, bus_space_handle_t *hdlp)
    696       1.49  drochner {
    697       1.49  drochner 
    698       1.99  riastrad 	if (agp_i810_vga_regbase == 0)
    699       1.99  riastrad 		return 0;
    700       1.99  riastrad 	if (base < agp_i810_vga_regbase)
    701       1.99  riastrad 		return 0;
    702       1.99  riastrad 	if (agp_i810_vga_regsize < size)
    703       1.99  riastrad 		return 0;
    704       1.99  riastrad 	if ((base - agp_i810_vga_regbase) > (agp_i810_vga_regsize - size))
    705       1.99  riastrad 		return 0;
    706       1.99  riastrad 	if (bus_space_subregion(agp_i810_vga_bst, agp_i810_vga_bsh,
    707       1.99  riastrad 		(base - agp_i810_vga_regbase), (agp_i810_vga_regsize - size),
    708       1.99  riastrad 		hdlp))
    709       1.49  drochner 		return 0;
    710       1.49  drochner 	return 1;
    711       1.49  drochner }
    712       1.49  drochner 
    713       1.82  riastrad static int
    714       1.82  riastrad agp_i810_init(struct agp_softc *sc)
    715       1.45     joerg {
    716       1.45     joerg 	struct agp_i810_softc *isc;
    717       1.82  riastrad 	int error;
    718       1.45     joerg 
    719       1.45     joerg 	isc = sc->as_chipc;
    720       1.45     joerg 
    721       1.14       scw 	if (isc->chiptype == CHIP_I810) {
    722       1.85  riastrad 		struct agp_gatt *gatt;
    723       1.36  christos 		void *virtual;
    724       1.14       scw 		int dummyseg;
    725       1.31      tron 
    726       1.14       scw 		/* Some i810s have on-chip memory called dcache */
    727       1.14       scw 		if (READ1(AGP_I810_DRT) & AGP_I810_DRT_POPULATED)
    728       1.14       scw 			isc->dcache_size = 4 * 1024 * 1024;
    729       1.14       scw 		else
    730       1.14       scw 			isc->dcache_size = 0;
    731       1.14       scw 
    732       1.14       scw 		/* According to the specs the gatt on the i810 must be 64k */
    733       1.85  riastrad 		isc->gtt_size = 64 * 1024;
    734       1.85  riastrad 		gatt = malloc(sizeof(*gatt), M_AGP, M_NOWAIT);
    735       1.85  riastrad 		if (gatt == NULL) {
    736       1.85  riastrad 			aprint_error_dev(sc->as_dev,
    737       1.85  riastrad 			    "can't malloc GATT record\n");
    738       1.85  riastrad 			error = ENOMEM;
    739       1.85  riastrad 			goto fail0;
    740       1.85  riastrad 		}
    741       1.85  riastrad 		gatt->ag_entries = isc->gtt_size / sizeof(uint32_t);
    742       1.85  riastrad 		error = agp_alloc_dmamem(sc->as_dmat, isc->gtt_size,
    743       1.31      tron 		    0, &gatt->ag_dmamap, &virtual, &gatt->ag_physical,
    744       1.82  riastrad 		    &gatt->ag_dmaseg, 1, &dummyseg);
    745       1.82  riastrad 		if (error) {
    746       1.82  riastrad 			aprint_error_dev(sc->as_dev,
    747       1.82  riastrad 			    "can't allocate memory for GTT: %d\n", error);
    748       1.85  riastrad 			free(gatt, M_AGP);
    749       1.82  riastrad 			goto fail0;
    750        1.1      fvdl 		}
    751       1.82  riastrad 
    752       1.31      tron 		gatt->ag_virtual = (uint32_t *)virtual;
    753       1.85  riastrad 		gatt->ag_size = gatt->ag_entries * sizeof(uint32_t);
    754       1.14       scw 		memset(gatt->ag_virtual, 0, gatt->ag_size);
    755       1.85  riastrad 		agp_flush_cache();
    756       1.25     perry 
    757       1.14       scw 		/* Install the GATT. */
    758       1.85  riastrad 		isc->pgtblctl = gatt->ag_physical | 1;
    759       1.85  riastrad 		WRITE4(AGP_I810_PGTBL_CTL, isc->pgtblctl);
    760       1.85  riastrad 		isc->gatt = gatt;
    761       1.17   hannken 	} else if (isc->chiptype == CHIP_I830) {
    762       1.14       scw 		/* The i830 automatically initializes the 128k gatt on boot. */
    763       1.85  riastrad 		/* XXX [citation needed] */
    764       1.14       scw 		pcireg_t reg;
    765       1.14       scw 		u_int16_t gcc1;
    766       1.14       scw 
    767       1.85  riastrad 		isc->gtt_size = 128 * 1024;
    768       1.85  riastrad 
    769       1.14       scw 		reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
    770       1.14       scw 		gcc1 = (u_int16_t)(reg >> 16);
    771       1.14       scw 		switch (gcc1 & AGP_I830_GCC1_GMS) {
    772       1.14       scw 		case AGP_I830_GCC1_GMS_STOLEN_512:
    773       1.14       scw 			isc->stolen = (512 - 132) * 1024 / 4096;
    774       1.14       scw 			break;
    775       1.25     perry 		case AGP_I830_GCC1_GMS_STOLEN_1024:
    776       1.14       scw 			isc->stolen = (1024 - 132) * 1024 / 4096;
    777       1.14       scw 			break;
    778       1.25     perry 		case AGP_I830_GCC1_GMS_STOLEN_8192:
    779       1.14       scw 			isc->stolen = (8192 - 132) * 1024 / 4096;
    780       1.14       scw 			break;
    781       1.14       scw 		default:
    782       1.14       scw 			isc->stolen = 0;
    783       1.82  riastrad 			aprint_error_dev(sc->as_dev,
    784       1.82  riastrad 			    "unknown memory configuration, disabling\n");
    785       1.82  riastrad 			error = ENXIO;
    786       1.82  riastrad 			goto fail0;
    787       1.14       scw 		}
    788       1.45     joerg 
    789       1.14       scw 		if (isc->stolen > 0) {
    790       1.82  riastrad 			aprint_normal_dev(sc->as_dev,
    791       1.82  riastrad 			    "detected %dk stolen memory\n",
    792       1.82  riastrad 			    isc->stolen * 4);
    793       1.14       scw 		}
    794       1.17   hannken 
    795       1.17   hannken 		/* GATT address is already in there, make sure it's enabled */
    796       1.85  riastrad 		isc->pgtblctl = READ4(AGP_I810_PGTBL_CTL);
    797       1.85  riastrad 		isc->pgtblctl |= 1;
    798       1.85  riastrad 		WRITE4(AGP_I810_PGTBL_CTL, isc->pgtblctl);
    799       1.42     markd 	} else if (isc->chiptype == CHIP_I855 || isc->chiptype == CHIP_I915 ||
    800       1.58  christos 		   isc->chiptype == CHIP_I965 || isc->chiptype == CHIP_G33 ||
    801       1.58  christos 		   isc->chiptype == CHIP_G4X) {
    802       1.17   hannken 		pcireg_t reg;
    803       1.85  riastrad 		u_int32_t gtt_size, stolen;	/* XXX kilobytes */
    804       1.17   hannken 		u_int16_t gcc1;
    805       1.17   hannken 
    806       1.45     joerg 		reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I855_GCC1);
    807       1.45     joerg 		gcc1 = (u_int16_t)(reg >> 16);
    808       1.45     joerg 
    809       1.85  riastrad 		isc->pgtblctl = READ4(AGP_I810_PGTBL_CTL);
    810       1.58  christos 
    811       1.42     markd 		/* Stolen memory is set up at the beginning of the aperture by
    812       1.42     markd                  * the BIOS, consisting of the GATT followed by 4kb for the
    813       1.42     markd 		 * BIOS display.
    814       1.42     markd                  */
    815       1.42     markd                 switch (isc->chiptype) {
    816       1.42     markd 		case CHIP_I855:
    817       1.58  christos 			gtt_size = 128;
    818       1.42     markd 			break;
    819       1.42     markd                 case CHIP_I915:
    820       1.58  christos 			gtt_size = 256;
    821       1.42     markd 			break;
    822       1.42     markd 		case CHIP_I965:
    823       1.85  riastrad 			switch (isc->pgtblctl & AGP_I810_PGTBL_SIZE_MASK) {
    824       1.58  christos 			case AGP_I810_PGTBL_SIZE_128KB:
    825       1.58  christos 			case AGP_I810_PGTBL_SIZE_512KB:
    826       1.58  christos 				gtt_size = 512;
    827       1.58  christos 				break;
    828       1.58  christos 			case AGP_I965_PGTBL_SIZE_1MB:
    829       1.58  christos 				gtt_size = 1024;
    830       1.58  christos 				break;
    831       1.58  christos 			case AGP_I965_PGTBL_SIZE_2MB:
    832       1.61    sketch 				gtt_size = 2048;
    833       1.58  christos 				break;
    834       1.58  christos 			case AGP_I965_PGTBL_SIZE_1_5MB:
    835       1.61    sketch 				gtt_size = 1024 + 512;
    836       1.58  christos 				break;
    837       1.58  christos 			default:
    838       1.82  riastrad 				aprint_error_dev(sc->as_dev,
    839       1.82  riastrad 				    "bad PGTBL size\n");
    840       1.82  riastrad 				error = ENXIO;
    841       1.82  riastrad 				goto fail0;
    842       1.58  christos 			}
    843       1.42     markd 			break;
    844       1.45     joerg 		case CHIP_G33:
    845       1.45     joerg 			switch (gcc1 & AGP_G33_PGTBL_SIZE_MASK) {
    846       1.45     joerg 			case AGP_G33_PGTBL_SIZE_1M:
    847       1.58  christos 				gtt_size = 1024;
    848       1.45     joerg 				break;
    849       1.45     joerg 			case AGP_G33_PGTBL_SIZE_2M:
    850       1.58  christos 				gtt_size = 2048;
    851       1.45     joerg 				break;
    852       1.45     joerg 			default:
    853       1.82  riastrad 				aprint_error_dev(sc->as_dev,
    854       1.82  riastrad 				    "bad PGTBL size\n");
    855       1.82  riastrad 				error = ENXIO;
    856       1.82  riastrad 				goto fail0;
    857       1.45     joerg 			}
    858       1.45     joerg 			break;
    859       1.58  christos 		case CHIP_G4X:
    860      1.103  riastrad 			switch (isc->pgtblctl & AGP_G4X_PGTBL_SIZE_MASK) {
    861      1.103  riastrad 			case AGP_G4X_PGTBL_SIZE_512K:
    862      1.103  riastrad 				gtt_size = 512;
    863      1.103  riastrad 				break;
    864      1.103  riastrad 			case AGP_G4X_PGTBL_SIZE_256K:
    865      1.103  riastrad 				gtt_size = 256;
    866      1.103  riastrad 				break;
    867      1.103  riastrad 			case AGP_G4X_PGTBL_SIZE_128K:
    868      1.103  riastrad 				gtt_size = 128;
    869      1.103  riastrad 				break;
    870      1.103  riastrad 			case AGP_G4X_PGTBL_SIZE_1M:
    871      1.103  riastrad 				gtt_size = 1*1024;
    872      1.103  riastrad 				break;
    873      1.103  riastrad 			case AGP_G4X_PGTBL_SIZE_2M:
    874      1.103  riastrad 				gtt_size = 2*1024;
    875      1.103  riastrad 				break;
    876      1.103  riastrad 			case AGP_G4X_PGTBL_SIZE_1_5M:
    877      1.103  riastrad 				gtt_size = 1*1024 + 512;
    878      1.103  riastrad 				break;
    879      1.103  riastrad 			default:
    880      1.103  riastrad 				aprint_error_dev(sc->as_dev,
    881      1.103  riastrad 				    "bad PGTBL size\n");
    882      1.103  riastrad 				error = ENXIO;
    883      1.103  riastrad 				goto fail0;
    884      1.103  riastrad 			}
    885       1.58  christos 			break;
    886       1.42     markd 		default:
    887       1.82  riastrad 			panic("impossible chiptype %d", isc->chiptype);
    888       1.58  christos 		}
    889       1.42     markd 
    890       1.85  riastrad 		/*
    891       1.85  riastrad 		 * XXX If I'm reading the datasheets right, this stolen
    892       1.85  riastrad 		 * memory detection logic is totally wrong.
    893       1.85  riastrad 		 */
    894       1.17   hannken 		switch (gcc1 & AGP_I855_GCC1_GMS) {
    895       1.17   hannken 		case AGP_I855_GCC1_GMS_STOLEN_1M:
    896       1.58  christos 			stolen = 1024;
    897       1.17   hannken 			break;
    898       1.17   hannken 		case AGP_I855_GCC1_GMS_STOLEN_4M:
    899       1.58  christos 			stolen = 4 * 1024;
    900       1.17   hannken 			break;
    901       1.17   hannken 		case AGP_I855_GCC1_GMS_STOLEN_8M:
    902       1.58  christos 			stolen = 8 * 1024;
    903       1.17   hannken 			break;
    904       1.17   hannken 		case AGP_I855_GCC1_GMS_STOLEN_16M:
    905       1.58  christos 			stolen = 16 * 1024;
    906       1.17   hannken 			break;
    907       1.17   hannken 		case AGP_I855_GCC1_GMS_STOLEN_32M:
    908       1.58  christos 			stolen = 32 * 1024;
    909       1.41  sborrill 			break;
    910       1.41  sborrill 		case AGP_I915_GCC1_GMS_STOLEN_48M:
    911       1.58  christos 			stolen = 48 * 1024;
    912       1.41  sborrill 			break;
    913       1.41  sborrill 		case AGP_I915_GCC1_GMS_STOLEN_64M:
    914       1.58  christos 			stolen = 64 * 1024;
    915       1.41  sborrill 			break;
    916       1.46     markd 		case AGP_G33_GCC1_GMS_STOLEN_128M:
    917       1.58  christos 			stolen = 128 * 1024;
    918       1.46     markd 			break;
    919       1.46     markd 		case AGP_G33_GCC1_GMS_STOLEN_256M:
    920       1.58  christos 			stolen = 256 * 1024;
    921       1.58  christos 			break;
    922       1.58  christos 		case AGP_G4X_GCC1_GMS_STOLEN_96M:
    923       1.58  christos 			stolen = 96 * 1024;
    924       1.58  christos 			break;
    925       1.58  christos 		case AGP_G4X_GCC1_GMS_STOLEN_160M:
    926       1.58  christos 			stolen = 160 * 1024;
    927       1.58  christos 			break;
    928       1.58  christos 		case AGP_G4X_GCC1_GMS_STOLEN_224M:
    929       1.58  christos 			stolen = 224 * 1024;
    930       1.58  christos 			break;
    931       1.58  christos 		case AGP_G4X_GCC1_GMS_STOLEN_352M:
    932       1.58  christos 			stolen = 352 * 1024;
    933       1.46     markd 			break;
    934       1.28  christos 		default:
    935       1.82  riastrad 			aprint_error_dev(sc->as_dev,
    936       1.82  riastrad 			    "unknown memory configuration, disabling\n");
    937       1.82  riastrad 			error = ENXIO;
    938       1.82  riastrad 			goto fail0;
    939       1.28  christos 		}
    940       1.58  christos 
    941       1.58  christos 		switch (gcc1 & AGP_I855_GCC1_GMS) {
    942       1.58  christos 		case AGP_I915_GCC1_GMS_STOLEN_48M:
    943       1.58  christos 		case AGP_I915_GCC1_GMS_STOLEN_64M:
    944       1.58  christos 			if (isc->chiptype != CHIP_I915 &&
    945       1.58  christos 			    isc->chiptype != CHIP_I965 &&
    946       1.58  christos 			    isc->chiptype != CHIP_G33 &&
    947       1.58  christos 			    isc->chiptype != CHIP_G4X)
    948       1.58  christos 				stolen = 0;
    949       1.58  christos 			break;
    950       1.58  christos 		case AGP_G33_GCC1_GMS_STOLEN_128M:
    951       1.58  christos 		case AGP_G33_GCC1_GMS_STOLEN_256M:
    952       1.58  christos 			if (isc->chiptype != CHIP_I965 &&
    953       1.58  christos 			    isc->chiptype != CHIP_G33 &&
    954       1.58  christos 			    isc->chiptype != CHIP_G4X)
    955       1.58  christos 				stolen = 0;
    956       1.58  christos 			break;
    957       1.58  christos 		case AGP_G4X_GCC1_GMS_STOLEN_96M:
    958       1.58  christos 		case AGP_G4X_GCC1_GMS_STOLEN_160M:
    959       1.58  christos 		case AGP_G4X_GCC1_GMS_STOLEN_224M:
    960       1.58  christos 		case AGP_G4X_GCC1_GMS_STOLEN_352M:
    961       1.58  christos 			if (isc->chiptype != CHIP_I965 &&
    962       1.58  christos 			    isc->chiptype != CHIP_G4X)
    963       1.58  christos 				stolen = 0;
    964       1.58  christos 			break;
    965       1.58  christos 		}
    966       1.58  christos 
    967       1.85  riastrad 		isc->gtt_size = gtt_size * 1024;
    968       1.85  riastrad 
    969       1.58  christos 		/* BIOS space */
    970       1.85  riastrad 		/* XXX [citation needed] */
    971       1.62     markd 		gtt_size += 4;
    972       1.58  christos 
    973       1.85  riastrad 		/* XXX [citation needed] for this subtraction */
    974       1.58  christos 		isc->stolen = (stolen - gtt_size) * 1024 / 4096;
    975       1.58  christos 
    976       1.28  christos 		if (isc->stolen > 0) {
    977       1.82  riastrad 			aprint_normal_dev(sc->as_dev,
    978       1.82  riastrad 			    "detected %dk stolen memory\n",
    979       1.82  riastrad 			    isc->stolen * 4);
    980       1.28  christos 		}
    981       1.28  christos 
    982       1.28  christos 		/* GATT address is already in there, make sure it's enabled */
    983       1.85  riastrad 		isc->pgtblctl |= 1;
    984       1.85  riastrad 		WRITE4(AGP_I810_PGTBL_CTL, isc->pgtblctl);
    985        1.1      fvdl 	}
    986        1.1      fvdl 
    987        1.1      fvdl 	/*
    988        1.1      fvdl 	 * Make sure the chipset can see everything.
    989        1.1      fvdl 	 */
    990        1.1      fvdl 	agp_flush_cache();
    991       1.14       scw 
    992       1.74  riastrad 	/*
    993       1.74  riastrad 	 * Publish what we found for kludgey drivers (I'm looking at
    994       1.74  riastrad 	 * you, drm).
    995       1.74  riastrad 	 */
    996       1.74  riastrad 	if (agp_i810_sc == NULL)
    997       1.74  riastrad 		agp_i810_sc = sc;
    998       1.74  riastrad 	else
    999       1.82  riastrad 		aprint_error_dev(sc->as_dev, "agp already attached\n");
   1000       1.74  riastrad 
   1001       1.82  riastrad 	/* Success!  */
   1002        1.1      fvdl 	return 0;
   1003       1.82  riastrad 
   1004       1.82  riastrad fail0:	KASSERT(error);
   1005       1.82  riastrad 	return error;
   1006        1.1      fvdl }
   1007        1.1      fvdl 
   1008        1.1      fvdl #if 0
   1009        1.1      fvdl static int
   1010        1.1      fvdl agp_i810_detach(struct agp_softc *sc)
   1011        1.1      fvdl {
   1012        1.1      fvdl 	int error;
   1013        1.1      fvdl 	struct agp_i810_softc *isc = sc->as_chipc;
   1014        1.1      fvdl 
   1015        1.1      fvdl 	error = agp_generic_detach(sc);
   1016        1.1      fvdl 	if (error)
   1017        1.1      fvdl 		return error;
   1018        1.1      fvdl 
   1019       1.75  riastrad 	switch (isc->chiptype) {
   1020       1.75  riastrad 	case CHIP_I915:
   1021       1.75  riastrad 	case CHIP_I965:
   1022       1.75  riastrad 	case CHIP_G33:
   1023       1.75  riastrad 	case CHIP_G4X:
   1024       1.79  riastrad 		agp_i810_teardown_chipset_flush_page(sc);
   1025       1.75  riastrad 		break;
   1026       1.75  riastrad 	}
   1027       1.75  riastrad 
   1028        1.1      fvdl 	/* Clear the GATT base. */
   1029       1.14       scw 	if (sc->chiptype == CHIP_I810) {
   1030       1.14       scw 		WRITE4(AGP_I810_PGTBL_CTL, 0);
   1031       1.14       scw 	} else {
   1032       1.14       scw 		unsigned int pgtblctl;
   1033       1.14       scw 		pgtblctl = READ4(AGP_I810_PGTBL_CTL);
   1034       1.14       scw 		pgtblctl &= ~1;
   1035       1.14       scw 		WRITE4(AGP_I810_PGTBL_CTL, pgtblctl);
   1036       1.14       scw 	}
   1037        1.1      fvdl 
   1038       1.14       scw 	if (sc->chiptype == CHIP_I810) {
   1039       1.14       scw 		agp_free_dmamem(sc->as_dmat, gatt->ag_size, gatt->ag_dmamap,
   1040       1.36  christos 		    (void *)gatt->ag_virtual, &gatt->ag_dmaseg, 1);
   1041       1.85  riastrad 		free(isc->gatt, M_AGP);
   1042       1.14       scw 	}
   1043        1.1      fvdl 
   1044        1.1      fvdl 	return 0;
   1045        1.1      fvdl }
   1046        1.1      fvdl #endif
   1047        1.1      fvdl 
   1048        1.1      fvdl static u_int32_t
   1049        1.1      fvdl agp_i810_get_aperture(struct agp_softc *sc)
   1050        1.1      fvdl {
   1051       1.14       scw 	struct agp_i810_softc *isc = sc->as_chipc;
   1052       1.14       scw 	pcireg_t reg;
   1053       1.58  christos 	u_int32_t size;
   1054       1.88  riastrad 	u_int16_t miscc, gcc1;
   1055       1.14       scw 
   1056       1.58  christos 	size = 0;
   1057       1.58  christos 
   1058       1.42     markd 	switch (isc->chiptype) {
   1059       1.42     markd 	case CHIP_I810:
   1060       1.14       scw 		reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I810_SMRAM);
   1061       1.14       scw 		miscc = (u_int16_t)(reg >> 16);
   1062       1.14       scw 		if ((miscc & AGP_I810_MISCC_WINSIZE) ==
   1063       1.14       scw 		    AGP_I810_MISCC_WINSIZE_32)
   1064       1.58  christos 			size = 32 * 1024 * 1024;
   1065       1.14       scw 		else
   1066       1.58  christos 			size = 64 * 1024 * 1024;
   1067       1.58  christos 		break;
   1068       1.42     markd 	case CHIP_I830:
   1069       1.14       scw 		reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
   1070       1.14       scw 		gcc1 = (u_int16_t)(reg >> 16);
   1071       1.14       scw 		if ((gcc1 & AGP_I830_GCC1_GMASIZE) == AGP_I830_GCC1_GMASIZE_64)
   1072       1.58  christos 			size = 64 * 1024 * 1024;
   1073       1.14       scw 		else
   1074       1.58  christos 			size = 128 * 1024 * 1024;
   1075       1.58  christos 		break;
   1076       1.42     markd 	case CHIP_I855:
   1077       1.58  christos 		size = 128 * 1024 * 1024;
   1078       1.58  christos 		break;
   1079       1.42     markd 	case CHIP_I915:
   1080       1.45     joerg 	case CHIP_G33:
   1081       1.64     markd 	case CHIP_G4X:
   1082       1.88  riastrad 		size = sc->as_apsize;
   1083       1.58  christos 		break;
   1084       1.42     markd 	case CHIP_I965:
   1085       1.58  christos 		size = 512 * 1024 * 1024;
   1086       1.58  christos 		break;
   1087       1.42     markd 	default:
   1088       1.42     markd 		aprint_error(": Unknown chipset\n");
   1089       1.14       scw 	}
   1090       1.42     markd 
   1091       1.58  christos 	return size;
   1092        1.1      fvdl }
   1093        1.1      fvdl 
   1094        1.1      fvdl static int
   1095       1.86  riastrad agp_i810_set_aperture(struct agp_softc *sc __unused,
   1096       1.86  riastrad     uint32_t aperture __unused)
   1097        1.1      fvdl {
   1098       1.14       scw 
   1099       1.86  riastrad 	return ENOSYS;
   1100        1.1      fvdl }
   1101        1.1      fvdl 
   1102        1.1      fvdl static int
   1103        1.1      fvdl agp_i810_bind_page(struct agp_softc *sc, off_t offset, bus_addr_t physical)
   1104        1.1      fvdl {
   1105        1.1      fvdl 	struct agp_i810_softc *isc = sc->as_chipc;
   1106        1.1      fvdl 
   1107       1.85  riastrad 	if (offset < 0 || offset >= ((isc->gtt_size/4) << AGP_PAGE_SHIFT)) {
   1108      1.106  riastrad 		DPRINTF(sc, "failed"
   1109      1.107  riastrad 		    ": offset 0x%"PRIxMAX", shift %u, entries %"PRIuMAX"\n",
   1110      1.107  riastrad 		    (uintmax_t)offset,
   1111      1.107  riastrad 		    (unsigned)AGP_PAGE_SHIFT,
   1112      1.104  riastrad 		    (uintmax_t)isc->gtt_size/4);
   1113        1.1      fvdl 		return EINVAL;
   1114       1.14       scw 	}
   1115       1.14       scw 
   1116       1.70    gsutre 	if (isc->chiptype != CHIP_I810) {
   1117       1.14       scw 		if ((offset >> AGP_PAGE_SHIFT) < isc->stolen) {
   1118      1.106  riastrad 			DPRINTF(sc, "trying to bind into stolen memory\n");
   1119       1.14       scw 			return EINVAL;
   1120       1.14       scw 		}
   1121       1.14       scw 	}
   1122        1.1      fvdl 
   1123       1.71    gsutre 	return agp_i810_write_gtt_entry(isc, offset, physical | 1);
   1124        1.1      fvdl }
   1125        1.1      fvdl 
   1126        1.1      fvdl static int
   1127        1.1      fvdl agp_i810_unbind_page(struct agp_softc *sc, off_t offset)
   1128        1.1      fvdl {
   1129        1.1      fvdl 	struct agp_i810_softc *isc = sc->as_chipc;
   1130        1.1      fvdl 
   1131       1.85  riastrad 	if (offset < 0 || offset >= ((isc->gtt_size/4) << AGP_PAGE_SHIFT))
   1132        1.1      fvdl 		return EINVAL;
   1133        1.1      fvdl 
   1134       1.17   hannken 	if (isc->chiptype != CHIP_I810 ) {
   1135       1.14       scw 		if ((offset >> AGP_PAGE_SHIFT) < isc->stolen) {
   1136      1.106  riastrad 			DPRINTF(sc, "trying to unbind from stolen memory\n");
   1137       1.14       scw 			return EINVAL;
   1138       1.14       scw 		}
   1139       1.14       scw 	}
   1140       1.14       scw 
   1141       1.71    gsutre 	return agp_i810_write_gtt_entry(isc, offset, 0);
   1142        1.1      fvdl }
   1143        1.1      fvdl 
   1144        1.1      fvdl /*
   1145        1.1      fvdl  * Writing via memory mapped registers already flushes all TLBs.
   1146        1.1      fvdl  */
   1147        1.1      fvdl static void
   1148       1.35  christos agp_i810_flush_tlb(struct agp_softc *sc)
   1149        1.1      fvdl {
   1150        1.1      fvdl }
   1151        1.1      fvdl 
   1152        1.1      fvdl static int
   1153       1.35  christos agp_i810_enable(struct agp_softc *sc, u_int32_t mode)
   1154        1.1      fvdl {
   1155        1.1      fvdl 
   1156        1.1      fvdl 	return 0;
   1157        1.1      fvdl }
   1158        1.1      fvdl 
   1159       1.86  riastrad #define	AGP_I810_MEMTYPE_MAIN		0
   1160       1.86  riastrad #define	AGP_I810_MEMTYPE_DCACHE		1
   1161       1.86  riastrad #define	AGP_I810_MEMTYPE_HWCURSOR	2
   1162       1.86  riastrad 
   1163        1.1      fvdl static struct agp_memory *
   1164        1.1      fvdl agp_i810_alloc_memory(struct agp_softc *sc, int type, vsize_t size)
   1165        1.1      fvdl {
   1166        1.1      fvdl 	struct agp_i810_softc *isc = sc->as_chipc;
   1167        1.1      fvdl 	struct agp_memory *mem;
   1168       1.86  riastrad 	int error;
   1169        1.1      fvdl 
   1170      1.107  riastrad 	DPRINTF(sc, "AGP: alloc(%d, 0x%"PRIxMAX")\n", type, (uintmax_t)size);
   1171       1.28  christos 
   1172       1.86  riastrad 	if (size <= 0)
   1173       1.86  riastrad 		return NULL;
   1174        1.1      fvdl 	if ((size & (AGP_PAGE_SIZE - 1)) != 0)
   1175       1.86  riastrad 		return NULL;
   1176       1.89  riastrad 	KASSERT(sc->as_allocated <= sc->as_maxmem);
   1177       1.89  riastrad 	if (size > (sc->as_maxmem - sc->as_allocated))
   1178       1.86  riastrad 		return NULL;
   1179      1.101  riastrad 	if (size > ((isc->gtt_size/4) << AGP_PAGE_SHIFT))
   1180      1.101  riastrad 		return NULL;
   1181      1.101  riastrad 
   1182       1.86  riastrad 	switch (type) {
   1183       1.86  riastrad 	case AGP_I810_MEMTYPE_MAIN:
   1184       1.86  riastrad 		break;
   1185       1.86  riastrad 	case AGP_I810_MEMTYPE_DCACHE:
   1186       1.86  riastrad 		if (isc->chiptype != CHIP_I810)
   1187       1.86  riastrad 			return NULL;
   1188        1.1      fvdl 		if (size != isc->dcache_size)
   1189       1.86  riastrad 			return NULL;
   1190       1.86  riastrad 		break;
   1191       1.86  riastrad 	case AGP_I810_MEMTYPE_HWCURSOR:
   1192       1.86  riastrad 		if ((size != AGP_PAGE_SIZE) &&
   1193       1.86  riastrad 		    (size != AGP_PAGE_SIZE*4))
   1194       1.86  riastrad 			return NULL;
   1195       1.86  riastrad 		break;
   1196       1.86  riastrad 	default:
   1197       1.86  riastrad 		return NULL;
   1198        1.1      fvdl 	}
   1199        1.1      fvdl 
   1200       1.86  riastrad 	mem = malloc(sizeof(*mem), M_AGP, M_WAITOK|M_ZERO);
   1201        1.1      fvdl 	if (mem == NULL)
   1202       1.86  riastrad 		goto fail0;
   1203        1.1      fvdl 	mem->am_id = sc->as_nextid++;
   1204        1.1      fvdl 	mem->am_size = size;
   1205        1.1      fvdl 	mem->am_type = type;
   1206        1.1      fvdl 
   1207       1.86  riastrad 	switch (type) {
   1208       1.86  riastrad 	case AGP_I810_MEMTYPE_MAIN:
   1209       1.86  riastrad 		error = bus_dmamap_create(sc->as_dmat, size,
   1210       1.86  riastrad 		    (size >> AGP_PAGE_SHIFT) + 1, size, 0, BUS_DMA_WAITOK,
   1211       1.86  riastrad 		    &mem->am_dmamap);
   1212       1.86  riastrad 		if (error)
   1213       1.86  riastrad 			goto fail1;
   1214       1.86  riastrad 		break;
   1215       1.86  riastrad 	case AGP_I810_MEMTYPE_DCACHE:
   1216       1.86  riastrad 		break;
   1217       1.86  riastrad 	case AGP_I810_MEMTYPE_HWCURSOR:
   1218       1.86  riastrad 		mem->am_dmaseg = malloc(sizeof(*mem->am_dmaseg), M_AGP,
   1219        1.1      fvdl 		    M_WAITOK);
   1220       1.86  riastrad 		error = agp_alloc_dmamem(sc->as_dmat, size, 0, &mem->am_dmamap,
   1221       1.86  riastrad 		    &mem->am_virtual, &mem->am_physical, mem->am_dmaseg, 1,
   1222       1.86  riastrad 		    &mem->am_nseg);
   1223       1.86  riastrad 		if (error) {
   1224        1.1      fvdl 			free(mem->am_dmaseg, M_AGP);
   1225       1.86  riastrad 			goto fail1;
   1226        1.1      fvdl 		}
   1227       1.86  riastrad 		(void)memset(mem->am_virtual, 0, size);
   1228       1.86  riastrad 		break;
   1229       1.86  riastrad 	default:
   1230       1.86  riastrad 		panic("invalid agp memory type: %d", type);
   1231        1.1      fvdl 	}
   1232        1.1      fvdl 
   1233        1.1      fvdl 	TAILQ_INSERT_TAIL(&sc->as_memory, mem, am_link);
   1234        1.1      fvdl 	sc->as_allocated += size;
   1235        1.1      fvdl 
   1236        1.1      fvdl 	return mem;
   1237       1.86  riastrad 
   1238       1.86  riastrad fail1:	free(mem, M_AGP);
   1239       1.86  riastrad fail0:	return NULL;
   1240        1.1      fvdl }
   1241        1.1      fvdl 
   1242        1.1      fvdl static int
   1243        1.1      fvdl agp_i810_free_memory(struct agp_softc *sc, struct agp_memory *mem)
   1244        1.1      fvdl {
   1245       1.86  riastrad 
   1246        1.1      fvdl 	if (mem->am_is_bound)
   1247        1.1      fvdl 		return EBUSY;
   1248        1.1      fvdl 
   1249       1.86  riastrad 	switch (mem->am_type) {
   1250       1.86  riastrad 	case AGP_I810_MEMTYPE_MAIN:
   1251       1.90  riastrad 		bus_dmamap_destroy(sc->as_dmat, mem->am_dmamap);
   1252       1.90  riastrad 		break;
   1253       1.86  riastrad 	case AGP_I810_MEMTYPE_DCACHE:
   1254       1.86  riastrad 		break;
   1255       1.86  riastrad 	case AGP_I810_MEMTYPE_HWCURSOR:
   1256        1.1      fvdl 		agp_free_dmamem(sc->as_dmat, mem->am_size, mem->am_dmamap,
   1257        1.1      fvdl 		    mem->am_virtual, mem->am_dmaseg, mem->am_nseg);
   1258        1.1      fvdl 		free(mem->am_dmaseg, M_AGP);
   1259       1.86  riastrad 		break;
   1260       1.86  riastrad 	default:
   1261       1.86  riastrad 		panic("invalid agp i810 memory type: %d", mem->am_type);
   1262        1.1      fvdl 	}
   1263        1.1      fvdl 
   1264        1.1      fvdl 	sc->as_allocated -= mem->am_size;
   1265        1.1      fvdl 	TAILQ_REMOVE(&sc->as_memory, mem, am_link);
   1266        1.1      fvdl 	free(mem, M_AGP);
   1267       1.86  riastrad 
   1268        1.1      fvdl 	return 0;
   1269        1.1      fvdl }
   1270        1.1      fvdl 
   1271        1.1      fvdl static int
   1272        1.1      fvdl agp_i810_bind_memory(struct agp_softc *sc, struct agp_memory *mem,
   1273       1.86  riastrad     off_t offset)
   1274        1.1      fvdl {
   1275        1.1      fvdl 	struct agp_i810_softc *isc = sc->as_chipc;
   1276       1.86  riastrad 	uint32_t pgtblctl;
   1277       1.86  riastrad 	int error;
   1278        1.4  drochner 
   1279       1.86  riastrad 	if (mem->am_is_bound)
   1280       1.70    gsutre 		return EINVAL;
   1281       1.70    gsutre 
   1282        1.4  drochner 	/*
   1283        1.4  drochner 	 * XXX evil hack: the PGTBL_CTL appearently gets overwritten by the
   1284        1.4  drochner 	 * X server for mysterious reasons which leads to crashes if we write
   1285        1.4  drochner 	 * to the GTT through the MMIO window.
   1286        1.4  drochner 	 * Until the issue is solved, simply restore it.
   1287        1.4  drochner 	 */
   1288       1.86  riastrad 	pgtblctl = bus_space_read_4(isc->bst, isc->bsh, AGP_I810_PGTBL_CTL);
   1289       1.86  riastrad 	if (pgtblctl != isc->pgtblctl) {
   1290       1.86  riastrad 		printf("agp_i810_bind_memory: PGTBL_CTL is 0x%"PRIx32
   1291       1.86  riastrad 		    " - fixing\n", pgtblctl);
   1292        1.4  drochner 		bus_space_write_4(isc->bst, isc->bsh, AGP_I810_PGTBL_CTL,
   1293       1.85  riastrad 		    isc->pgtblctl);
   1294        1.4  drochner 	}
   1295        1.1      fvdl 
   1296       1.86  riastrad 	switch (mem->am_type) {
   1297       1.86  riastrad 	case AGP_I810_MEMTYPE_MAIN:
   1298      1.101  riastrad 		return agp_generic_bind_memory_bounded(sc, mem, offset,
   1299      1.101  riastrad 		    0, (isc->gtt_size/4) << AGP_PAGE_SHIFT);
   1300       1.86  riastrad 	case AGP_I810_MEMTYPE_DCACHE:
   1301       1.86  riastrad 		error = agp_i810_bind_memory_dcache(sc, mem, offset);
   1302       1.86  riastrad 		break;
   1303       1.86  riastrad 	case AGP_I810_MEMTYPE_HWCURSOR:
   1304       1.86  riastrad 		error = agp_i810_bind_memory_hwcursor(sc, mem, offset);
   1305       1.86  riastrad 		break;
   1306       1.86  riastrad 	default:
   1307       1.86  riastrad 		panic("invalid agp i810 memory type: %d", mem->am_type);
   1308        1.5  drochner 	}
   1309       1.86  riastrad 	if (error)
   1310       1.86  riastrad 		return error;
   1311        1.5  drochner 
   1312       1.86  riastrad 	/* Success!  */
   1313       1.86  riastrad 	mem->am_is_bound = 1;
   1314       1.86  riastrad 	return 0;
   1315       1.86  riastrad }
   1316       1.86  riastrad 
   1317       1.86  riastrad #define	I810_GTT_PTE_VALID	0x01
   1318       1.86  riastrad #define	I810_GTT_PTE_DCACHE	0x02
   1319       1.86  riastrad 
   1320       1.86  riastrad static int
   1321       1.86  riastrad agp_i810_bind_memory_dcache(struct agp_softc *sc, struct agp_memory *mem,
   1322       1.86  riastrad     off_t offset)
   1323       1.86  riastrad {
   1324       1.86  riastrad 	struct agp_i810_softc *const isc __diagused = sc->as_chipc;
   1325       1.86  riastrad 	uint32_t i, j;
   1326       1.86  riastrad 	int error;
   1327       1.86  riastrad 
   1328       1.86  riastrad 	KASSERT(isc->chiptype == CHIP_I810);
   1329       1.86  riastrad 
   1330       1.86  riastrad 	KASSERT((mem->am_size & (AGP_PAGE_SIZE - 1)) == 0);
   1331       1.86  riastrad 	for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE) {
   1332      1.108  riastrad 		error = agp_i810_write_gtt_entry(isc, offset + i,
   1333       1.86  riastrad 		    i | I810_GTT_PTE_VALID | I810_GTT_PTE_DCACHE);
   1334       1.86  riastrad 		if (error)
   1335       1.86  riastrad 			goto fail0;
   1336       1.86  riastrad 	}
   1337       1.86  riastrad 
   1338       1.86  riastrad 	/* Success!  */
   1339      1.111  riastrad 	mem->am_offset = offset;
   1340       1.86  riastrad 	return 0;
   1341       1.14       scw 
   1342       1.86  riastrad fail0:	for (j = 0; j < i; j += AGP_PAGE_SIZE)
   1343       1.86  riastrad 		(void)agp_i810_unbind_page(sc, offset + j);
   1344       1.86  riastrad 	return error;
   1345       1.86  riastrad }
   1346       1.86  riastrad 
   1347       1.86  riastrad static int
   1348       1.86  riastrad agp_i810_bind_memory_hwcursor(struct agp_softc *sc, struct agp_memory *mem,
   1349       1.86  riastrad     off_t offset)
   1350       1.86  riastrad {
   1351       1.86  riastrad 	const bus_addr_t pa = mem->am_physical;
   1352       1.86  riastrad 	uint32_t i, j;
   1353       1.86  riastrad 	int error;
   1354       1.86  riastrad 
   1355       1.86  riastrad 	KASSERT((mem->am_size & (AGP_PAGE_SIZE - 1)) == 0);
   1356       1.86  riastrad 	for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE) {
   1357       1.86  riastrad 		error = agp_i810_bind_page(sc, offset + i, pa + i);
   1358       1.86  riastrad 		if (error)
   1359       1.86  riastrad 			goto fail0;
   1360       1.86  riastrad 	}
   1361       1.86  riastrad 
   1362       1.86  riastrad 	/* Success!  */
   1363       1.86  riastrad 	mem->am_offset = offset;
   1364        1.1      fvdl 	return 0;
   1365       1.86  riastrad 
   1366       1.86  riastrad fail0:	for (j = 0; j < i; j += AGP_PAGE_SIZE)
   1367       1.86  riastrad 		(void)agp_i810_unbind_page(sc, offset + j);
   1368       1.86  riastrad 	return error;
   1369        1.1      fvdl }
   1370        1.1      fvdl 
   1371        1.1      fvdl static int
   1372        1.1      fvdl agp_i810_unbind_memory(struct agp_softc *sc, struct agp_memory *mem)
   1373        1.1      fvdl {
   1374      1.112  riastrad 	struct agp_i810_softc *isc __diagused = sc->as_chipc;
   1375        1.1      fvdl 	u_int32_t i;
   1376        1.1      fvdl 
   1377       1.86  riastrad 	if (!mem->am_is_bound)
   1378       1.70    gsutre 		return EINVAL;
   1379       1.70    gsutre 
   1380       1.86  riastrad 	switch (mem->am_type) {
   1381       1.86  riastrad 	case AGP_I810_MEMTYPE_MAIN:
   1382      1.101  riastrad 		return agp_generic_unbind_memory(sc, mem);
   1383       1.86  riastrad 	case AGP_I810_MEMTYPE_DCACHE:
   1384       1.86  riastrad 		KASSERT(isc->chiptype == CHIP_I810);
   1385      1.111  riastrad 		/* FALLTHROUGH */
   1386       1.94  riastrad 	case AGP_I810_MEMTYPE_HWCURSOR:
   1387       1.94  riastrad 		for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE)
   1388       1.94  riastrad 			(void)agp_i810_unbind_page(sc, mem->am_offset + i);
   1389       1.94  riastrad 		mem->am_offset = 0;
   1390       1.94  riastrad 		break;
   1391       1.86  riastrad 	default:
   1392       1.86  riastrad 		panic("invalid agp i810 memory type: %d", mem->am_type);
   1393        1.5  drochner 	}
   1394        1.1      fvdl 
   1395       1.13  drochner 	mem->am_is_bound = 0;
   1396        1.1      fvdl 	return 0;
   1397        1.1      fvdl }
   1398       1.24  jmcneill 
   1399       1.47  jmcneill static bool
   1400       1.66    dyoung agp_i810_resume(device_t dv, const pmf_qual_t *qual)
   1401       1.24  jmcneill {
   1402       1.47  jmcneill 	struct agp_softc *sc = device_private(dv);
   1403       1.24  jmcneill 	struct agp_i810_softc *isc = sc->as_chipc;
   1404       1.24  jmcneill 
   1405       1.79  riastrad 	/*
   1406       1.85  riastrad 	 * XXX Nothing uses this!  Save on suspend, restore on resume?
   1407       1.79  riastrad 	 */
   1408       1.85  riastrad 	isc->pgtblctl_resume_hack = READ4(AGP_I810_PGTBL_CTL);
   1409       1.47  jmcneill 	agp_flush_cache();
   1410       1.24  jmcneill 
   1411       1.47  jmcneill 	return true;
   1412       1.24  jmcneill }
   1413