agp_i810.c revision 1.117 1 1.117 riastrad /* $NetBSD: agp_i810.c,v 1.117 2015/03/06 22:03:06 riastradh Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 2000 Doug Rabson
5 1.1 fvdl * Copyright (c) 2000 Ruslan Ermilov
6 1.1 fvdl * All rights reserved.
7 1.1 fvdl *
8 1.1 fvdl * Redistribution and use in source and binary forms, with or without
9 1.1 fvdl * modification, are permitted provided that the following conditions
10 1.1 fvdl * are met:
11 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
12 1.1 fvdl * notice, this list of conditions and the following disclaimer.
13 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
15 1.1 fvdl * documentation and/or other materials provided with the distribution.
16 1.1 fvdl *
17 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 fvdl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 fvdl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 fvdl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 fvdl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 fvdl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 fvdl * SUCH DAMAGE.
28 1.1 fvdl *
29 1.74 riastrad * $FreeBSD$
30 1.1 fvdl */
31 1.9 lukem
32 1.9 lukem #include <sys/cdefs.h>
33 1.117 riastrad __KERNEL_RCSID(0, "$NetBSD: agp_i810.c,v 1.117 2015/03/06 22:03:06 riastradh Exp $");
34 1.1 fvdl
35 1.1 fvdl #include <sys/param.h>
36 1.1 fvdl #include <sys/systm.h>
37 1.116 riastrad #include <sys/atomic.h>
38 1.1 fvdl #include <sys/malloc.h>
39 1.1 fvdl #include <sys/kernel.h>
40 1.1 fvdl #include <sys/proc.h>
41 1.1 fvdl #include <sys/device.h>
42 1.1 fvdl #include <sys/conf.h>
43 1.75 riastrad #include <sys/xcall.h>
44 1.1 fvdl
45 1.1 fvdl #include <dev/pci/pcivar.h>
46 1.1 fvdl #include <dev/pci/pcireg.h>
47 1.1 fvdl #include <dev/pci/pcidevs.h>
48 1.1 fvdl #include <dev/pci/agpvar.h>
49 1.1 fvdl #include <dev/pci/agpreg.h>
50 1.74 riastrad #include <dev/pci/agp_i810var.h>
51 1.1 fvdl
52 1.1 fvdl #include <sys/agpio.h>
53 1.1 fvdl
54 1.43 ad #include <sys/bus.h>
55 1.1 fvdl
56 1.20 tron #include "agp_intel.h"
57 1.20 tron
58 1.106 riastrad #ifdef AGP_DEBUG
59 1.106 riastrad #define DPRINTF(sc, fmt, ...) \
60 1.106 riastrad device_printf((sc)->as_dev, "%s: " fmt, __func__, ##__VA_ARGS__)
61 1.106 riastrad #else
62 1.106 riastrad #define DPRINTF(sc, fmt, ...) do {} while (0)
63 1.106 riastrad #endif
64 1.106 riastrad
65 1.74 riastrad struct agp_softc *agp_i810_sc = NULL;
66 1.74 riastrad
67 1.1 fvdl #define READ1(off) bus_space_read_1(isc->bst, isc->bsh, off)
68 1.14 scw #define READ4(off) bus_space_read_4(isc->bst, isc->bsh, off)
69 1.1 fvdl #define WRITE4(off,v) bus_space_write_4(isc->bst, isc->bsh, off, v)
70 1.1 fvdl
71 1.14 scw #define CHIP_I810 0 /* i810/i815 */
72 1.17 hannken #define CHIP_I830 1 /* 830M/845G */
73 1.17 hannken #define CHIP_I855 2 /* 852GM/855GM/865G */
74 1.56 tnn #define CHIP_I915 3 /* 915G/915GM/945G/945GM/945GME */
75 1.45 joerg #define CHIP_I965 4 /* 965Q/965PM */
76 1.45 joerg #define CHIP_G33 5 /* G33/Q33/Q35 */
77 1.58 christos #define CHIP_G4X 6 /* G45/Q45 */
78 1.14 scw
79 1.49 drochner /* XXX hack, see below */
80 1.50 drochner static bus_addr_t agp_i810_vga_regbase;
81 1.99 riastrad static bus_size_t agp_i810_vga_regsize;
82 1.99 riastrad static bus_space_tag_t agp_i810_vga_bst;
83 1.50 drochner static bus_space_handle_t agp_i810_vga_bsh;
84 1.49 drochner
85 1.1 fvdl static u_int32_t agp_i810_get_aperture(struct agp_softc *);
86 1.1 fvdl static int agp_i810_set_aperture(struct agp_softc *, u_int32_t);
87 1.1 fvdl static int agp_i810_bind_page(struct agp_softc *, off_t, bus_addr_t);
88 1.1 fvdl static int agp_i810_unbind_page(struct agp_softc *, off_t);
89 1.1 fvdl static void agp_i810_flush_tlb(struct agp_softc *);
90 1.1 fvdl static int agp_i810_enable(struct agp_softc *, u_int32_t mode);
91 1.1 fvdl static struct agp_memory *agp_i810_alloc_memory(struct agp_softc *, int,
92 1.1 fvdl vsize_t);
93 1.1 fvdl static int agp_i810_free_memory(struct agp_softc *, struct agp_memory *);
94 1.86 riastrad static int agp_i810_bind_memory(struct agp_softc *, struct agp_memory *,
95 1.86 riastrad off_t);
96 1.86 riastrad static int agp_i810_bind_memory_dcache(struct agp_softc *, struct agp_memory *,
97 1.86 riastrad off_t);
98 1.86 riastrad static int agp_i810_bind_memory_hwcursor(struct agp_softc *,
99 1.86 riastrad struct agp_memory *, off_t);
100 1.1 fvdl static int agp_i810_unbind_memory(struct agp_softc *, struct agp_memory *);
101 1.47 jmcneill
102 1.66 dyoung static bool agp_i810_resume(device_t, const pmf_qual_t *);
103 1.47 jmcneill static int agp_i810_init(struct agp_softc *);
104 1.1 fvdl
105 1.75 riastrad static int agp_i810_setup_chipset_flush_page(struct agp_softc *);
106 1.79 riastrad static void agp_i810_teardown_chipset_flush_page(struct agp_softc *);
107 1.45 joerg static int agp_i810_init(struct agp_softc *);
108 1.45 joerg
109 1.26 thorpej static struct agp_methods agp_i810_methods = {
110 1.1 fvdl agp_i810_get_aperture,
111 1.1 fvdl agp_i810_set_aperture,
112 1.1 fvdl agp_i810_bind_page,
113 1.1 fvdl agp_i810_unbind_page,
114 1.1 fvdl agp_i810_flush_tlb,
115 1.1 fvdl agp_i810_enable,
116 1.1 fvdl agp_i810_alloc_memory,
117 1.1 fvdl agp_i810_free_memory,
118 1.1 fvdl agp_i810_bind_memory,
119 1.1 fvdl agp_i810_unbind_memory,
120 1.1 fvdl };
121 1.1 fvdl
122 1.74 riastrad int
123 1.117 riastrad agp_i810_write_gtt_entry(struct agp_i810_softc *isc, off_t off,
124 1.117 riastrad bus_addr_t addr, int flags)
125 1.58 christos {
126 1.71 gsutre u_int32_t pte;
127 1.71 gsutre
128 1.117 riastrad /*
129 1.117 riastrad * Bits 11:4 (physical start address extension) should be zero.
130 1.117 riastrad * Flag bits 3:0 should be zero too.
131 1.117 riastrad *
132 1.117 riastrad * XXX This should be a kassert -- no reason for this routine
133 1.117 riastrad * to allow failure.
134 1.117 riastrad */
135 1.117 riastrad if ((addr & 0xfff) != 0)
136 1.71 gsutre return EINVAL;
137 1.117 riastrad KASSERT(flags == (flags & 0x7));
138 1.71 gsutre
139 1.117 riastrad pte = (u_int32_t)addr;
140 1.71 gsutre /*
141 1.71 gsutre * We need to massage the pte if bus_addr_t is wider than 32 bits.
142 1.71 gsutre * The compiler isn't smart enough, hence the casts to uintmax_t.
143 1.71 gsutre */
144 1.71 gsutre if (sizeof(bus_addr_t) > sizeof(u_int32_t)) {
145 1.71 gsutre /* 965+ can do 36-bit addressing, add in the extra bits. */
146 1.71 gsutre if (isc->chiptype == CHIP_I965 ||
147 1.71 gsutre isc->chiptype == CHIP_G33 ||
148 1.71 gsutre isc->chiptype == CHIP_G4X) {
149 1.117 riastrad if (((uintmax_t)addr >> 36) != 0)
150 1.71 gsutre return EINVAL;
151 1.117 riastrad pte |= (addr >> 28) & 0xf0;
152 1.71 gsutre } else {
153 1.117 riastrad if (((uintmax_t)addr >> 32) != 0)
154 1.71 gsutre return EINVAL;
155 1.71 gsutre }
156 1.71 gsutre }
157 1.58 christos
158 1.79 riastrad bus_space_write_4(isc->gtt_bst, isc->gtt_bsh,
159 1.117 riastrad 4*(off >> AGP_PAGE_SHIFT), pte | flags);
160 1.58 christos
161 1.71 gsutre return 0;
162 1.58 christos }
163 1.58 christos
164 1.74 riastrad void
165 1.74 riastrad agp_i810_post_gtt_entry(struct agp_i810_softc *isc, off_t off)
166 1.74 riastrad {
167 1.74 riastrad
168 1.115 riastrad /*
169 1.115 riastrad * See <https://bugs.freedesktop.org/show_bug.cgi?id=88191>.
170 1.115 riastrad * Out of paranoia, let's do the write barrier and posting
171 1.115 riastrad * read, because I don't have enough time or hardware to
172 1.115 riastrad * conduct conclusive tests.
173 1.115 riastrad */
174 1.115 riastrad membar_producer();
175 1.79 riastrad (void)bus_space_read_4(isc->gtt_bst, isc->gtt_bsh,
176 1.79 riastrad 4*(off >> AGP_PAGE_SHIFT));
177 1.74 riastrad }
178 1.74 riastrad
179 1.75 riastrad static void
180 1.75 riastrad agp_flush_cache_xc(void *a __unused, void *b __unused)
181 1.75 riastrad {
182 1.75 riastrad
183 1.75 riastrad agp_flush_cache();
184 1.75 riastrad }
185 1.75 riastrad
186 1.75 riastrad void
187 1.75 riastrad agp_i810_chipset_flush(struct agp_i810_softc *isc)
188 1.75 riastrad {
189 1.75 riastrad unsigned int timo = 20000; /* * 50 us = 1 s */
190 1.75 riastrad
191 1.75 riastrad switch (isc->chiptype) {
192 1.75 riastrad case CHIP_I810:
193 1.75 riastrad break;
194 1.75 riastrad case CHIP_I830:
195 1.75 riastrad case CHIP_I855:
196 1.77 riastrad /*
197 1.77 riastrad * Flush all CPU caches. If we're cold, we can't run
198 1.77 riastrad * xcalls, but there should be only one CPU up, so
199 1.77 riastrad * flushing only the local CPU's cache should suffice.
200 1.77 riastrad *
201 1.77 riastrad * XXX Come to think of it, do these chipsets appear in
202 1.77 riastrad * any multi-CPU systems?
203 1.77 riastrad */
204 1.77 riastrad if (cold)
205 1.77 riastrad agp_flush_cache();
206 1.77 riastrad else
207 1.77 riastrad xc_wait(xc_broadcast(0, &agp_flush_cache_xc,
208 1.77 riastrad NULL, NULL));
209 1.75 riastrad WRITE4(AGP_I830_HIC, READ4(AGP_I830_HIC) | __BIT(31));
210 1.75 riastrad while (ISSET(READ4(AGP_I830_HIC), __BIT(31))) {
211 1.75 riastrad if (timo-- == 0)
212 1.75 riastrad break;
213 1.75 riastrad DELAY(50);
214 1.75 riastrad }
215 1.75 riastrad break;
216 1.75 riastrad case CHIP_I915:
217 1.75 riastrad case CHIP_I965:
218 1.75 riastrad case CHIP_G33:
219 1.75 riastrad case CHIP_G4X:
220 1.75 riastrad bus_space_write_4(isc->flush_bst, isc->flush_bsh, 0, 1);
221 1.75 riastrad break;
222 1.75 riastrad }
223 1.75 riastrad }
224 1.75 riastrad
225 1.55 matthias /* XXXthorpej -- duplicated code (see arch/x86/pci/pchb.c) */
226 1.1 fvdl static int
227 1.73 dyoung agp_i810_vgamatch(const struct pci_attach_args *pa)
228 1.1 fvdl {
229 1.6 thorpej
230 1.2 fvdl if (PCI_CLASS(pa->pa_class) != PCI_CLASS_DISPLAY ||
231 1.2 fvdl PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_DISPLAY_VGA)
232 1.6 thorpej return (0);
233 1.6 thorpej
234 1.1 fvdl switch (PCI_PRODUCT(pa->pa_id)) {
235 1.1 fvdl case PCI_PRODUCT_INTEL_82810_GC:
236 1.1 fvdl case PCI_PRODUCT_INTEL_82810_DC100_GC:
237 1.1 fvdl case PCI_PRODUCT_INTEL_82810E_GC:
238 1.1 fvdl case PCI_PRODUCT_INTEL_82815_FULL_GRAPH:
239 1.14 scw case PCI_PRODUCT_INTEL_82830MP_IV:
240 1.14 scw case PCI_PRODUCT_INTEL_82845G_IGD:
241 1.17 hannken case PCI_PRODUCT_INTEL_82855GM_IGD:
242 1.18 tron case PCI_PRODUCT_INTEL_82865_IGD:
243 1.28 christos case PCI_PRODUCT_INTEL_82915G_IGD:
244 1.28 christos case PCI_PRODUCT_INTEL_82915GM_IGD:
245 1.32 simonb case PCI_PRODUCT_INTEL_82945P_IGD:
246 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD:
247 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD_1:
248 1.56 tnn case PCI_PRODUCT_INTEL_82945GME_IGD:
249 1.68 riz case PCI_PRODUCT_INTEL_E7221_IGD:
250 1.42 markd case PCI_PRODUCT_INTEL_82965Q_IGD:
251 1.42 markd case PCI_PRODUCT_INTEL_82965Q_IGD_1:
252 1.45 joerg case PCI_PRODUCT_INTEL_82965PM_IGD:
253 1.45 joerg case PCI_PRODUCT_INTEL_82965PM_IGD_1:
254 1.45 joerg case PCI_PRODUCT_INTEL_82G33_IGD:
255 1.45 joerg case PCI_PRODUCT_INTEL_82G33_IGD_1:
256 1.44 jnemeth case PCI_PRODUCT_INTEL_82965G_IGD:
257 1.44 jnemeth case PCI_PRODUCT_INTEL_82965G_IGD_1:
258 1.68 riz case PCI_PRODUCT_INTEL_82965GME_IGD:
259 1.46 markd case PCI_PRODUCT_INTEL_82Q35_IGD:
260 1.46 markd case PCI_PRODUCT_INTEL_82Q35_IGD_1:
261 1.46 markd case PCI_PRODUCT_INTEL_82Q33_IGD:
262 1.46 markd case PCI_PRODUCT_INTEL_82Q33_IGD_1:
263 1.57 christos case PCI_PRODUCT_INTEL_82G35_IGD:
264 1.57 christos case PCI_PRODUCT_INTEL_82G35_IGD_1:
265 1.55 matthias case PCI_PRODUCT_INTEL_82946GZ_IGD:
266 1.58 christos case PCI_PRODUCT_INTEL_82GM45_IGD:
267 1.58 christos case PCI_PRODUCT_INTEL_82GM45_IGD_1:
268 1.62 markd case PCI_PRODUCT_INTEL_82IGD_E_IGD:
269 1.62 markd case PCI_PRODUCT_INTEL_82Q45_IGD:
270 1.62 markd case PCI_PRODUCT_INTEL_82G45_IGD:
271 1.68 riz case PCI_PRODUCT_INTEL_82G41_IGD:
272 1.68 riz case PCI_PRODUCT_INTEL_82B43_IGD:
273 1.68 riz case PCI_PRODUCT_INTEL_IRONLAKE_D_IGD:
274 1.68 riz case PCI_PRODUCT_INTEL_IRONLAKE_M_IGD:
275 1.72 matt case PCI_PRODUCT_INTEL_PINEVIEW_IGD:
276 1.72 matt case PCI_PRODUCT_INTEL_PINEVIEW_M_IGD:
277 1.6 thorpej return (1);
278 1.1 fvdl }
279 1.1 fvdl
280 1.6 thorpej return (0);
281 1.1 fvdl }
282 1.1 fvdl
283 1.42 markd static int
284 1.42 markd agp_i965_map_aperture(struct pci_attach_args *pa, struct agp_softc *sc, int reg)
285 1.42 markd {
286 1.42 markd /*
287 1.42 markd * Find the aperture. Don't map it (yet), this would
288 1.42 markd * eat KVA.
289 1.42 markd */
290 1.42 markd if (pci_mapreg_info(pa->pa_pc, pa->pa_tag, reg,
291 1.42 markd PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_64BIT, &sc->as_apaddr, &sc->as_apsize,
292 1.42 markd &sc->as_apflags) != 0)
293 1.42 markd return ENXIO;
294 1.42 markd
295 1.42 markd sc->as_apt = pa->pa_memt;
296 1.42 markd
297 1.42 markd return 0;
298 1.42 markd }
299 1.42 markd
300 1.1 fvdl int
301 1.54 freza agp_i810_attach(device_t parent, device_t self, void *aux)
302 1.1 fvdl {
303 1.54 freza struct agp_softc *sc = device_private(self);
304 1.1 fvdl struct agp_i810_softc *isc;
305 1.79 riastrad int apbase, mmadr_bar, gtt_bar;
306 1.79 riastrad int mmadr_type, mmadr_flags;
307 1.98 riastrad bus_addr_t mmadr;
308 1.98 riastrad bus_size_t mmadr_size, gtt_off;
309 1.79 riastrad int error;
310 1.1 fvdl
311 1.10 tsutsui isc = malloc(sizeof *isc, M_AGP, M_NOWAIT|M_ZERO);
312 1.1 fvdl if (isc == NULL) {
313 1.15 thorpej aprint_error(": can't allocate chipset-specific softc\n");
314 1.79 riastrad error = ENOMEM;
315 1.79 riastrad goto fail0;
316 1.1 fvdl }
317 1.1 fvdl sc->as_chipc = isc;
318 1.1 fvdl sc->as_methods = &agp_i810_methods;
319 1.1 fvdl
320 1.1 fvdl if (pci_find_device(&isc->vga_pa, agp_i810_vgamatch) == 0) {
321 1.20 tron #if NAGP_INTEL > 0
322 1.19 tron const struct pci_attach_args *pa = aux;
323 1.19 tron
324 1.19 tron switch (PCI_PRODUCT(pa->pa_id)) {
325 1.19 tron case PCI_PRODUCT_INTEL_82840_HB:
326 1.19 tron case PCI_PRODUCT_INTEL_82865_HB:
327 1.21 tron case PCI_PRODUCT_INTEL_82845G_DRAM:
328 1.23 xtraeme case PCI_PRODUCT_INTEL_82815_FULL_HUB:
329 1.67 jakllsch case PCI_PRODUCT_INTEL_82855GM_MCH:
330 1.79 riastrad free(isc, M_AGP);
331 1.19 tron return agp_intel_attach(parent, self, aux);
332 1.20 tron }
333 1.20 tron #endif
334 1.83 riastrad aprint_error(": can't find internal VGA"
335 1.83 riastrad " config space\n");
336 1.79 riastrad error = ENOENT;
337 1.79 riastrad goto fail1;
338 1.1 fvdl }
339 1.1 fvdl
340 1.1 fvdl /* XXXfvdl */
341 1.1 fvdl sc->as_dmat = isc->vga_pa.pa_dmat;
342 1.1 fvdl
343 1.14 scw switch (PCI_PRODUCT(isc->vga_pa.pa_id)) {
344 1.14 scw case PCI_PRODUCT_INTEL_82810_GC:
345 1.14 scw case PCI_PRODUCT_INTEL_82810_DC100_GC:
346 1.14 scw case PCI_PRODUCT_INTEL_82810E_GC:
347 1.14 scw case PCI_PRODUCT_INTEL_82815_FULL_GRAPH:
348 1.14 scw isc->chiptype = CHIP_I810;
349 1.82 riastrad aprint_normal(": i810-family chipset\n");
350 1.14 scw break;
351 1.14 scw case PCI_PRODUCT_INTEL_82830MP_IV:
352 1.14 scw case PCI_PRODUCT_INTEL_82845G_IGD:
353 1.14 scw isc->chiptype = CHIP_I830;
354 1.82 riastrad aprint_normal(": i830-family chipset\n");
355 1.14 scw break;
356 1.17 hannken case PCI_PRODUCT_INTEL_82855GM_IGD:
357 1.18 tron case PCI_PRODUCT_INTEL_82865_IGD:
358 1.17 hannken isc->chiptype = CHIP_I855;
359 1.82 riastrad aprint_normal(": i855-family chipset\n");
360 1.17 hannken break;
361 1.28 christos case PCI_PRODUCT_INTEL_82915G_IGD:
362 1.28 christos case PCI_PRODUCT_INTEL_82915GM_IGD:
363 1.32 simonb case PCI_PRODUCT_INTEL_82945P_IGD:
364 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD:
365 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD_1:
366 1.56 tnn case PCI_PRODUCT_INTEL_82945GME_IGD:
367 1.68 riz case PCI_PRODUCT_INTEL_E7221_IGD:
368 1.72 matt case PCI_PRODUCT_INTEL_PINEVIEW_IGD:
369 1.72 matt case PCI_PRODUCT_INTEL_PINEVIEW_M_IGD:
370 1.28 christos isc->chiptype = CHIP_I915;
371 1.82 riastrad aprint_normal(": i915-family chipset\n");
372 1.28 christos break;
373 1.42 markd case PCI_PRODUCT_INTEL_82965Q_IGD:
374 1.42 markd case PCI_PRODUCT_INTEL_82965Q_IGD_1:
375 1.45 joerg case PCI_PRODUCT_INTEL_82965PM_IGD:
376 1.45 joerg case PCI_PRODUCT_INTEL_82965PM_IGD_1:
377 1.44 jnemeth case PCI_PRODUCT_INTEL_82965G_IGD:
378 1.44 jnemeth case PCI_PRODUCT_INTEL_82965G_IGD_1:
379 1.68 riz case PCI_PRODUCT_INTEL_82965GME_IGD:
380 1.55 matthias case PCI_PRODUCT_INTEL_82946GZ_IGD:
381 1.57 christos case PCI_PRODUCT_INTEL_82G35_IGD:
382 1.57 christos case PCI_PRODUCT_INTEL_82G35_IGD_1:
383 1.42 markd isc->chiptype = CHIP_I965;
384 1.82 riastrad aprint_normal(": i965-family chipset\n");
385 1.42 markd break;
386 1.46 markd case PCI_PRODUCT_INTEL_82Q35_IGD:
387 1.46 markd case PCI_PRODUCT_INTEL_82Q35_IGD_1:
388 1.45 joerg case PCI_PRODUCT_INTEL_82G33_IGD:
389 1.45 joerg case PCI_PRODUCT_INTEL_82G33_IGD_1:
390 1.46 markd case PCI_PRODUCT_INTEL_82Q33_IGD:
391 1.46 markd case PCI_PRODUCT_INTEL_82Q33_IGD_1:
392 1.45 joerg isc->chiptype = CHIP_G33;
393 1.82 riastrad aprint_normal(": G33-family chipset\n");
394 1.63 markd break;
395 1.58 christos case PCI_PRODUCT_INTEL_82GM45_IGD:
396 1.58 christos case PCI_PRODUCT_INTEL_82GM45_IGD_1:
397 1.62 markd case PCI_PRODUCT_INTEL_82IGD_E_IGD:
398 1.62 markd case PCI_PRODUCT_INTEL_82Q45_IGD:
399 1.62 markd case PCI_PRODUCT_INTEL_82G45_IGD:
400 1.68 riz case PCI_PRODUCT_INTEL_82G41_IGD:
401 1.68 riz case PCI_PRODUCT_INTEL_82B43_IGD:
402 1.68 riz case PCI_PRODUCT_INTEL_IRONLAKE_D_IGD:
403 1.68 riz case PCI_PRODUCT_INTEL_IRONLAKE_M_IGD:
404 1.58 christos isc->chiptype = CHIP_G4X;
405 1.82 riastrad aprint_normal(": G4X-family chipset\n");
406 1.45 joerg break;
407 1.14 scw }
408 1.82 riastrad aprint_naive("\n");
409 1.14 scw
410 1.79 riastrad mmadr_type = PCI_MAPREG_TYPE_MEM;
411 1.45 joerg switch (isc->chiptype) {
412 1.45 joerg case CHIP_I915:
413 1.45 joerg case CHIP_G33:
414 1.45 joerg apbase = AGP_I915_GMADR;
415 1.79 riastrad mmadr_bar = AGP_I915_MMADR;
416 1.102 riastrad isc->size = 512*1024;
417 1.79 riastrad gtt_bar = AGP_I915_GTTADR;
418 1.100 riastrad gtt_off = ~(bus_size_t)0; /* XXXGCC */
419 1.45 joerg break;
420 1.58 christos case CHIP_I965:
421 1.79 riastrad apbase = AGP_I965_GMADR;
422 1.79 riastrad mmadr_bar = AGP_I965_MMADR;
423 1.79 riastrad mmadr_type |= PCI_MAPREG_MEM_TYPE_64BIT;
424 1.113 riastrad if (pci_mapreg_info(isc->vga_pa.pa_pc, isc->vga_pa.pa_tag,
425 1.113 riastrad AGP_I965_MMADR, mmadr_type, NULL, &isc->size, NULL))
426 1.113 riastrad isc->size = 512*1024; /* XXX */
427 1.79 riastrad gtt_bar = 0;
428 1.79 riastrad gtt_off = AGP_I965_GTT;
429 1.79 riastrad break;
430 1.58 christos case CHIP_G4X:
431 1.58 christos apbase = AGP_I965_GMADR;
432 1.79 riastrad mmadr_bar = AGP_I965_MMADR;
433 1.79 riastrad mmadr_type |= PCI_MAPREG_MEM_TYPE_64BIT;
434 1.113 riastrad if (pci_mapreg_info(isc->vga_pa.pa_pc, isc->vga_pa.pa_tag,
435 1.113 riastrad AGP_I965_MMADR, mmadr_type, NULL, &isc->size, NULL))
436 1.113 riastrad isc->size = 512*1024; /* XXX */
437 1.79 riastrad gtt_bar = 0;
438 1.79 riastrad gtt_off = AGP_G4X_GTT;
439 1.58 christos break;
440 1.45 joerg default:
441 1.45 joerg apbase = AGP_I810_GMADR;
442 1.79 riastrad mmadr_bar = AGP_I810_MMADR;
443 1.113 riastrad if (pci_mapreg_info(isc->vga_pa.pa_pc, isc->vga_pa.pa_tag,
444 1.114 riastrad AGP_I810_MMADR, mmadr_type, NULL, &isc->size, NULL))
445 1.113 riastrad isc->size = 512*1024; /* XXX */
446 1.79 riastrad gtt_bar = 0;
447 1.79 riastrad gtt_off = AGP_I810_GTT;
448 1.45 joerg break;
449 1.45 joerg }
450 1.58 christos
451 1.79 riastrad /* Map (or, rather, find the address and size of) the aperture. */
452 1.79 riastrad if (isc->chiptype == CHIP_I965 || isc->chiptype == CHIP_G4X)
453 1.58 christos error = agp_i965_map_aperture(&isc->vga_pa, sc, apbase);
454 1.79 riastrad else
455 1.42 markd error = agp_map_aperture(&isc->vga_pa, sc, apbase);
456 1.79 riastrad if (error) {
457 1.82 riastrad aprint_error_dev(self, "can't map aperture: %d\n", error);
458 1.79 riastrad goto fail1;
459 1.1 fvdl }
460 1.1 fvdl
461 1.79 riastrad /* Map the memory-mapped I/O registers, or the non-GTT part. */
462 1.79 riastrad if (pci_mapreg_info(isc->vga_pa.pa_pc, isc->vga_pa.pa_tag, mmadr_bar,
463 1.79 riastrad mmadr_type, &mmadr, &mmadr_size, &mmadr_flags)) {
464 1.79 riastrad aprint_error_dev(self, "can't find MMIO registers\n");
465 1.79 riastrad error = ENXIO;
466 1.79 riastrad goto fail1;
467 1.79 riastrad }
468 1.97 riastrad if (mmadr_size < isc->size) {
469 1.97 riastrad aprint_error_dev(self, "MMIO registers too small"
470 1.97 riastrad ": %"PRIuMAX" < %"PRIuMAX"\n",
471 1.97 riastrad (uintmax_t)mmadr_size, (uintmax_t)isc->size);
472 1.97 riastrad error = ENXIO;
473 1.97 riastrad goto fail1;
474 1.79 riastrad }
475 1.79 riastrad isc->bst = isc->vga_pa.pa_memt;
476 1.79 riastrad error = bus_space_map(isc->bst, mmadr, isc->size, mmadr_flags,
477 1.79 riastrad &isc->bsh);
478 1.79 riastrad if (error) {
479 1.83 riastrad aprint_error_dev(self, "can't map MMIO registers: %d\n",
480 1.83 riastrad error);
481 1.79 riastrad error = ENXIO;
482 1.79 riastrad goto fail1;
483 1.79 riastrad }
484 1.79 riastrad
485 1.85 riastrad /* Set up a chipset flush page if necessary. */
486 1.85 riastrad switch (isc->chiptype) {
487 1.85 riastrad case CHIP_I915:
488 1.85 riastrad case CHIP_I965:
489 1.85 riastrad case CHIP_G33:
490 1.85 riastrad case CHIP_G4X:
491 1.85 riastrad error = agp_i810_setup_chipset_flush_page(sc);
492 1.85 riastrad if (error) {
493 1.85 riastrad aprint_error_dev(self,
494 1.85 riastrad "can't set up chipset flush page: %d\n", error);
495 1.85 riastrad goto fail2;
496 1.85 riastrad }
497 1.85 riastrad break;
498 1.85 riastrad }
499 1.85 riastrad
500 1.85 riastrad /*
501 1.85 riastrad * XXX horrible hack to allow drm code to use our mapping
502 1.85 riastrad * of VGA chip registers
503 1.85 riastrad */
504 1.85 riastrad agp_i810_vga_regbase = mmadr;
505 1.99 riastrad agp_i810_vga_regsize = isc->size;
506 1.99 riastrad agp_i810_vga_bst = isc->bst;
507 1.85 riastrad agp_i810_vga_bsh = isc->bsh;
508 1.85 riastrad
509 1.85 riastrad /* Initialize the chipset. */
510 1.85 riastrad error = agp_i810_init(sc);
511 1.85 riastrad if (error)
512 1.85 riastrad goto fail3;
513 1.85 riastrad
514 1.79 riastrad /* Map the GTT, from either part of the MMIO region or its own BAR. */
515 1.79 riastrad if (gtt_bar == 0) {
516 1.79 riastrad isc->gtt_bst = isc->bst;
517 1.87 riastrad if ((mmadr_size - gtt_off) < isc->gtt_size) {
518 1.85 riastrad aprint_error_dev(self, "GTTMMADR too small for GTT"
519 1.87 riastrad ": (%"PRIxMAX" - %"PRIxMAX") < %"PRIxMAX"\n",
520 1.85 riastrad (uintmax_t)mmadr_size,
521 1.87 riastrad (uintmax_t)gtt_off,
522 1.87 riastrad (uintmax_t)isc->gtt_size);
523 1.85 riastrad error = ENXIO;
524 1.85 riastrad goto fail4;
525 1.85 riastrad }
526 1.97 riastrad /*
527 1.97 riastrad * Map the GTT separately if we can, so that we can map
528 1.97 riastrad * it prefetchable, but in early models, there are MMIO
529 1.97 riastrad * registers before and after the GTT, so we can only
530 1.97 riastrad * take a subregion.
531 1.97 riastrad */
532 1.97 riastrad if (isc->size < gtt_off)
533 1.97 riastrad error = bus_space_map(isc->gtt_bst, (mmadr + gtt_off),
534 1.97 riastrad isc->gtt_size, mmadr_flags, &isc->gtt_bsh);
535 1.97 riastrad else
536 1.97 riastrad error = bus_space_subregion(isc->bst, isc->bsh,
537 1.97 riastrad gtt_off, isc->gtt_size, &isc->gtt_bsh);
538 1.79 riastrad if (error) {
539 1.79 riastrad aprint_error_dev(self, "can't map GTT: %d\n", error);
540 1.79 riastrad error = ENXIO;
541 1.85 riastrad goto fail4;
542 1.28 christos }
543 1.79 riastrad } else {
544 1.85 riastrad bus_size_t gtt_bar_size;
545 1.79 riastrad /*
546 1.79 riastrad * All chipsets with a separate BAR for the GTT, namely
547 1.79 riastrad * the i915 and G33 families, have 32-bit GTT BARs.
548 1.79 riastrad *
549 1.79 riastrad * XXX [citation needed]
550 1.79 riastrad */
551 1.79 riastrad if (pci_mapreg_map(&isc->vga_pa, gtt_bar, PCI_MAPREG_TYPE_MEM,
552 1.79 riastrad 0,
553 1.85 riastrad &isc->gtt_bst, &isc->gtt_bsh, NULL, >t_bar_size)) {
554 1.79 riastrad aprint_error_dev(self, "can't map GTT\n");
555 1.79 riastrad error = ENXIO;
556 1.85 riastrad goto fail4;
557 1.42 markd }
558 1.85 riastrad if (gtt_bar_size != isc->gtt_size) {
559 1.83 riastrad aprint_error_dev(self,
560 1.85 riastrad "BAR size %"PRIxMAX
561 1.85 riastrad " mismatches detected GTT size %"PRIxMAX
562 1.85 riastrad "; trusting BAR\n",
563 1.85 riastrad (uintmax_t)gtt_bar_size,
564 1.85 riastrad (uintmax_t)isc->gtt_size);
565 1.85 riastrad isc->gtt_size = gtt_bar_size;
566 1.28 christos }
567 1.28 christos }
568 1.28 christos
569 1.79 riastrad /* Power management. (XXX Nothing to save on suspend? Fishy...) */
570 1.47 jmcneill if (!pmf_device_register(self, NULL, agp_i810_resume))
571 1.82 riastrad aprint_error_dev(self, "can't establish power handler\n");
572 1.47 jmcneill
573 1.82 riastrad /* Match the generic AGP code's autoconf output format. */
574 1.82 riastrad aprint_normal("%s", device_xname(self));
575 1.82 riastrad
576 1.79 riastrad /* Success! */
577 1.79 riastrad return 0;
578 1.79 riastrad
579 1.85 riastrad fail5: __unused
580 1.85 riastrad pmf_device_deregister(self);
581 1.97 riastrad if ((gtt_bar != 0) || (isc->size < gtt_off))
582 1.97 riastrad bus_space_unmap(isc->gtt_bst, isc->gtt_bsh, isc->gtt_size);
583 1.85 riastrad isc->gtt_size = 0;
584 1.85 riastrad fail4:
585 1.79 riastrad #if notyet
586 1.79 riastrad agp_i810_fini(sc);
587 1.79 riastrad #endif
588 1.85 riastrad fail3: switch (isc->chiptype) {
589 1.75 riastrad case CHIP_I915:
590 1.75 riastrad case CHIP_I965:
591 1.75 riastrad case CHIP_G33:
592 1.75 riastrad case CHIP_G4X:
593 1.79 riastrad agp_i810_teardown_chipset_flush_page(sc);
594 1.75 riastrad break;
595 1.75 riastrad }
596 1.79 riastrad fail2: bus_space_unmap(isc->bst, isc->bsh, isc->size);
597 1.79 riastrad isc->size = 0;
598 1.79 riastrad fail1: free(isc, M_AGP);
599 1.79 riastrad sc->as_chipc = NULL;
600 1.79 riastrad fail0: agp_generic_detach(sc);
601 1.79 riastrad KASSERT(error);
602 1.79 riastrad return error;
603 1.45 joerg }
604 1.45 joerg
605 1.75 riastrad static int
606 1.75 riastrad agp_i810_setup_chipset_flush_page(struct agp_softc *sc)
607 1.75 riastrad {
608 1.75 riastrad struct agp_i810_softc *const isc = sc->as_chipc;
609 1.84 riastrad const pci_chipset_tag_t pc = sc->as_pc;
610 1.84 riastrad const pcitag_t tag = sc->as_tag;
611 1.83 riastrad pcireg_t lo, hi;
612 1.75 riastrad bus_addr_t addr, minaddr, maxaddr;
613 1.75 riastrad int error;
614 1.75 riastrad
615 1.75 riastrad /* We always use memory-mapped I/O. */
616 1.75 riastrad isc->flush_bst = isc->vga_pa.pa_memt;
617 1.75 riastrad
618 1.75 riastrad /* No page allocated yet. */
619 1.75 riastrad isc->flush_addr = 0;
620 1.75 riastrad
621 1.75 riastrad /* Read the PCI config register: 4-byte on gen3, 8-byte on gen>=4. */
622 1.75 riastrad if (isc->chiptype == CHIP_I915) {
623 1.83 riastrad addr = pci_conf_read(pc, tag, AGP_I915_IFPADDR);
624 1.75 riastrad minaddr = PAGE_SIZE; /* XXX PCIBIOS_MIN_MEM? */
625 1.75 riastrad maxaddr = UINT32_MAX;
626 1.75 riastrad } else {
627 1.83 riastrad hi = pci_conf_read(pc, tag, AGP_I965_IFPADDR+4);
628 1.83 riastrad lo = pci_conf_read(pc, tag, AGP_I965_IFPADDR);
629 1.76 riastrad /*
630 1.76 riastrad * Convert to uint64_t, rather than bus_addr_t which
631 1.76 riastrad * may be 32-bit, to avoid undefined behaviour with a
632 1.76 riastrad * too-wide shift. Since the BIOS doesn't know whether
633 1.76 riastrad * the OS will run 64-bit or with PAE, it ought to
634 1.76 riastrad * configure at most a 32-bit physical address, so
635 1.76 riastrad * let's print a warning in case that happens.
636 1.76 riastrad */
637 1.76 riastrad addr = ((uint64_t)hi << 32) | lo;
638 1.76 riastrad if (hi) {
639 1.76 riastrad aprint_error_dev(sc->as_dev,
640 1.76 riastrad "BIOS configured >32-bit flush page address"
641 1.76 riastrad ": %"PRIx64"\n", ((uint64_t)hi << 32) | lo);
642 1.76 riastrad #if __i386__ && !PAE
643 1.76 riastrad return EIO;
644 1.76 riastrad #endif
645 1.76 riastrad }
646 1.75 riastrad minaddr = PAGE_SIZE; /* XXX PCIBIOS_MIN_MEM? */
647 1.76 riastrad maxaddr = MIN(UINT64_MAX, ~(bus_addr_t)0);
648 1.75 riastrad }
649 1.75 riastrad
650 1.75 riastrad /* Allocate or map a pre-allocated a page for it. */
651 1.75 riastrad if (ISSET(addr, 1)) {
652 1.75 riastrad /* BIOS allocated it for us. Use that. */
653 1.75 riastrad error = bus_space_map(isc->flush_bst, addr & ~1, PAGE_SIZE, 0,
654 1.75 riastrad &isc->flush_bsh);
655 1.75 riastrad if (error)
656 1.75 riastrad return error;
657 1.75 riastrad } else {
658 1.75 riastrad /* None allocated. Allocate one. */
659 1.75 riastrad error = bus_space_alloc(isc->flush_bst, minaddr, maxaddr,
660 1.75 riastrad PAGE_SIZE, PAGE_SIZE, 0, 0,
661 1.75 riastrad &isc->flush_addr, &isc->flush_bsh);
662 1.75 riastrad if (error)
663 1.75 riastrad return error;
664 1.75 riastrad KASSERT(isc->flush_addr != 0);
665 1.75 riastrad /* Write it into the PCI config register. */
666 1.75 riastrad addr = isc->flush_addr | 1;
667 1.75 riastrad if (isc->chiptype == CHIP_I915) {
668 1.83 riastrad pci_conf_write(pc, tag, AGP_I915_IFPADDR, addr);
669 1.75 riastrad } else {
670 1.83 riastrad hi = __SHIFTOUT(addr, __BITS(63, 32));
671 1.84 riastrad lo = __SHIFTOUT(addr, __BITS(31, 0));
672 1.83 riastrad pci_conf_write(pc, tag, AGP_I965_IFPADDR+4, hi);
673 1.83 riastrad pci_conf_write(pc, tag, AGP_I965_IFPADDR, lo);
674 1.75 riastrad }
675 1.75 riastrad }
676 1.75 riastrad
677 1.75 riastrad /* Success! */
678 1.75 riastrad return 0;
679 1.75 riastrad }
680 1.75 riastrad
681 1.79 riastrad static void
682 1.79 riastrad agp_i810_teardown_chipset_flush_page(struct agp_softc *sc)
683 1.79 riastrad {
684 1.79 riastrad struct agp_i810_softc *const isc = sc->as_chipc;
685 1.79 riastrad
686 1.79 riastrad if (isc->flush_addr) {
687 1.79 riastrad /* If we allocated a page, clear it. */
688 1.79 riastrad if (isc->chiptype == CHIP_I915) {
689 1.79 riastrad pci_conf_write(sc->as_pc, sc->as_tag, AGP_I915_IFPADDR,
690 1.79 riastrad 0);
691 1.79 riastrad } else {
692 1.79 riastrad pci_conf_write(sc->as_pc, sc->as_tag,
693 1.79 riastrad AGP_I965_IFPADDR, 0);
694 1.79 riastrad pci_conf_write(sc->as_pc, sc->as_tag,
695 1.79 riastrad AGP_I965_IFPADDR + 4, 0);
696 1.79 riastrad }
697 1.79 riastrad isc->flush_addr = 0;
698 1.79 riastrad bus_space_free(isc->flush_bst, isc->flush_bsh,
699 1.79 riastrad PAGE_SIZE);
700 1.79 riastrad } else {
701 1.79 riastrad /* Otherwise, just unmap the pre-allocated page. */
702 1.79 riastrad bus_space_unmap(isc->flush_bst, isc->flush_bsh, PAGE_SIZE);
703 1.79 riastrad }
704 1.79 riastrad }
705 1.79 riastrad
706 1.49 drochner /*
707 1.49 drochner * XXX horrible hack to allow drm code to use our mapping
708 1.49 drochner * of VGA chip registers
709 1.49 drochner */
710 1.49 drochner int
711 1.99 riastrad agp_i810_borrow(bus_addr_t base, bus_size_t size, bus_space_handle_t *hdlp)
712 1.49 drochner {
713 1.49 drochner
714 1.99 riastrad if (agp_i810_vga_regbase == 0)
715 1.99 riastrad return 0;
716 1.99 riastrad if (base < agp_i810_vga_regbase)
717 1.99 riastrad return 0;
718 1.99 riastrad if (agp_i810_vga_regsize < size)
719 1.99 riastrad return 0;
720 1.99 riastrad if ((base - agp_i810_vga_regbase) > (agp_i810_vga_regsize - size))
721 1.99 riastrad return 0;
722 1.99 riastrad if (bus_space_subregion(agp_i810_vga_bst, agp_i810_vga_bsh,
723 1.99 riastrad (base - agp_i810_vga_regbase), (agp_i810_vga_regsize - size),
724 1.99 riastrad hdlp))
725 1.49 drochner return 0;
726 1.49 drochner return 1;
727 1.49 drochner }
728 1.49 drochner
729 1.82 riastrad static int
730 1.82 riastrad agp_i810_init(struct agp_softc *sc)
731 1.45 joerg {
732 1.45 joerg struct agp_i810_softc *isc;
733 1.82 riastrad int error;
734 1.45 joerg
735 1.45 joerg isc = sc->as_chipc;
736 1.45 joerg
737 1.14 scw if (isc->chiptype == CHIP_I810) {
738 1.85 riastrad struct agp_gatt *gatt;
739 1.36 christos void *virtual;
740 1.14 scw int dummyseg;
741 1.31 tron
742 1.14 scw /* Some i810s have on-chip memory called dcache */
743 1.14 scw if (READ1(AGP_I810_DRT) & AGP_I810_DRT_POPULATED)
744 1.14 scw isc->dcache_size = 4 * 1024 * 1024;
745 1.14 scw else
746 1.14 scw isc->dcache_size = 0;
747 1.14 scw
748 1.14 scw /* According to the specs the gatt on the i810 must be 64k */
749 1.85 riastrad isc->gtt_size = 64 * 1024;
750 1.85 riastrad gatt = malloc(sizeof(*gatt), M_AGP, M_NOWAIT);
751 1.85 riastrad if (gatt == NULL) {
752 1.85 riastrad aprint_error_dev(sc->as_dev,
753 1.85 riastrad "can't malloc GATT record\n");
754 1.85 riastrad error = ENOMEM;
755 1.85 riastrad goto fail0;
756 1.85 riastrad }
757 1.85 riastrad gatt->ag_entries = isc->gtt_size / sizeof(uint32_t);
758 1.85 riastrad error = agp_alloc_dmamem(sc->as_dmat, isc->gtt_size,
759 1.31 tron 0, &gatt->ag_dmamap, &virtual, &gatt->ag_physical,
760 1.82 riastrad &gatt->ag_dmaseg, 1, &dummyseg);
761 1.82 riastrad if (error) {
762 1.82 riastrad aprint_error_dev(sc->as_dev,
763 1.82 riastrad "can't allocate memory for GTT: %d\n", error);
764 1.85 riastrad free(gatt, M_AGP);
765 1.82 riastrad goto fail0;
766 1.1 fvdl }
767 1.82 riastrad
768 1.31 tron gatt->ag_virtual = (uint32_t *)virtual;
769 1.85 riastrad gatt->ag_size = gatt->ag_entries * sizeof(uint32_t);
770 1.14 scw memset(gatt->ag_virtual, 0, gatt->ag_size);
771 1.85 riastrad agp_flush_cache();
772 1.25 perry
773 1.14 scw /* Install the GATT. */
774 1.85 riastrad isc->pgtblctl = gatt->ag_physical | 1;
775 1.85 riastrad WRITE4(AGP_I810_PGTBL_CTL, isc->pgtblctl);
776 1.85 riastrad isc->gatt = gatt;
777 1.17 hannken } else if (isc->chiptype == CHIP_I830) {
778 1.14 scw /* The i830 automatically initializes the 128k gatt on boot. */
779 1.85 riastrad /* XXX [citation needed] */
780 1.14 scw pcireg_t reg;
781 1.14 scw u_int16_t gcc1;
782 1.14 scw
783 1.85 riastrad isc->gtt_size = 128 * 1024;
784 1.85 riastrad
785 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
786 1.14 scw gcc1 = (u_int16_t)(reg >> 16);
787 1.14 scw switch (gcc1 & AGP_I830_GCC1_GMS) {
788 1.14 scw case AGP_I830_GCC1_GMS_STOLEN_512:
789 1.14 scw isc->stolen = (512 - 132) * 1024 / 4096;
790 1.14 scw break;
791 1.25 perry case AGP_I830_GCC1_GMS_STOLEN_1024:
792 1.14 scw isc->stolen = (1024 - 132) * 1024 / 4096;
793 1.14 scw break;
794 1.25 perry case AGP_I830_GCC1_GMS_STOLEN_8192:
795 1.14 scw isc->stolen = (8192 - 132) * 1024 / 4096;
796 1.14 scw break;
797 1.14 scw default:
798 1.14 scw isc->stolen = 0;
799 1.82 riastrad aprint_error_dev(sc->as_dev,
800 1.82 riastrad "unknown memory configuration, disabling\n");
801 1.82 riastrad error = ENXIO;
802 1.82 riastrad goto fail0;
803 1.14 scw }
804 1.45 joerg
805 1.14 scw if (isc->stolen > 0) {
806 1.82 riastrad aprint_normal_dev(sc->as_dev,
807 1.82 riastrad "detected %dk stolen memory\n",
808 1.82 riastrad isc->stolen * 4);
809 1.14 scw }
810 1.17 hannken
811 1.17 hannken /* GATT address is already in there, make sure it's enabled */
812 1.85 riastrad isc->pgtblctl = READ4(AGP_I810_PGTBL_CTL);
813 1.85 riastrad isc->pgtblctl |= 1;
814 1.85 riastrad WRITE4(AGP_I810_PGTBL_CTL, isc->pgtblctl);
815 1.42 markd } else if (isc->chiptype == CHIP_I855 || isc->chiptype == CHIP_I915 ||
816 1.58 christos isc->chiptype == CHIP_I965 || isc->chiptype == CHIP_G33 ||
817 1.58 christos isc->chiptype == CHIP_G4X) {
818 1.17 hannken pcireg_t reg;
819 1.85 riastrad u_int32_t gtt_size, stolen; /* XXX kilobytes */
820 1.17 hannken u_int16_t gcc1;
821 1.17 hannken
822 1.45 joerg reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I855_GCC1);
823 1.45 joerg gcc1 = (u_int16_t)(reg >> 16);
824 1.45 joerg
825 1.85 riastrad isc->pgtblctl = READ4(AGP_I810_PGTBL_CTL);
826 1.58 christos
827 1.42 markd /* Stolen memory is set up at the beginning of the aperture by
828 1.42 markd * the BIOS, consisting of the GATT followed by 4kb for the
829 1.42 markd * BIOS display.
830 1.42 markd */
831 1.42 markd switch (isc->chiptype) {
832 1.42 markd case CHIP_I855:
833 1.58 christos gtt_size = 128;
834 1.42 markd break;
835 1.42 markd case CHIP_I915:
836 1.58 christos gtt_size = 256;
837 1.42 markd break;
838 1.42 markd case CHIP_I965:
839 1.85 riastrad switch (isc->pgtblctl & AGP_I810_PGTBL_SIZE_MASK) {
840 1.58 christos case AGP_I810_PGTBL_SIZE_128KB:
841 1.58 christos case AGP_I810_PGTBL_SIZE_512KB:
842 1.58 christos gtt_size = 512;
843 1.58 christos break;
844 1.58 christos case AGP_I965_PGTBL_SIZE_1MB:
845 1.58 christos gtt_size = 1024;
846 1.58 christos break;
847 1.58 christos case AGP_I965_PGTBL_SIZE_2MB:
848 1.61 sketch gtt_size = 2048;
849 1.58 christos break;
850 1.58 christos case AGP_I965_PGTBL_SIZE_1_5MB:
851 1.61 sketch gtt_size = 1024 + 512;
852 1.58 christos break;
853 1.58 christos default:
854 1.82 riastrad aprint_error_dev(sc->as_dev,
855 1.82 riastrad "bad PGTBL size\n");
856 1.82 riastrad error = ENXIO;
857 1.82 riastrad goto fail0;
858 1.58 christos }
859 1.42 markd break;
860 1.45 joerg case CHIP_G33:
861 1.45 joerg switch (gcc1 & AGP_G33_PGTBL_SIZE_MASK) {
862 1.45 joerg case AGP_G33_PGTBL_SIZE_1M:
863 1.58 christos gtt_size = 1024;
864 1.45 joerg break;
865 1.45 joerg case AGP_G33_PGTBL_SIZE_2M:
866 1.58 christos gtt_size = 2048;
867 1.45 joerg break;
868 1.45 joerg default:
869 1.82 riastrad aprint_error_dev(sc->as_dev,
870 1.82 riastrad "bad PGTBL size\n");
871 1.82 riastrad error = ENXIO;
872 1.82 riastrad goto fail0;
873 1.45 joerg }
874 1.45 joerg break;
875 1.58 christos case CHIP_G4X:
876 1.103 riastrad switch (isc->pgtblctl & AGP_G4X_PGTBL_SIZE_MASK) {
877 1.103 riastrad case AGP_G4X_PGTBL_SIZE_512K:
878 1.103 riastrad gtt_size = 512;
879 1.103 riastrad break;
880 1.103 riastrad case AGP_G4X_PGTBL_SIZE_256K:
881 1.103 riastrad gtt_size = 256;
882 1.103 riastrad break;
883 1.103 riastrad case AGP_G4X_PGTBL_SIZE_128K:
884 1.103 riastrad gtt_size = 128;
885 1.103 riastrad break;
886 1.103 riastrad case AGP_G4X_PGTBL_SIZE_1M:
887 1.103 riastrad gtt_size = 1*1024;
888 1.103 riastrad break;
889 1.103 riastrad case AGP_G4X_PGTBL_SIZE_2M:
890 1.103 riastrad gtt_size = 2*1024;
891 1.103 riastrad break;
892 1.103 riastrad case AGP_G4X_PGTBL_SIZE_1_5M:
893 1.103 riastrad gtt_size = 1*1024 + 512;
894 1.103 riastrad break;
895 1.103 riastrad default:
896 1.103 riastrad aprint_error_dev(sc->as_dev,
897 1.103 riastrad "bad PGTBL size\n");
898 1.103 riastrad error = ENXIO;
899 1.103 riastrad goto fail0;
900 1.103 riastrad }
901 1.58 christos break;
902 1.42 markd default:
903 1.82 riastrad panic("impossible chiptype %d", isc->chiptype);
904 1.58 christos }
905 1.42 markd
906 1.85 riastrad /*
907 1.85 riastrad * XXX If I'm reading the datasheets right, this stolen
908 1.85 riastrad * memory detection logic is totally wrong.
909 1.85 riastrad */
910 1.17 hannken switch (gcc1 & AGP_I855_GCC1_GMS) {
911 1.17 hannken case AGP_I855_GCC1_GMS_STOLEN_1M:
912 1.58 christos stolen = 1024;
913 1.17 hannken break;
914 1.17 hannken case AGP_I855_GCC1_GMS_STOLEN_4M:
915 1.58 christos stolen = 4 * 1024;
916 1.17 hannken break;
917 1.17 hannken case AGP_I855_GCC1_GMS_STOLEN_8M:
918 1.58 christos stolen = 8 * 1024;
919 1.17 hannken break;
920 1.17 hannken case AGP_I855_GCC1_GMS_STOLEN_16M:
921 1.58 christos stolen = 16 * 1024;
922 1.17 hannken break;
923 1.17 hannken case AGP_I855_GCC1_GMS_STOLEN_32M:
924 1.58 christos stolen = 32 * 1024;
925 1.41 sborrill break;
926 1.41 sborrill case AGP_I915_GCC1_GMS_STOLEN_48M:
927 1.58 christos stolen = 48 * 1024;
928 1.41 sborrill break;
929 1.41 sborrill case AGP_I915_GCC1_GMS_STOLEN_64M:
930 1.58 christos stolen = 64 * 1024;
931 1.41 sborrill break;
932 1.46 markd case AGP_G33_GCC1_GMS_STOLEN_128M:
933 1.58 christos stolen = 128 * 1024;
934 1.46 markd break;
935 1.46 markd case AGP_G33_GCC1_GMS_STOLEN_256M:
936 1.58 christos stolen = 256 * 1024;
937 1.58 christos break;
938 1.58 christos case AGP_G4X_GCC1_GMS_STOLEN_96M:
939 1.58 christos stolen = 96 * 1024;
940 1.58 christos break;
941 1.58 christos case AGP_G4X_GCC1_GMS_STOLEN_160M:
942 1.58 christos stolen = 160 * 1024;
943 1.58 christos break;
944 1.58 christos case AGP_G4X_GCC1_GMS_STOLEN_224M:
945 1.58 christos stolen = 224 * 1024;
946 1.58 christos break;
947 1.58 christos case AGP_G4X_GCC1_GMS_STOLEN_352M:
948 1.58 christos stolen = 352 * 1024;
949 1.46 markd break;
950 1.28 christos default:
951 1.82 riastrad aprint_error_dev(sc->as_dev,
952 1.82 riastrad "unknown memory configuration, disabling\n");
953 1.82 riastrad error = ENXIO;
954 1.82 riastrad goto fail0;
955 1.28 christos }
956 1.58 christos
957 1.58 christos switch (gcc1 & AGP_I855_GCC1_GMS) {
958 1.58 christos case AGP_I915_GCC1_GMS_STOLEN_48M:
959 1.58 christos case AGP_I915_GCC1_GMS_STOLEN_64M:
960 1.58 christos if (isc->chiptype != CHIP_I915 &&
961 1.58 christos isc->chiptype != CHIP_I965 &&
962 1.58 christos isc->chiptype != CHIP_G33 &&
963 1.58 christos isc->chiptype != CHIP_G4X)
964 1.58 christos stolen = 0;
965 1.58 christos break;
966 1.58 christos case AGP_G33_GCC1_GMS_STOLEN_128M:
967 1.58 christos case AGP_G33_GCC1_GMS_STOLEN_256M:
968 1.58 christos if (isc->chiptype != CHIP_I965 &&
969 1.58 christos isc->chiptype != CHIP_G33 &&
970 1.58 christos isc->chiptype != CHIP_G4X)
971 1.58 christos stolen = 0;
972 1.58 christos break;
973 1.58 christos case AGP_G4X_GCC1_GMS_STOLEN_96M:
974 1.58 christos case AGP_G4X_GCC1_GMS_STOLEN_160M:
975 1.58 christos case AGP_G4X_GCC1_GMS_STOLEN_224M:
976 1.58 christos case AGP_G4X_GCC1_GMS_STOLEN_352M:
977 1.58 christos if (isc->chiptype != CHIP_I965 &&
978 1.58 christos isc->chiptype != CHIP_G4X)
979 1.58 christos stolen = 0;
980 1.58 christos break;
981 1.58 christos }
982 1.58 christos
983 1.85 riastrad isc->gtt_size = gtt_size * 1024;
984 1.85 riastrad
985 1.58 christos /* BIOS space */
986 1.85 riastrad /* XXX [citation needed] */
987 1.62 markd gtt_size += 4;
988 1.58 christos
989 1.85 riastrad /* XXX [citation needed] for this subtraction */
990 1.58 christos isc->stolen = (stolen - gtt_size) * 1024 / 4096;
991 1.58 christos
992 1.28 christos if (isc->stolen > 0) {
993 1.82 riastrad aprint_normal_dev(sc->as_dev,
994 1.82 riastrad "detected %dk stolen memory\n",
995 1.82 riastrad isc->stolen * 4);
996 1.28 christos }
997 1.28 christos
998 1.28 christos /* GATT address is already in there, make sure it's enabled */
999 1.85 riastrad isc->pgtblctl |= 1;
1000 1.85 riastrad WRITE4(AGP_I810_PGTBL_CTL, isc->pgtblctl);
1001 1.1 fvdl }
1002 1.1 fvdl
1003 1.1 fvdl /*
1004 1.1 fvdl * Make sure the chipset can see everything.
1005 1.1 fvdl */
1006 1.1 fvdl agp_flush_cache();
1007 1.14 scw
1008 1.74 riastrad /*
1009 1.74 riastrad * Publish what we found for kludgey drivers (I'm looking at
1010 1.74 riastrad * you, drm).
1011 1.74 riastrad */
1012 1.74 riastrad if (agp_i810_sc == NULL)
1013 1.74 riastrad agp_i810_sc = sc;
1014 1.74 riastrad else
1015 1.82 riastrad aprint_error_dev(sc->as_dev, "agp already attached\n");
1016 1.74 riastrad
1017 1.82 riastrad /* Success! */
1018 1.1 fvdl return 0;
1019 1.82 riastrad
1020 1.82 riastrad fail0: KASSERT(error);
1021 1.82 riastrad return error;
1022 1.1 fvdl }
1023 1.1 fvdl
1024 1.1 fvdl #if 0
1025 1.1 fvdl static int
1026 1.1 fvdl agp_i810_detach(struct agp_softc *sc)
1027 1.1 fvdl {
1028 1.1 fvdl int error;
1029 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
1030 1.1 fvdl
1031 1.1 fvdl error = agp_generic_detach(sc);
1032 1.1 fvdl if (error)
1033 1.1 fvdl return error;
1034 1.1 fvdl
1035 1.75 riastrad switch (isc->chiptype) {
1036 1.75 riastrad case CHIP_I915:
1037 1.75 riastrad case CHIP_I965:
1038 1.75 riastrad case CHIP_G33:
1039 1.75 riastrad case CHIP_G4X:
1040 1.79 riastrad agp_i810_teardown_chipset_flush_page(sc);
1041 1.75 riastrad break;
1042 1.75 riastrad }
1043 1.75 riastrad
1044 1.1 fvdl /* Clear the GATT base. */
1045 1.14 scw if (sc->chiptype == CHIP_I810) {
1046 1.14 scw WRITE4(AGP_I810_PGTBL_CTL, 0);
1047 1.14 scw } else {
1048 1.14 scw unsigned int pgtblctl;
1049 1.14 scw pgtblctl = READ4(AGP_I810_PGTBL_CTL);
1050 1.14 scw pgtblctl &= ~1;
1051 1.14 scw WRITE4(AGP_I810_PGTBL_CTL, pgtblctl);
1052 1.14 scw }
1053 1.1 fvdl
1054 1.14 scw if (sc->chiptype == CHIP_I810) {
1055 1.14 scw agp_free_dmamem(sc->as_dmat, gatt->ag_size, gatt->ag_dmamap,
1056 1.36 christos (void *)gatt->ag_virtual, &gatt->ag_dmaseg, 1);
1057 1.85 riastrad free(isc->gatt, M_AGP);
1058 1.14 scw }
1059 1.1 fvdl
1060 1.1 fvdl return 0;
1061 1.1 fvdl }
1062 1.1 fvdl #endif
1063 1.1 fvdl
1064 1.1 fvdl static u_int32_t
1065 1.1 fvdl agp_i810_get_aperture(struct agp_softc *sc)
1066 1.1 fvdl {
1067 1.14 scw struct agp_i810_softc *isc = sc->as_chipc;
1068 1.14 scw pcireg_t reg;
1069 1.58 christos u_int32_t size;
1070 1.88 riastrad u_int16_t miscc, gcc1;
1071 1.14 scw
1072 1.58 christos size = 0;
1073 1.58 christos
1074 1.42 markd switch (isc->chiptype) {
1075 1.42 markd case CHIP_I810:
1076 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I810_SMRAM);
1077 1.14 scw miscc = (u_int16_t)(reg >> 16);
1078 1.14 scw if ((miscc & AGP_I810_MISCC_WINSIZE) ==
1079 1.14 scw AGP_I810_MISCC_WINSIZE_32)
1080 1.58 christos size = 32 * 1024 * 1024;
1081 1.14 scw else
1082 1.58 christos size = 64 * 1024 * 1024;
1083 1.58 christos break;
1084 1.42 markd case CHIP_I830:
1085 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
1086 1.14 scw gcc1 = (u_int16_t)(reg >> 16);
1087 1.14 scw if ((gcc1 & AGP_I830_GCC1_GMASIZE) == AGP_I830_GCC1_GMASIZE_64)
1088 1.58 christos size = 64 * 1024 * 1024;
1089 1.14 scw else
1090 1.58 christos size = 128 * 1024 * 1024;
1091 1.58 christos break;
1092 1.42 markd case CHIP_I855:
1093 1.58 christos size = 128 * 1024 * 1024;
1094 1.58 christos break;
1095 1.42 markd case CHIP_I915:
1096 1.45 joerg case CHIP_G33:
1097 1.64 markd case CHIP_G4X:
1098 1.88 riastrad size = sc->as_apsize;
1099 1.58 christos break;
1100 1.42 markd case CHIP_I965:
1101 1.58 christos size = 512 * 1024 * 1024;
1102 1.58 christos break;
1103 1.42 markd default:
1104 1.42 markd aprint_error(": Unknown chipset\n");
1105 1.14 scw }
1106 1.42 markd
1107 1.58 christos return size;
1108 1.1 fvdl }
1109 1.1 fvdl
1110 1.1 fvdl static int
1111 1.86 riastrad agp_i810_set_aperture(struct agp_softc *sc __unused,
1112 1.86 riastrad uint32_t aperture __unused)
1113 1.1 fvdl {
1114 1.14 scw
1115 1.86 riastrad return ENOSYS;
1116 1.1 fvdl }
1117 1.1 fvdl
1118 1.1 fvdl static int
1119 1.1 fvdl agp_i810_bind_page(struct agp_softc *sc, off_t offset, bus_addr_t physical)
1120 1.1 fvdl {
1121 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
1122 1.1 fvdl
1123 1.85 riastrad if (offset < 0 || offset >= ((isc->gtt_size/4) << AGP_PAGE_SHIFT)) {
1124 1.106 riastrad DPRINTF(sc, "failed"
1125 1.107 riastrad ": offset 0x%"PRIxMAX", shift %u, entries %"PRIuMAX"\n",
1126 1.107 riastrad (uintmax_t)offset,
1127 1.107 riastrad (unsigned)AGP_PAGE_SHIFT,
1128 1.104 riastrad (uintmax_t)isc->gtt_size/4);
1129 1.1 fvdl return EINVAL;
1130 1.14 scw }
1131 1.14 scw
1132 1.70 gsutre if (isc->chiptype != CHIP_I810) {
1133 1.14 scw if ((offset >> AGP_PAGE_SHIFT) < isc->stolen) {
1134 1.106 riastrad DPRINTF(sc, "trying to bind into stolen memory\n");
1135 1.14 scw return EINVAL;
1136 1.14 scw }
1137 1.14 scw }
1138 1.1 fvdl
1139 1.117 riastrad return agp_i810_write_gtt_entry(isc, offset, physical,
1140 1.117 riastrad AGP_I810_GTT_VALID);
1141 1.1 fvdl }
1142 1.1 fvdl
1143 1.1 fvdl static int
1144 1.1 fvdl agp_i810_unbind_page(struct agp_softc *sc, off_t offset)
1145 1.1 fvdl {
1146 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
1147 1.1 fvdl
1148 1.85 riastrad if (offset < 0 || offset >= ((isc->gtt_size/4) << AGP_PAGE_SHIFT))
1149 1.1 fvdl return EINVAL;
1150 1.1 fvdl
1151 1.17 hannken if (isc->chiptype != CHIP_I810 ) {
1152 1.14 scw if ((offset >> AGP_PAGE_SHIFT) < isc->stolen) {
1153 1.106 riastrad DPRINTF(sc, "trying to unbind from stolen memory\n");
1154 1.14 scw return EINVAL;
1155 1.14 scw }
1156 1.14 scw }
1157 1.14 scw
1158 1.117 riastrad return agp_i810_write_gtt_entry(isc, offset, 0, 0);
1159 1.1 fvdl }
1160 1.1 fvdl
1161 1.1 fvdl /*
1162 1.1 fvdl * Writing via memory mapped registers already flushes all TLBs.
1163 1.1 fvdl */
1164 1.1 fvdl static void
1165 1.35 christos agp_i810_flush_tlb(struct agp_softc *sc)
1166 1.1 fvdl {
1167 1.1 fvdl }
1168 1.1 fvdl
1169 1.1 fvdl static int
1170 1.35 christos agp_i810_enable(struct agp_softc *sc, u_int32_t mode)
1171 1.1 fvdl {
1172 1.1 fvdl
1173 1.1 fvdl return 0;
1174 1.1 fvdl }
1175 1.1 fvdl
1176 1.86 riastrad #define AGP_I810_MEMTYPE_MAIN 0
1177 1.86 riastrad #define AGP_I810_MEMTYPE_DCACHE 1
1178 1.86 riastrad #define AGP_I810_MEMTYPE_HWCURSOR 2
1179 1.86 riastrad
1180 1.1 fvdl static struct agp_memory *
1181 1.1 fvdl agp_i810_alloc_memory(struct agp_softc *sc, int type, vsize_t size)
1182 1.1 fvdl {
1183 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
1184 1.1 fvdl struct agp_memory *mem;
1185 1.86 riastrad int error;
1186 1.1 fvdl
1187 1.107 riastrad DPRINTF(sc, "AGP: alloc(%d, 0x%"PRIxMAX")\n", type, (uintmax_t)size);
1188 1.28 christos
1189 1.86 riastrad if (size <= 0)
1190 1.86 riastrad return NULL;
1191 1.1 fvdl if ((size & (AGP_PAGE_SIZE - 1)) != 0)
1192 1.86 riastrad return NULL;
1193 1.89 riastrad KASSERT(sc->as_allocated <= sc->as_maxmem);
1194 1.89 riastrad if (size > (sc->as_maxmem - sc->as_allocated))
1195 1.86 riastrad return NULL;
1196 1.101 riastrad if (size > ((isc->gtt_size/4) << AGP_PAGE_SHIFT))
1197 1.101 riastrad return NULL;
1198 1.101 riastrad
1199 1.86 riastrad switch (type) {
1200 1.86 riastrad case AGP_I810_MEMTYPE_MAIN:
1201 1.86 riastrad break;
1202 1.86 riastrad case AGP_I810_MEMTYPE_DCACHE:
1203 1.86 riastrad if (isc->chiptype != CHIP_I810)
1204 1.86 riastrad return NULL;
1205 1.1 fvdl if (size != isc->dcache_size)
1206 1.86 riastrad return NULL;
1207 1.86 riastrad break;
1208 1.86 riastrad case AGP_I810_MEMTYPE_HWCURSOR:
1209 1.86 riastrad if ((size != AGP_PAGE_SIZE) &&
1210 1.86 riastrad (size != AGP_PAGE_SIZE*4))
1211 1.86 riastrad return NULL;
1212 1.86 riastrad break;
1213 1.86 riastrad default:
1214 1.86 riastrad return NULL;
1215 1.1 fvdl }
1216 1.1 fvdl
1217 1.86 riastrad mem = malloc(sizeof(*mem), M_AGP, M_WAITOK|M_ZERO);
1218 1.1 fvdl if (mem == NULL)
1219 1.86 riastrad goto fail0;
1220 1.1 fvdl mem->am_id = sc->as_nextid++;
1221 1.1 fvdl mem->am_size = size;
1222 1.1 fvdl mem->am_type = type;
1223 1.1 fvdl
1224 1.86 riastrad switch (type) {
1225 1.86 riastrad case AGP_I810_MEMTYPE_MAIN:
1226 1.86 riastrad error = bus_dmamap_create(sc->as_dmat, size,
1227 1.86 riastrad (size >> AGP_PAGE_SHIFT) + 1, size, 0, BUS_DMA_WAITOK,
1228 1.86 riastrad &mem->am_dmamap);
1229 1.86 riastrad if (error)
1230 1.86 riastrad goto fail1;
1231 1.86 riastrad break;
1232 1.86 riastrad case AGP_I810_MEMTYPE_DCACHE:
1233 1.86 riastrad break;
1234 1.86 riastrad case AGP_I810_MEMTYPE_HWCURSOR:
1235 1.86 riastrad mem->am_dmaseg = malloc(sizeof(*mem->am_dmaseg), M_AGP,
1236 1.1 fvdl M_WAITOK);
1237 1.86 riastrad error = agp_alloc_dmamem(sc->as_dmat, size, 0, &mem->am_dmamap,
1238 1.86 riastrad &mem->am_virtual, &mem->am_physical, mem->am_dmaseg, 1,
1239 1.86 riastrad &mem->am_nseg);
1240 1.86 riastrad if (error) {
1241 1.1 fvdl free(mem->am_dmaseg, M_AGP);
1242 1.86 riastrad goto fail1;
1243 1.1 fvdl }
1244 1.86 riastrad (void)memset(mem->am_virtual, 0, size);
1245 1.86 riastrad break;
1246 1.86 riastrad default:
1247 1.86 riastrad panic("invalid agp memory type: %d", type);
1248 1.1 fvdl }
1249 1.1 fvdl
1250 1.1 fvdl TAILQ_INSERT_TAIL(&sc->as_memory, mem, am_link);
1251 1.1 fvdl sc->as_allocated += size;
1252 1.1 fvdl
1253 1.1 fvdl return mem;
1254 1.86 riastrad
1255 1.86 riastrad fail1: free(mem, M_AGP);
1256 1.86 riastrad fail0: return NULL;
1257 1.1 fvdl }
1258 1.1 fvdl
1259 1.1 fvdl static int
1260 1.1 fvdl agp_i810_free_memory(struct agp_softc *sc, struct agp_memory *mem)
1261 1.1 fvdl {
1262 1.86 riastrad
1263 1.1 fvdl if (mem->am_is_bound)
1264 1.1 fvdl return EBUSY;
1265 1.1 fvdl
1266 1.86 riastrad switch (mem->am_type) {
1267 1.86 riastrad case AGP_I810_MEMTYPE_MAIN:
1268 1.90 riastrad bus_dmamap_destroy(sc->as_dmat, mem->am_dmamap);
1269 1.90 riastrad break;
1270 1.86 riastrad case AGP_I810_MEMTYPE_DCACHE:
1271 1.86 riastrad break;
1272 1.86 riastrad case AGP_I810_MEMTYPE_HWCURSOR:
1273 1.1 fvdl agp_free_dmamem(sc->as_dmat, mem->am_size, mem->am_dmamap,
1274 1.1 fvdl mem->am_virtual, mem->am_dmaseg, mem->am_nseg);
1275 1.1 fvdl free(mem->am_dmaseg, M_AGP);
1276 1.86 riastrad break;
1277 1.86 riastrad default:
1278 1.86 riastrad panic("invalid agp i810 memory type: %d", mem->am_type);
1279 1.1 fvdl }
1280 1.1 fvdl
1281 1.1 fvdl sc->as_allocated -= mem->am_size;
1282 1.1 fvdl TAILQ_REMOVE(&sc->as_memory, mem, am_link);
1283 1.1 fvdl free(mem, M_AGP);
1284 1.86 riastrad
1285 1.1 fvdl return 0;
1286 1.1 fvdl }
1287 1.1 fvdl
1288 1.1 fvdl static int
1289 1.1 fvdl agp_i810_bind_memory(struct agp_softc *sc, struct agp_memory *mem,
1290 1.86 riastrad off_t offset)
1291 1.1 fvdl {
1292 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
1293 1.86 riastrad uint32_t pgtblctl;
1294 1.86 riastrad int error;
1295 1.4 drochner
1296 1.86 riastrad if (mem->am_is_bound)
1297 1.70 gsutre return EINVAL;
1298 1.70 gsutre
1299 1.4 drochner /*
1300 1.4 drochner * XXX evil hack: the PGTBL_CTL appearently gets overwritten by the
1301 1.4 drochner * X server for mysterious reasons which leads to crashes if we write
1302 1.4 drochner * to the GTT through the MMIO window.
1303 1.4 drochner * Until the issue is solved, simply restore it.
1304 1.4 drochner */
1305 1.86 riastrad pgtblctl = bus_space_read_4(isc->bst, isc->bsh, AGP_I810_PGTBL_CTL);
1306 1.86 riastrad if (pgtblctl != isc->pgtblctl) {
1307 1.86 riastrad printf("agp_i810_bind_memory: PGTBL_CTL is 0x%"PRIx32
1308 1.86 riastrad " - fixing\n", pgtblctl);
1309 1.4 drochner bus_space_write_4(isc->bst, isc->bsh, AGP_I810_PGTBL_CTL,
1310 1.85 riastrad isc->pgtblctl);
1311 1.4 drochner }
1312 1.1 fvdl
1313 1.86 riastrad switch (mem->am_type) {
1314 1.86 riastrad case AGP_I810_MEMTYPE_MAIN:
1315 1.101 riastrad return agp_generic_bind_memory_bounded(sc, mem, offset,
1316 1.101 riastrad 0, (isc->gtt_size/4) << AGP_PAGE_SHIFT);
1317 1.86 riastrad case AGP_I810_MEMTYPE_DCACHE:
1318 1.86 riastrad error = agp_i810_bind_memory_dcache(sc, mem, offset);
1319 1.86 riastrad break;
1320 1.86 riastrad case AGP_I810_MEMTYPE_HWCURSOR:
1321 1.86 riastrad error = agp_i810_bind_memory_hwcursor(sc, mem, offset);
1322 1.86 riastrad break;
1323 1.86 riastrad default:
1324 1.86 riastrad panic("invalid agp i810 memory type: %d", mem->am_type);
1325 1.5 drochner }
1326 1.86 riastrad if (error)
1327 1.86 riastrad return error;
1328 1.5 drochner
1329 1.86 riastrad /* Success! */
1330 1.86 riastrad mem->am_is_bound = 1;
1331 1.86 riastrad return 0;
1332 1.86 riastrad }
1333 1.86 riastrad
1334 1.86 riastrad static int
1335 1.86 riastrad agp_i810_bind_memory_dcache(struct agp_softc *sc, struct agp_memory *mem,
1336 1.86 riastrad off_t offset)
1337 1.86 riastrad {
1338 1.86 riastrad struct agp_i810_softc *const isc __diagused = sc->as_chipc;
1339 1.86 riastrad uint32_t i, j;
1340 1.86 riastrad int error;
1341 1.86 riastrad
1342 1.86 riastrad KASSERT(isc->chiptype == CHIP_I810);
1343 1.86 riastrad
1344 1.86 riastrad KASSERT((mem->am_size & (AGP_PAGE_SIZE - 1)) == 0);
1345 1.86 riastrad for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE) {
1346 1.108 riastrad error = agp_i810_write_gtt_entry(isc, offset + i,
1347 1.117 riastrad i, AGP_I810_GTT_VALID | AGP_I810_GTT_I810_DCACHE);
1348 1.86 riastrad if (error)
1349 1.86 riastrad goto fail0;
1350 1.86 riastrad }
1351 1.86 riastrad
1352 1.86 riastrad /* Success! */
1353 1.111 riastrad mem->am_offset = offset;
1354 1.86 riastrad return 0;
1355 1.14 scw
1356 1.86 riastrad fail0: for (j = 0; j < i; j += AGP_PAGE_SIZE)
1357 1.86 riastrad (void)agp_i810_unbind_page(sc, offset + j);
1358 1.86 riastrad return error;
1359 1.86 riastrad }
1360 1.86 riastrad
1361 1.86 riastrad static int
1362 1.86 riastrad agp_i810_bind_memory_hwcursor(struct agp_softc *sc, struct agp_memory *mem,
1363 1.86 riastrad off_t offset)
1364 1.86 riastrad {
1365 1.86 riastrad const bus_addr_t pa = mem->am_physical;
1366 1.86 riastrad uint32_t i, j;
1367 1.86 riastrad int error;
1368 1.86 riastrad
1369 1.86 riastrad KASSERT((mem->am_size & (AGP_PAGE_SIZE - 1)) == 0);
1370 1.86 riastrad for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE) {
1371 1.86 riastrad error = agp_i810_bind_page(sc, offset + i, pa + i);
1372 1.86 riastrad if (error)
1373 1.86 riastrad goto fail0;
1374 1.86 riastrad }
1375 1.86 riastrad
1376 1.86 riastrad /* Success! */
1377 1.86 riastrad mem->am_offset = offset;
1378 1.1 fvdl return 0;
1379 1.86 riastrad
1380 1.86 riastrad fail0: for (j = 0; j < i; j += AGP_PAGE_SIZE)
1381 1.86 riastrad (void)agp_i810_unbind_page(sc, offset + j);
1382 1.86 riastrad return error;
1383 1.1 fvdl }
1384 1.1 fvdl
1385 1.1 fvdl static int
1386 1.1 fvdl agp_i810_unbind_memory(struct agp_softc *sc, struct agp_memory *mem)
1387 1.1 fvdl {
1388 1.112 riastrad struct agp_i810_softc *isc __diagused = sc->as_chipc;
1389 1.1 fvdl u_int32_t i;
1390 1.1 fvdl
1391 1.86 riastrad if (!mem->am_is_bound)
1392 1.70 gsutre return EINVAL;
1393 1.70 gsutre
1394 1.86 riastrad switch (mem->am_type) {
1395 1.86 riastrad case AGP_I810_MEMTYPE_MAIN:
1396 1.101 riastrad return agp_generic_unbind_memory(sc, mem);
1397 1.86 riastrad case AGP_I810_MEMTYPE_DCACHE:
1398 1.86 riastrad KASSERT(isc->chiptype == CHIP_I810);
1399 1.111 riastrad /* FALLTHROUGH */
1400 1.94 riastrad case AGP_I810_MEMTYPE_HWCURSOR:
1401 1.94 riastrad for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE)
1402 1.94 riastrad (void)agp_i810_unbind_page(sc, mem->am_offset + i);
1403 1.94 riastrad mem->am_offset = 0;
1404 1.94 riastrad break;
1405 1.86 riastrad default:
1406 1.86 riastrad panic("invalid agp i810 memory type: %d", mem->am_type);
1407 1.5 drochner }
1408 1.1 fvdl
1409 1.13 drochner mem->am_is_bound = 0;
1410 1.1 fvdl return 0;
1411 1.1 fvdl }
1412 1.24 jmcneill
1413 1.47 jmcneill static bool
1414 1.66 dyoung agp_i810_resume(device_t dv, const pmf_qual_t *qual)
1415 1.24 jmcneill {
1416 1.47 jmcneill struct agp_softc *sc = device_private(dv);
1417 1.24 jmcneill struct agp_i810_softc *isc = sc->as_chipc;
1418 1.24 jmcneill
1419 1.79 riastrad /*
1420 1.85 riastrad * XXX Nothing uses this! Save on suspend, restore on resume?
1421 1.79 riastrad */
1422 1.85 riastrad isc->pgtblctl_resume_hack = READ4(AGP_I810_PGTBL_CTL);
1423 1.47 jmcneill agp_flush_cache();
1424 1.24 jmcneill
1425 1.47 jmcneill return true;
1426 1.24 jmcneill }
1427