agp_i810.c revision 1.41.6.4 1 1.41.6.4 jmcneill /* $NetBSD: agp_i810.c,v 1.41.6.4 2007/08/16 11:03:07 jmcneill Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 2000 Doug Rabson
5 1.1 fvdl * Copyright (c) 2000 Ruslan Ermilov
6 1.1 fvdl * All rights reserved.
7 1.1 fvdl *
8 1.1 fvdl * Redistribution and use in source and binary forms, with or without
9 1.1 fvdl * modification, are permitted provided that the following conditions
10 1.1 fvdl * are met:
11 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
12 1.1 fvdl * notice, this list of conditions and the following disclaimer.
13 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
15 1.1 fvdl * documentation and/or other materials provided with the distribution.
16 1.1 fvdl *
17 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 fvdl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 fvdl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 fvdl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 fvdl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 fvdl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 fvdl * SUCH DAMAGE.
28 1.1 fvdl *
29 1.1 fvdl * $FreeBSD: src/sys/pci/agp_i810.c,v 1.4 2001/07/05 21:28:47 jhb Exp $
30 1.1 fvdl */
31 1.9 lukem
32 1.9 lukem #include <sys/cdefs.h>
33 1.41.6.4 jmcneill __KERNEL_RCSID(0, "$NetBSD: agp_i810.c,v 1.41.6.4 2007/08/16 11:03:07 jmcneill Exp $");
34 1.1 fvdl
35 1.1 fvdl #include <sys/param.h>
36 1.1 fvdl #include <sys/systm.h>
37 1.1 fvdl #include <sys/malloc.h>
38 1.1 fvdl #include <sys/kernel.h>
39 1.1 fvdl #include <sys/lock.h>
40 1.1 fvdl #include <sys/proc.h>
41 1.1 fvdl #include <sys/device.h>
42 1.1 fvdl #include <sys/conf.h>
43 1.1 fvdl
44 1.1 fvdl #include <uvm/uvm_extern.h>
45 1.1 fvdl
46 1.1 fvdl #include <dev/pci/pcivar.h>
47 1.1 fvdl #include <dev/pci/pcireg.h>
48 1.1 fvdl #include <dev/pci/pcidevs.h>
49 1.1 fvdl #include <dev/pci/agpvar.h>
50 1.1 fvdl #include <dev/pci/agpreg.h>
51 1.1 fvdl
52 1.1 fvdl #include <sys/agpio.h>
53 1.1 fvdl
54 1.1 fvdl #include <machine/bus.h>
55 1.1 fvdl
56 1.20 tron #include "agp_intel.h"
57 1.20 tron
58 1.1 fvdl #define READ1(off) bus_space_read_1(isc->bst, isc->bsh, off)
59 1.14 scw #define READ4(off) bus_space_read_4(isc->bst, isc->bsh, off)
60 1.1 fvdl #define WRITE4(off,v) bus_space_write_4(isc->bst, isc->bsh, off, v)
61 1.28 christos #define WRITEGTT(off, v) \
62 1.28 christos do { \
63 1.28 christos if (isc->chiptype == CHIP_I915) { \
64 1.28 christos bus_space_write_4(isc->gtt_bst, isc->gtt_bsh, \
65 1.28 christos (u_int32_t)((off) >> AGP_PAGE_SHIFT) * 4, \
66 1.28 christos (v)); \
67 1.41.6.4 jmcneill } else if (isc->chiptype == CHIP_I965) { \
68 1.41.6.4 jmcneill WRITE4(AGP_I965_GTT + \
69 1.41.6.4 jmcneill (u_int32_t)((off) >> AGP_PAGE_SHIFT) * 4, \
70 1.41.6.4 jmcneill (v)); \
71 1.28 christos } else { \
72 1.28 christos WRITE4(AGP_I810_GTT + \
73 1.28 christos (u_int32_t)((off) >> AGP_PAGE_SHIFT) * 4, \
74 1.28 christos (v)); \
75 1.28 christos } \
76 1.28 christos } while (0)
77 1.1 fvdl
78 1.14 scw #define CHIP_I810 0 /* i810/i815 */
79 1.17 hannken #define CHIP_I830 1 /* 830M/845G */
80 1.17 hannken #define CHIP_I855 2 /* 852GM/855GM/865G */
81 1.32 simonb #define CHIP_I915 3 /* 915G/915GM/945G/945GM */
82 1.41.6.4 jmcneill #define CHIP_I965 4 /* 965Q */
83 1.14 scw
84 1.1 fvdl struct agp_i810_softc {
85 1.1 fvdl u_int32_t initial_aperture; /* aperture size at startup */
86 1.1 fvdl struct agp_gatt *gatt;
87 1.14 scw int chiptype; /* i810-like or i830 */
88 1.14 scw u_int32_t dcache_size; /* i810 only */
89 1.14 scw u_int32_t stolen; /* number of i830/845 gtt entries
90 1.14 scw for stolen memory */
91 1.28 christos bus_space_tag_t bst; /* register bus_space tag */
92 1.28 christos bus_space_handle_t bsh; /* register bus_space handle */
93 1.28 christos bus_space_tag_t gtt_bst; /* GTT bus_space tag */
94 1.28 christos bus_space_handle_t gtt_bsh; /* GTT bus_space handle */
95 1.1 fvdl struct pci_attach_args vga_pa;
96 1.24 jmcneill
97 1.41.6.3 jmcneill u_int32_t pgtblctl;
98 1.1 fvdl };
99 1.1 fvdl
100 1.1 fvdl static u_int32_t agp_i810_get_aperture(struct agp_softc *);
101 1.1 fvdl static int agp_i810_set_aperture(struct agp_softc *, u_int32_t);
102 1.1 fvdl static int agp_i810_bind_page(struct agp_softc *, off_t, bus_addr_t);
103 1.1 fvdl static int agp_i810_unbind_page(struct agp_softc *, off_t);
104 1.1 fvdl static void agp_i810_flush_tlb(struct agp_softc *);
105 1.1 fvdl static int agp_i810_enable(struct agp_softc *, u_int32_t mode);
106 1.1 fvdl static struct agp_memory *agp_i810_alloc_memory(struct agp_softc *, int,
107 1.1 fvdl vsize_t);
108 1.1 fvdl static int agp_i810_free_memory(struct agp_softc *, struct agp_memory *);
109 1.1 fvdl static int agp_i810_bind_memory(struct agp_softc *, struct agp_memory *, off_t);
110 1.1 fvdl static int agp_i810_unbind_memory(struct agp_softc *, struct agp_memory *);
111 1.1 fvdl
112 1.41.6.3 jmcneill static pnp_status_t agp_i810_power(device_t, pnp_request_t, void *);
113 1.41.6.3 jmcneill static int agp_i810_init(struct agp_softc *);
114 1.41.6.3 jmcneill
115 1.26 thorpej static struct agp_methods agp_i810_methods = {
116 1.1 fvdl agp_i810_get_aperture,
117 1.1 fvdl agp_i810_set_aperture,
118 1.1 fvdl agp_i810_bind_page,
119 1.1 fvdl agp_i810_unbind_page,
120 1.1 fvdl agp_i810_flush_tlb,
121 1.1 fvdl agp_i810_enable,
122 1.1 fvdl agp_i810_alloc_memory,
123 1.1 fvdl agp_i810_free_memory,
124 1.1 fvdl agp_i810_bind_memory,
125 1.1 fvdl agp_i810_unbind_memory,
126 1.1 fvdl };
127 1.1 fvdl
128 1.6 thorpej /* XXXthorpej -- duplicated code (see arch/i386/pci/pchb.c) */
129 1.1 fvdl static int
130 1.1 fvdl agp_i810_vgamatch(struct pci_attach_args *pa)
131 1.1 fvdl {
132 1.6 thorpej
133 1.2 fvdl if (PCI_CLASS(pa->pa_class) != PCI_CLASS_DISPLAY ||
134 1.2 fvdl PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_DISPLAY_VGA)
135 1.6 thorpej return (0);
136 1.6 thorpej
137 1.1 fvdl switch (PCI_PRODUCT(pa->pa_id)) {
138 1.1 fvdl case PCI_PRODUCT_INTEL_82810_GC:
139 1.1 fvdl case PCI_PRODUCT_INTEL_82810_DC100_GC:
140 1.1 fvdl case PCI_PRODUCT_INTEL_82810E_GC:
141 1.1 fvdl case PCI_PRODUCT_INTEL_82815_FULL_GRAPH:
142 1.14 scw case PCI_PRODUCT_INTEL_82830MP_IV:
143 1.14 scw case PCI_PRODUCT_INTEL_82845G_IGD:
144 1.17 hannken case PCI_PRODUCT_INTEL_82855GM_IGD:
145 1.18 tron case PCI_PRODUCT_INTEL_82865_IGD:
146 1.28 christos case PCI_PRODUCT_INTEL_82915G_IGD:
147 1.28 christos case PCI_PRODUCT_INTEL_82915GM_IGD:
148 1.32 simonb case PCI_PRODUCT_INTEL_82945P_IGD:
149 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD:
150 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD_1:
151 1.41.6.4 jmcneill case PCI_PRODUCT_INTEL_82965Q_IGD:
152 1.41.6.4 jmcneill case PCI_PRODUCT_INTEL_82965Q_IGD_1:
153 1.6 thorpej return (1);
154 1.1 fvdl }
155 1.1 fvdl
156 1.6 thorpej return (0);
157 1.1 fvdl }
158 1.1 fvdl
159 1.41.6.4 jmcneill static int
160 1.41.6.4 jmcneill agp_i965_map_aperture(struct pci_attach_args *pa, struct agp_softc *sc, int reg)
161 1.41.6.4 jmcneill {
162 1.41.6.4 jmcneill /*
163 1.41.6.4 jmcneill * Find the aperture. Don't map it (yet), this would
164 1.41.6.4 jmcneill * eat KVA.
165 1.41.6.4 jmcneill */
166 1.41.6.4 jmcneill if (pci_mapreg_info(pa->pa_pc, pa->pa_tag, reg,
167 1.41.6.4 jmcneill PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_64BIT, &sc->as_apaddr, &sc->as_apsize,
168 1.41.6.4 jmcneill &sc->as_apflags) != 0)
169 1.41.6.4 jmcneill return ENXIO;
170 1.41.6.4 jmcneill
171 1.41.6.4 jmcneill sc->as_apt = pa->pa_memt;
172 1.41.6.4 jmcneill
173 1.41.6.4 jmcneill return 0;
174 1.41.6.4 jmcneill }
175 1.41.6.4 jmcneill
176 1.1 fvdl int
177 1.1 fvdl agp_i810_attach(struct device *parent, struct device *self, void *aux)
178 1.1 fvdl {
179 1.1 fvdl struct agp_softc *sc = (void *)self;
180 1.1 fvdl struct agp_i810_softc *isc;
181 1.1 fvdl struct agp_gatt *gatt;
182 1.28 christos int error, apbase;
183 1.37 drochner bus_size_t mmadrsize;
184 1.1 fvdl
185 1.10 tsutsui isc = malloc(sizeof *isc, M_AGP, M_NOWAIT|M_ZERO);
186 1.1 fvdl if (isc == NULL) {
187 1.15 thorpej aprint_error(": can't allocate chipset-specific softc\n");
188 1.1 fvdl return ENOMEM;
189 1.1 fvdl }
190 1.1 fvdl sc->as_chipc = isc;
191 1.1 fvdl sc->as_methods = &agp_i810_methods;
192 1.1 fvdl
193 1.1 fvdl if (pci_find_device(&isc->vga_pa, agp_i810_vgamatch) == 0) {
194 1.20 tron #if NAGP_INTEL > 0
195 1.19 tron const struct pci_attach_args *pa = aux;
196 1.19 tron
197 1.19 tron switch (PCI_PRODUCT(pa->pa_id)) {
198 1.19 tron case PCI_PRODUCT_INTEL_82840_HB:
199 1.19 tron case PCI_PRODUCT_INTEL_82865_HB:
200 1.21 tron case PCI_PRODUCT_INTEL_82845G_DRAM:
201 1.23 xtraeme case PCI_PRODUCT_INTEL_82815_FULL_HUB:
202 1.19 tron return agp_intel_attach(parent, self, aux);
203 1.20 tron }
204 1.20 tron #endif
205 1.15 thorpej aprint_error(": can't find internal VGA device config space\n");
206 1.1 fvdl free(isc, M_AGP);
207 1.1 fvdl return ENOENT;
208 1.1 fvdl }
209 1.1 fvdl
210 1.1 fvdl /* XXXfvdl */
211 1.1 fvdl sc->as_dmat = isc->vga_pa.pa_dmat;
212 1.1 fvdl
213 1.14 scw switch (PCI_PRODUCT(isc->vga_pa.pa_id)) {
214 1.14 scw case PCI_PRODUCT_INTEL_82810_GC:
215 1.14 scw case PCI_PRODUCT_INTEL_82810_DC100_GC:
216 1.14 scw case PCI_PRODUCT_INTEL_82810E_GC:
217 1.14 scw case PCI_PRODUCT_INTEL_82815_FULL_GRAPH:
218 1.14 scw isc->chiptype = CHIP_I810;
219 1.14 scw break;
220 1.14 scw case PCI_PRODUCT_INTEL_82830MP_IV:
221 1.14 scw case PCI_PRODUCT_INTEL_82845G_IGD:
222 1.14 scw isc->chiptype = CHIP_I830;
223 1.14 scw break;
224 1.17 hannken case PCI_PRODUCT_INTEL_82855GM_IGD:
225 1.18 tron case PCI_PRODUCT_INTEL_82865_IGD:
226 1.17 hannken isc->chiptype = CHIP_I855;
227 1.17 hannken break;
228 1.28 christos case PCI_PRODUCT_INTEL_82915G_IGD:
229 1.28 christos case PCI_PRODUCT_INTEL_82915GM_IGD:
230 1.32 simonb case PCI_PRODUCT_INTEL_82945P_IGD:
231 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD:
232 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD_1:
233 1.28 christos isc->chiptype = CHIP_I915;
234 1.28 christos break;
235 1.41.6.4 jmcneill case PCI_PRODUCT_INTEL_82965Q_IGD:
236 1.41.6.4 jmcneill case PCI_PRODUCT_INTEL_82965Q_IGD_1:
237 1.41.6.4 jmcneill isc->chiptype = CHIP_I965;
238 1.41.6.4 jmcneill break;
239 1.14 scw }
240 1.14 scw
241 1.28 christos apbase = isc->chiptype == CHIP_I915 ? AGP_I915_GMADR : AGP_I810_GMADR;
242 1.41.6.4 jmcneill if (isc->chiptype == CHIP_I965) {
243 1.41.6.4 jmcneill error = agp_i965_map_aperture(&isc->vga_pa, sc, AGP_I965_GMADR);
244 1.41.6.4 jmcneill } else {
245 1.41.6.4 jmcneill error = agp_map_aperture(&isc->vga_pa, sc, apbase);
246 1.41.6.4 jmcneill }
247 1.1 fvdl if (error != 0) {
248 1.28 christos aprint_error(": can't map aperture\n");
249 1.28 christos free(isc, M_AGP);
250 1.1 fvdl return error;
251 1.1 fvdl }
252 1.1 fvdl
253 1.28 christos if (isc->chiptype == CHIP_I915) {
254 1.28 christos error = pci_mapreg_map(&isc->vga_pa, AGP_I915_MMADR,
255 1.39 drochner PCI_MAPREG_TYPE_MEM, 0, &isc->bst, &isc->bsh,
256 1.39 drochner NULL, &mmadrsize);
257 1.28 christos if (error != 0) {
258 1.28 christos aprint_error(": can't map mmadr registers\n");
259 1.28 christos agp_generic_detach(sc);
260 1.28 christos return error;
261 1.28 christos }
262 1.28 christos error = pci_mapreg_map(&isc->vga_pa, AGP_I915_GTTADR,
263 1.28 christos PCI_MAPREG_TYPE_MEM, 0, &isc->gtt_bst, &isc->gtt_bsh,
264 1.28 christos NULL, NULL);
265 1.28 christos if (error != 0) {
266 1.28 christos aprint_error(": can't map gttadr registers\n");
267 1.28 christos /* XXX we should release mmadr here */
268 1.28 christos agp_generic_detach(sc);
269 1.28 christos return error;
270 1.28 christos }
271 1.41.6.4 jmcneill } else if (isc->chiptype == CHIP_I965) {
272 1.41.6.4 jmcneill error = pci_mapreg_map(&isc->vga_pa, AGP_I965_MMADR,
273 1.41.6.4 jmcneill PCI_MAPREG_TYPE_MEM, 0, &isc->bst, &isc->bsh,
274 1.41.6.4 jmcneill NULL, &mmadrsize);
275 1.41.6.4 jmcneill if (error != 0) {
276 1.41.6.4 jmcneill aprint_error(": can't map mmadr registers\n");
277 1.41.6.4 jmcneill agp_generic_detach(sc);
278 1.41.6.4 jmcneill return error;
279 1.41.6.4 jmcneill }
280 1.28 christos } else {
281 1.28 christos error = pci_mapreg_map(&isc->vga_pa, AGP_I810_MMADR,
282 1.39 drochner PCI_MAPREG_TYPE_MEM, 0, &isc->bst, &isc->bsh,
283 1.39 drochner NULL, &mmadrsize);
284 1.28 christos if (error != 0) {
285 1.28 christos aprint_error(": can't map mmadr registers\n");
286 1.28 christos agp_generic_detach(sc);
287 1.28 christos return error;
288 1.28 christos }
289 1.28 christos }
290 1.28 christos
291 1.1 fvdl isc->initial_aperture = AGP_GET_APERTURE(sc);
292 1.1 fvdl
293 1.14 scw gatt = malloc(sizeof(struct agp_gatt), M_AGP, M_NOWAIT);
294 1.14 scw if (!gatt) {
295 1.14 scw agp_generic_detach(sc);
296 1.14 scw return ENOMEM;
297 1.14 scw }
298 1.14 scw isc->gatt = gatt;
299 1.14 scw
300 1.14 scw gatt->ag_entries = AGP_GET_APERTURE(sc) >> AGP_PAGE_SHIFT;
301 1.1 fvdl
302 1.41.6.3 jmcneill if (pnp_register(self, agp_i810_power) != PNP_STATUS_SUCCESS)
303 1.41.6.3 jmcneill aprint_error("%s: couldn't establish power handler\n",
304 1.41.6.3 jmcneill device_xname(&sc->as_dev));
305 1.41.6.3 jmcneill
306 1.41.6.3 jmcneill return agp_i810_init(sc);
307 1.41.6.3 jmcneill }
308 1.41.6.3 jmcneill
309 1.41.6.3 jmcneill static int agp_i810_init(struct agp_softc *sc)
310 1.41.6.3 jmcneill {
311 1.41.6.3 jmcneill struct agp_i810_softc *isc;
312 1.41.6.3 jmcneill struct agp_gatt *gatt;
313 1.41.6.3 jmcneill
314 1.41.6.3 jmcneill isc = sc->as_chipc;
315 1.41.6.3 jmcneill gatt = isc->gatt;
316 1.41.6.3 jmcneill
317 1.14 scw if (isc->chiptype == CHIP_I810) {
318 1.36 christos void *virtual;
319 1.14 scw int dummyseg;
320 1.31 tron
321 1.14 scw /* Some i810s have on-chip memory called dcache */
322 1.14 scw if (READ1(AGP_I810_DRT) & AGP_I810_DRT_POPULATED)
323 1.14 scw isc->dcache_size = 4 * 1024 * 1024;
324 1.14 scw else
325 1.14 scw isc->dcache_size = 0;
326 1.14 scw
327 1.14 scw /* According to the specs the gatt on the i810 must be 64k */
328 1.14 scw if (agp_alloc_dmamem(sc->as_dmat, 64 * 1024,
329 1.31 tron 0, &gatt->ag_dmamap, &virtual, &gatt->ag_physical,
330 1.31 tron &gatt->ag_dmaseg, 1, &dummyseg) != 0) {
331 1.14 scw free(gatt, M_AGP);
332 1.1 fvdl agp_generic_detach(sc);
333 1.1 fvdl return ENOMEM;
334 1.1 fvdl }
335 1.31 tron gatt->ag_virtual = (uint32_t *)virtual;
336 1.14 scw gatt->ag_size = gatt->ag_entries * sizeof(u_int32_t);
337 1.14 scw memset(gatt->ag_virtual, 0, gatt->ag_size);
338 1.25 perry
339 1.14 scw agp_flush_cache();
340 1.14 scw /* Install the GATT. */
341 1.14 scw WRITE4(AGP_I810_PGTBL_CTL, gatt->ag_physical | 1);
342 1.17 hannken } else if (isc->chiptype == CHIP_I830) {
343 1.14 scw /* The i830 automatically initializes the 128k gatt on boot. */
344 1.14 scw pcireg_t reg;
345 1.14 scw u_int32_t pgtblctl;
346 1.14 scw u_int16_t gcc1;
347 1.14 scw
348 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
349 1.14 scw gcc1 = (u_int16_t)(reg >> 16);
350 1.14 scw switch (gcc1 & AGP_I830_GCC1_GMS) {
351 1.14 scw case AGP_I830_GCC1_GMS_STOLEN_512:
352 1.14 scw isc->stolen = (512 - 132) * 1024 / 4096;
353 1.14 scw break;
354 1.25 perry case AGP_I830_GCC1_GMS_STOLEN_1024:
355 1.14 scw isc->stolen = (1024 - 132) * 1024 / 4096;
356 1.14 scw break;
357 1.25 perry case AGP_I830_GCC1_GMS_STOLEN_8192:
358 1.14 scw isc->stolen = (8192 - 132) * 1024 / 4096;
359 1.14 scw break;
360 1.14 scw default:
361 1.14 scw isc->stolen = 0;
362 1.15 thorpej aprint_error(
363 1.15 thorpej ": unknown memory configuration, disabling\n");
364 1.14 scw agp_generic_detach(sc);
365 1.14 scw return EINVAL;
366 1.14 scw }
367 1.41.6.3 jmcneill
368 1.14 scw if (isc->stolen > 0) {
369 1.17 hannken aprint_error(": detected %dk stolen memory\n%s",
370 1.17 hannken isc->stolen * 4, sc->as_dev.dv_xname);
371 1.14 scw }
372 1.17 hannken
373 1.17 hannken /* GATT address is already in there, make sure it's enabled */
374 1.17 hannken pgtblctl = READ4(AGP_I810_PGTBL_CTL);
375 1.17 hannken pgtblctl |= 1;
376 1.17 hannken WRITE4(AGP_I810_PGTBL_CTL, pgtblctl);
377 1.17 hannken
378 1.17 hannken gatt->ag_physical = pgtblctl & ~1;
379 1.41.6.4 jmcneill } else if (isc->chiptype == CHIP_I855 || isc->chiptype == CHIP_I915 ||
380 1.41.6.4 jmcneill isc->chiptype == CHIP_I965) {
381 1.17 hannken pcireg_t reg;
382 1.41.6.4 jmcneill u_int32_t pgtblctl, stolen;
383 1.17 hannken u_int16_t gcc1;
384 1.17 hannken
385 1.41.6.4 jmcneill /* Stolen memory is set up at the beginning of the aperture by
386 1.41.6.4 jmcneill * the BIOS, consisting of the GATT followed by 4kb for the
387 1.41.6.4 jmcneill * BIOS display.
388 1.41.6.4 jmcneill */
389 1.41.6.4 jmcneill switch (isc->chiptype) {
390 1.41.6.4 jmcneill case CHIP_I855:
391 1.41.6.4 jmcneill stolen = 128 + 4;
392 1.17 hannken break;
393 1.41.6.4 jmcneill case CHIP_I915:
394 1.41.6.4 jmcneill stolen = 256 + 4;
395 1.17 hannken break;
396 1.41.6.4 jmcneill case CHIP_I965:
397 1.41.6.4 jmcneill stolen = 512 + 4;
398 1.17 hannken break;
399 1.17 hannken default:
400 1.41.6.4 jmcneill aprint_error(": bad chiptype\n");
401 1.17 hannken agp_generic_detach(sc);
402 1.17 hannken return EINVAL;
403 1.41.6.4 jmcneill }
404 1.14 scw
405 1.41.6.4 jmcneill reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I855_GCC1);
406 1.28 christos gcc1 = (u_int16_t)(reg >> 16);
407 1.41.6.4 jmcneill switch (gcc1 & AGP_I855_GCC1_GMS) {
408 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_1M:
409 1.41.6.4 jmcneill isc->stolen = (1024 - stolen) * 1024 / 4096;
410 1.28 christos break;
411 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_4M:
412 1.41.6.4 jmcneill isc->stolen = (4096 - stolen) * 1024 / 4096;
413 1.28 christos break;
414 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_8M:
415 1.41.6.4 jmcneill isc->stolen = (8192 - stolen) * 1024 / 4096;
416 1.28 christos break;
417 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_16M:
418 1.41.6.4 jmcneill isc->stolen = (16384 - stolen) * 1024 / 4096;
419 1.41 sborrill break;
420 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_32M:
421 1.41.6.4 jmcneill isc->stolen = (32768 - stolen) * 1024 / 4096;
422 1.41 sborrill break;
423 1.41 sborrill case AGP_I915_GCC1_GMS_STOLEN_48M:
424 1.41.6.4 jmcneill isc->stolen = (49152 - stolen) * 1024 / 4096;
425 1.41 sborrill break;
426 1.41 sborrill case AGP_I915_GCC1_GMS_STOLEN_64M:
427 1.41.6.4 jmcneill isc->stolen = (65536 - stolen) * 1024 / 4096;
428 1.41 sborrill break;
429 1.28 christos default:
430 1.28 christos isc->stolen = 0;
431 1.28 christos aprint_error(
432 1.28 christos ": unknown memory configuration, disabling\n");
433 1.28 christos agp_generic_detach(sc);
434 1.28 christos return EINVAL;
435 1.28 christos }
436 1.28 christos if (isc->stolen > 0) {
437 1.28 christos aprint_error(": detected %dk stolen memory\n%s",
438 1.28 christos isc->stolen * 4, sc->as_dev.dv_xname);
439 1.28 christos }
440 1.28 christos
441 1.28 christos /* GATT address is already in there, make sure it's enabled */
442 1.28 christos pgtblctl = READ4(AGP_I810_PGTBL_CTL);
443 1.28 christos pgtblctl |= 1;
444 1.28 christos WRITE4(AGP_I810_PGTBL_CTL, pgtblctl);
445 1.28 christos
446 1.28 christos gatt->ag_physical = pgtblctl & ~1;
447 1.1 fvdl }
448 1.1 fvdl
449 1.1 fvdl /*
450 1.1 fvdl * Make sure the chipset can see everything.
451 1.1 fvdl */
452 1.1 fvdl agp_flush_cache();
453 1.14 scw
454 1.40 christos #if 0
455 1.37 drochner /*
456 1.37 drochner * another device (drm) may need access to this region
457 1.37 drochner * we do not need it anymore
458 1.37 drochner */
459 1.37 drochner bus_space_unmap(isc->bst, isc->bsh, mmadrsize);
460 1.40 christos #endif
461 1.37 drochner
462 1.1 fvdl return 0;
463 1.1 fvdl }
464 1.1 fvdl
465 1.1 fvdl #if 0
466 1.1 fvdl static int
467 1.1 fvdl agp_i810_detach(struct agp_softc *sc)
468 1.1 fvdl {
469 1.1 fvdl int error;
470 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
471 1.1 fvdl
472 1.1 fvdl error = agp_generic_detach(sc);
473 1.1 fvdl if (error)
474 1.1 fvdl return error;
475 1.1 fvdl
476 1.1 fvdl /* Clear the GATT base. */
477 1.14 scw if (sc->chiptype == CHIP_I810) {
478 1.14 scw WRITE4(AGP_I810_PGTBL_CTL, 0);
479 1.14 scw } else {
480 1.14 scw unsigned int pgtblctl;
481 1.14 scw pgtblctl = READ4(AGP_I810_PGTBL_CTL);
482 1.14 scw pgtblctl &= ~1;
483 1.14 scw WRITE4(AGP_I810_PGTBL_CTL, pgtblctl);
484 1.14 scw }
485 1.1 fvdl
486 1.1 fvdl /* Put the aperture back the way it started. */
487 1.1 fvdl AGP_SET_APERTURE(sc, isc->initial_aperture);
488 1.1 fvdl
489 1.14 scw if (sc->chiptype == CHIP_I810) {
490 1.14 scw agp_free_dmamem(sc->as_dmat, gatt->ag_size, gatt->ag_dmamap,
491 1.36 christos (void *)gatt->ag_virtual, &gatt->ag_dmaseg, 1);
492 1.14 scw }
493 1.14 scw free(sc->gatt, M_AGP);
494 1.1 fvdl
495 1.1 fvdl return 0;
496 1.1 fvdl }
497 1.1 fvdl #endif
498 1.1 fvdl
499 1.1 fvdl static u_int32_t
500 1.1 fvdl agp_i810_get_aperture(struct agp_softc *sc)
501 1.1 fvdl {
502 1.14 scw struct agp_i810_softc *isc = sc->as_chipc;
503 1.14 scw pcireg_t reg;
504 1.41.6.4 jmcneill u_int16_t miscc, gcc1, msac;
505 1.14 scw
506 1.41.6.4 jmcneill switch (isc->chiptype) {
507 1.41.6.4 jmcneill case CHIP_I810:
508 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I810_SMRAM);
509 1.14 scw miscc = (u_int16_t)(reg >> 16);
510 1.14 scw if ((miscc & AGP_I810_MISCC_WINSIZE) ==
511 1.14 scw AGP_I810_MISCC_WINSIZE_32)
512 1.14 scw return 32 * 1024 * 1024;
513 1.14 scw else
514 1.14 scw return 64 * 1024 * 1024;
515 1.41.6.4 jmcneill case CHIP_I830:
516 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
517 1.14 scw gcc1 = (u_int16_t)(reg >> 16);
518 1.14 scw if ((gcc1 & AGP_I830_GCC1_GMASIZE) == AGP_I830_GCC1_GMASIZE_64)
519 1.14 scw return 64 * 1024 * 1024;
520 1.14 scw else
521 1.14 scw return 128 * 1024 * 1024;
522 1.41.6.4 jmcneill case CHIP_I855:
523 1.17 hannken return 128 * 1024 * 1024;
524 1.41.6.4 jmcneill case CHIP_I915:
525 1.28 christos reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I915_MSAC);
526 1.28 christos msac = (u_int16_t)(reg >> 16);
527 1.28 christos if (msac & AGP_I915_MSAC_APER_128M)
528 1.28 christos return 128 * 1024 * 1024;
529 1.28 christos else
530 1.28 christos return 256 * 1024 * 1024;
531 1.41.6.4 jmcneill case CHIP_I965:
532 1.41.6.4 jmcneill return 512 * 1024 * 1024;
533 1.41.6.4 jmcneill default:
534 1.41.6.4 jmcneill aprint_error(": Unknown chipset\n");
535 1.14 scw }
536 1.41.6.4 jmcneill
537 1.41.6.4 jmcneill return 0;
538 1.1 fvdl }
539 1.1 fvdl
540 1.1 fvdl static int
541 1.1 fvdl agp_i810_set_aperture(struct agp_softc *sc, u_int32_t aperture)
542 1.1 fvdl {
543 1.14 scw struct agp_i810_softc *isc = sc->as_chipc;
544 1.14 scw pcireg_t reg;
545 1.41.6.4 jmcneill u_int16_t miscc, gcc1;
546 1.14 scw
547 1.41.6.4 jmcneill switch (isc->chiptype) {
548 1.41.6.4 jmcneill case CHIP_I810:
549 1.14 scw /*
550 1.14 scw * Double check for sanity.
551 1.14 scw */
552 1.14 scw if (aperture != (32 * 1024 * 1024) &&
553 1.14 scw aperture != (64 * 1024 * 1024)) {
554 1.14 scw printf("%s: bad aperture size %d\n",
555 1.14 scw sc->as_dev.dv_xname, aperture);
556 1.14 scw return EINVAL;
557 1.14 scw }
558 1.1 fvdl
559 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I810_SMRAM);
560 1.14 scw miscc = (u_int16_t)(reg >> 16);
561 1.14 scw miscc &= ~AGP_I810_MISCC_WINSIZE;
562 1.14 scw if (aperture == 32 * 1024 * 1024)
563 1.14 scw miscc |= AGP_I810_MISCC_WINSIZE_32;
564 1.14 scw else
565 1.14 scw miscc |= AGP_I810_MISCC_WINSIZE_64;
566 1.14 scw
567 1.14 scw reg &= 0x0000ffff;
568 1.14 scw reg |= ((pcireg_t)miscc) << 16;
569 1.14 scw pci_conf_write(sc->as_pc, sc->as_tag, AGP_I810_SMRAM, reg);
570 1.41.6.4 jmcneill break;
571 1.41.6.4 jmcneill case CHIP_I830:
572 1.14 scw if (aperture != (64 * 1024 * 1024) &&
573 1.14 scw aperture != (128 * 1024 * 1024)) {
574 1.14 scw printf("%s: bad aperture size %d\n",
575 1.14 scw sc->as_dev.dv_xname, aperture);
576 1.14 scw return EINVAL;
577 1.14 scw }
578 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
579 1.14 scw gcc1 = (u_int16_t)(reg >> 16);
580 1.14 scw gcc1 &= ~AGP_I830_GCC1_GMASIZE;
581 1.14 scw if (aperture == 64 * 1024 * 1024)
582 1.14 scw gcc1 |= AGP_I830_GCC1_GMASIZE_64;
583 1.14 scw else
584 1.14 scw gcc1 |= AGP_I830_GCC1_GMASIZE_128;
585 1.14 scw
586 1.14 scw reg &= 0x0000ffff;
587 1.14 scw reg |= ((pcireg_t)gcc1) << 16;
588 1.14 scw pci_conf_write(sc->as_pc, sc->as_tag, AGP_I830_GCC0, reg);
589 1.41.6.4 jmcneill break;
590 1.41.6.4 jmcneill case CHIP_I855:
591 1.41.6.4 jmcneill case CHIP_I915:
592 1.28 christos if (aperture != agp_i810_get_aperture(sc)) {
593 1.17 hannken printf("%s: bad aperture size %d\n",
594 1.17 hannken sc->as_dev.dv_xname, aperture);
595 1.17 hannken return EINVAL;
596 1.17 hannken }
597 1.41.6.4 jmcneill break;
598 1.41.6.4 jmcneill case CHIP_I965:
599 1.41.6.4 jmcneill if (aperture != 512 * 1024 * 1024) {
600 1.41.6.4 jmcneill printf("%s: bad aperture size %d\n",
601 1.41.6.4 jmcneill sc->as_dev.dv_xname, aperture);
602 1.41.6.4 jmcneill return EINVAL;
603 1.41.6.4 jmcneill }
604 1.41.6.4 jmcneill break;
605 1.1 fvdl }
606 1.1 fvdl
607 1.1 fvdl return 0;
608 1.1 fvdl }
609 1.1 fvdl
610 1.1 fvdl static int
611 1.1 fvdl agp_i810_bind_page(struct agp_softc *sc, off_t offset, bus_addr_t physical)
612 1.1 fvdl {
613 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
614 1.1 fvdl
615 1.14 scw if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT)) {
616 1.29 rpaulo #ifdef AGP_DEBUG
617 1.14 scw printf("%s: failed: offset 0x%08x, shift %d, entries %d\n",
618 1.14 scw sc->as_dev.dv_xname, (int)offset, AGP_PAGE_SHIFT,
619 1.14 scw isc->gatt->ag_entries);
620 1.14 scw #endif
621 1.1 fvdl return EINVAL;
622 1.14 scw }
623 1.14 scw
624 1.17 hannken if (isc->chiptype != CHIP_I830) {
625 1.14 scw if ((offset >> AGP_PAGE_SHIFT) < isc->stolen) {
626 1.29 rpaulo #ifdef AGP_DEBUG
627 1.14 scw printf("%s: trying to bind into stolen memory",
628 1.14 scw sc->as_dev.dv_xname);
629 1.14 scw #endif
630 1.14 scw return EINVAL;
631 1.14 scw }
632 1.14 scw }
633 1.1 fvdl
634 1.28 christos WRITEGTT(offset, physical | 1);
635 1.1 fvdl return 0;
636 1.1 fvdl }
637 1.1 fvdl
638 1.1 fvdl static int
639 1.1 fvdl agp_i810_unbind_page(struct agp_softc *sc, off_t offset)
640 1.1 fvdl {
641 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
642 1.1 fvdl
643 1.1 fvdl if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT))
644 1.1 fvdl return EINVAL;
645 1.1 fvdl
646 1.17 hannken if (isc->chiptype != CHIP_I810 ) {
647 1.14 scw if ((offset >> AGP_PAGE_SHIFT) < isc->stolen) {
648 1.29 rpaulo #ifdef AGP_DEBUG
649 1.14 scw printf("%s: trying to unbind from stolen memory",
650 1.14 scw sc->as_dev.dv_xname);
651 1.14 scw #endif
652 1.14 scw return EINVAL;
653 1.14 scw }
654 1.14 scw }
655 1.14 scw
656 1.28 christos WRITEGTT(offset, 0);
657 1.1 fvdl return 0;
658 1.1 fvdl }
659 1.1 fvdl
660 1.1 fvdl /*
661 1.1 fvdl * Writing via memory mapped registers already flushes all TLBs.
662 1.1 fvdl */
663 1.1 fvdl static void
664 1.35 christos agp_i810_flush_tlb(struct agp_softc *sc)
665 1.1 fvdl {
666 1.1 fvdl }
667 1.1 fvdl
668 1.1 fvdl static int
669 1.35 christos agp_i810_enable(struct agp_softc *sc, u_int32_t mode)
670 1.1 fvdl {
671 1.1 fvdl
672 1.1 fvdl return 0;
673 1.1 fvdl }
674 1.1 fvdl
675 1.1 fvdl static struct agp_memory *
676 1.1 fvdl agp_i810_alloc_memory(struct agp_softc *sc, int type, vsize_t size)
677 1.1 fvdl {
678 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
679 1.1 fvdl struct agp_memory *mem;
680 1.1 fvdl
681 1.29 rpaulo #ifdef AGP_DEBUG
682 1.28 christos printf("AGP: alloc(%d, 0x%x)\n", type, (int) size);
683 1.28 christos #endif
684 1.28 christos
685 1.1 fvdl if ((size & (AGP_PAGE_SIZE - 1)) != 0)
686 1.1 fvdl return 0;
687 1.1 fvdl
688 1.1 fvdl if (sc->as_allocated + size > sc->as_maxmem)
689 1.1 fvdl return 0;
690 1.1 fvdl
691 1.1 fvdl if (type == 1) {
692 1.1 fvdl /*
693 1.1 fvdl * Mapping local DRAM into GATT.
694 1.1 fvdl */
695 1.17 hannken if (isc->chiptype != CHIP_I810 )
696 1.14 scw return 0;
697 1.1 fvdl if (size != isc->dcache_size)
698 1.1 fvdl return 0;
699 1.1 fvdl } else if (type == 2) {
700 1.1 fvdl /*
701 1.28 christos * Bogus mapping for the hardware cursor.
702 1.1 fvdl */
703 1.28 christos if (size != AGP_PAGE_SIZE && size != 4 * AGP_PAGE_SIZE)
704 1.1 fvdl return 0;
705 1.1 fvdl }
706 1.1 fvdl
707 1.10 tsutsui mem = malloc(sizeof *mem, M_AGP, M_WAITOK|M_ZERO);
708 1.1 fvdl if (mem == NULL)
709 1.1 fvdl return NULL;
710 1.1 fvdl mem->am_id = sc->as_nextid++;
711 1.1 fvdl mem->am_size = size;
712 1.1 fvdl mem->am_type = type;
713 1.1 fvdl
714 1.1 fvdl if (type == 2) {
715 1.1 fvdl /*
716 1.28 christos * Allocate and wire down the memory now so that we can
717 1.1 fvdl * get its physical address.
718 1.1 fvdl */
719 1.1 fvdl mem->am_dmaseg = malloc(sizeof *mem->am_dmaseg, M_AGP,
720 1.1 fvdl M_WAITOK);
721 1.1 fvdl if (mem->am_dmaseg == NULL) {
722 1.1 fvdl free(mem, M_AGP);
723 1.1 fvdl return NULL;
724 1.1 fvdl }
725 1.1 fvdl if (agp_alloc_dmamem(sc->as_dmat, size, 0,
726 1.1 fvdl &mem->am_dmamap, &mem->am_virtual, &mem->am_physical,
727 1.1 fvdl mem->am_dmaseg, 1, &mem->am_nseg) != 0) {
728 1.1 fvdl free(mem->am_dmaseg, M_AGP);
729 1.1 fvdl free(mem, M_AGP);
730 1.1 fvdl return NULL;
731 1.1 fvdl }
732 1.28 christos memset(mem->am_virtual, 0, size);
733 1.1 fvdl } else if (type != 1) {
734 1.4 drochner if (bus_dmamap_create(sc->as_dmat, size, size / PAGE_SIZE + 1,
735 1.4 drochner size, 0, BUS_DMA_NOWAIT,
736 1.4 drochner &mem->am_dmamap) != 0) {
737 1.1 fvdl free(mem, M_AGP);
738 1.1 fvdl return NULL;
739 1.1 fvdl }
740 1.1 fvdl }
741 1.1 fvdl
742 1.1 fvdl TAILQ_INSERT_TAIL(&sc->as_memory, mem, am_link);
743 1.1 fvdl sc->as_allocated += size;
744 1.1 fvdl
745 1.1 fvdl return mem;
746 1.1 fvdl }
747 1.1 fvdl
748 1.1 fvdl static int
749 1.1 fvdl agp_i810_free_memory(struct agp_softc *sc, struct agp_memory *mem)
750 1.1 fvdl {
751 1.1 fvdl if (mem->am_is_bound)
752 1.1 fvdl return EBUSY;
753 1.1 fvdl
754 1.1 fvdl if (mem->am_type == 2) {
755 1.1 fvdl agp_free_dmamem(sc->as_dmat, mem->am_size, mem->am_dmamap,
756 1.1 fvdl mem->am_virtual, mem->am_dmaseg, mem->am_nseg);
757 1.1 fvdl free(mem->am_dmaseg, M_AGP);
758 1.1 fvdl }
759 1.1 fvdl
760 1.1 fvdl sc->as_allocated -= mem->am_size;
761 1.1 fvdl TAILQ_REMOVE(&sc->as_memory, mem, am_link);
762 1.1 fvdl free(mem, M_AGP);
763 1.1 fvdl return 0;
764 1.1 fvdl }
765 1.1 fvdl
766 1.1 fvdl static int
767 1.1 fvdl agp_i810_bind_memory(struct agp_softc *sc, struct agp_memory *mem,
768 1.1 fvdl off_t offset)
769 1.1 fvdl {
770 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
771 1.4 drochner u_int32_t regval, i;
772 1.4 drochner
773 1.4 drochner /*
774 1.4 drochner * XXX evil hack: the PGTBL_CTL appearently gets overwritten by the
775 1.4 drochner * X server for mysterious reasons which leads to crashes if we write
776 1.4 drochner * to the GTT through the MMIO window.
777 1.4 drochner * Until the issue is solved, simply restore it.
778 1.4 drochner */
779 1.37 drochner
780 1.37 drochner #if 0
781 1.4 drochner regval = bus_space_read_4(isc->bst, isc->bsh, AGP_I810_PGTBL_CTL);
782 1.4 drochner if (regval != (isc->gatt->ag_physical | 1)) {
783 1.4 drochner printf("agp_i810_bind_memory: PGTBL_CTL is 0x%x - fixing\n",
784 1.4 drochner regval);
785 1.4 drochner bus_space_write_4(isc->bst, isc->bsh, AGP_I810_PGTBL_CTL,
786 1.4 drochner isc->gatt->ag_physical | 1);
787 1.4 drochner }
788 1.37 drochner #endif
789 1.37 drochner regval = 0;
790 1.1 fvdl
791 1.5 drochner if (mem->am_type == 2) {
792 1.28 christos WRITEGTT(offset, mem->am_physical | 1);
793 1.5 drochner mem->am_offset = offset;
794 1.5 drochner mem->am_is_bound = 1;
795 1.1 fvdl return 0;
796 1.5 drochner }
797 1.5 drochner
798 1.1 fvdl if (mem->am_type != 1)
799 1.1 fvdl return agp_generic_bind_memory(sc, mem, offset);
800 1.1 fvdl
801 1.17 hannken if (isc->chiptype != CHIP_I810)
802 1.14 scw return EINVAL;
803 1.14 scw
804 1.28 christos for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE)
805 1.28 christos WRITEGTT(offset, i | 3);
806 1.13 drochner mem->am_is_bound = 1;
807 1.1 fvdl return 0;
808 1.1 fvdl }
809 1.1 fvdl
810 1.1 fvdl static int
811 1.1 fvdl agp_i810_unbind_memory(struct agp_softc *sc, struct agp_memory *mem)
812 1.1 fvdl {
813 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
814 1.1 fvdl u_int32_t i;
815 1.1 fvdl
816 1.5 drochner if (mem->am_type == 2) {
817 1.28 christos WRITEGTT(mem->am_offset, 0);
818 1.5 drochner mem->am_offset = 0;
819 1.5 drochner mem->am_is_bound = 0;
820 1.1 fvdl return 0;
821 1.5 drochner }
822 1.1 fvdl
823 1.1 fvdl if (mem->am_type != 1)
824 1.1 fvdl return agp_generic_unbind_memory(sc, mem);
825 1.14 scw
826 1.17 hannken if (isc->chiptype != CHIP_I810)
827 1.14 scw return EINVAL;
828 1.1 fvdl
829 1.1 fvdl for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE)
830 1.28 christos WRITEGTT(i, 0);
831 1.13 drochner mem->am_is_bound = 0;
832 1.1 fvdl return 0;
833 1.1 fvdl }
834 1.41.6.3 jmcneill
835 1.41.6.3 jmcneill static pnp_status_t
836 1.41.6.3 jmcneill agp_i810_power(device_t dv, pnp_request_t req, void *opaque)
837 1.41.6.3 jmcneill {
838 1.41.6.3 jmcneill struct agp_softc *sc;
839 1.41.6.3 jmcneill struct agp_i810_softc *isc;
840 1.41.6.3 jmcneill pnp_state_t *pstate;
841 1.41.6.3 jmcneill
842 1.41.6.3 jmcneill sc = (struct agp_softc *)dv;
843 1.41.6.3 jmcneill isc = sc->as_chipc;
844 1.41.6.3 jmcneill
845 1.41.6.3 jmcneill switch (req) {
846 1.41.6.3 jmcneill case PNP_REQUEST_GET_CAPABILITIES:
847 1.41.6.3 jmcneill case PNP_REQUEST_GET_STATE:
848 1.41.6.3 jmcneill return agp_power(dv, req, opaque);
849 1.41.6.3 jmcneill case PNP_REQUEST_SET_STATE:
850 1.41.6.3 jmcneill pstate = opaque;
851 1.41.6.3 jmcneill switch (*pstate) {
852 1.41.6.3 jmcneill case PNP_STATE_D0:
853 1.41.6.3 jmcneill agp_power(dv, req, opaque);
854 1.41.6.3 jmcneill WRITE4(AGP_I810_PGTBL_CTL, isc->pgtblctl);
855 1.41.6.3 jmcneill break;
856 1.41.6.3 jmcneill case PNP_STATE_D3:
857 1.41.6.3 jmcneill isc->pgtblctl = READ4(AGP_I810_PGTBL_CTL);
858 1.41.6.3 jmcneill agp_power(dv, req, opaque);
859 1.41.6.3 jmcneill break;
860 1.41.6.3 jmcneill default:
861 1.41.6.3 jmcneill return PNP_STATUS_UNSUPPORTED;
862 1.41.6.3 jmcneill }
863 1.41.6.3 jmcneill break;
864 1.41.6.3 jmcneill default:
865 1.41.6.3 jmcneill return agp_power(dv, req, opaque);
866 1.41.6.3 jmcneill }
867 1.41.6.3 jmcneill
868 1.41.6.3 jmcneill return PNP_STATUS_SUCCESS;
869 1.41.6.3 jmcneill }
870