agp_i810.c revision 1.41.6.7 1 1.41.6.7 joerg /* $NetBSD: agp_i810.c,v 1.41.6.7 2007/10/01 05:37:31 joerg Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 2000 Doug Rabson
5 1.1 fvdl * Copyright (c) 2000 Ruslan Ermilov
6 1.1 fvdl * All rights reserved.
7 1.1 fvdl *
8 1.1 fvdl * Redistribution and use in source and binary forms, with or without
9 1.1 fvdl * modification, are permitted provided that the following conditions
10 1.1 fvdl * are met:
11 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
12 1.1 fvdl * notice, this list of conditions and the following disclaimer.
13 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
15 1.1 fvdl * documentation and/or other materials provided with the distribution.
16 1.1 fvdl *
17 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 fvdl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 fvdl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 fvdl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 fvdl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 fvdl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 fvdl * SUCH DAMAGE.
28 1.1 fvdl *
29 1.1 fvdl * $FreeBSD: src/sys/pci/agp_i810.c,v 1.4 2001/07/05 21:28:47 jhb Exp $
30 1.1 fvdl */
31 1.9 lukem
32 1.9 lukem #include <sys/cdefs.h>
33 1.41.6.7 joerg __KERNEL_RCSID(0, "$NetBSD: agp_i810.c,v 1.41.6.7 2007/10/01 05:37:31 joerg Exp $");
34 1.1 fvdl
35 1.1 fvdl #include <sys/param.h>
36 1.1 fvdl #include <sys/systm.h>
37 1.1 fvdl #include <sys/malloc.h>
38 1.1 fvdl #include <sys/kernel.h>
39 1.1 fvdl #include <sys/lock.h>
40 1.1 fvdl #include <sys/proc.h>
41 1.1 fvdl #include <sys/device.h>
42 1.1 fvdl #include <sys/conf.h>
43 1.1 fvdl
44 1.1 fvdl #include <uvm/uvm_extern.h>
45 1.1 fvdl
46 1.1 fvdl #include <dev/pci/pcivar.h>
47 1.1 fvdl #include <dev/pci/pcireg.h>
48 1.1 fvdl #include <dev/pci/pcidevs.h>
49 1.1 fvdl #include <dev/pci/agpvar.h>
50 1.1 fvdl #include <dev/pci/agpreg.h>
51 1.1 fvdl
52 1.1 fvdl #include <sys/agpio.h>
53 1.1 fvdl
54 1.1 fvdl #include <machine/bus.h>
55 1.1 fvdl
56 1.20 tron #include "agp_intel.h"
57 1.20 tron
58 1.1 fvdl #define READ1(off) bus_space_read_1(isc->bst, isc->bsh, off)
59 1.14 scw #define READ4(off) bus_space_read_4(isc->bst, isc->bsh, off)
60 1.1 fvdl #define WRITE4(off,v) bus_space_write_4(isc->bst, isc->bsh, off, v)
61 1.28 christos #define WRITEGTT(off, v) \
62 1.28 christos do { \
63 1.41.6.6 jmcneill if (isc->chiptype == CHIP_I915 || isc->chiptype == CHIP_G33) { \
64 1.28 christos bus_space_write_4(isc->gtt_bst, isc->gtt_bsh, \
65 1.28 christos (u_int32_t)((off) >> AGP_PAGE_SHIFT) * 4, \
66 1.28 christos (v)); \
67 1.41.6.4 jmcneill } else if (isc->chiptype == CHIP_I965) { \
68 1.41.6.4 jmcneill WRITE4(AGP_I965_GTT + \
69 1.41.6.4 jmcneill (u_int32_t)((off) >> AGP_PAGE_SHIFT) * 4, \
70 1.41.6.4 jmcneill (v)); \
71 1.28 christos } else { \
72 1.28 christos WRITE4(AGP_I810_GTT + \
73 1.28 christos (u_int32_t)((off) >> AGP_PAGE_SHIFT) * 4, \
74 1.28 christos (v)); \
75 1.28 christos } \
76 1.28 christos } while (0)
77 1.1 fvdl
78 1.14 scw #define CHIP_I810 0 /* i810/i815 */
79 1.17 hannken #define CHIP_I830 1 /* 830M/845G */
80 1.17 hannken #define CHIP_I855 2 /* 852GM/855GM/865G */
81 1.32 simonb #define CHIP_I915 3 /* 915G/915GM/945G/945GM */
82 1.41.6.5 jmcneill #define CHIP_I965 4 /* 965Q/965PM */
83 1.41.6.6 jmcneill #define CHIP_G33 5 /* G33/Q33/Q35 */
84 1.14 scw
85 1.1 fvdl struct agp_i810_softc {
86 1.1 fvdl u_int32_t initial_aperture; /* aperture size at startup */
87 1.1 fvdl struct agp_gatt *gatt;
88 1.14 scw int chiptype; /* i810-like or i830 */
89 1.14 scw u_int32_t dcache_size; /* i810 only */
90 1.14 scw u_int32_t stolen; /* number of i830/845 gtt entries
91 1.14 scw for stolen memory */
92 1.28 christos bus_space_tag_t bst; /* register bus_space tag */
93 1.28 christos bus_space_handle_t bsh; /* register bus_space handle */
94 1.28 christos bus_space_tag_t gtt_bst; /* GTT bus_space tag */
95 1.28 christos bus_space_handle_t gtt_bsh; /* GTT bus_space handle */
96 1.1 fvdl struct pci_attach_args vga_pa;
97 1.24 jmcneill
98 1.41.6.3 jmcneill u_int32_t pgtblctl;
99 1.1 fvdl };
100 1.1 fvdl
101 1.1 fvdl static u_int32_t agp_i810_get_aperture(struct agp_softc *);
102 1.1 fvdl static int agp_i810_set_aperture(struct agp_softc *, u_int32_t);
103 1.1 fvdl static int agp_i810_bind_page(struct agp_softc *, off_t, bus_addr_t);
104 1.1 fvdl static int agp_i810_unbind_page(struct agp_softc *, off_t);
105 1.1 fvdl static void agp_i810_flush_tlb(struct agp_softc *);
106 1.1 fvdl static int agp_i810_enable(struct agp_softc *, u_int32_t mode);
107 1.1 fvdl static struct agp_memory *agp_i810_alloc_memory(struct agp_softc *, int,
108 1.1 fvdl vsize_t);
109 1.1 fvdl static int agp_i810_free_memory(struct agp_softc *, struct agp_memory *);
110 1.1 fvdl static int agp_i810_bind_memory(struct agp_softc *, struct agp_memory *, off_t);
111 1.1 fvdl static int agp_i810_unbind_memory(struct agp_softc *, struct agp_memory *);
112 1.1 fvdl
113 1.41.6.7 joerg static void agp_i810_resume(device_t);
114 1.41.6.3 jmcneill static int agp_i810_init(struct agp_softc *);
115 1.41.6.3 jmcneill
116 1.26 thorpej static struct agp_methods agp_i810_methods = {
117 1.1 fvdl agp_i810_get_aperture,
118 1.1 fvdl agp_i810_set_aperture,
119 1.1 fvdl agp_i810_bind_page,
120 1.1 fvdl agp_i810_unbind_page,
121 1.1 fvdl agp_i810_flush_tlb,
122 1.1 fvdl agp_i810_enable,
123 1.1 fvdl agp_i810_alloc_memory,
124 1.1 fvdl agp_i810_free_memory,
125 1.1 fvdl agp_i810_bind_memory,
126 1.1 fvdl agp_i810_unbind_memory,
127 1.1 fvdl };
128 1.1 fvdl
129 1.6 thorpej /* XXXthorpej -- duplicated code (see arch/i386/pci/pchb.c) */
130 1.1 fvdl static int
131 1.1 fvdl agp_i810_vgamatch(struct pci_attach_args *pa)
132 1.1 fvdl {
133 1.6 thorpej
134 1.2 fvdl if (PCI_CLASS(pa->pa_class) != PCI_CLASS_DISPLAY ||
135 1.2 fvdl PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_DISPLAY_VGA)
136 1.6 thorpej return (0);
137 1.6 thorpej
138 1.1 fvdl switch (PCI_PRODUCT(pa->pa_id)) {
139 1.1 fvdl case PCI_PRODUCT_INTEL_82810_GC:
140 1.1 fvdl case PCI_PRODUCT_INTEL_82810_DC100_GC:
141 1.1 fvdl case PCI_PRODUCT_INTEL_82810E_GC:
142 1.1 fvdl case PCI_PRODUCT_INTEL_82815_FULL_GRAPH:
143 1.14 scw case PCI_PRODUCT_INTEL_82830MP_IV:
144 1.14 scw case PCI_PRODUCT_INTEL_82845G_IGD:
145 1.17 hannken case PCI_PRODUCT_INTEL_82855GM_IGD:
146 1.18 tron case PCI_PRODUCT_INTEL_82865_IGD:
147 1.28 christos case PCI_PRODUCT_INTEL_82915G_IGD:
148 1.28 christos case PCI_PRODUCT_INTEL_82915GM_IGD:
149 1.32 simonb case PCI_PRODUCT_INTEL_82945P_IGD:
150 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD:
151 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD_1:
152 1.41.6.4 jmcneill case PCI_PRODUCT_INTEL_82965Q_IGD:
153 1.41.6.4 jmcneill case PCI_PRODUCT_INTEL_82965Q_IGD_1:
154 1.41.6.5 jmcneill case PCI_PRODUCT_INTEL_82965PM_IGD:
155 1.41.6.5 jmcneill case PCI_PRODUCT_INTEL_82965PM_IGD_1:
156 1.41.6.6 jmcneill case PCI_PRODUCT_INTEL_82G33_IGD:
157 1.41.6.6 jmcneill case PCI_PRODUCT_INTEL_82G33_IGD_1:
158 1.6 thorpej return (1);
159 1.1 fvdl }
160 1.1 fvdl
161 1.6 thorpej return (0);
162 1.1 fvdl }
163 1.1 fvdl
164 1.41.6.4 jmcneill static int
165 1.41.6.4 jmcneill agp_i965_map_aperture(struct pci_attach_args *pa, struct agp_softc *sc, int reg)
166 1.41.6.4 jmcneill {
167 1.41.6.4 jmcneill /*
168 1.41.6.4 jmcneill * Find the aperture. Don't map it (yet), this would
169 1.41.6.4 jmcneill * eat KVA.
170 1.41.6.4 jmcneill */
171 1.41.6.4 jmcneill if (pci_mapreg_info(pa->pa_pc, pa->pa_tag, reg,
172 1.41.6.4 jmcneill PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_64BIT, &sc->as_apaddr, &sc->as_apsize,
173 1.41.6.4 jmcneill &sc->as_apflags) != 0)
174 1.41.6.4 jmcneill return ENXIO;
175 1.41.6.4 jmcneill
176 1.41.6.4 jmcneill sc->as_apt = pa->pa_memt;
177 1.41.6.4 jmcneill
178 1.41.6.4 jmcneill return 0;
179 1.41.6.4 jmcneill }
180 1.41.6.4 jmcneill
181 1.1 fvdl int
182 1.1 fvdl agp_i810_attach(struct device *parent, struct device *self, void *aux)
183 1.1 fvdl {
184 1.1 fvdl struct agp_softc *sc = (void *)self;
185 1.1 fvdl struct agp_i810_softc *isc;
186 1.1 fvdl struct agp_gatt *gatt;
187 1.28 christos int error, apbase;
188 1.37 drochner bus_size_t mmadrsize;
189 1.41.6.7 joerg pnp_status_t pnp_status;
190 1.1 fvdl
191 1.10 tsutsui isc = malloc(sizeof *isc, M_AGP, M_NOWAIT|M_ZERO);
192 1.1 fvdl if (isc == NULL) {
193 1.15 thorpej aprint_error(": can't allocate chipset-specific softc\n");
194 1.1 fvdl return ENOMEM;
195 1.1 fvdl }
196 1.1 fvdl sc->as_chipc = isc;
197 1.1 fvdl sc->as_methods = &agp_i810_methods;
198 1.1 fvdl
199 1.1 fvdl if (pci_find_device(&isc->vga_pa, agp_i810_vgamatch) == 0) {
200 1.20 tron #if NAGP_INTEL > 0
201 1.19 tron const struct pci_attach_args *pa = aux;
202 1.19 tron
203 1.19 tron switch (PCI_PRODUCT(pa->pa_id)) {
204 1.19 tron case PCI_PRODUCT_INTEL_82840_HB:
205 1.19 tron case PCI_PRODUCT_INTEL_82865_HB:
206 1.21 tron case PCI_PRODUCT_INTEL_82845G_DRAM:
207 1.23 xtraeme case PCI_PRODUCT_INTEL_82815_FULL_HUB:
208 1.19 tron return agp_intel_attach(parent, self, aux);
209 1.20 tron }
210 1.20 tron #endif
211 1.15 thorpej aprint_error(": can't find internal VGA device config space\n");
212 1.1 fvdl free(isc, M_AGP);
213 1.1 fvdl return ENOENT;
214 1.1 fvdl }
215 1.1 fvdl
216 1.1 fvdl /* XXXfvdl */
217 1.1 fvdl sc->as_dmat = isc->vga_pa.pa_dmat;
218 1.1 fvdl
219 1.14 scw switch (PCI_PRODUCT(isc->vga_pa.pa_id)) {
220 1.14 scw case PCI_PRODUCT_INTEL_82810_GC:
221 1.14 scw case PCI_PRODUCT_INTEL_82810_DC100_GC:
222 1.14 scw case PCI_PRODUCT_INTEL_82810E_GC:
223 1.14 scw case PCI_PRODUCT_INTEL_82815_FULL_GRAPH:
224 1.14 scw isc->chiptype = CHIP_I810;
225 1.14 scw break;
226 1.14 scw case PCI_PRODUCT_INTEL_82830MP_IV:
227 1.14 scw case PCI_PRODUCT_INTEL_82845G_IGD:
228 1.14 scw isc->chiptype = CHIP_I830;
229 1.14 scw break;
230 1.17 hannken case PCI_PRODUCT_INTEL_82855GM_IGD:
231 1.18 tron case PCI_PRODUCT_INTEL_82865_IGD:
232 1.17 hannken isc->chiptype = CHIP_I855;
233 1.17 hannken break;
234 1.28 christos case PCI_PRODUCT_INTEL_82915G_IGD:
235 1.28 christos case PCI_PRODUCT_INTEL_82915GM_IGD:
236 1.32 simonb case PCI_PRODUCT_INTEL_82945P_IGD:
237 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD:
238 1.32 simonb case PCI_PRODUCT_INTEL_82945GM_IGD_1:
239 1.28 christos isc->chiptype = CHIP_I915;
240 1.28 christos break;
241 1.41.6.4 jmcneill case PCI_PRODUCT_INTEL_82965Q_IGD:
242 1.41.6.4 jmcneill case PCI_PRODUCT_INTEL_82965Q_IGD_1:
243 1.41.6.5 jmcneill case PCI_PRODUCT_INTEL_82965PM_IGD:
244 1.41.6.5 jmcneill case PCI_PRODUCT_INTEL_82965PM_IGD_1:
245 1.41.6.4 jmcneill isc->chiptype = CHIP_I965;
246 1.41.6.4 jmcneill break;
247 1.41.6.6 jmcneill case PCI_PRODUCT_INTEL_82G33_IGD:
248 1.41.6.6 jmcneill case PCI_PRODUCT_INTEL_82G33_IGD_1:
249 1.41.6.6 jmcneill isc->chiptype = CHIP_G33;
250 1.41.6.6 jmcneill break;
251 1.14 scw }
252 1.14 scw
253 1.41.6.6 jmcneill switch (isc->chiptype) {
254 1.41.6.6 jmcneill case CHIP_I915:
255 1.41.6.6 jmcneill case CHIP_G33:
256 1.41.6.6 jmcneill apbase = AGP_I915_GMADR;
257 1.41.6.6 jmcneill break;
258 1.41.6.6 jmcneill default:
259 1.41.6.6 jmcneill apbase = AGP_I810_GMADR;
260 1.41.6.6 jmcneill break;
261 1.41.6.6 jmcneill }
262 1.41.6.4 jmcneill if (isc->chiptype == CHIP_I965) {
263 1.41.6.4 jmcneill error = agp_i965_map_aperture(&isc->vga_pa, sc, AGP_I965_GMADR);
264 1.41.6.4 jmcneill } else {
265 1.41.6.4 jmcneill error = agp_map_aperture(&isc->vga_pa, sc, apbase);
266 1.41.6.4 jmcneill }
267 1.1 fvdl if (error != 0) {
268 1.28 christos aprint_error(": can't map aperture\n");
269 1.28 christos free(isc, M_AGP);
270 1.1 fvdl return error;
271 1.1 fvdl }
272 1.1 fvdl
273 1.41.6.6 jmcneill if (isc->chiptype == CHIP_I915 || isc->chiptype == CHIP_G33) {
274 1.28 christos error = pci_mapreg_map(&isc->vga_pa, AGP_I915_MMADR,
275 1.39 drochner PCI_MAPREG_TYPE_MEM, 0, &isc->bst, &isc->bsh,
276 1.39 drochner NULL, &mmadrsize);
277 1.28 christos if (error != 0) {
278 1.28 christos aprint_error(": can't map mmadr registers\n");
279 1.28 christos agp_generic_detach(sc);
280 1.28 christos return error;
281 1.28 christos }
282 1.28 christos error = pci_mapreg_map(&isc->vga_pa, AGP_I915_GTTADR,
283 1.28 christos PCI_MAPREG_TYPE_MEM, 0, &isc->gtt_bst, &isc->gtt_bsh,
284 1.28 christos NULL, NULL);
285 1.28 christos if (error != 0) {
286 1.28 christos aprint_error(": can't map gttadr registers\n");
287 1.28 christos /* XXX we should release mmadr here */
288 1.28 christos agp_generic_detach(sc);
289 1.28 christos return error;
290 1.28 christos }
291 1.41.6.4 jmcneill } else if (isc->chiptype == CHIP_I965) {
292 1.41.6.4 jmcneill error = pci_mapreg_map(&isc->vga_pa, AGP_I965_MMADR,
293 1.41.6.4 jmcneill PCI_MAPREG_TYPE_MEM, 0, &isc->bst, &isc->bsh,
294 1.41.6.4 jmcneill NULL, &mmadrsize);
295 1.41.6.4 jmcneill if (error != 0) {
296 1.41.6.4 jmcneill aprint_error(": can't map mmadr registers\n");
297 1.41.6.4 jmcneill agp_generic_detach(sc);
298 1.41.6.4 jmcneill return error;
299 1.41.6.4 jmcneill }
300 1.28 christos } else {
301 1.28 christos error = pci_mapreg_map(&isc->vga_pa, AGP_I810_MMADR,
302 1.39 drochner PCI_MAPREG_TYPE_MEM, 0, &isc->bst, &isc->bsh,
303 1.39 drochner NULL, &mmadrsize);
304 1.28 christos if (error != 0) {
305 1.28 christos aprint_error(": can't map mmadr registers\n");
306 1.28 christos agp_generic_detach(sc);
307 1.28 christos return error;
308 1.28 christos }
309 1.28 christos }
310 1.28 christos
311 1.1 fvdl isc->initial_aperture = AGP_GET_APERTURE(sc);
312 1.1 fvdl
313 1.14 scw gatt = malloc(sizeof(struct agp_gatt), M_AGP, M_NOWAIT);
314 1.14 scw if (!gatt) {
315 1.14 scw agp_generic_detach(sc);
316 1.14 scw return ENOMEM;
317 1.14 scw }
318 1.14 scw isc->gatt = gatt;
319 1.14 scw
320 1.14 scw gatt->ag_entries = AGP_GET_APERTURE(sc) >> AGP_PAGE_SHIFT;
321 1.1 fvdl
322 1.41.6.7 joerg pnp_status = pci_generic_power_register(self,
323 1.41.6.7 joerg isc->vga_pa.pa_pc, isc->vga_pa.pa_tag, NULL, agp_i810_resume);
324 1.41.6.7 joerg
325 1.41.6.7 joerg if (pnp_status != PNP_STATUS_SUCCESS)
326 1.41.6.3 jmcneill aprint_error("%s: couldn't establish power handler\n",
327 1.41.6.7 joerg device_xname(self));
328 1.41.6.3 jmcneill
329 1.41.6.3 jmcneill return agp_i810_init(sc);
330 1.41.6.3 jmcneill }
331 1.41.6.3 jmcneill
332 1.41.6.3 jmcneill static int agp_i810_init(struct agp_softc *sc)
333 1.41.6.3 jmcneill {
334 1.41.6.3 jmcneill struct agp_i810_softc *isc;
335 1.41.6.3 jmcneill struct agp_gatt *gatt;
336 1.41.6.3 jmcneill
337 1.41.6.3 jmcneill isc = sc->as_chipc;
338 1.41.6.3 jmcneill gatt = isc->gatt;
339 1.41.6.3 jmcneill
340 1.14 scw if (isc->chiptype == CHIP_I810) {
341 1.36 christos void *virtual;
342 1.14 scw int dummyseg;
343 1.31 tron
344 1.14 scw /* Some i810s have on-chip memory called dcache */
345 1.14 scw if (READ1(AGP_I810_DRT) & AGP_I810_DRT_POPULATED)
346 1.14 scw isc->dcache_size = 4 * 1024 * 1024;
347 1.14 scw else
348 1.14 scw isc->dcache_size = 0;
349 1.14 scw
350 1.14 scw /* According to the specs the gatt on the i810 must be 64k */
351 1.14 scw if (agp_alloc_dmamem(sc->as_dmat, 64 * 1024,
352 1.31 tron 0, &gatt->ag_dmamap, &virtual, &gatt->ag_physical,
353 1.31 tron &gatt->ag_dmaseg, 1, &dummyseg) != 0) {
354 1.14 scw free(gatt, M_AGP);
355 1.1 fvdl agp_generic_detach(sc);
356 1.1 fvdl return ENOMEM;
357 1.1 fvdl }
358 1.31 tron gatt->ag_virtual = (uint32_t *)virtual;
359 1.14 scw gatt->ag_size = gatt->ag_entries * sizeof(u_int32_t);
360 1.14 scw memset(gatt->ag_virtual, 0, gatt->ag_size);
361 1.25 perry
362 1.14 scw agp_flush_cache();
363 1.14 scw /* Install the GATT. */
364 1.14 scw WRITE4(AGP_I810_PGTBL_CTL, gatt->ag_physical | 1);
365 1.17 hannken } else if (isc->chiptype == CHIP_I830) {
366 1.14 scw /* The i830 automatically initializes the 128k gatt on boot. */
367 1.14 scw pcireg_t reg;
368 1.14 scw u_int32_t pgtblctl;
369 1.14 scw u_int16_t gcc1;
370 1.14 scw
371 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
372 1.14 scw gcc1 = (u_int16_t)(reg >> 16);
373 1.14 scw switch (gcc1 & AGP_I830_GCC1_GMS) {
374 1.14 scw case AGP_I830_GCC1_GMS_STOLEN_512:
375 1.14 scw isc->stolen = (512 - 132) * 1024 / 4096;
376 1.14 scw break;
377 1.25 perry case AGP_I830_GCC1_GMS_STOLEN_1024:
378 1.14 scw isc->stolen = (1024 - 132) * 1024 / 4096;
379 1.14 scw break;
380 1.25 perry case AGP_I830_GCC1_GMS_STOLEN_8192:
381 1.14 scw isc->stolen = (8192 - 132) * 1024 / 4096;
382 1.14 scw break;
383 1.14 scw default:
384 1.14 scw isc->stolen = 0;
385 1.15 thorpej aprint_error(
386 1.15 thorpej ": unknown memory configuration, disabling\n");
387 1.14 scw agp_generic_detach(sc);
388 1.14 scw return EINVAL;
389 1.14 scw }
390 1.41.6.3 jmcneill
391 1.14 scw if (isc->stolen > 0) {
392 1.17 hannken aprint_error(": detected %dk stolen memory\n%s",
393 1.17 hannken isc->stolen * 4, sc->as_dev.dv_xname);
394 1.14 scw }
395 1.17 hannken
396 1.17 hannken /* GATT address is already in there, make sure it's enabled */
397 1.17 hannken pgtblctl = READ4(AGP_I810_PGTBL_CTL);
398 1.17 hannken pgtblctl |= 1;
399 1.17 hannken WRITE4(AGP_I810_PGTBL_CTL, pgtblctl);
400 1.17 hannken
401 1.17 hannken gatt->ag_physical = pgtblctl & ~1;
402 1.41.6.4 jmcneill } else if (isc->chiptype == CHIP_I855 || isc->chiptype == CHIP_I915 ||
403 1.41.6.6 jmcneill isc->chiptype == CHIP_I965 || isc->chiptype == CHIP_G33) {
404 1.17 hannken pcireg_t reg;
405 1.41.6.4 jmcneill u_int32_t pgtblctl, stolen;
406 1.17 hannken u_int16_t gcc1;
407 1.17 hannken
408 1.41.6.6 jmcneill reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I855_GCC1);
409 1.41.6.6 jmcneill gcc1 = (u_int16_t)(reg >> 16);
410 1.41.6.6 jmcneill
411 1.41.6.4 jmcneill /* Stolen memory is set up at the beginning of the aperture by
412 1.41.6.4 jmcneill * the BIOS, consisting of the GATT followed by 4kb for the
413 1.41.6.4 jmcneill * BIOS display.
414 1.41.6.4 jmcneill */
415 1.41.6.4 jmcneill switch (isc->chiptype) {
416 1.41.6.4 jmcneill case CHIP_I855:
417 1.41.6.4 jmcneill stolen = 128 + 4;
418 1.17 hannken break;
419 1.41.6.4 jmcneill case CHIP_I915:
420 1.41.6.4 jmcneill stolen = 256 + 4;
421 1.17 hannken break;
422 1.41.6.4 jmcneill case CHIP_I965:
423 1.41.6.4 jmcneill stolen = 512 + 4;
424 1.17 hannken break;
425 1.41.6.6 jmcneill case CHIP_G33:
426 1.41.6.6 jmcneill switch (gcc1 & AGP_G33_PGTBL_SIZE_MASK) {
427 1.41.6.6 jmcneill case AGP_G33_PGTBL_SIZE_1M:
428 1.41.6.6 jmcneill stolen = 1024 + 4;
429 1.41.6.6 jmcneill break;
430 1.41.6.6 jmcneill case AGP_G33_PGTBL_SIZE_2M:
431 1.41.6.6 jmcneill stolen = 2048 + 4;
432 1.41.6.6 jmcneill break;
433 1.41.6.6 jmcneill default:
434 1.41.6.6 jmcneill aprint_error(": bad gtt size\n");
435 1.41.6.6 jmcneill agp_generic_detach(sc);
436 1.41.6.6 jmcneill return EINVAL;
437 1.41.6.6 jmcneill }
438 1.41.6.6 jmcneill break;
439 1.17 hannken default:
440 1.41.6.4 jmcneill aprint_error(": bad chiptype\n");
441 1.17 hannken agp_generic_detach(sc);
442 1.17 hannken return EINVAL;
443 1.41.6.4 jmcneill }
444 1.14 scw
445 1.41.6.4 jmcneill switch (gcc1 & AGP_I855_GCC1_GMS) {
446 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_1M:
447 1.41.6.4 jmcneill isc->stolen = (1024 - stolen) * 1024 / 4096;
448 1.28 christos break;
449 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_4M:
450 1.41.6.4 jmcneill isc->stolen = (4096 - stolen) * 1024 / 4096;
451 1.28 christos break;
452 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_8M:
453 1.41.6.4 jmcneill isc->stolen = (8192 - stolen) * 1024 / 4096;
454 1.28 christos break;
455 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_16M:
456 1.41.6.4 jmcneill isc->stolen = (16384 - stolen) * 1024 / 4096;
457 1.41 sborrill break;
458 1.41.6.4 jmcneill case AGP_I855_GCC1_GMS_STOLEN_32M:
459 1.41.6.4 jmcneill isc->stolen = (32768 - stolen) * 1024 / 4096;
460 1.41 sborrill break;
461 1.41 sborrill case AGP_I915_GCC1_GMS_STOLEN_48M:
462 1.41.6.4 jmcneill isc->stolen = (49152 - stolen) * 1024 / 4096;
463 1.41 sborrill break;
464 1.41 sborrill case AGP_I915_GCC1_GMS_STOLEN_64M:
465 1.41.6.4 jmcneill isc->stolen = (65536 - stolen) * 1024 / 4096;
466 1.41 sborrill break;
467 1.28 christos default:
468 1.28 christos isc->stolen = 0;
469 1.28 christos aprint_error(
470 1.28 christos ": unknown memory configuration, disabling\n");
471 1.28 christos agp_generic_detach(sc);
472 1.28 christos return EINVAL;
473 1.28 christos }
474 1.28 christos if (isc->stolen > 0) {
475 1.28 christos aprint_error(": detected %dk stolen memory\n%s",
476 1.28 christos isc->stolen * 4, sc->as_dev.dv_xname);
477 1.28 christos }
478 1.28 christos
479 1.28 christos /* GATT address is already in there, make sure it's enabled */
480 1.28 christos pgtblctl = READ4(AGP_I810_PGTBL_CTL);
481 1.28 christos pgtblctl |= 1;
482 1.28 christos WRITE4(AGP_I810_PGTBL_CTL, pgtblctl);
483 1.28 christos
484 1.28 christos gatt->ag_physical = pgtblctl & ~1;
485 1.1 fvdl }
486 1.1 fvdl
487 1.1 fvdl /*
488 1.1 fvdl * Make sure the chipset can see everything.
489 1.1 fvdl */
490 1.1 fvdl agp_flush_cache();
491 1.14 scw
492 1.40 christos #if 0
493 1.37 drochner /*
494 1.37 drochner * another device (drm) may need access to this region
495 1.37 drochner * we do not need it anymore
496 1.37 drochner */
497 1.37 drochner bus_space_unmap(isc->bst, isc->bsh, mmadrsize);
498 1.40 christos #endif
499 1.37 drochner
500 1.1 fvdl return 0;
501 1.1 fvdl }
502 1.1 fvdl
503 1.1 fvdl #if 0
504 1.1 fvdl static int
505 1.1 fvdl agp_i810_detach(struct agp_softc *sc)
506 1.1 fvdl {
507 1.1 fvdl int error;
508 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
509 1.1 fvdl
510 1.1 fvdl error = agp_generic_detach(sc);
511 1.1 fvdl if (error)
512 1.1 fvdl return error;
513 1.1 fvdl
514 1.1 fvdl /* Clear the GATT base. */
515 1.14 scw if (sc->chiptype == CHIP_I810) {
516 1.14 scw WRITE4(AGP_I810_PGTBL_CTL, 0);
517 1.14 scw } else {
518 1.14 scw unsigned int pgtblctl;
519 1.14 scw pgtblctl = READ4(AGP_I810_PGTBL_CTL);
520 1.14 scw pgtblctl &= ~1;
521 1.14 scw WRITE4(AGP_I810_PGTBL_CTL, pgtblctl);
522 1.14 scw }
523 1.1 fvdl
524 1.1 fvdl /* Put the aperture back the way it started. */
525 1.1 fvdl AGP_SET_APERTURE(sc, isc->initial_aperture);
526 1.1 fvdl
527 1.14 scw if (sc->chiptype == CHIP_I810) {
528 1.14 scw agp_free_dmamem(sc->as_dmat, gatt->ag_size, gatt->ag_dmamap,
529 1.36 christos (void *)gatt->ag_virtual, &gatt->ag_dmaseg, 1);
530 1.14 scw }
531 1.14 scw free(sc->gatt, M_AGP);
532 1.1 fvdl
533 1.1 fvdl return 0;
534 1.1 fvdl }
535 1.1 fvdl #endif
536 1.1 fvdl
537 1.1 fvdl static u_int32_t
538 1.1 fvdl agp_i810_get_aperture(struct agp_softc *sc)
539 1.1 fvdl {
540 1.14 scw struct agp_i810_softc *isc = sc->as_chipc;
541 1.14 scw pcireg_t reg;
542 1.41.6.4 jmcneill u_int16_t miscc, gcc1, msac;
543 1.14 scw
544 1.41.6.4 jmcneill switch (isc->chiptype) {
545 1.41.6.4 jmcneill case CHIP_I810:
546 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I810_SMRAM);
547 1.14 scw miscc = (u_int16_t)(reg >> 16);
548 1.14 scw if ((miscc & AGP_I810_MISCC_WINSIZE) ==
549 1.14 scw AGP_I810_MISCC_WINSIZE_32)
550 1.14 scw return 32 * 1024 * 1024;
551 1.14 scw else
552 1.14 scw return 64 * 1024 * 1024;
553 1.41.6.4 jmcneill case CHIP_I830:
554 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
555 1.14 scw gcc1 = (u_int16_t)(reg >> 16);
556 1.14 scw if ((gcc1 & AGP_I830_GCC1_GMASIZE) == AGP_I830_GCC1_GMASIZE_64)
557 1.14 scw return 64 * 1024 * 1024;
558 1.14 scw else
559 1.14 scw return 128 * 1024 * 1024;
560 1.41.6.4 jmcneill case CHIP_I855:
561 1.17 hannken return 128 * 1024 * 1024;
562 1.41.6.4 jmcneill case CHIP_I915:
563 1.41.6.6 jmcneill case CHIP_G33:
564 1.28 christos reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I915_MSAC);
565 1.28 christos msac = (u_int16_t)(reg >> 16);
566 1.28 christos if (msac & AGP_I915_MSAC_APER_128M)
567 1.28 christos return 128 * 1024 * 1024;
568 1.28 christos else
569 1.28 christos return 256 * 1024 * 1024;
570 1.41.6.4 jmcneill case CHIP_I965:
571 1.41.6.4 jmcneill return 512 * 1024 * 1024;
572 1.41.6.4 jmcneill default:
573 1.41.6.4 jmcneill aprint_error(": Unknown chipset\n");
574 1.14 scw }
575 1.41.6.4 jmcneill
576 1.41.6.4 jmcneill return 0;
577 1.1 fvdl }
578 1.1 fvdl
579 1.1 fvdl static int
580 1.1 fvdl agp_i810_set_aperture(struct agp_softc *sc, u_int32_t aperture)
581 1.1 fvdl {
582 1.14 scw struct agp_i810_softc *isc = sc->as_chipc;
583 1.14 scw pcireg_t reg;
584 1.41.6.4 jmcneill u_int16_t miscc, gcc1;
585 1.14 scw
586 1.41.6.4 jmcneill switch (isc->chiptype) {
587 1.41.6.4 jmcneill case CHIP_I810:
588 1.14 scw /*
589 1.14 scw * Double check for sanity.
590 1.14 scw */
591 1.14 scw if (aperture != (32 * 1024 * 1024) &&
592 1.14 scw aperture != (64 * 1024 * 1024)) {
593 1.14 scw printf("%s: bad aperture size %d\n",
594 1.14 scw sc->as_dev.dv_xname, aperture);
595 1.14 scw return EINVAL;
596 1.14 scw }
597 1.1 fvdl
598 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I810_SMRAM);
599 1.14 scw miscc = (u_int16_t)(reg >> 16);
600 1.14 scw miscc &= ~AGP_I810_MISCC_WINSIZE;
601 1.14 scw if (aperture == 32 * 1024 * 1024)
602 1.14 scw miscc |= AGP_I810_MISCC_WINSIZE_32;
603 1.14 scw else
604 1.14 scw miscc |= AGP_I810_MISCC_WINSIZE_64;
605 1.14 scw
606 1.14 scw reg &= 0x0000ffff;
607 1.14 scw reg |= ((pcireg_t)miscc) << 16;
608 1.14 scw pci_conf_write(sc->as_pc, sc->as_tag, AGP_I810_SMRAM, reg);
609 1.41.6.4 jmcneill break;
610 1.41.6.4 jmcneill case CHIP_I830:
611 1.14 scw if (aperture != (64 * 1024 * 1024) &&
612 1.14 scw aperture != (128 * 1024 * 1024)) {
613 1.14 scw printf("%s: bad aperture size %d\n",
614 1.14 scw sc->as_dev.dv_xname, aperture);
615 1.14 scw return EINVAL;
616 1.14 scw }
617 1.14 scw reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I830_GCC0);
618 1.14 scw gcc1 = (u_int16_t)(reg >> 16);
619 1.14 scw gcc1 &= ~AGP_I830_GCC1_GMASIZE;
620 1.14 scw if (aperture == 64 * 1024 * 1024)
621 1.14 scw gcc1 |= AGP_I830_GCC1_GMASIZE_64;
622 1.14 scw else
623 1.14 scw gcc1 |= AGP_I830_GCC1_GMASIZE_128;
624 1.14 scw
625 1.14 scw reg &= 0x0000ffff;
626 1.14 scw reg |= ((pcireg_t)gcc1) << 16;
627 1.14 scw pci_conf_write(sc->as_pc, sc->as_tag, AGP_I830_GCC0, reg);
628 1.41.6.4 jmcneill break;
629 1.41.6.4 jmcneill case CHIP_I855:
630 1.41.6.4 jmcneill case CHIP_I915:
631 1.28 christos if (aperture != agp_i810_get_aperture(sc)) {
632 1.17 hannken printf("%s: bad aperture size %d\n",
633 1.17 hannken sc->as_dev.dv_xname, aperture);
634 1.17 hannken return EINVAL;
635 1.17 hannken }
636 1.41.6.4 jmcneill break;
637 1.41.6.4 jmcneill case CHIP_I965:
638 1.41.6.4 jmcneill if (aperture != 512 * 1024 * 1024) {
639 1.41.6.4 jmcneill printf("%s: bad aperture size %d\n",
640 1.41.6.4 jmcneill sc->as_dev.dv_xname, aperture);
641 1.41.6.4 jmcneill return EINVAL;
642 1.41.6.4 jmcneill }
643 1.41.6.4 jmcneill break;
644 1.1 fvdl }
645 1.1 fvdl
646 1.1 fvdl return 0;
647 1.1 fvdl }
648 1.1 fvdl
649 1.1 fvdl static int
650 1.1 fvdl agp_i810_bind_page(struct agp_softc *sc, off_t offset, bus_addr_t physical)
651 1.1 fvdl {
652 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
653 1.1 fvdl
654 1.14 scw if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT)) {
655 1.29 rpaulo #ifdef AGP_DEBUG
656 1.14 scw printf("%s: failed: offset 0x%08x, shift %d, entries %d\n",
657 1.14 scw sc->as_dev.dv_xname, (int)offset, AGP_PAGE_SHIFT,
658 1.14 scw isc->gatt->ag_entries);
659 1.14 scw #endif
660 1.1 fvdl return EINVAL;
661 1.14 scw }
662 1.14 scw
663 1.17 hannken if (isc->chiptype != CHIP_I830) {
664 1.14 scw if ((offset >> AGP_PAGE_SHIFT) < isc->stolen) {
665 1.29 rpaulo #ifdef AGP_DEBUG
666 1.14 scw printf("%s: trying to bind into stolen memory",
667 1.14 scw sc->as_dev.dv_xname);
668 1.14 scw #endif
669 1.14 scw return EINVAL;
670 1.14 scw }
671 1.14 scw }
672 1.1 fvdl
673 1.28 christos WRITEGTT(offset, physical | 1);
674 1.1 fvdl return 0;
675 1.1 fvdl }
676 1.1 fvdl
677 1.1 fvdl static int
678 1.1 fvdl agp_i810_unbind_page(struct agp_softc *sc, off_t offset)
679 1.1 fvdl {
680 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
681 1.1 fvdl
682 1.1 fvdl if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT))
683 1.1 fvdl return EINVAL;
684 1.1 fvdl
685 1.17 hannken if (isc->chiptype != CHIP_I810 ) {
686 1.14 scw if ((offset >> AGP_PAGE_SHIFT) < isc->stolen) {
687 1.29 rpaulo #ifdef AGP_DEBUG
688 1.14 scw printf("%s: trying to unbind from stolen memory",
689 1.14 scw sc->as_dev.dv_xname);
690 1.14 scw #endif
691 1.14 scw return EINVAL;
692 1.14 scw }
693 1.14 scw }
694 1.14 scw
695 1.28 christos WRITEGTT(offset, 0);
696 1.1 fvdl return 0;
697 1.1 fvdl }
698 1.1 fvdl
699 1.1 fvdl /*
700 1.1 fvdl * Writing via memory mapped registers already flushes all TLBs.
701 1.1 fvdl */
702 1.1 fvdl static void
703 1.35 christos agp_i810_flush_tlb(struct agp_softc *sc)
704 1.1 fvdl {
705 1.1 fvdl }
706 1.1 fvdl
707 1.1 fvdl static int
708 1.35 christos agp_i810_enable(struct agp_softc *sc, u_int32_t mode)
709 1.1 fvdl {
710 1.1 fvdl
711 1.1 fvdl return 0;
712 1.1 fvdl }
713 1.1 fvdl
714 1.1 fvdl static struct agp_memory *
715 1.1 fvdl agp_i810_alloc_memory(struct agp_softc *sc, int type, vsize_t size)
716 1.1 fvdl {
717 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
718 1.1 fvdl struct agp_memory *mem;
719 1.1 fvdl
720 1.29 rpaulo #ifdef AGP_DEBUG
721 1.28 christos printf("AGP: alloc(%d, 0x%x)\n", type, (int) size);
722 1.28 christos #endif
723 1.28 christos
724 1.1 fvdl if ((size & (AGP_PAGE_SIZE - 1)) != 0)
725 1.1 fvdl return 0;
726 1.1 fvdl
727 1.1 fvdl if (sc->as_allocated + size > sc->as_maxmem)
728 1.1 fvdl return 0;
729 1.1 fvdl
730 1.1 fvdl if (type == 1) {
731 1.1 fvdl /*
732 1.1 fvdl * Mapping local DRAM into GATT.
733 1.1 fvdl */
734 1.17 hannken if (isc->chiptype != CHIP_I810 )
735 1.14 scw return 0;
736 1.1 fvdl if (size != isc->dcache_size)
737 1.1 fvdl return 0;
738 1.1 fvdl } else if (type == 2) {
739 1.1 fvdl /*
740 1.28 christos * Bogus mapping for the hardware cursor.
741 1.1 fvdl */
742 1.28 christos if (size != AGP_PAGE_SIZE && size != 4 * AGP_PAGE_SIZE)
743 1.1 fvdl return 0;
744 1.1 fvdl }
745 1.1 fvdl
746 1.10 tsutsui mem = malloc(sizeof *mem, M_AGP, M_WAITOK|M_ZERO);
747 1.1 fvdl if (mem == NULL)
748 1.1 fvdl return NULL;
749 1.1 fvdl mem->am_id = sc->as_nextid++;
750 1.1 fvdl mem->am_size = size;
751 1.1 fvdl mem->am_type = type;
752 1.1 fvdl
753 1.1 fvdl if (type == 2) {
754 1.1 fvdl /*
755 1.28 christos * Allocate and wire down the memory now so that we can
756 1.1 fvdl * get its physical address.
757 1.1 fvdl */
758 1.1 fvdl mem->am_dmaseg = malloc(sizeof *mem->am_dmaseg, M_AGP,
759 1.1 fvdl M_WAITOK);
760 1.1 fvdl if (mem->am_dmaseg == NULL) {
761 1.1 fvdl free(mem, M_AGP);
762 1.1 fvdl return NULL;
763 1.1 fvdl }
764 1.1 fvdl if (agp_alloc_dmamem(sc->as_dmat, size, 0,
765 1.1 fvdl &mem->am_dmamap, &mem->am_virtual, &mem->am_physical,
766 1.1 fvdl mem->am_dmaseg, 1, &mem->am_nseg) != 0) {
767 1.1 fvdl free(mem->am_dmaseg, M_AGP);
768 1.1 fvdl free(mem, M_AGP);
769 1.1 fvdl return NULL;
770 1.1 fvdl }
771 1.28 christos memset(mem->am_virtual, 0, size);
772 1.1 fvdl } else if (type != 1) {
773 1.4 drochner if (bus_dmamap_create(sc->as_dmat, size, size / PAGE_SIZE + 1,
774 1.4 drochner size, 0, BUS_DMA_NOWAIT,
775 1.4 drochner &mem->am_dmamap) != 0) {
776 1.1 fvdl free(mem, M_AGP);
777 1.1 fvdl return NULL;
778 1.1 fvdl }
779 1.1 fvdl }
780 1.1 fvdl
781 1.1 fvdl TAILQ_INSERT_TAIL(&sc->as_memory, mem, am_link);
782 1.1 fvdl sc->as_allocated += size;
783 1.1 fvdl
784 1.1 fvdl return mem;
785 1.1 fvdl }
786 1.1 fvdl
787 1.1 fvdl static int
788 1.1 fvdl agp_i810_free_memory(struct agp_softc *sc, struct agp_memory *mem)
789 1.1 fvdl {
790 1.1 fvdl if (mem->am_is_bound)
791 1.1 fvdl return EBUSY;
792 1.1 fvdl
793 1.1 fvdl if (mem->am_type == 2) {
794 1.1 fvdl agp_free_dmamem(sc->as_dmat, mem->am_size, mem->am_dmamap,
795 1.1 fvdl mem->am_virtual, mem->am_dmaseg, mem->am_nseg);
796 1.1 fvdl free(mem->am_dmaseg, M_AGP);
797 1.1 fvdl }
798 1.1 fvdl
799 1.1 fvdl sc->as_allocated -= mem->am_size;
800 1.1 fvdl TAILQ_REMOVE(&sc->as_memory, mem, am_link);
801 1.1 fvdl free(mem, M_AGP);
802 1.1 fvdl return 0;
803 1.1 fvdl }
804 1.1 fvdl
805 1.1 fvdl static int
806 1.1 fvdl agp_i810_bind_memory(struct agp_softc *sc, struct agp_memory *mem,
807 1.1 fvdl off_t offset)
808 1.1 fvdl {
809 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
810 1.4 drochner u_int32_t regval, i;
811 1.4 drochner
812 1.4 drochner /*
813 1.4 drochner * XXX evil hack: the PGTBL_CTL appearently gets overwritten by the
814 1.4 drochner * X server for mysterious reasons which leads to crashes if we write
815 1.4 drochner * to the GTT through the MMIO window.
816 1.4 drochner * Until the issue is solved, simply restore it.
817 1.4 drochner */
818 1.37 drochner
819 1.37 drochner #if 0
820 1.4 drochner regval = bus_space_read_4(isc->bst, isc->bsh, AGP_I810_PGTBL_CTL);
821 1.4 drochner if (regval != (isc->gatt->ag_physical | 1)) {
822 1.4 drochner printf("agp_i810_bind_memory: PGTBL_CTL is 0x%x - fixing\n",
823 1.4 drochner regval);
824 1.4 drochner bus_space_write_4(isc->bst, isc->bsh, AGP_I810_PGTBL_CTL,
825 1.4 drochner isc->gatt->ag_physical | 1);
826 1.4 drochner }
827 1.37 drochner #endif
828 1.37 drochner regval = 0;
829 1.1 fvdl
830 1.5 drochner if (mem->am_type == 2) {
831 1.28 christos WRITEGTT(offset, mem->am_physical | 1);
832 1.5 drochner mem->am_offset = offset;
833 1.5 drochner mem->am_is_bound = 1;
834 1.1 fvdl return 0;
835 1.5 drochner }
836 1.5 drochner
837 1.1 fvdl if (mem->am_type != 1)
838 1.1 fvdl return agp_generic_bind_memory(sc, mem, offset);
839 1.1 fvdl
840 1.17 hannken if (isc->chiptype != CHIP_I810)
841 1.14 scw return EINVAL;
842 1.14 scw
843 1.28 christos for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE)
844 1.28 christos WRITEGTT(offset, i | 3);
845 1.13 drochner mem->am_is_bound = 1;
846 1.1 fvdl return 0;
847 1.1 fvdl }
848 1.1 fvdl
849 1.1 fvdl static int
850 1.1 fvdl agp_i810_unbind_memory(struct agp_softc *sc, struct agp_memory *mem)
851 1.1 fvdl {
852 1.1 fvdl struct agp_i810_softc *isc = sc->as_chipc;
853 1.1 fvdl u_int32_t i;
854 1.1 fvdl
855 1.5 drochner if (mem->am_type == 2) {
856 1.28 christos WRITEGTT(mem->am_offset, 0);
857 1.5 drochner mem->am_offset = 0;
858 1.5 drochner mem->am_is_bound = 0;
859 1.1 fvdl return 0;
860 1.5 drochner }
861 1.1 fvdl
862 1.1 fvdl if (mem->am_type != 1)
863 1.1 fvdl return agp_generic_unbind_memory(sc, mem);
864 1.14 scw
865 1.17 hannken if (isc->chiptype != CHIP_I810)
866 1.14 scw return EINVAL;
867 1.1 fvdl
868 1.1 fvdl for (i = 0; i < mem->am_size; i += AGP_PAGE_SIZE)
869 1.28 christos WRITEGTT(i, 0);
870 1.13 drochner mem->am_is_bound = 0;
871 1.1 fvdl return 0;
872 1.1 fvdl }
873 1.41.6.3 jmcneill
874 1.41.6.7 joerg static void
875 1.41.6.7 joerg agp_i810_resume(device_t dv)
876 1.41.6.3 jmcneill {
877 1.41.6.7 joerg struct agp_softc *sc = device_private(dv);
878 1.41.6.7 joerg struct agp_i810_softc *isc = sc->as_chipc;
879 1.41.6.3 jmcneill
880 1.41.6.7 joerg isc->pgtblctl = READ4(AGP_I810_PGTBL_CTL);
881 1.41.6.7 joerg agp_flush_cache();
882 1.41.6.3 jmcneill }
883