agp_intel.c revision 1.13 1 1.13 tron /* $NetBSD: agp_intel.c,v 1.13 2003/08/26 17:28:13 tron Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 2000 Doug Rabson
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * Redistribution and use in source and binary forms, with or without
8 1.1 fvdl * modification, are permitted provided that the following conditions
9 1.1 fvdl * are met:
10 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
11 1.1 fvdl * notice, this list of conditions and the following disclaimer.
12 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
14 1.1 fvdl * documentation and/or other materials provided with the distribution.
15 1.1 fvdl *
16 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 1.1 fvdl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 fvdl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 fvdl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 fvdl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 fvdl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 fvdl * SUCH DAMAGE.
27 1.1 fvdl *
28 1.1 fvdl * $FreeBSD: src/sys/pci/agp_intel.c,v 1.4 2001/07/05 21:28:47 jhb Exp $
29 1.1 fvdl */
30 1.4 lukem
31 1.4 lukem #include <sys/cdefs.h>
32 1.13 tron __KERNEL_RCSID(0, "$NetBSD: agp_intel.c,v 1.13 2003/08/26 17:28:13 tron Exp $");
33 1.1 fvdl
34 1.1 fvdl #include <sys/param.h>
35 1.1 fvdl #include <sys/systm.h>
36 1.1 fvdl #include <sys/malloc.h>
37 1.1 fvdl #include <sys/kernel.h>
38 1.1 fvdl #include <sys/lock.h>
39 1.1 fvdl #include <sys/proc.h>
40 1.1 fvdl #include <sys/agpio.h>
41 1.1 fvdl #include <sys/device.h>
42 1.1 fvdl #include <sys/agpio.h>
43 1.1 fvdl
44 1.1 fvdl #include <uvm/uvm_extern.h>
45 1.1 fvdl
46 1.1 fvdl #include <dev/pci/pcivar.h>
47 1.1 fvdl #include <dev/pci/pcireg.h>
48 1.7 ichiro #include <dev/pci/pcidevs.h>
49 1.1 fvdl #include <dev/pci/agpvar.h>
50 1.1 fvdl #include <dev/pci/agpreg.h>
51 1.1 fvdl
52 1.1 fvdl #include <machine/bus.h>
53 1.1 fvdl
54 1.1 fvdl struct agp_intel_softc {
55 1.7 ichiro u_int32_t initial_aperture;
56 1.7 ichiro /* aperture size at startup */
57 1.7 ichiro struct agp_gatt *gatt;
58 1.10 ichiro struct pci_attach_args vga_pa;
59 1.10 ichiro u_int aperture_mask;
60 1.10 ichiro int chiptype; /* Chip type */
61 1.8 ichiro #define CHIP_INTEL 0x0
62 1.8 ichiro #define CHIP_I443 0x1
63 1.8 ichiro #define CHIP_I840 0x2
64 1.8 ichiro #define CHIP_I845 0x3
65 1.8 ichiro #define CHIP_I850 0x4
66 1.1 fvdl };
67 1.1 fvdl
68 1.1 fvdl static u_int32_t agp_intel_get_aperture(struct agp_softc *);
69 1.1 fvdl static int agp_intel_set_aperture(struct agp_softc *, u_int32_t);
70 1.1 fvdl static int agp_intel_bind_page(struct agp_softc *, off_t, bus_addr_t);
71 1.1 fvdl static int agp_intel_unbind_page(struct agp_softc *, off_t);
72 1.1 fvdl static void agp_intel_flush_tlb(struct agp_softc *);
73 1.1 fvdl
74 1.1 fvdl struct agp_methods agp_intel_methods = {
75 1.1 fvdl agp_intel_get_aperture,
76 1.1 fvdl agp_intel_set_aperture,
77 1.1 fvdl agp_intel_bind_page,
78 1.1 fvdl agp_intel_unbind_page,
79 1.1 fvdl agp_intel_flush_tlb,
80 1.1 fvdl agp_generic_enable,
81 1.1 fvdl agp_generic_alloc_memory,
82 1.1 fvdl agp_generic_free_memory,
83 1.1 fvdl agp_generic_bind_memory,
84 1.1 fvdl agp_generic_unbind_memory,
85 1.1 fvdl };
86 1.1 fvdl
87 1.7 ichiro static int
88 1.7 ichiro agp_intel_vgamatch(struct pci_attach_args *pa)
89 1.7 ichiro {
90 1.7 ichiro switch (PCI_PRODUCT(pa->pa_id)) {
91 1.7 ichiro case PCI_PRODUCT_INTEL_82855PM_AGP:
92 1.7 ichiro case PCI_PRODUCT_INTEL_82443LX_AGP:
93 1.7 ichiro case PCI_PRODUCT_INTEL_82443BX_AGP:
94 1.7 ichiro case PCI_PRODUCT_INTEL_82443GX_AGP:
95 1.10 ichiro case PCI_PRODUCT_INTEL_82850_AGP: /* i850/i860 */
96 1.7 ichiro case PCI_PRODUCT_INTEL_82845_AGP:
97 1.7 ichiro case PCI_PRODUCT_INTEL_82840_AGP:
98 1.11 tron case PCI_PRODUCT_INTEL_82865_AGP:
99 1.11 tron case PCI_PRODUCT_INTEL_82875P_AGP:
100 1.7 ichiro return (1);
101 1.7 ichiro }
102 1.7 ichiro
103 1.7 ichiro return (0);
104 1.7 ichiro }
105 1.7 ichiro
106 1.1 fvdl int
107 1.1 fvdl agp_intel_attach(struct device *parent, struct device *self, void *aux)
108 1.1 fvdl {
109 1.1 fvdl struct agp_softc *sc = (struct agp_softc *)self;
110 1.1 fvdl struct pci_attach_args *pa= aux;
111 1.1 fvdl struct agp_intel_softc *isc;
112 1.1 fvdl struct agp_gatt *gatt;
113 1.1 fvdl pcireg_t reg;
114 1.10 ichiro u_int32_t value;
115 1.1 fvdl
116 1.5 tsutsui isc = malloc(sizeof *isc, M_AGP, M_NOWAIT|M_ZERO);
117 1.1 fvdl if (isc == NULL) {
118 1.6 thorpej aprint_error(": can't allocate chipset-specific softc\n");
119 1.1 fvdl return ENOMEM;
120 1.1 fvdl }
121 1.2 fvdl
122 1.1 fvdl sc->as_methods = &agp_intel_methods;
123 1.2 fvdl sc->as_chipc = isc;
124 1.2 fvdl
125 1.7 ichiro if (pci_find_device(&isc->vga_pa, agp_intel_vgamatch) == 0) {
126 1.10 ichiro aprint_normal(": using generic initialization for Intel AGP\n");
127 1.12 simonb aprint_normal("%s", sc->as_dev.dv_xname);
128 1.10 ichiro isc->chiptype = CHIP_INTEL;
129 1.7 ichiro }
130 1.7 ichiro
131 1.1 fvdl pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_AGP, &sc->as_capoff,
132 1.1 fvdl NULL);
133 1.1 fvdl
134 1.1 fvdl if (agp_map_aperture(pa, sc) != 0) {
135 1.6 thorpej aprint_error(": can't map aperture\n");
136 1.1 fvdl free(isc, M_AGP);
137 1.2 fvdl sc->as_chipc = NULL;
138 1.1 fvdl return ENXIO;
139 1.1 fvdl }
140 1.1 fvdl
141 1.7 ichiro switch (PCI_PRODUCT(isc->vga_pa.pa_id)) {
142 1.7 ichiro case PCI_PRODUCT_INTEL_82855PM_AGP:
143 1.7 ichiro case PCI_PRODUCT_INTEL_82845_AGP:
144 1.11 tron case PCI_PRODUCT_INTEL_82865_AGP:
145 1.11 tron case PCI_PRODUCT_INTEL_82875P_AGP:
146 1.7 ichiro isc->chiptype = CHIP_I845;
147 1.7 ichiro break;
148 1.7 ichiro case PCI_PRODUCT_INTEL_82840_AGP:
149 1.8 ichiro isc->chiptype = CHIP_I840;
150 1.8 ichiro break;
151 1.7 ichiro case PCI_PRODUCT_INTEL_82850_AGP:
152 1.8 ichiro isc->chiptype = CHIP_I850;
153 1.7 ichiro break;
154 1.7 ichiro case PCI_PRODUCT_INTEL_82443LX_AGP:
155 1.7 ichiro case PCI_PRODUCT_INTEL_82443BX_AGP:
156 1.7 ichiro case PCI_PRODUCT_INTEL_82443GX_AGP:
157 1.7 ichiro isc->chiptype = CHIP_I443;
158 1.7 ichiro break;
159 1.7 ichiro }
160 1.7 ichiro
161 1.10 ichiro /* Determine maximum supported aperture size. */
162 1.10 ichiro value = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_APSIZE);
163 1.10 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
164 1.10 ichiro AGP_INTEL_APSIZE, APSIZE_MASK);
165 1.10 ichiro isc->aperture_mask = pci_conf_read(sc->as_pc, sc->as_tag,
166 1.10 ichiro AGP_INTEL_APSIZE) & APSIZE_MASK;
167 1.10 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_APSIZE, value);
168 1.1 fvdl isc->initial_aperture = AGP_GET_APERTURE(sc);
169 1.1 fvdl
170 1.1 fvdl for (;;) {
171 1.1 fvdl gatt = agp_alloc_gatt(sc);
172 1.1 fvdl if (gatt)
173 1.1 fvdl break;
174 1.1 fvdl
175 1.1 fvdl /*
176 1.1 fvdl * Probably contigmalloc failure. Try reducing the
177 1.1 fvdl * aperture so that the gatt size reduces.
178 1.1 fvdl */
179 1.1 fvdl if (AGP_SET_APERTURE(sc, AGP_GET_APERTURE(sc) / 2)) {
180 1.1 fvdl agp_generic_detach(sc);
181 1.6 thorpej aprint_error(": failed to set aperture\n");
182 1.1 fvdl return ENOMEM;
183 1.1 fvdl }
184 1.1 fvdl }
185 1.1 fvdl isc->gatt = gatt;
186 1.1 fvdl
187 1.1 fvdl /* Install the gatt. */
188 1.1 fvdl pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_ATTBASE,
189 1.1 fvdl gatt->ag_physical);
190 1.8 ichiro
191 1.8 ichiro /* Enable the GLTB and setup the control register. */
192 1.8 ichiro switch (isc->chiptype) {
193 1.8 ichiro case CHIP_I443:
194 1.8 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
195 1.8 ichiro AGPCTRL_AGPRSE | AGPCTRL_GTLB);
196 1.8 ichiro
197 1.8 ichiro default:
198 1.8 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
199 1.9 ichiro pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL)
200 1.9 ichiro | AGPCTRL_GTLB);
201 1.8 ichiro }
202 1.10 ichiro
203 1.1 fvdl /* Enable things, clear errors etc. */
204 1.7 ichiro switch (isc->chiptype) {
205 1.7 ichiro case CHIP_I845:
206 1.7 ichiro {
207 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCMD,
208 1.7 ichiro AGPCMD_SBA | AGPCMD_AGPEN | AGPCMD_RATE_4X);
209 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_I845_AGPMISC, AGPMISC_AAGN);
210 1.7 ichiro break;
211 1.7 ichiro }
212 1.7 ichiro case CHIP_I840:
213 1.8 ichiro case CHIP_I850:
214 1.7 ichiro {
215 1.10 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCMD);
216 1.10 ichiro reg |= AGPCMD_AGPEN;
217 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCMD,
218 1.10 ichiro reg);
219 1.10 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG);
220 1.10 ichiro reg |= MCHCFG_AAGN;
221 1.8 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG,
222 1.10 ichiro reg);
223 1.7 ichiro break;
224 1.7 ichiro }
225 1.8 ichiro default:
226 1.7 ichiro {
227 1.7 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG);
228 1.7 ichiro reg &= ~NBXCFG_APAE;
229 1.7 ichiro reg |= NBXCFG_AAGN;
230 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG, reg);
231 1.8 ichiro }
232 1.8 ichiro }
233 1.7 ichiro
234 1.8 ichiro /* Clear Error status */
235 1.9 ichiro switch (isc->chiptype) {
236 1.8 ichiro case CHIP_I840:
237 1.9 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
238 1.9 ichiro AGP_INTEL_I8XX_ERRSTS, 0xc000);
239 1.8 ichiro break;
240 1.1 fvdl
241 1.10 ichiro case CHIP_I850:
242 1.8 ichiro case CHIP_I845:
243 1.9 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
244 1.9 ichiro AGP_INTEL_I8XX_ERRSTS, 0x00ff);
245 1.7 ichiro break;
246 1.8 ichiro
247 1.8 ichiro default:
248 1.9 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
249 1.9 ichiro AGP_INTEL_ERRSTS, 0x70);
250 1.7 ichiro }
251 1.1 fvdl
252 1.10 ichiro return (0);
253 1.1 fvdl }
254 1.1 fvdl
255 1.1 fvdl #if 0
256 1.1 fvdl static int
257 1.1 fvdl agp_intel_detach(struct agp_softc *sc)
258 1.1 fvdl {
259 1.1 fvdl int error;
260 1.1 fvdl pcireg_t reg;
261 1.1 fvdl struct agp_intel_softc *isc = sc->as_chipc;
262 1.1 fvdl
263 1.1 fvdl error = agp_generic_detach(sc);
264 1.1 fvdl if (error)
265 1.1 fvdl return error;
266 1.1 fvdl
267 1.7 ichiro /* XXX i845/i855PM/i840/i850E */
268 1.1 fvdl reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG);
269 1.1 fvdl reg &= ~(1 << 9);
270 1.1 fvdl printf("%s: set NBXCFG to %x\n", __FUNCTION__, reg);
271 1.1 fvdl pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG, reg);
272 1.1 fvdl pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_ATTBASE, 0);
273 1.1 fvdl AGP_SET_APERTURE(sc, isc->initial_aperture);
274 1.1 fvdl agp_free_gatt(sc, isc->gatt);
275 1.1 fvdl
276 1.1 fvdl return 0;
277 1.1 fvdl }
278 1.1 fvdl #endif
279 1.1 fvdl
280 1.1 fvdl static u_int32_t
281 1.1 fvdl agp_intel_get_aperture(struct agp_softc *sc)
282 1.1 fvdl {
283 1.10 ichiro struct agp_intel_softc *isc = sc->as_chipc;
284 1.1 fvdl u_int32_t apsize;
285 1.1 fvdl
286 1.7 ichiro apsize = pci_conf_read(sc->as_pc, sc->as_tag,
287 1.10 ichiro AGP_INTEL_APSIZE) & isc->aperture_mask;
288 1.1 fvdl
289 1.1 fvdl /*
290 1.1 fvdl * The size is determined by the number of low bits of
291 1.1 fvdl * register APBASE which are forced to zero. The low 22 bits
292 1.1 fvdl * are always forced to zero and each zero bit in the apsize
293 1.1 fvdl * field just read forces the corresponding bit in the 27:22
294 1.1 fvdl * to be zero. We calculate the aperture size accordingly.
295 1.1 fvdl */
296 1.10 ichiro return (((apsize ^ isc->aperture_mask) << 22) | ((1 << 22) - 1)) + 1;
297 1.1 fvdl }
298 1.1 fvdl
299 1.1 fvdl static int
300 1.1 fvdl agp_intel_set_aperture(struct agp_softc *sc, u_int32_t aperture)
301 1.1 fvdl {
302 1.10 ichiro struct agp_intel_softc *isc = sc->as_chipc;
303 1.1 fvdl u_int32_t apsize;
304 1.1 fvdl
305 1.1 fvdl /*
306 1.1 fvdl * Reverse the magic from get_aperture.
307 1.1 fvdl */
308 1.10 ichiro apsize = ((aperture - 1) >> 22) ^ isc->aperture_mask;
309 1.1 fvdl
310 1.1 fvdl /*
311 1.1 fvdl * Double check for sanity.
312 1.1 fvdl */
313 1.10 ichiro if ((((apsize ^ isc->aperture_mask) << 22) |
314 1.7 ichiro ((1 << 22) - 1)) + 1 != aperture)
315 1.1 fvdl return EINVAL;
316 1.1 fvdl
317 1.10 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
318 1.10 ichiro AGP_INTEL_APSIZE, apsize);
319 1.1 fvdl
320 1.1 fvdl return 0;
321 1.1 fvdl }
322 1.1 fvdl
323 1.1 fvdl static int
324 1.1 fvdl agp_intel_bind_page(struct agp_softc *sc, off_t offset, bus_addr_t physical)
325 1.1 fvdl {
326 1.1 fvdl struct agp_intel_softc *isc = sc->as_chipc;
327 1.1 fvdl
328 1.1 fvdl if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT))
329 1.1 fvdl return EINVAL;
330 1.1 fvdl
331 1.1 fvdl isc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = physical | 0x17;
332 1.1 fvdl return 0;
333 1.1 fvdl }
334 1.1 fvdl
335 1.1 fvdl static int
336 1.1 fvdl agp_intel_unbind_page(struct agp_softc *sc, off_t offset)
337 1.1 fvdl {
338 1.1 fvdl struct agp_intel_softc *isc = sc->as_chipc;
339 1.1 fvdl
340 1.1 fvdl if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT))
341 1.1 fvdl return EINVAL;
342 1.1 fvdl
343 1.1 fvdl isc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0;
344 1.1 fvdl return 0;
345 1.1 fvdl }
346 1.1 fvdl
347 1.1 fvdl static void
348 1.1 fvdl agp_intel_flush_tlb(struct agp_softc *sc)
349 1.1 fvdl {
350 1.7 ichiro struct agp_intel_softc *isc = sc->as_chipc;
351 1.10 ichiro pcireg_t reg;
352 1.7 ichiro
353 1.7 ichiro switch (isc->chiptype) {
354 1.13 tron case CHIP_I850:
355 1.13 tron case CHIP_I845:
356 1.13 tron case CHIP_I840:
357 1.10 ichiro case CHIP_I443:
358 1.10 ichiro {
359 1.10 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL);
360 1.13 tron reg &= ~AGPCTRL_GTLB;
361 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
362 1.10 ichiro reg);
363 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
364 1.10 ichiro reg | AGPCTRL_GTLB);
365 1.7 ichiro break;
366 1.10 ichiro }
367 1.10 ichiro default: /* XXX */
368 1.10 ichiro {
369 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
370 1.10 ichiro 0x2200);
371 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
372 1.10 ichiro 0x2280);
373 1.10 ichiro }
374 1.7 ichiro }
375 1.1 fvdl }
376