agp_intel.c revision 1.14 1 1.14 tron /* $NetBSD: agp_intel.c,v 1.14 2003/08/26 18:43:54 tron Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 2000 Doug Rabson
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * Redistribution and use in source and binary forms, with or without
8 1.1 fvdl * modification, are permitted provided that the following conditions
9 1.1 fvdl * are met:
10 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
11 1.1 fvdl * notice, this list of conditions and the following disclaimer.
12 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
14 1.1 fvdl * documentation and/or other materials provided with the distribution.
15 1.1 fvdl *
16 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 1.1 fvdl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 fvdl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 fvdl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 fvdl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 fvdl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 fvdl * SUCH DAMAGE.
27 1.1 fvdl *
28 1.1 fvdl * $FreeBSD: src/sys/pci/agp_intel.c,v 1.4 2001/07/05 21:28:47 jhb Exp $
29 1.1 fvdl */
30 1.4 lukem
31 1.4 lukem #include <sys/cdefs.h>
32 1.14 tron __KERNEL_RCSID(0, "$NetBSD: agp_intel.c,v 1.14 2003/08/26 18:43:54 tron Exp $");
33 1.1 fvdl
34 1.1 fvdl #include <sys/param.h>
35 1.1 fvdl #include <sys/systm.h>
36 1.1 fvdl #include <sys/malloc.h>
37 1.1 fvdl #include <sys/kernel.h>
38 1.1 fvdl #include <sys/lock.h>
39 1.1 fvdl #include <sys/proc.h>
40 1.1 fvdl #include <sys/agpio.h>
41 1.1 fvdl #include <sys/device.h>
42 1.1 fvdl #include <sys/agpio.h>
43 1.1 fvdl
44 1.1 fvdl #include <uvm/uvm_extern.h>
45 1.1 fvdl
46 1.1 fvdl #include <dev/pci/pcivar.h>
47 1.1 fvdl #include <dev/pci/pcireg.h>
48 1.7 ichiro #include <dev/pci/pcidevs.h>
49 1.1 fvdl #include <dev/pci/agpvar.h>
50 1.1 fvdl #include <dev/pci/agpreg.h>
51 1.1 fvdl
52 1.1 fvdl #include <machine/bus.h>
53 1.1 fvdl
54 1.1 fvdl struct agp_intel_softc {
55 1.7 ichiro u_int32_t initial_aperture;
56 1.7 ichiro /* aperture size at startup */
57 1.7 ichiro struct agp_gatt *gatt;
58 1.10 ichiro struct pci_attach_args vga_pa;
59 1.10 ichiro u_int aperture_mask;
60 1.10 ichiro int chiptype; /* Chip type */
61 1.8 ichiro #define CHIP_INTEL 0x0
62 1.8 ichiro #define CHIP_I443 0x1
63 1.8 ichiro #define CHIP_I840 0x2
64 1.8 ichiro #define CHIP_I845 0x3
65 1.8 ichiro #define CHIP_I850 0x4
66 1.14 tron #define CHIP_I865 0x5
67 1.1 fvdl };
68 1.1 fvdl
69 1.1 fvdl static u_int32_t agp_intel_get_aperture(struct agp_softc *);
70 1.1 fvdl static int agp_intel_set_aperture(struct agp_softc *, u_int32_t);
71 1.1 fvdl static int agp_intel_bind_page(struct agp_softc *, off_t, bus_addr_t);
72 1.1 fvdl static int agp_intel_unbind_page(struct agp_softc *, off_t);
73 1.1 fvdl static void agp_intel_flush_tlb(struct agp_softc *);
74 1.1 fvdl
75 1.1 fvdl struct agp_methods agp_intel_methods = {
76 1.1 fvdl agp_intel_get_aperture,
77 1.1 fvdl agp_intel_set_aperture,
78 1.1 fvdl agp_intel_bind_page,
79 1.1 fvdl agp_intel_unbind_page,
80 1.1 fvdl agp_intel_flush_tlb,
81 1.1 fvdl agp_generic_enable,
82 1.1 fvdl agp_generic_alloc_memory,
83 1.1 fvdl agp_generic_free_memory,
84 1.1 fvdl agp_generic_bind_memory,
85 1.1 fvdl agp_generic_unbind_memory,
86 1.1 fvdl };
87 1.1 fvdl
88 1.7 ichiro static int
89 1.7 ichiro agp_intel_vgamatch(struct pci_attach_args *pa)
90 1.7 ichiro {
91 1.7 ichiro switch (PCI_PRODUCT(pa->pa_id)) {
92 1.7 ichiro case PCI_PRODUCT_INTEL_82855PM_AGP:
93 1.7 ichiro case PCI_PRODUCT_INTEL_82443LX_AGP:
94 1.7 ichiro case PCI_PRODUCT_INTEL_82443BX_AGP:
95 1.7 ichiro case PCI_PRODUCT_INTEL_82443GX_AGP:
96 1.10 ichiro case PCI_PRODUCT_INTEL_82850_AGP: /* i850/i860 */
97 1.7 ichiro case PCI_PRODUCT_INTEL_82845_AGP:
98 1.7 ichiro case PCI_PRODUCT_INTEL_82840_AGP:
99 1.11 tron case PCI_PRODUCT_INTEL_82865_AGP:
100 1.11 tron case PCI_PRODUCT_INTEL_82875P_AGP:
101 1.7 ichiro return (1);
102 1.7 ichiro }
103 1.7 ichiro
104 1.7 ichiro return (0);
105 1.7 ichiro }
106 1.7 ichiro
107 1.1 fvdl int
108 1.1 fvdl agp_intel_attach(struct device *parent, struct device *self, void *aux)
109 1.1 fvdl {
110 1.1 fvdl struct agp_softc *sc = (struct agp_softc *)self;
111 1.1 fvdl struct pci_attach_args *pa= aux;
112 1.1 fvdl struct agp_intel_softc *isc;
113 1.1 fvdl struct agp_gatt *gatt;
114 1.1 fvdl pcireg_t reg;
115 1.10 ichiro u_int32_t value;
116 1.1 fvdl
117 1.5 tsutsui isc = malloc(sizeof *isc, M_AGP, M_NOWAIT|M_ZERO);
118 1.1 fvdl if (isc == NULL) {
119 1.6 thorpej aprint_error(": can't allocate chipset-specific softc\n");
120 1.1 fvdl return ENOMEM;
121 1.1 fvdl }
122 1.2 fvdl
123 1.1 fvdl sc->as_methods = &agp_intel_methods;
124 1.2 fvdl sc->as_chipc = isc;
125 1.2 fvdl
126 1.7 ichiro if (pci_find_device(&isc->vga_pa, agp_intel_vgamatch) == 0) {
127 1.10 ichiro aprint_normal(": using generic initialization for Intel AGP\n");
128 1.12 simonb aprint_normal("%s", sc->as_dev.dv_xname);
129 1.10 ichiro isc->chiptype = CHIP_INTEL;
130 1.7 ichiro }
131 1.7 ichiro
132 1.1 fvdl pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_AGP, &sc->as_capoff,
133 1.1 fvdl NULL);
134 1.1 fvdl
135 1.1 fvdl if (agp_map_aperture(pa, sc) != 0) {
136 1.6 thorpej aprint_error(": can't map aperture\n");
137 1.1 fvdl free(isc, M_AGP);
138 1.2 fvdl sc->as_chipc = NULL;
139 1.1 fvdl return ENXIO;
140 1.1 fvdl }
141 1.1 fvdl
142 1.7 ichiro switch (PCI_PRODUCT(isc->vga_pa.pa_id)) {
143 1.14 tron case PCI_PRODUCT_INTEL_82443LX_AGP:
144 1.14 tron case PCI_PRODUCT_INTEL_82443BX_AGP:
145 1.14 tron case PCI_PRODUCT_INTEL_82443GX_AGP:
146 1.14 tron isc->chiptype = CHIP_I443;
147 1.14 tron break;
148 1.14 tron case PCI_PRODUCT_INTEL_82840_AGP:
149 1.14 tron isc->chiptype = CHIP_I840;
150 1.14 tron break;
151 1.7 ichiro case PCI_PRODUCT_INTEL_82855PM_AGP:
152 1.7 ichiro case PCI_PRODUCT_INTEL_82845_AGP:
153 1.7 ichiro isc->chiptype = CHIP_I845;
154 1.7 ichiro break;
155 1.7 ichiro case PCI_PRODUCT_INTEL_82850_AGP:
156 1.8 ichiro isc->chiptype = CHIP_I850;
157 1.7 ichiro break;
158 1.14 tron case PCI_PRODUCT_INTEL_82865_AGP:
159 1.14 tron case PCI_PRODUCT_INTEL_82875P_AGP:
160 1.14 tron isc->chiptype = CHIP_I865;
161 1.7 ichiro break;
162 1.7 ichiro }
163 1.7 ichiro
164 1.10 ichiro /* Determine maximum supported aperture size. */
165 1.10 ichiro value = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_APSIZE);
166 1.10 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
167 1.10 ichiro AGP_INTEL_APSIZE, APSIZE_MASK);
168 1.10 ichiro isc->aperture_mask = pci_conf_read(sc->as_pc, sc->as_tag,
169 1.10 ichiro AGP_INTEL_APSIZE) & APSIZE_MASK;
170 1.10 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_APSIZE, value);
171 1.1 fvdl isc->initial_aperture = AGP_GET_APERTURE(sc);
172 1.1 fvdl
173 1.1 fvdl for (;;) {
174 1.1 fvdl gatt = agp_alloc_gatt(sc);
175 1.1 fvdl if (gatt)
176 1.1 fvdl break;
177 1.1 fvdl
178 1.1 fvdl /*
179 1.1 fvdl * Probably contigmalloc failure. Try reducing the
180 1.1 fvdl * aperture so that the gatt size reduces.
181 1.1 fvdl */
182 1.1 fvdl if (AGP_SET_APERTURE(sc, AGP_GET_APERTURE(sc) / 2)) {
183 1.1 fvdl agp_generic_detach(sc);
184 1.6 thorpej aprint_error(": failed to set aperture\n");
185 1.1 fvdl return ENOMEM;
186 1.1 fvdl }
187 1.1 fvdl }
188 1.1 fvdl isc->gatt = gatt;
189 1.1 fvdl
190 1.1 fvdl /* Install the gatt. */
191 1.1 fvdl pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_ATTBASE,
192 1.1 fvdl gatt->ag_physical);
193 1.8 ichiro
194 1.8 ichiro /* Enable the GLTB and setup the control register. */
195 1.8 ichiro switch (isc->chiptype) {
196 1.8 ichiro case CHIP_I443:
197 1.8 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
198 1.8 ichiro AGPCTRL_AGPRSE | AGPCTRL_GTLB);
199 1.8 ichiro
200 1.8 ichiro default:
201 1.8 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
202 1.9 ichiro pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL)
203 1.9 ichiro | AGPCTRL_GTLB);
204 1.8 ichiro }
205 1.10 ichiro
206 1.1 fvdl /* Enable things, clear errors etc. */
207 1.7 ichiro switch (isc->chiptype) {
208 1.7 ichiro case CHIP_I845:
209 1.14 tron case CHIP_I865:
210 1.7 ichiro {
211 1.14 tron reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG);
212 1.14 tron reg |= MCHCFG_AAGN;
213 1.14 tron pci_conf_write(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG, reg);
214 1.7 ichiro break;
215 1.7 ichiro }
216 1.7 ichiro case CHIP_I840:
217 1.8 ichiro case CHIP_I850:
218 1.7 ichiro {
219 1.10 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCMD);
220 1.10 ichiro reg |= AGPCMD_AGPEN;
221 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCMD,
222 1.10 ichiro reg);
223 1.10 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG);
224 1.10 ichiro reg |= MCHCFG_AAGN;
225 1.8 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG,
226 1.10 ichiro reg);
227 1.7 ichiro break;
228 1.7 ichiro }
229 1.8 ichiro default:
230 1.7 ichiro {
231 1.7 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG);
232 1.7 ichiro reg &= ~NBXCFG_APAE;
233 1.7 ichiro reg |= NBXCFG_AAGN;
234 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG, reg);
235 1.8 ichiro }
236 1.8 ichiro }
237 1.7 ichiro
238 1.8 ichiro /* Clear Error status */
239 1.9 ichiro switch (isc->chiptype) {
240 1.8 ichiro case CHIP_I840:
241 1.9 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
242 1.9 ichiro AGP_INTEL_I8XX_ERRSTS, 0xc000);
243 1.8 ichiro break;
244 1.1 fvdl
245 1.14 tron case CHIP_I845:
246 1.10 ichiro case CHIP_I850:
247 1.14 tron case CHIP_I865:
248 1.9 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
249 1.9 ichiro AGP_INTEL_I8XX_ERRSTS, 0x00ff);
250 1.7 ichiro break;
251 1.8 ichiro
252 1.8 ichiro default:
253 1.9 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
254 1.9 ichiro AGP_INTEL_ERRSTS, 0x70);
255 1.7 ichiro }
256 1.1 fvdl
257 1.10 ichiro return (0);
258 1.1 fvdl }
259 1.1 fvdl
260 1.1 fvdl #if 0
261 1.1 fvdl static int
262 1.1 fvdl agp_intel_detach(struct agp_softc *sc)
263 1.1 fvdl {
264 1.1 fvdl int error;
265 1.1 fvdl pcireg_t reg;
266 1.1 fvdl struct agp_intel_softc *isc = sc->as_chipc;
267 1.1 fvdl
268 1.1 fvdl error = agp_generic_detach(sc);
269 1.1 fvdl if (error)
270 1.1 fvdl return error;
271 1.1 fvdl
272 1.7 ichiro /* XXX i845/i855PM/i840/i850E */
273 1.1 fvdl reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG);
274 1.1 fvdl reg &= ~(1 << 9);
275 1.1 fvdl printf("%s: set NBXCFG to %x\n", __FUNCTION__, reg);
276 1.1 fvdl pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG, reg);
277 1.1 fvdl pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_ATTBASE, 0);
278 1.1 fvdl AGP_SET_APERTURE(sc, isc->initial_aperture);
279 1.1 fvdl agp_free_gatt(sc, isc->gatt);
280 1.1 fvdl
281 1.1 fvdl return 0;
282 1.1 fvdl }
283 1.1 fvdl #endif
284 1.1 fvdl
285 1.1 fvdl static u_int32_t
286 1.1 fvdl agp_intel_get_aperture(struct agp_softc *sc)
287 1.1 fvdl {
288 1.10 ichiro struct agp_intel_softc *isc = sc->as_chipc;
289 1.1 fvdl u_int32_t apsize;
290 1.1 fvdl
291 1.7 ichiro apsize = pci_conf_read(sc->as_pc, sc->as_tag,
292 1.10 ichiro AGP_INTEL_APSIZE) & isc->aperture_mask;
293 1.1 fvdl
294 1.1 fvdl /*
295 1.1 fvdl * The size is determined by the number of low bits of
296 1.1 fvdl * register APBASE which are forced to zero. The low 22 bits
297 1.1 fvdl * are always forced to zero and each zero bit in the apsize
298 1.1 fvdl * field just read forces the corresponding bit in the 27:22
299 1.1 fvdl * to be zero. We calculate the aperture size accordingly.
300 1.1 fvdl */
301 1.10 ichiro return (((apsize ^ isc->aperture_mask) << 22) | ((1 << 22) - 1)) + 1;
302 1.1 fvdl }
303 1.1 fvdl
304 1.1 fvdl static int
305 1.1 fvdl agp_intel_set_aperture(struct agp_softc *sc, u_int32_t aperture)
306 1.1 fvdl {
307 1.10 ichiro struct agp_intel_softc *isc = sc->as_chipc;
308 1.1 fvdl u_int32_t apsize;
309 1.1 fvdl
310 1.1 fvdl /*
311 1.1 fvdl * Reverse the magic from get_aperture.
312 1.1 fvdl */
313 1.10 ichiro apsize = ((aperture - 1) >> 22) ^ isc->aperture_mask;
314 1.1 fvdl
315 1.1 fvdl /*
316 1.1 fvdl * Double check for sanity.
317 1.1 fvdl */
318 1.10 ichiro if ((((apsize ^ isc->aperture_mask) << 22) |
319 1.7 ichiro ((1 << 22) - 1)) + 1 != aperture)
320 1.1 fvdl return EINVAL;
321 1.1 fvdl
322 1.10 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
323 1.10 ichiro AGP_INTEL_APSIZE, apsize);
324 1.1 fvdl
325 1.1 fvdl return 0;
326 1.1 fvdl }
327 1.1 fvdl
328 1.1 fvdl static int
329 1.1 fvdl agp_intel_bind_page(struct agp_softc *sc, off_t offset, bus_addr_t physical)
330 1.1 fvdl {
331 1.1 fvdl struct agp_intel_softc *isc = sc->as_chipc;
332 1.1 fvdl
333 1.1 fvdl if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT))
334 1.1 fvdl return EINVAL;
335 1.1 fvdl
336 1.1 fvdl isc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = physical | 0x17;
337 1.1 fvdl return 0;
338 1.1 fvdl }
339 1.1 fvdl
340 1.1 fvdl static int
341 1.1 fvdl agp_intel_unbind_page(struct agp_softc *sc, off_t offset)
342 1.1 fvdl {
343 1.1 fvdl struct agp_intel_softc *isc = sc->as_chipc;
344 1.1 fvdl
345 1.1 fvdl if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT))
346 1.1 fvdl return EINVAL;
347 1.1 fvdl
348 1.1 fvdl isc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0;
349 1.1 fvdl return 0;
350 1.1 fvdl }
351 1.1 fvdl
352 1.1 fvdl static void
353 1.1 fvdl agp_intel_flush_tlb(struct agp_softc *sc)
354 1.1 fvdl {
355 1.7 ichiro struct agp_intel_softc *isc = sc->as_chipc;
356 1.10 ichiro pcireg_t reg;
357 1.7 ichiro
358 1.7 ichiro switch (isc->chiptype) {
359 1.14 tron case CHIP_I865:
360 1.13 tron case CHIP_I850:
361 1.13 tron case CHIP_I845:
362 1.13 tron case CHIP_I840:
363 1.10 ichiro case CHIP_I443:
364 1.10 ichiro {
365 1.10 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL);
366 1.13 tron reg &= ~AGPCTRL_GTLB;
367 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
368 1.10 ichiro reg);
369 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
370 1.10 ichiro reg | AGPCTRL_GTLB);
371 1.7 ichiro break;
372 1.10 ichiro }
373 1.10 ichiro default: /* XXX */
374 1.10 ichiro {
375 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
376 1.10 ichiro 0x2200);
377 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
378 1.10 ichiro 0x2280);
379 1.10 ichiro }
380 1.7 ichiro }
381 1.1 fvdl }
382