agp_intel.c revision 1.22.8.3 1 1.22.8.3 joerg /* $NetBSD: agp_intel.c,v 1.22.8.3 2007/10/26 15:45:51 joerg Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 2000 Doug Rabson
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * Redistribution and use in source and binary forms, with or without
8 1.1 fvdl * modification, are permitted provided that the following conditions
9 1.1 fvdl * are met:
10 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
11 1.1 fvdl * notice, this list of conditions and the following disclaimer.
12 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
14 1.1 fvdl * documentation and/or other materials provided with the distribution.
15 1.1 fvdl *
16 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 1.1 fvdl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 fvdl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 fvdl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 fvdl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 fvdl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 fvdl * SUCH DAMAGE.
27 1.1 fvdl *
28 1.1 fvdl * $FreeBSD: src/sys/pci/agp_intel.c,v 1.4 2001/07/05 21:28:47 jhb Exp $
29 1.1 fvdl */
30 1.4 lukem
31 1.4 lukem #include <sys/cdefs.h>
32 1.22.8.3 joerg __KERNEL_RCSID(0, "$NetBSD: agp_intel.c,v 1.22.8.3 2007/10/26 15:45:51 joerg Exp $");
33 1.1 fvdl
34 1.1 fvdl #include <sys/param.h>
35 1.1 fvdl #include <sys/systm.h>
36 1.1 fvdl #include <sys/malloc.h>
37 1.1 fvdl #include <sys/kernel.h>
38 1.1 fvdl #include <sys/lock.h>
39 1.1 fvdl #include <sys/proc.h>
40 1.1 fvdl #include <sys/agpio.h>
41 1.1 fvdl #include <sys/device.h>
42 1.1 fvdl
43 1.1 fvdl #include <uvm/uvm_extern.h>
44 1.1 fvdl
45 1.1 fvdl #include <dev/pci/pcivar.h>
46 1.1 fvdl #include <dev/pci/pcireg.h>
47 1.7 ichiro #include <dev/pci/pcidevs.h>
48 1.1 fvdl #include <dev/pci/agpvar.h>
49 1.1 fvdl #include <dev/pci/agpreg.h>
50 1.1 fvdl
51 1.22.8.3 joerg #include <sys/bus.h>
52 1.1 fvdl
53 1.1 fvdl struct agp_intel_softc {
54 1.7 ichiro u_int32_t initial_aperture;
55 1.7 ichiro /* aperture size at startup */
56 1.7 ichiro struct agp_gatt *gatt;
57 1.10 ichiro struct pci_attach_args vga_pa;
58 1.10 ichiro u_int aperture_mask;
59 1.10 ichiro int chiptype; /* Chip type */
60 1.8 ichiro #define CHIP_INTEL 0x0
61 1.8 ichiro #define CHIP_I443 0x1
62 1.8 ichiro #define CHIP_I840 0x2
63 1.8 ichiro #define CHIP_I845 0x3
64 1.8 ichiro #define CHIP_I850 0x4
65 1.14 tron #define CHIP_I865 0x5
66 1.18 jmcneill
67 1.1 fvdl };
68 1.1 fvdl
69 1.1 fvdl static u_int32_t agp_intel_get_aperture(struct agp_softc *);
70 1.1 fvdl static int agp_intel_set_aperture(struct agp_softc *, u_int32_t);
71 1.1 fvdl static int agp_intel_bind_page(struct agp_softc *, off_t, bus_addr_t);
72 1.1 fvdl static int agp_intel_unbind_page(struct agp_softc *, off_t);
73 1.1 fvdl static void agp_intel_flush_tlb(struct agp_softc *);
74 1.22.8.1 jmcneill static int agp_intel_init(struct agp_softc *);
75 1.22.8.2 joerg static void agp_intel_resume(device_t);
76 1.1 fvdl
77 1.15 thorpej static struct agp_methods agp_intel_methods = {
78 1.1 fvdl agp_intel_get_aperture,
79 1.1 fvdl agp_intel_set_aperture,
80 1.1 fvdl agp_intel_bind_page,
81 1.1 fvdl agp_intel_unbind_page,
82 1.1 fvdl agp_intel_flush_tlb,
83 1.1 fvdl agp_generic_enable,
84 1.1 fvdl agp_generic_alloc_memory,
85 1.1 fvdl agp_generic_free_memory,
86 1.1 fvdl agp_generic_bind_memory,
87 1.1 fvdl agp_generic_unbind_memory,
88 1.1 fvdl };
89 1.1 fvdl
90 1.7 ichiro static int
91 1.7 ichiro agp_intel_vgamatch(struct pci_attach_args *pa)
92 1.7 ichiro {
93 1.7 ichiro switch (PCI_PRODUCT(pa->pa_id)) {
94 1.7 ichiro case PCI_PRODUCT_INTEL_82855PM_AGP:
95 1.7 ichiro case PCI_PRODUCT_INTEL_82443LX_AGP:
96 1.7 ichiro case PCI_PRODUCT_INTEL_82443BX_AGP:
97 1.7 ichiro case PCI_PRODUCT_INTEL_82443GX_AGP:
98 1.10 ichiro case PCI_PRODUCT_INTEL_82850_AGP: /* i850/i860 */
99 1.7 ichiro case PCI_PRODUCT_INTEL_82845_AGP:
100 1.7 ichiro case PCI_PRODUCT_INTEL_82840_AGP:
101 1.11 tron case PCI_PRODUCT_INTEL_82865_AGP:
102 1.11 tron case PCI_PRODUCT_INTEL_82875P_AGP:
103 1.7 ichiro return (1);
104 1.7 ichiro }
105 1.7 ichiro
106 1.7 ichiro return (0);
107 1.7 ichiro }
108 1.7 ichiro
109 1.1 fvdl int
110 1.21 christos agp_intel_attach(struct device *parent, struct device *self, void *aux)
111 1.1 fvdl {
112 1.1 fvdl struct agp_softc *sc = (struct agp_softc *)self;
113 1.1 fvdl struct pci_attach_args *pa= aux;
114 1.1 fvdl struct agp_intel_softc *isc;
115 1.1 fvdl struct agp_gatt *gatt;
116 1.10 ichiro u_int32_t value;
117 1.22.8.2 joerg pnp_status_t pnp_status;
118 1.1 fvdl
119 1.5 tsutsui isc = malloc(sizeof *isc, M_AGP, M_NOWAIT|M_ZERO);
120 1.1 fvdl if (isc == NULL) {
121 1.6 thorpej aprint_error(": can't allocate chipset-specific softc\n");
122 1.1 fvdl return ENOMEM;
123 1.1 fvdl }
124 1.2 fvdl
125 1.1 fvdl sc->as_methods = &agp_intel_methods;
126 1.2 fvdl sc->as_chipc = isc;
127 1.2 fvdl
128 1.7 ichiro if (pci_find_device(&isc->vga_pa, agp_intel_vgamatch) == 0) {
129 1.10 ichiro aprint_normal(": using generic initialization for Intel AGP\n");
130 1.12 simonb aprint_normal("%s", sc->as_dev.dv_xname);
131 1.10 ichiro isc->chiptype = CHIP_INTEL;
132 1.7 ichiro }
133 1.7 ichiro
134 1.1 fvdl pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_AGP, &sc->as_capoff,
135 1.1 fvdl NULL);
136 1.1 fvdl
137 1.17 christos if (agp_map_aperture(pa, sc, AGP_APBASE) != 0) {
138 1.6 thorpej aprint_error(": can't map aperture\n");
139 1.1 fvdl free(isc, M_AGP);
140 1.2 fvdl sc->as_chipc = NULL;
141 1.1 fvdl return ENXIO;
142 1.1 fvdl }
143 1.1 fvdl
144 1.7 ichiro switch (PCI_PRODUCT(isc->vga_pa.pa_id)) {
145 1.14 tron case PCI_PRODUCT_INTEL_82443LX_AGP:
146 1.14 tron case PCI_PRODUCT_INTEL_82443BX_AGP:
147 1.14 tron case PCI_PRODUCT_INTEL_82443GX_AGP:
148 1.14 tron isc->chiptype = CHIP_I443;
149 1.14 tron break;
150 1.14 tron case PCI_PRODUCT_INTEL_82840_AGP:
151 1.14 tron isc->chiptype = CHIP_I840;
152 1.14 tron break;
153 1.7 ichiro case PCI_PRODUCT_INTEL_82855PM_AGP:
154 1.7 ichiro case PCI_PRODUCT_INTEL_82845_AGP:
155 1.7 ichiro isc->chiptype = CHIP_I845;
156 1.7 ichiro break;
157 1.7 ichiro case PCI_PRODUCT_INTEL_82850_AGP:
158 1.8 ichiro isc->chiptype = CHIP_I850;
159 1.7 ichiro break;
160 1.14 tron case PCI_PRODUCT_INTEL_82865_AGP:
161 1.14 tron case PCI_PRODUCT_INTEL_82875P_AGP:
162 1.14 tron isc->chiptype = CHIP_I865;
163 1.7 ichiro break;
164 1.7 ichiro }
165 1.7 ichiro
166 1.10 ichiro /* Determine maximum supported aperture size. */
167 1.10 ichiro value = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_APSIZE);
168 1.10 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
169 1.10 ichiro AGP_INTEL_APSIZE, APSIZE_MASK);
170 1.10 ichiro isc->aperture_mask = pci_conf_read(sc->as_pc, sc->as_tag,
171 1.10 ichiro AGP_INTEL_APSIZE) & APSIZE_MASK;
172 1.10 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_APSIZE, value);
173 1.1 fvdl isc->initial_aperture = AGP_GET_APERTURE(sc);
174 1.1 fvdl
175 1.1 fvdl for (;;) {
176 1.1 fvdl gatt = agp_alloc_gatt(sc);
177 1.1 fvdl if (gatt)
178 1.1 fvdl break;
179 1.1 fvdl
180 1.1 fvdl /*
181 1.1 fvdl * Probably contigmalloc failure. Try reducing the
182 1.1 fvdl * aperture so that the gatt size reduces.
183 1.1 fvdl */
184 1.1 fvdl if (AGP_SET_APERTURE(sc, AGP_GET_APERTURE(sc) / 2)) {
185 1.1 fvdl agp_generic_detach(sc);
186 1.6 thorpej aprint_error(": failed to set aperture\n");
187 1.1 fvdl return ENOMEM;
188 1.1 fvdl }
189 1.1 fvdl }
190 1.1 fvdl isc->gatt = gatt;
191 1.1 fvdl
192 1.22.8.2 joerg pnp_status = pci_generic_power_register(self,
193 1.22.8.2 joerg pa->pa_pc, pa->pa_tag, NULL, agp_intel_resume);
194 1.22.8.2 joerg
195 1.22.8.2 joerg if (pnp_status != PNP_STATUS_SUCCESS)
196 1.22.8.1 jmcneill aprint_error("%s: couldn't establish power handler\n",
197 1.22.8.1 jmcneill device_xname(self));
198 1.22.8.1 jmcneill
199 1.22.8.1 jmcneill return agp_intel_init(sc);
200 1.22.8.1 jmcneill }
201 1.22.8.1 jmcneill
202 1.22.8.1 jmcneill static int
203 1.22.8.1 jmcneill agp_intel_init(struct agp_softc *sc)
204 1.22.8.1 jmcneill {
205 1.22.8.1 jmcneill struct agp_intel_softc *isc = sc->as_chipc;
206 1.22.8.1 jmcneill struct agp_gatt *gatt = isc->gatt;
207 1.22.8.1 jmcneill pcireg_t reg;
208 1.22.8.1 jmcneill
209 1.1 fvdl /* Install the gatt. */
210 1.1 fvdl pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_ATTBASE,
211 1.1 fvdl gatt->ag_physical);
212 1.8 ichiro
213 1.8 ichiro /* Enable the GLTB and setup the control register. */
214 1.8 ichiro switch (isc->chiptype) {
215 1.8 ichiro case CHIP_I443:
216 1.8 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
217 1.8 ichiro AGPCTRL_AGPRSE | AGPCTRL_GTLB);
218 1.8 ichiro
219 1.8 ichiro default:
220 1.8 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
221 1.9 ichiro pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL)
222 1.9 ichiro | AGPCTRL_GTLB);
223 1.8 ichiro }
224 1.10 ichiro
225 1.1 fvdl /* Enable things, clear errors etc. */
226 1.7 ichiro switch (isc->chiptype) {
227 1.7 ichiro case CHIP_I845:
228 1.14 tron case CHIP_I865:
229 1.7 ichiro {
230 1.14 tron reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG);
231 1.14 tron reg |= MCHCFG_AAGN;
232 1.14 tron pci_conf_write(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG, reg);
233 1.7 ichiro break;
234 1.7 ichiro }
235 1.7 ichiro case CHIP_I840:
236 1.8 ichiro case CHIP_I850:
237 1.7 ichiro {
238 1.10 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCMD);
239 1.10 ichiro reg |= AGPCMD_AGPEN;
240 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCMD,
241 1.10 ichiro reg);
242 1.10 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG);
243 1.10 ichiro reg |= MCHCFG_AAGN;
244 1.8 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_I840_MCHCFG,
245 1.10 ichiro reg);
246 1.7 ichiro break;
247 1.7 ichiro }
248 1.8 ichiro default:
249 1.7 ichiro {
250 1.7 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG);
251 1.7 ichiro reg &= ~NBXCFG_APAE;
252 1.7 ichiro reg |= NBXCFG_AAGN;
253 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG, reg);
254 1.8 ichiro }
255 1.8 ichiro }
256 1.7 ichiro
257 1.8 ichiro /* Clear Error status */
258 1.9 ichiro switch (isc->chiptype) {
259 1.8 ichiro case CHIP_I840:
260 1.9 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
261 1.9 ichiro AGP_INTEL_I8XX_ERRSTS, 0xc000);
262 1.8 ichiro break;
263 1.1 fvdl
264 1.14 tron case CHIP_I845:
265 1.10 ichiro case CHIP_I850:
266 1.14 tron case CHIP_I865:
267 1.9 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
268 1.9 ichiro AGP_INTEL_I8XX_ERRSTS, 0x00ff);
269 1.7 ichiro break;
270 1.8 ichiro
271 1.8 ichiro default:
272 1.9 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
273 1.9 ichiro AGP_INTEL_ERRSTS, 0x70);
274 1.7 ichiro }
275 1.1 fvdl
276 1.10 ichiro return (0);
277 1.1 fvdl }
278 1.1 fvdl
279 1.1 fvdl #if 0
280 1.1 fvdl static int
281 1.1 fvdl agp_intel_detach(struct agp_softc *sc)
282 1.1 fvdl {
283 1.1 fvdl int error;
284 1.1 fvdl pcireg_t reg;
285 1.1 fvdl struct agp_intel_softc *isc = sc->as_chipc;
286 1.1 fvdl
287 1.1 fvdl error = agp_generic_detach(sc);
288 1.1 fvdl if (error)
289 1.1 fvdl return error;
290 1.1 fvdl
291 1.7 ichiro /* XXX i845/i855PM/i840/i850E */
292 1.1 fvdl reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG);
293 1.1 fvdl reg &= ~(1 << 9);
294 1.1 fvdl printf("%s: set NBXCFG to %x\n", __FUNCTION__, reg);
295 1.1 fvdl pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_NBXCFG, reg);
296 1.1 fvdl pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_ATTBASE, 0);
297 1.1 fvdl AGP_SET_APERTURE(sc, isc->initial_aperture);
298 1.1 fvdl agp_free_gatt(sc, isc->gatt);
299 1.1 fvdl
300 1.1 fvdl return 0;
301 1.1 fvdl }
302 1.1 fvdl #endif
303 1.1 fvdl
304 1.1 fvdl static u_int32_t
305 1.1 fvdl agp_intel_get_aperture(struct agp_softc *sc)
306 1.1 fvdl {
307 1.10 ichiro struct agp_intel_softc *isc = sc->as_chipc;
308 1.1 fvdl u_int32_t apsize;
309 1.1 fvdl
310 1.7 ichiro apsize = pci_conf_read(sc->as_pc, sc->as_tag,
311 1.10 ichiro AGP_INTEL_APSIZE) & isc->aperture_mask;
312 1.1 fvdl
313 1.1 fvdl /*
314 1.1 fvdl * The size is determined by the number of low bits of
315 1.1 fvdl * register APBASE which are forced to zero. The low 22 bits
316 1.1 fvdl * are always forced to zero and each zero bit in the apsize
317 1.1 fvdl * field just read forces the corresponding bit in the 27:22
318 1.1 fvdl * to be zero. We calculate the aperture size accordingly.
319 1.1 fvdl */
320 1.10 ichiro return (((apsize ^ isc->aperture_mask) << 22) | ((1 << 22) - 1)) + 1;
321 1.1 fvdl }
322 1.1 fvdl
323 1.1 fvdl static int
324 1.1 fvdl agp_intel_set_aperture(struct agp_softc *sc, u_int32_t aperture)
325 1.1 fvdl {
326 1.10 ichiro struct agp_intel_softc *isc = sc->as_chipc;
327 1.1 fvdl u_int32_t apsize;
328 1.1 fvdl
329 1.1 fvdl /*
330 1.1 fvdl * Reverse the magic from get_aperture.
331 1.1 fvdl */
332 1.10 ichiro apsize = ((aperture - 1) >> 22) ^ isc->aperture_mask;
333 1.1 fvdl
334 1.1 fvdl /*
335 1.1 fvdl * Double check for sanity.
336 1.1 fvdl */
337 1.10 ichiro if ((((apsize ^ isc->aperture_mask) << 22) |
338 1.7 ichiro ((1 << 22) - 1)) + 1 != aperture)
339 1.1 fvdl return EINVAL;
340 1.1 fvdl
341 1.10 ichiro pci_conf_write(sc->as_pc, sc->as_tag,
342 1.10 ichiro AGP_INTEL_APSIZE, apsize);
343 1.1 fvdl
344 1.1 fvdl return 0;
345 1.1 fvdl }
346 1.1 fvdl
347 1.1 fvdl static int
348 1.1 fvdl agp_intel_bind_page(struct agp_softc *sc, off_t offset, bus_addr_t physical)
349 1.1 fvdl {
350 1.1 fvdl struct agp_intel_softc *isc = sc->as_chipc;
351 1.1 fvdl
352 1.1 fvdl if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT))
353 1.1 fvdl return EINVAL;
354 1.1 fvdl
355 1.1 fvdl isc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = physical | 0x17;
356 1.1 fvdl return 0;
357 1.1 fvdl }
358 1.1 fvdl
359 1.1 fvdl static int
360 1.1 fvdl agp_intel_unbind_page(struct agp_softc *sc, off_t offset)
361 1.1 fvdl {
362 1.1 fvdl struct agp_intel_softc *isc = sc->as_chipc;
363 1.1 fvdl
364 1.1 fvdl if (offset < 0 || offset >= (isc->gatt->ag_entries << AGP_PAGE_SHIFT))
365 1.1 fvdl return EINVAL;
366 1.1 fvdl
367 1.1 fvdl isc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0;
368 1.1 fvdl return 0;
369 1.1 fvdl }
370 1.1 fvdl
371 1.1 fvdl static void
372 1.1 fvdl agp_intel_flush_tlb(struct agp_softc *sc)
373 1.1 fvdl {
374 1.7 ichiro struct agp_intel_softc *isc = sc->as_chipc;
375 1.10 ichiro pcireg_t reg;
376 1.7 ichiro
377 1.7 ichiro switch (isc->chiptype) {
378 1.14 tron case CHIP_I865:
379 1.13 tron case CHIP_I850:
380 1.13 tron case CHIP_I845:
381 1.13 tron case CHIP_I840:
382 1.10 ichiro case CHIP_I443:
383 1.10 ichiro {
384 1.10 ichiro reg = pci_conf_read(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL);
385 1.13 tron reg &= ~AGPCTRL_GTLB;
386 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
387 1.10 ichiro reg);
388 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
389 1.10 ichiro reg | AGPCTRL_GTLB);
390 1.7 ichiro break;
391 1.10 ichiro }
392 1.10 ichiro default: /* XXX */
393 1.10 ichiro {
394 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
395 1.10 ichiro 0x2200);
396 1.7 ichiro pci_conf_write(sc->as_pc, sc->as_tag, AGP_INTEL_AGPCTRL,
397 1.10 ichiro 0x2280);
398 1.10 ichiro }
399 1.7 ichiro }
400 1.1 fvdl }
401 1.18 jmcneill
402 1.22.8.2 joerg static
403 1.22.8.2 joerg void agp_intel_resume(device_t dv)
404 1.18 jmcneill {
405 1.22.8.2 joerg struct agp_softc *sc = device_private(dv);
406 1.18 jmcneill
407 1.22.8.2 joerg agp_intel_init(sc);
408 1.22.8.2 joerg agp_flush_cache();
409 1.18 jmcneill }
410