Home | History | Annotate | Line # | Download | only in pci
ahc_pci.c revision 1.41
      1   1.1   mycroft /*
      2   1.1   mycroft  * Product specific probe and attach routines for:
      3  1.22      fvdl  *      3940, 2940, aic7895, aic7890, aic7880,
      4  1.22      fvdl  *	aic7870, aic7860 and aic7850 SCSI controllers
      5   1.1   mycroft  *
      6  1.39      fvdl  * Copyright (c) 1994-2001 Justin T. Gibbs.
      7  1.39      fvdl  * Copyright (c) 2000-2001 Adaptec Inc.
      8   1.1   mycroft  * All rights reserved.
      9   1.1   mycroft  *
     10   1.1   mycroft  * Redistribution and use in source and binary forms, with or without
     11   1.1   mycroft  * modification, are permitted provided that the following conditions
     12   1.1   mycroft  * are met:
     13   1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     14  1.22      fvdl  *    notice, this list of conditions, and the following disclaimer,
     15  1.22      fvdl  *    without modification.
     16  1.39      fvdl  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
     17  1.39      fvdl  *    substantially similar to the "NO WARRANTY" disclaimer below
     18  1.39      fvdl  *    ("Disclaimer") and any redistribution must be conditioned upon
     19  1.39      fvdl  *    including a substantially similar Disclaimer requirement for further
     20  1.39      fvdl  *    binary redistribution.
     21  1.39      fvdl  * 3. Neither the names of the above-listed copyright holders nor the names
     22  1.39      fvdl  *    of any contributors may be used to endorse or promote products derived
     23  1.39      fvdl  *    from this software without specific prior written permission.
     24   1.1   mycroft  *
     25  1.22      fvdl  * Alternatively, this software may be distributed under the terms of the
     26  1.39      fvdl  * GNU General Public License ("GPL") version 2 as published by the Free
     27  1.39      fvdl  * Software Foundation.
     28  1.22      fvdl  *
     29  1.39      fvdl  * NO WARRANTY
     30  1.39      fvdl  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     31  1.39      fvdl  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
     32  1.39      fvdl  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
     33  1.39      fvdl  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
     34  1.39      fvdl  * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     35   1.1   mycroft  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     36   1.1   mycroft  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     37  1.39      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     38  1.39      fvdl  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     39  1.39      fvdl  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     40  1.39      fvdl  * POSSIBILITY OF SUCH DAMAGES.
     41  1.39      fvdl  *
     42  1.41        pk  * $Id: ahc_pci.c,v 1.41 2003/06/04 11:55:05 pk Exp $
     43  1.39      fvdl  *
     44  1.39      fvdl  * //depot/aic7xxx/aic7xxx/aic7xxx_pci.c#57 $
     45   1.3  explorer  *
     46  1.39      fvdl  * $FreeBSD: /repoman/r/ncvs/src/sys/dev/aic7xxx/aic7xxx_pci.c,v 1.22 2003/01/20 20:44:55 gibbs Exp $
     47  1.39      fvdl  */
     48  1.39      fvdl /*
     49  1.39      fvdl  * Ported from FreeBSD by Pascal Renauld, Network Storage Solutions, Inc. - April 2003
     50   1.1   mycroft  */
     51  1.31     lukem 
     52   1.1   mycroft #include <sys/param.h>
     53   1.1   mycroft #include <sys/systm.h>
     54   1.1   mycroft #include <sys/malloc.h>
     55   1.1   mycroft #include <sys/kernel.h>
     56   1.1   mycroft #include <sys/queue.h>
     57   1.1   mycroft #include <sys/device.h>
     58  1.27  jdolecek #include <sys/reboot.h>
     59  1.21   thorpej 
     60   1.1   mycroft #include <machine/bus.h>
     61   1.1   mycroft #include <machine/intr.h>
     62   1.1   mycroft 
     63  1.22      fvdl #include <dev/pci/pcireg.h>
     64  1.22      fvdl #include <dev/pci/pcivar.h>
     65  1.22      fvdl 
     66  1.22      fvdl #define AHC_PCI_IOADDR	PCI_MAPREG_START	/* I/O Address */
     67  1.22      fvdl #define AHC_PCI_MEMADDR	(PCI_MAPREG_START + 4)	/* Mem I/O Address */
     68  1.22      fvdl 
     69  1.39      fvdl #include <dev/ic/aic7xxx_osm.h>
     70  1.39      fvdl #include <dev/ic/aic7xxx_inline.h>
     71   1.1   mycroft 
     72  1.22      fvdl #include <dev/ic/smc93cx6var.h>
     73   1.1   mycroft 
     74  1.22      fvdl 
     75  1.39      fvdl static __inline uint64_t
     76  1.22      fvdl ahc_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
     77  1.22      fvdl {
     78  1.39      fvdl 	uint64_t id;
     79  1.22      fvdl 
     80  1.22      fvdl 	id = subvendor
     81  1.22      fvdl 	   | (subdevice << 16)
     82  1.39      fvdl 	   | ((uint64_t)vendor << 32)
     83  1.39      fvdl 	   | ((uint64_t)device << 48);
     84  1.22      fvdl 
     85  1.22      fvdl 	return (id);
     86  1.22      fvdl }
     87  1.22      fvdl 
     88  1.39      fvdl #define ID_ALL_MASK			0xFFFFFFFFFFFFFFFFull
     89  1.39      fvdl #define ID_DEV_VENDOR_MASK		0xFFFFFFFF00000000ull
     90  1.39      fvdl #define ID_9005_GENERIC_MASK		0xFFF0FFFF00000000ull
     91  1.39      fvdl #define ID_9005_SISL_MASK		0x000FFFFF00000000ull
     92  1.39      fvdl #define ID_9005_SISL_ID			0x0005900500000000ull
     93  1.39      fvdl #define ID_AIC7850			0x5078900400000000ull
     94  1.39      fvdl #define ID_AHA_2902_04_10_15_20_30C	0x5078900478509004ull
     95  1.39      fvdl #define ID_AIC7855			0x5578900400000000ull
     96  1.39      fvdl #define ID_AIC7859			0x3860900400000000ull
     97  1.39      fvdl #define ID_AHA_2930CU			0x3860900438699004ull
     98  1.39      fvdl #define ID_AIC7860			0x6078900400000000ull
     99  1.39      fvdl #define ID_AIC7860C			0x6078900478609004ull
    100  1.39      fvdl #define ID_AHA_1480A			0x6075900400000000ull
    101  1.39      fvdl #define ID_AHA_2940AU_0			0x6178900400000000ull
    102  1.39      fvdl #define ID_AHA_2940AU_1			0x6178900478619004ull
    103  1.39      fvdl #define ID_AHA_2940AU_CN		0x2178900478219004ull
    104  1.39      fvdl #define ID_AHA_2930C_VAR		0x6038900438689004ull
    105  1.39      fvdl 
    106  1.39      fvdl #define ID_AIC7870			0x7078900400000000ull
    107  1.39      fvdl #define ID_AHA_2940			0x7178900400000000ull
    108  1.39      fvdl #define ID_AHA_3940			0x7278900400000000ull
    109  1.39      fvdl #define ID_AHA_398X			0x7378900400000000ull
    110  1.39      fvdl #define ID_AHA_2944			0x7478900400000000ull
    111  1.39      fvdl #define ID_AHA_3944			0x7578900400000000ull
    112  1.39      fvdl #define ID_AHA_4944			0x7678900400000000ull
    113  1.39      fvdl 
    114  1.39      fvdl #define ID_AIC7880			0x8078900400000000ull
    115  1.39      fvdl #define ID_AIC7880_B			0x8078900478809004ull
    116  1.39      fvdl #define ID_AHA_2940U			0x8178900400000000ull
    117  1.39      fvdl #define ID_AHA_3940U			0x8278900400000000ull
    118  1.39      fvdl #define ID_AHA_2944U			0x8478900400000000ull
    119  1.39      fvdl #define ID_AHA_3944U			0x8578900400000000ull
    120  1.39      fvdl #define ID_AHA_398XU			0x8378900400000000ull
    121  1.39      fvdl #define ID_AHA_4944U			0x8678900400000000ull
    122  1.39      fvdl #define ID_AHA_2940UB			0x8178900478819004ull
    123  1.39      fvdl #define ID_AHA_2930U			0x8878900478889004ull
    124  1.39      fvdl #define ID_AHA_2940U_PRO		0x8778900478879004ull
    125  1.39      fvdl #define ID_AHA_2940U_CN			0x0078900478009004ull
    126  1.39      fvdl 
    127  1.39      fvdl #define ID_AIC7895			0x7895900478959004ull
    128  1.39      fvdl #define ID_AIC7895_ARO			0x7890900478939004ull
    129  1.39      fvdl #define ID_AIC7895_ARO_MASK		0xFFF0FFFFFFFFFFFFull
    130  1.39      fvdl #define ID_AHA_2940U_DUAL		0x7895900478919004ull
    131  1.39      fvdl #define ID_AHA_3940AU			0x7895900478929004ull
    132  1.39      fvdl #define ID_AHA_3944AU			0x7895900478949004ull
    133  1.39      fvdl 
    134  1.39      fvdl #define ID_AIC7890			0x001F9005000F9005ull
    135  1.39      fvdl #define ID_AIC7890_ARO			0x00139005000F9005ull
    136  1.39      fvdl #define ID_AAA_131U2			0x0013900500039005ull
    137  1.39      fvdl #define ID_AHA_2930U2			0x0011900501819005ull
    138  1.39      fvdl #define ID_AHA_2940U2B			0x00109005A1009005ull
    139  1.39      fvdl #define ID_AHA_2940U2_OEM		0x0010900521809005ull
    140  1.39      fvdl #define ID_AHA_2940U2			0x00109005A1809005ull
    141  1.39      fvdl #define ID_AHA_2950U2B			0x00109005E1009005ull
    142  1.39      fvdl 
    143  1.39      fvdl #define ID_AIC7892			0x008F9005FFFF9005ull
    144  1.39      fvdl #define ID_AIC7892_ARO			0x00839005FFFF9005ull
    145  1.39      fvdl #define ID_AHA_29160			0x00809005E2A09005ull
    146  1.39      fvdl #define ID_AHA_29160_CPQ		0x00809005E2A00E11ull
    147  1.39      fvdl #define ID_AHA_29160N			0x0080900562A09005ull
    148  1.39      fvdl #define ID_AHA_29160C			0x0080900562209005ull
    149  1.39      fvdl #define ID_AHA_29160B			0x00809005E2209005ull
    150  1.39      fvdl #define ID_AHA_19160B			0x0081900562A19005ull
    151  1.39      fvdl 
    152  1.39      fvdl #define ID_AIC7896			0x005F9005FFFF9005ull
    153  1.39      fvdl #define ID_AIC7896_ARO			0x00539005FFFF9005ull
    154  1.39      fvdl #define ID_AHA_3950U2B_0		0x00509005FFFF9005ull
    155  1.39      fvdl #define ID_AHA_3950U2B_1		0x00509005F5009005ull
    156  1.39      fvdl #define ID_AHA_3950U2D_0		0x00519005FFFF9005ull
    157  1.39      fvdl #define ID_AHA_3950U2D_1		0x00519005B5009005ull
    158  1.39      fvdl 
    159  1.39      fvdl #define ID_AIC7899			0x00CF9005FFFF9005ull
    160  1.39      fvdl #define ID_AIC7899_ARO			0x00C39005FFFF9005ull
    161  1.39      fvdl #define ID_AHA_3960D			0x00C09005F6209005ull
    162  1.39      fvdl #define ID_AHA_3960D_CPQ		0x00C09005F6200E11ull
    163  1.39      fvdl 
    164  1.39      fvdl #define ID_AIC7810			0x1078900400000000ull
    165  1.39      fvdl #define ID_AIC7815			0x7815900400000000ull
    166  1.39      fvdl 
    167  1.39      fvdl #define DEVID_9005_TYPE(id) ((id) & 0xF)
    168  1.39      fvdl #define		DEVID_9005_TYPE_HBA		0x0	/* Standard Card */
    169  1.39      fvdl #define		DEVID_9005_TYPE_AAA		0x3	/* RAID Card */
    170  1.39      fvdl #define		DEVID_9005_TYPE_SISL		0x5	/* Container ROMB */
    171  1.39      fvdl #define		DEVID_9005_TYPE_MB		0xF	/* On Motherboard */
    172  1.39      fvdl 
    173  1.39      fvdl #define DEVID_9005_MAXRATE(id) (((id) & 0x30) >> 4)
    174  1.39      fvdl #define		DEVID_9005_MAXRATE_U160		0x0
    175  1.39      fvdl #define		DEVID_9005_MAXRATE_ULTRA2	0x1
    176  1.39      fvdl #define		DEVID_9005_MAXRATE_ULTRA	0x2
    177  1.39      fvdl #define		DEVID_9005_MAXRATE_FAST		0x3
    178  1.39      fvdl 
    179  1.39      fvdl #define DEVID_9005_MFUNC(id) (((id) & 0x40) >> 6)
    180  1.39      fvdl 
    181  1.39      fvdl #define DEVID_9005_CLASS(id) (((id) & 0xFF00) >> 8)
    182  1.39      fvdl #define		DEVID_9005_CLASS_SPI		0x0	/* Parallel SCSI */
    183  1.39      fvdl 
    184  1.39      fvdl #define SUBID_9005_TYPE(id) ((id) & 0xF)
    185  1.39      fvdl #define		SUBID_9005_TYPE_MB		0xF	/* On Motherboard */
    186  1.39      fvdl #define		SUBID_9005_TYPE_CARD		0x0	/* Standard Card */
    187  1.39      fvdl #define		SUBID_9005_TYPE_LCCARD		0x1	/* Low Cost Card */
    188  1.39      fvdl #define		SUBID_9005_TYPE_RAID		0x3	/* Combined with Raid */
    189  1.39      fvdl 
    190  1.39      fvdl #define SUBID_9005_TYPE_KNOWN(id)			\
    191  1.39      fvdl 	  ((((id) & 0xF) == SUBID_9005_TYPE_MB)		\
    192  1.39      fvdl 	|| (((id) & 0xF) == SUBID_9005_TYPE_CARD)	\
    193  1.39      fvdl 	|| (((id) & 0xF) == SUBID_9005_TYPE_LCCARD)	\
    194  1.39      fvdl 	|| (((id) & 0xF) == SUBID_9005_TYPE_RAID))
    195  1.39      fvdl 
    196  1.39      fvdl #define SUBID_9005_MAXRATE(id) (((id) & 0x30) >> 4)
    197  1.39      fvdl #define		SUBID_9005_MAXRATE_ULTRA2	0x0
    198  1.39      fvdl #define		SUBID_9005_MAXRATE_ULTRA	0x1
    199  1.39      fvdl #define		SUBID_9005_MAXRATE_U160		0x2
    200  1.39      fvdl #define		SUBID_9005_MAXRATE_RESERVED	0x3
    201  1.39      fvdl 
    202  1.39      fvdl #define SUBID_9005_SEEPTYPE(id)						\
    203  1.39      fvdl 	((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB)			\
    204  1.39      fvdl 	 ? ((id) & 0xC0) >> 6						\
    205  1.39      fvdl 	 : ((id) & 0x300) >> 8)
    206  1.39      fvdl #define		SUBID_9005_SEEPTYPE_NONE	0x0
    207  1.39      fvdl #define		SUBID_9005_SEEPTYPE_1K		0x1
    208  1.39      fvdl #define		SUBID_9005_SEEPTYPE_2K_4K	0x2
    209  1.39      fvdl #define		SUBID_9005_SEEPTYPE_RESERVED	0x3
    210  1.39      fvdl #define SUBID_9005_AUTOTERM(id)						\
    211  1.39      fvdl 	((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB)			\
    212  1.39      fvdl 	 ? (((id) & 0x400) >> 10) == 0					\
    213  1.39      fvdl 	 : (((id) & 0x40) >> 6) == 0)
    214  1.39      fvdl 
    215  1.39      fvdl #define SUBID_9005_NUMCHAN(id)						\
    216  1.39      fvdl 	((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB)			\
    217  1.39      fvdl 	 ? ((id) & 0x300) >> 8						\
    218  1.39      fvdl 	 : ((id) & 0xC00) >> 10)
    219  1.39      fvdl 
    220  1.39      fvdl #define SUBID_9005_LEGACYCONN(id)					\
    221  1.39      fvdl 	((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB)			\
    222  1.39      fvdl 	 ? 0								\
    223  1.39      fvdl 	 : ((id) & 0x80) >> 7)
    224  1.39      fvdl 
    225  1.39      fvdl #define SUBID_9005_MFUNCENB(id)						\
    226  1.39      fvdl 	((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB)			\
    227  1.39      fvdl 	 ? ((id) & 0x800) >> 11						\
    228  1.39      fvdl 	 : ((id) & 0x1000) >> 12)
    229  1.39      fvdl /*
    230  1.39      fvdl  * Informational only. Should use chip register to be
    231  1.39      fvdl  * certain, but may be use in identification strings.
    232  1.39      fvdl  */
    233  1.39      fvdl #define SUBID_9005_CARD_SCSIWIDTH_MASK	0x2000
    234  1.39      fvdl #define SUBID_9005_CARD_PCIWIDTH_MASK	0x4000
    235  1.39      fvdl #define SUBID_9005_CARD_SEDIFF_MASK	0x8000
    236  1.39      fvdl 
    237  1.39      fvdl static ahc_device_setup_t ahc_aic785X_setup;
    238  1.22      fvdl static ahc_device_setup_t ahc_aic7860_setup;
    239  1.39      fvdl static ahc_device_setup_t ahc_apa1480_setup;
    240  1.22      fvdl static ahc_device_setup_t ahc_aic7870_setup;
    241  1.22      fvdl static ahc_device_setup_t ahc_aha394X_setup;
    242  1.39      fvdl static ahc_device_setup_t ahc_aha494X_setup;
    243  1.22      fvdl static ahc_device_setup_t ahc_aha398X_setup;
    244  1.22      fvdl static ahc_device_setup_t ahc_aic7880_setup;
    245  1.39      fvdl static ahc_device_setup_t ahc_aha2940Pro_setup;
    246  1.22      fvdl static ahc_device_setup_t ahc_aha394XU_setup;
    247  1.22      fvdl static ahc_device_setup_t ahc_aha398XU_setup;
    248  1.22      fvdl static ahc_device_setup_t ahc_aic7890_setup;
    249  1.22      fvdl static ahc_device_setup_t ahc_aic7892_setup;
    250  1.22      fvdl static ahc_device_setup_t ahc_aic7895_setup;
    251  1.22      fvdl static ahc_device_setup_t ahc_aic7896_setup;
    252  1.22      fvdl static ahc_device_setup_t ahc_aic7899_setup;
    253  1.39      fvdl static ahc_device_setup_t ahc_aha29160C_setup;
    254  1.22      fvdl static ahc_device_setup_t ahc_raid_setup;
    255  1.22      fvdl static ahc_device_setup_t ahc_aha394XX_setup;
    256  1.39      fvdl static ahc_device_setup_t ahc_aha494XX_setup;
    257  1.22      fvdl static ahc_device_setup_t ahc_aha398XX_setup;
    258  1.22      fvdl 
    259  1.39      fvdl struct ahc_pci_identity ahc_pci_ident_table [] =
    260  1.22      fvdl {
    261  1.22      fvdl 	/* aic7850 based controllers */
    262  1.22      fvdl 	{
    263  1.39      fvdl 		ID_AHA_2902_04_10_15_20_30C,
    264  1.22      fvdl 		ID_ALL_MASK,
    265  1.39      fvdl 		"Adaptec 2902/04/10/15/20/30C SCSI adapter",
    266  1.39      fvdl 		ahc_aic785X_setup
    267  1.22      fvdl 	},
    268  1.39      fvdl 	/* aic7860 based controllers */
    269  1.22      fvdl 	{
    270  1.22      fvdl 		ID_AHA_2930CU,
    271  1.22      fvdl 		ID_ALL_MASK,
    272  1.22      fvdl 		"Adaptec 2930CU SCSI adapter",
    273  1.39      fvdl 		ahc_aic7860_setup
    274  1.39      fvdl 	},
    275  1.39      fvdl 	{
    276  1.39      fvdl 		ID_AHA_1480A & ID_DEV_VENDOR_MASK,
    277  1.39      fvdl 		ID_DEV_VENDOR_MASK,
    278  1.39      fvdl 		"Adaptec 1480A Ultra SCSI adapter",
    279  1.39      fvdl 		ahc_apa1480_setup
    280  1.22      fvdl 	},
    281  1.22      fvdl 	{
    282  1.22      fvdl 		ID_AHA_2940AU_0 & ID_DEV_VENDOR_MASK,
    283  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    284  1.22      fvdl 		"Adaptec 2940A Ultra SCSI adapter",
    285  1.22      fvdl 		ahc_aic7860_setup
    286  1.22      fvdl 	},
    287  1.22      fvdl 	{
    288  1.22      fvdl 		ID_AHA_2940AU_CN & ID_DEV_VENDOR_MASK,
    289  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    290  1.22      fvdl 		"Adaptec 2940A/CN Ultra SCSI adapter",
    291  1.22      fvdl 		ahc_aic7860_setup
    292  1.22      fvdl 	},
    293  1.22      fvdl 	{
    294  1.22      fvdl 		ID_AHA_2930C_VAR & ID_DEV_VENDOR_MASK,
    295  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    296  1.39      fvdl 		"Adaptec 2930C Ultra SCSI adapter (VAR)",
    297  1.22      fvdl 		ahc_aic7860_setup
    298  1.22      fvdl 	},
    299  1.22      fvdl 	/* aic7870 based controllers */
    300  1.22      fvdl 	{
    301  1.22      fvdl 		ID_AHA_2940,
    302  1.22      fvdl 		ID_ALL_MASK,
    303  1.22      fvdl 		"Adaptec 2940 SCSI adapter",
    304  1.22      fvdl 		ahc_aic7870_setup
    305  1.22      fvdl 	},
    306  1.22      fvdl 	{
    307  1.22      fvdl 		ID_AHA_3940,
    308  1.22      fvdl 		ID_ALL_MASK,
    309  1.22      fvdl 		"Adaptec 3940 SCSI adapter",
    310  1.22      fvdl 		ahc_aha394X_setup
    311  1.22      fvdl 	},
    312  1.22      fvdl 	{
    313  1.22      fvdl 		ID_AHA_398X,
    314  1.22      fvdl 		ID_ALL_MASK,
    315  1.22      fvdl 		"Adaptec 398X SCSI RAID adapter",
    316  1.22      fvdl 		ahc_aha398X_setup
    317  1.22      fvdl 	},
    318  1.22      fvdl 	{
    319  1.22      fvdl 		ID_AHA_2944,
    320  1.22      fvdl 		ID_ALL_MASK,
    321  1.22      fvdl 		"Adaptec 2944 SCSI adapter",
    322  1.22      fvdl 		ahc_aic7870_setup
    323  1.22      fvdl 	},
    324  1.22      fvdl 	{
    325  1.22      fvdl 		ID_AHA_3944,
    326  1.22      fvdl 		ID_ALL_MASK,
    327  1.22      fvdl 		"Adaptec 3944 SCSI adapter",
    328  1.22      fvdl 		ahc_aha394X_setup
    329  1.22      fvdl 	},
    330  1.39      fvdl 	{
    331  1.39      fvdl 		ID_AHA_4944,
    332  1.39      fvdl 		ID_ALL_MASK,
    333  1.39      fvdl 		"Adaptec 4944 SCSI adapter",
    334  1.39      fvdl 		ahc_aha494X_setup
    335  1.39      fvdl 	},
    336  1.22      fvdl 	/* aic7880 based controllers */
    337  1.22      fvdl 	{
    338  1.22      fvdl 		ID_AHA_2940U & ID_DEV_VENDOR_MASK,
    339  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    340  1.22      fvdl 		"Adaptec 2940 Ultra SCSI adapter",
    341  1.22      fvdl 		ahc_aic7880_setup
    342  1.22      fvdl 	},
    343  1.22      fvdl 	{
    344  1.22      fvdl 		ID_AHA_3940U & ID_DEV_VENDOR_MASK,
    345  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    346  1.22      fvdl 		"Adaptec 3940 Ultra SCSI adapter",
    347  1.22      fvdl 		ahc_aha394XU_setup
    348  1.22      fvdl 	},
    349  1.22      fvdl 	{
    350  1.22      fvdl 		ID_AHA_2944U & ID_DEV_VENDOR_MASK,
    351  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    352  1.22      fvdl 		"Adaptec 2944 Ultra SCSI adapter",
    353  1.22      fvdl 		ahc_aic7880_setup
    354  1.22      fvdl 	},
    355  1.22      fvdl 	{
    356  1.22      fvdl 		ID_AHA_3944U & ID_DEV_VENDOR_MASK,
    357  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    358  1.22      fvdl 		"Adaptec 3944 Ultra SCSI adapter",
    359  1.22      fvdl 		ahc_aha394XU_setup
    360  1.22      fvdl 	},
    361  1.22      fvdl 	{
    362  1.22      fvdl 		ID_AHA_398XU & ID_DEV_VENDOR_MASK,
    363  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    364  1.22      fvdl 		"Adaptec 398X Ultra SCSI RAID adapter",
    365  1.22      fvdl 		ahc_aha398XU_setup
    366  1.22      fvdl 	},
    367  1.22      fvdl 	{
    368  1.22      fvdl 		/*
    369  1.22      fvdl 		 * XXX Don't know the slot numbers
    370  1.22      fvdl 		 * so we can't identify channels
    371  1.22      fvdl 		 */
    372  1.22      fvdl 		ID_AHA_4944U & ID_DEV_VENDOR_MASK,
    373  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    374  1.22      fvdl 		"Adaptec 4944 Ultra SCSI adapter",
    375  1.22      fvdl 		ahc_aic7880_setup
    376  1.22      fvdl 	},
    377  1.22      fvdl 	{
    378  1.22      fvdl 		ID_AHA_2930U & ID_DEV_VENDOR_MASK,
    379  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    380  1.22      fvdl 		"Adaptec 2930 Ultra SCSI adapter",
    381  1.22      fvdl 		ahc_aic7880_setup
    382  1.22      fvdl 	},
    383  1.22      fvdl 	{
    384  1.22      fvdl 		ID_AHA_2940U_PRO & ID_DEV_VENDOR_MASK,
    385  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    386  1.22      fvdl 		"Adaptec 2940 Pro Ultra SCSI adapter",
    387  1.39      fvdl 		ahc_aha2940Pro_setup
    388  1.22      fvdl 	},
    389  1.22      fvdl 	{
    390  1.22      fvdl 		ID_AHA_2940U_CN & ID_DEV_VENDOR_MASK,
    391  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    392  1.22      fvdl 		"Adaptec 2940/CN Ultra SCSI adapter",
    393  1.22      fvdl 		ahc_aic7880_setup
    394  1.22      fvdl 	},
    395  1.39      fvdl 	/* Ignore all SISL (AAC on MB) based controllers. */
    396  1.39      fvdl 	{
    397  1.39      fvdl 		ID_9005_SISL_ID,
    398  1.39      fvdl 		ID_9005_SISL_MASK,
    399  1.39      fvdl 		NULL,
    400  1.39      fvdl 		NULL
    401  1.39      fvdl 	},
    402  1.22      fvdl 	/* aic7890 based controllers */
    403  1.22      fvdl 	{
    404  1.22      fvdl 		ID_AHA_2930U2,
    405  1.22      fvdl 		ID_ALL_MASK,
    406  1.22      fvdl 		"Adaptec 2930 Ultra2 SCSI adapter",
    407  1.22      fvdl 		ahc_aic7890_setup
    408  1.22      fvdl 	},
    409  1.22      fvdl 	{
    410  1.22      fvdl 		ID_AHA_2940U2B,
    411  1.22      fvdl 		ID_ALL_MASK,
    412  1.22      fvdl 		"Adaptec 2940B Ultra2 SCSI adapter",
    413  1.22      fvdl 		ahc_aic7890_setup
    414  1.22      fvdl 	},
    415  1.22      fvdl 	{
    416  1.22      fvdl 		ID_AHA_2940U2_OEM,
    417  1.22      fvdl 		ID_ALL_MASK,
    418  1.22      fvdl 		"Adaptec 2940 Ultra2 SCSI adapter (OEM)",
    419  1.22      fvdl 		ahc_aic7890_setup
    420  1.22      fvdl 	},
    421  1.22      fvdl 	{
    422  1.22      fvdl 		ID_AHA_2940U2,
    423  1.22      fvdl 		ID_ALL_MASK,
    424  1.22      fvdl 		"Adaptec 2940 Ultra2 SCSI adapter",
    425  1.22      fvdl 		ahc_aic7890_setup
    426  1.22      fvdl 	},
    427  1.22      fvdl 	{
    428  1.22      fvdl 		ID_AHA_2950U2B,
    429  1.22      fvdl 		ID_ALL_MASK,
    430  1.22      fvdl 		"Adaptec 2950 Ultra2 SCSI adapter",
    431  1.22      fvdl 		ahc_aic7890_setup
    432  1.22      fvdl 	},
    433  1.25     soren 	{
    434  1.39      fvdl 		ID_AIC7890_ARO,
    435  1.39      fvdl 		ID_ALL_MASK,
    436  1.39      fvdl 		"Adaptec aic7890/91 Ultra2 SCSI adapter (ARO)",
    437  1.39      fvdl 		ahc_aic7890_setup
    438  1.39      fvdl 	},
    439  1.39      fvdl 	{
    440  1.25     soren 		ID_AAA_131U2,
    441  1.25     soren 		ID_ALL_MASK,
    442  1.25     soren 		"Adaptec AAA-131 Ultra2 RAID adapter",
    443  1.25     soren 		ahc_aic7890_setup
    444  1.39      fvdl 	},
    445  1.22      fvdl 	/* aic7892 based controllers */
    446  1.22      fvdl 	{
    447  1.22      fvdl 		ID_AHA_29160,
    448  1.22      fvdl 		ID_ALL_MASK,
    449  1.22      fvdl 		"Adaptec 29160 Ultra160 SCSI adapter",
    450  1.22      fvdl 		ahc_aic7892_setup
    451  1.22      fvdl 	},
    452  1.22      fvdl 	{
    453  1.22      fvdl 		ID_AHA_29160_CPQ,
    454  1.22      fvdl 		ID_ALL_MASK,
    455  1.22      fvdl 		"Adaptec (Compaq OEM) 29160 Ultra160 SCSI adapter",
    456  1.22      fvdl 		ahc_aic7892_setup
    457  1.22      fvdl 	},
    458  1.22      fvdl 	{
    459  1.22      fvdl 		ID_AHA_29160N,
    460  1.22      fvdl 		ID_ALL_MASK,
    461  1.22      fvdl 		"Adaptec 29160N Ultra160 SCSI adapter",
    462  1.22      fvdl 		ahc_aic7892_setup
    463  1.22      fvdl 	},
    464  1.22      fvdl 	{
    465  1.39      fvdl 		ID_AHA_29160C,
    466  1.39      fvdl 		ID_ALL_MASK,
    467  1.39      fvdl 		"Adaptec 29160C Ultra160 SCSI adapter",
    468  1.39      fvdl 		ahc_aha29160C_setup
    469  1.39      fvdl 	},
    470  1.39      fvdl 	{
    471  1.22      fvdl 		ID_AHA_29160B,
    472  1.22      fvdl 		ID_ALL_MASK,
    473  1.22      fvdl 		"Adaptec 29160B Ultra160 SCSI adapter",
    474  1.22      fvdl 		ahc_aic7892_setup
    475  1.22      fvdl 	},
    476  1.22      fvdl 	{
    477  1.22      fvdl 		ID_AHA_19160B,
    478  1.22      fvdl 		ID_ALL_MASK,
    479  1.22      fvdl 		"Adaptec 19160B Ultra160 SCSI adapter",
    480  1.22      fvdl 		ahc_aic7892_setup
    481  1.22      fvdl 	},
    482  1.39      fvdl 	{
    483  1.39      fvdl 		ID_AIC7892_ARO,
    484  1.39      fvdl 		ID_ALL_MASK,
    485  1.39      fvdl 		"Adaptec aic7892 Ultra160 SCSI adapter (ARO)",
    486  1.39      fvdl 		ahc_aic7892_setup
    487  1.39      fvdl 	},
    488  1.22      fvdl 	/* aic7895 based controllers */
    489  1.22      fvdl 	{
    490  1.22      fvdl 		ID_AHA_2940U_DUAL,
    491  1.22      fvdl 		ID_ALL_MASK,
    492  1.22      fvdl 		"Adaptec 2940/DUAL Ultra SCSI adapter",
    493  1.22      fvdl 		ahc_aic7895_setup
    494  1.22      fvdl 	},
    495  1.22      fvdl 	{
    496  1.22      fvdl 		ID_AHA_3940AU,
    497  1.22      fvdl 		ID_ALL_MASK,
    498  1.22      fvdl 		"Adaptec 3940A Ultra SCSI adapter",
    499  1.22      fvdl 		ahc_aic7895_setup
    500  1.22      fvdl 	},
    501  1.22      fvdl 	{
    502  1.22      fvdl 		ID_AHA_3944AU,
    503  1.22      fvdl 		ID_ALL_MASK,
    504  1.22      fvdl 		"Adaptec 3944A Ultra SCSI adapter",
    505  1.22      fvdl 		ahc_aic7895_setup
    506  1.22      fvdl 	},
    507  1.39      fvdl 	{
    508  1.39      fvdl 		ID_AIC7895_ARO,
    509  1.39      fvdl 		ID_AIC7895_ARO_MASK,
    510  1.39      fvdl 		"Adaptec aic7895 Ultra SCSI adapter (ARO)",
    511  1.39      fvdl 		ahc_aic7895_setup
    512  1.39      fvdl 	},
    513  1.22      fvdl 	/* aic7896/97 based controllers */
    514  1.22      fvdl 	{
    515  1.22      fvdl 		ID_AHA_3950U2B_0,
    516  1.22      fvdl 		ID_ALL_MASK,
    517  1.22      fvdl 		"Adaptec 3950B Ultra2 SCSI adapter",
    518  1.22      fvdl 		ahc_aic7896_setup
    519  1.22      fvdl 	},
    520  1.22      fvdl 	{
    521  1.22      fvdl 		ID_AHA_3950U2B_1,
    522  1.22      fvdl 		ID_ALL_MASK,
    523  1.22      fvdl 		"Adaptec 3950B Ultra2 SCSI adapter",
    524  1.22      fvdl 		ahc_aic7896_setup
    525  1.22      fvdl 	},
    526  1.22      fvdl 	{
    527  1.22      fvdl 		ID_AHA_3950U2D_0,
    528  1.22      fvdl 		ID_ALL_MASK,
    529  1.22      fvdl 		"Adaptec 3950D Ultra2 SCSI adapter",
    530  1.22      fvdl 		ahc_aic7896_setup
    531  1.22      fvdl 	},
    532  1.22      fvdl 	{
    533  1.22      fvdl 		ID_AHA_3950U2D_1,
    534  1.22      fvdl 		ID_ALL_MASK,
    535  1.22      fvdl 		"Adaptec 3950D Ultra2 SCSI adapter",
    536  1.22      fvdl 		ahc_aic7896_setup
    537  1.22      fvdl 	},
    538  1.39      fvdl 	{
    539  1.39      fvdl 		ID_AIC7896_ARO,
    540  1.39      fvdl 		ID_ALL_MASK,
    541  1.39      fvdl 		"Adaptec aic7896/97 Ultra2 SCSI adapter (ARO)",
    542  1.39      fvdl 		ahc_aic7896_setup
    543  1.39      fvdl 	},
    544  1.22      fvdl 	/* aic7899 based controllers */
    545  1.22      fvdl 	{
    546  1.22      fvdl 		ID_AHA_3960D,
    547  1.22      fvdl 		ID_ALL_MASK,
    548  1.22      fvdl 		"Adaptec 3960D Ultra160 SCSI adapter",
    549  1.22      fvdl 		ahc_aic7899_setup
    550  1.22      fvdl 	},
    551  1.22      fvdl 	{
    552  1.22      fvdl 		ID_AHA_3960D_CPQ,
    553  1.22      fvdl 		ID_ALL_MASK,
    554  1.22      fvdl 		"Adaptec (Compaq OEM) 3960D Ultra160 SCSI adapter",
    555  1.22      fvdl 		ahc_aic7899_setup
    556  1.22      fvdl 	},
    557  1.39      fvdl 	{
    558  1.39      fvdl 		ID_AIC7899_ARO,
    559  1.39      fvdl 		ID_ALL_MASK,
    560  1.39      fvdl 		"Adaptec aic7899 Ultra160 SCSI adapter (ARO)",
    561  1.39      fvdl 		ahc_aic7899_setup
    562  1.39      fvdl 	},
    563  1.22      fvdl 	/* Generic chip probes for devices we don't know 'exactly' */
    564  1.22      fvdl 	{
    565  1.22      fvdl 		ID_AIC7850 & ID_DEV_VENDOR_MASK,
    566  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    567  1.22      fvdl 		"Adaptec aic7850 SCSI adapter",
    568  1.39      fvdl 		ahc_aic785X_setup
    569  1.22      fvdl 	},
    570  1.22      fvdl 	{
    571  1.22      fvdl 		ID_AIC7855 & ID_DEV_VENDOR_MASK,
    572  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    573  1.22      fvdl 		"Adaptec aic7855 SCSI adapter",
    574  1.39      fvdl 		ahc_aic785X_setup
    575  1.22      fvdl 	},
    576  1.22      fvdl 	{
    577  1.22      fvdl 		ID_AIC7859 & ID_DEV_VENDOR_MASK,
    578  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    579  1.22      fvdl 		"Adaptec aic7859 SCSI adapter",
    580  1.39      fvdl 		ahc_aic7860_setup
    581  1.22      fvdl 	},
    582  1.22      fvdl 	{
    583  1.22      fvdl 		ID_AIC7860 & ID_DEV_VENDOR_MASK,
    584  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    585  1.39      fvdl 		"Adaptec aic7860 Ultra SCSI adapter",
    586  1.22      fvdl 		ahc_aic7860_setup
    587  1.22      fvdl 	},
    588  1.22      fvdl 	{
    589  1.22      fvdl 		ID_AIC7870 & ID_DEV_VENDOR_MASK,
    590  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    591  1.22      fvdl 		"Adaptec aic7870 SCSI adapter",
    592  1.22      fvdl 		ahc_aic7870_setup
    593  1.22      fvdl 	},
    594  1.22      fvdl 	{
    595  1.22      fvdl 		ID_AIC7880 & ID_DEV_VENDOR_MASK,
    596  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    597  1.22      fvdl 		"Adaptec aic7880 Ultra SCSI adapter",
    598  1.22      fvdl 		ahc_aic7880_setup
    599  1.22      fvdl 	},
    600  1.22      fvdl 	{
    601  1.39      fvdl 		ID_AIC7890 & ID_9005_GENERIC_MASK,
    602  1.39      fvdl 		ID_9005_GENERIC_MASK,
    603  1.22      fvdl 		"Adaptec aic7890/91 Ultra2 SCSI adapter",
    604  1.22      fvdl 		ahc_aic7890_setup
    605  1.22      fvdl 	},
    606  1.22      fvdl 	{
    607  1.39      fvdl 		ID_AIC7892 & ID_9005_GENERIC_MASK,
    608  1.39      fvdl 		ID_9005_GENERIC_MASK,
    609  1.22      fvdl 		"Adaptec aic7892 Ultra160 SCSI adapter",
    610  1.22      fvdl 		ahc_aic7892_setup
    611  1.22      fvdl 	},
    612  1.22      fvdl 	{
    613  1.22      fvdl 		ID_AIC7895 & ID_DEV_VENDOR_MASK,
    614  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    615  1.22      fvdl 		"Adaptec aic7895 Ultra SCSI adapter",
    616  1.22      fvdl 		ahc_aic7895_setup
    617  1.22      fvdl 	},
    618  1.22      fvdl 	{
    619  1.39      fvdl 		ID_AIC7896 & ID_9005_GENERIC_MASK,
    620  1.39      fvdl 		ID_9005_GENERIC_MASK,
    621  1.22      fvdl 		"Adaptec aic7896/97 Ultra2 SCSI adapter",
    622  1.22      fvdl 		ahc_aic7896_setup
    623  1.22      fvdl 	},
    624  1.22      fvdl 	{
    625  1.39      fvdl 		ID_AIC7899 & ID_9005_GENERIC_MASK,
    626  1.39      fvdl 		ID_9005_GENERIC_MASK,
    627  1.22      fvdl 		"Adaptec aic7899 Ultra160 SCSI adapter",
    628  1.22      fvdl 		ahc_aic7899_setup
    629  1.22      fvdl 	},
    630  1.22      fvdl 	{
    631  1.22      fvdl 		ID_AIC7810 & ID_DEV_VENDOR_MASK,
    632  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    633  1.22      fvdl 		"Adaptec aic7810 RAID memory controller",
    634  1.22      fvdl 		ahc_raid_setup
    635  1.22      fvdl 	},
    636  1.22      fvdl 	{
    637  1.22      fvdl 		ID_AIC7815 & ID_DEV_VENDOR_MASK,
    638  1.22      fvdl 		ID_DEV_VENDOR_MASK,
    639  1.22      fvdl 		"Adaptec aic7815 RAID memory controller",
    640  1.22      fvdl 		ahc_raid_setup
    641  1.22      fvdl 	}
    642  1.22      fvdl };
    643  1.12       cgd 
    644  1.39      fvdl const u_int ahc_num_pci_devs = NUM_ELEMENTS(ahc_pci_ident_table);
    645  1.22      fvdl 
    646  1.22      fvdl #define AHC_394X_SLOT_CHANNEL_A	4
    647  1.22      fvdl #define AHC_394X_SLOT_CHANNEL_B	5
    648  1.22      fvdl 
    649  1.22      fvdl #define AHC_398X_SLOT_CHANNEL_A	4
    650  1.22      fvdl #define AHC_398X_SLOT_CHANNEL_B	8
    651  1.22      fvdl #define AHC_398X_SLOT_CHANNEL_C	12
    652   1.1   mycroft 
    653  1.39      fvdl #define AHC_494X_SLOT_CHANNEL_A	4
    654  1.39      fvdl #define AHC_494X_SLOT_CHANNEL_B	5
    655  1.39      fvdl #define AHC_494X_SLOT_CHANNEL_C	6
    656  1.39      fvdl #define AHC_494X_SLOT_CHANNEL_D	7
    657  1.39      fvdl 
    658   1.1   mycroft #define	DEVCONFIG		0x40
    659  1.39      fvdl #define		PCIERRGENDIS	0x80000000ul
    660  1.39      fvdl #define		SCBSIZE32	0x00010000ul	/* aic789X only */
    661  1.39      fvdl #define		REXTVALID	0x00001000ul	/* ultra cards only */
    662  1.39      fvdl #define		MPORTMODE	0x00000400ul	/* aic7870+ only */
    663  1.39      fvdl #define		RAMPSM		0x00000200ul	/* aic7870+ only */
    664  1.39      fvdl #define		VOLSENSE	0x00000100ul
    665  1.39      fvdl #define		PCI64BIT	0x00000080ul	/* 64Bit PCI bus (Ultra2 Only)*/
    666  1.39      fvdl #define		SCBRAMSEL	0x00000080ul
    667  1.39      fvdl #define		MRDCEN		0x00000040ul
    668  1.39      fvdl #define		EXTSCBTIME	0x00000020ul	/* aic7870 only */
    669  1.39      fvdl #define		EXTSCBPEN	0x00000010ul	/* aic7870 only */
    670  1.39      fvdl #define		BERREN		0x00000008ul
    671  1.39      fvdl #define		DACEN		0x00000004ul
    672  1.39      fvdl #define		STPWLEVEL	0x00000002ul
    673  1.39      fvdl #define		DIFACTNEGEN	0x00000001ul	/* aic7870 only */
    674   1.1   mycroft 
    675   1.1   mycroft #define	CSIZE_LATTIME		0x0c
    676  1.39      fvdl #define		CACHESIZE	0x0000003ful	/* only 5 bits */
    677  1.39      fvdl #define		LATTIME		0x0000ff00ul
    678  1.39      fvdl 
    679  1.39      fvdl /* PCI STATUS definitions */
    680  1.39      fvdl #define	DPE	0x80
    681  1.39      fvdl #define SSE	0x40
    682  1.39      fvdl #define	RMA	0x20
    683  1.39      fvdl #define	RTA	0x10
    684  1.39      fvdl #define STA	0x08
    685  1.39      fvdl #define DPR	0x01
    686   1.1   mycroft 
    687  1.39      fvdl static int ahc_9005_subdevinfo_valid(uint16_t vendor, uint16_t device,
    688  1.39      fvdl 				     uint16_t subvendor, uint16_t subdevice);
    689  1.22      fvdl static int ahc_ext_scbram_present(struct ahc_softc *ahc);
    690  1.39      fvdl static void ahc_scbram_config(struct ahc_softc *ahc, int enable,
    691  1.39      fvdl 				  int pcheck, int fast, int large);
    692  1.22      fvdl static void ahc_probe_ext_scbram(struct ahc_softc *ahc);
    693   1.1   mycroft 
    694  1.10       cgd int ahc_pci_probe __P((struct device *, struct cfdata *, void *));
    695   1.1   mycroft void ahc_pci_attach __P((struct device *, struct device *, void *));
    696   1.1   mycroft 
    697  1.22      fvdl 
    698  1.34   thorpej CFATTACH_DECL(ahc_pci, sizeof(struct ahc_softc),
    699  1.35   thorpej     ahc_pci_probe, ahc_pci_attach, NULL, NULL);
    700   1.1   mycroft 
    701  1.39      fvdl const struct ahc_pci_identity *
    702  1.39      fvdl ahc_find_pci_device(id, subid, func)
    703  1.22      fvdl 	pcireg_t id, subid;
    704  1.39      fvdl 	u_int func;
    705  1.22      fvdl {
    706  1.22      fvdl 	u_int64_t  full_id;
    707  1.29  jdolecek 	const struct	   ahc_pci_identity *entry;
    708  1.22      fvdl 	u_int	   i;
    709  1.22      fvdl 
    710  1.22      fvdl 	full_id = ahc_compose_id(PCI_PRODUCT(id), PCI_VENDOR(id),
    711  1.22      fvdl 				 PCI_PRODUCT(subid), PCI_VENDOR(subid));
    712  1.22      fvdl 
    713  1.39      fvdl 	/*
    714  1.39      fvdl 	 * If the second function is not hooked up, ignore it.
    715  1.39      fvdl 	 * Unfortunately, not all MB vendors implement the
    716  1.39      fvdl 	 * subdevice ID as per the Adaptec spec, so do our best
    717  1.39      fvdl 	 * to sanity check it prior to accepting the subdevice
    718  1.39      fvdl 	 * ID as valid.
    719  1.39      fvdl 	 */
    720  1.39      fvdl 	if (func > 0
    721  1.39      fvdl 	    && ahc_9005_subdevinfo_valid(PCI_VENDOR(id), PCI_PRODUCT(id),
    722  1.39      fvdl 					 PCI_VENDOR(subid), PCI_PRODUCT(subid))
    723  1.39      fvdl 	    && SUBID_9005_MFUNCENB(PCI_PRODUCT(subid)) == 0)
    724  1.39      fvdl 		return (NULL);
    725  1.39      fvdl 
    726  1.22      fvdl 	for (i = 0; i < ahc_num_pci_devs; i++) {
    727  1.22      fvdl 		entry = &ahc_pci_ident_table[i];
    728  1.22      fvdl 		if (entry->full_id == (full_id & entry->id_mask))
    729  1.22      fvdl 			return (entry);
    730  1.22      fvdl 	}
    731  1.22      fvdl 	return (NULL);
    732  1.22      fvdl }
    733  1.22      fvdl 
    734   1.1   mycroft int
    735   1.1   mycroft ahc_pci_probe(parent, match, aux)
    736  1.22      fvdl 	struct device *parent;
    737  1.22      fvdl 	struct cfdata *match;
    738  1.22      fvdl 	void *aux;
    739  1.22      fvdl {
    740  1.22      fvdl 	struct pci_attach_args *pa = aux;
    741  1.29  jdolecek 	const struct	   ahc_pci_identity *entry;
    742  1.22      fvdl 	pcireg_t   subid;
    743  1.22      fvdl 
    744  1.22      fvdl 	subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    745  1.39      fvdl 	entry = ahc_find_pci_device(pa->pa_id, subid, pa->pa_function);
    746  1.41        pk 	return (entry != NULL && entry->setup != NULL) ? 1 : 0;
    747   1.1   mycroft }
    748   1.1   mycroft 
    749  1.22      fvdl void
    750   1.1   mycroft ahc_pci_attach(parent, self, aux)
    751  1.22      fvdl 	struct device *parent, *self;
    752  1.22      fvdl 	void *aux;
    753   1.1   mycroft {
    754   1.1   mycroft 	struct pci_attach_args *pa = aux;
    755  1.29  jdolecek 	const struct	   ahc_pci_identity *entry;
    756  1.22      fvdl 	struct		   ahc_softc *ahc = (void *)self;
    757  1.22      fvdl 	pcireg_t	   command;
    758  1.22      fvdl 	u_int		   our_id = 0;
    759  1.22      fvdl 	u_int		   sxfrctl1;
    760  1.22      fvdl 	u_int		   scsiseq;
    761  1.39      fvdl 	u_int		   sblkctl;
    762  1.39      fvdl 	uint8_t 	   dscommand0;
    763  1.39      fvdl 	uint32_t	   devconfig;
    764  1.22      fvdl 	int		   error;
    765  1.22      fvdl 	pcireg_t	   subid;
    766  1.22      fvdl 	int		   ioh_valid, memh_valid;
    767  1.39      fvdl 	bus_space_tag_t    st, iot;
    768  1.22      fvdl 	bus_space_handle_t sh, ioh;
    769  1.22      fvdl #ifdef AHC_ALLOW_MEMIO
    770  1.39      fvdl 	bus_space_tag_t    memt;
    771  1.22      fvdl 	bus_space_handle_t memh;
    772  1.24   thorpej 	pcireg_t memtype;
    773  1.22      fvdl #endif
    774  1.39      fvdl 	pci_intr_handle_t  ih;
    775  1.39      fvdl 	const char        *intrstr;
    776  1.22      fvdl 	struct ahc_pci_busdata *bd;
    777  1.22      fvdl 
    778  1.39      fvdl 	ahc_set_name(ahc, ahc->sc_dev.dv_xname);
    779  1.39      fvdl 	ahc->parent_dmat = pa->pa_dmat;
    780  1.38   thorpej 
    781  1.22      fvdl 	command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    782  1.22      fvdl 	subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    783  1.39      fvdl 	entry = ahc_find_pci_device(pa->pa_id, subid, pa->pa_function);
    784  1.22      fvdl 	if (entry == NULL)
    785  1.22      fvdl 		return;
    786  1.39      fvdl 
    787  1.39      fvdl 	/* Keep information about the PCI bus */
    788  1.39      fvdl 	bd = malloc(sizeof (struct ahc_pci_busdata), M_DEVBUF, M_NOWAIT);
    789  1.39      fvdl 	if (bd == NULL) {
    790  1.39      fvdl 		printf("%s: unable to allocate bus-specific data\n", ahc_name(ahc));
    791  1.39      fvdl 		return;
    792  1.39      fvdl 	}
    793  1.39      fvdl 	memset(bd, 0, sizeof(struct ahc_pci_busdata));
    794  1.39      fvdl 
    795  1.39      fvdl 	bd->pc = pa->pa_pc;
    796  1.39      fvdl 	bd->tag = pa->pa_tag;
    797  1.39      fvdl 	bd->func = pa->pa_function;
    798  1.39      fvdl 	bd->dev = pa->pa_device;
    799  1.39      fvdl 	bd->class = pa->pa_class;
    800  1.39      fvdl 
    801  1.39      fvdl 	ahc->bd = bd;
    802  1.39      fvdl 
    803  1.39      fvdl 	ahc->description = entry->name;
    804  1.39      fvdl 
    805  1.39      fvdl 	error = entry->setup(ahc);
    806  1.22      fvdl 	if (error != 0)
    807  1.22      fvdl 		return;
    808  1.22      fvdl 
    809  1.22      fvdl 	ioh_valid = memh_valid = 0;
    810  1.22      fvdl 
    811  1.22      fvdl #ifdef AHC_ALLOW_MEMIO
    812  1.24   thorpej 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, AHC_PCI_MEMADDR);
    813  1.24   thorpej 	switch (memtype) {
    814  1.24   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
    815  1.24   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
    816  1.24   thorpej 		memh_valid = (pci_mapreg_map(pa, AHC_PCI_MEMADDR,
    817  1.39      fvdl 					     memtype, 0, &memt, &memh, NULL, NULL) == 0);
    818  1.24   thorpej 		break;
    819  1.24   thorpej 	default:
    820  1.24   thorpej 		memh_valid = 0;
    821  1.24   thorpej 	}
    822  1.22      fvdl #endif
    823  1.22      fvdl 	ioh_valid = (pci_mapreg_map(pa, AHC_PCI_IOADDR,
    824  1.39      fvdl 				    PCI_MAPREG_TYPE_IO, 0, &iot,
    825  1.39      fvdl 				    &ioh, NULL, NULL) == 0);
    826  1.39      fvdl #if 0
    827  1.39      fvdl 	printf("%s: mem mapping: memt 0x%x, memh 0x%x, iot 0x%x, ioh 0x%lx\n",
    828  1.39      fvdl 	       ahc_name(ahc), memt, (u_int32_t)memh, (u_int32_t)iot, ioh);
    829  1.39      fvdl #endif
    830  1.13       cgd 
    831  1.22      fvdl 	if (ioh_valid) {
    832  1.22      fvdl 		st = iot;
    833  1.22      fvdl 		sh = ioh;
    834  1.22      fvdl #ifdef AHC_ALLOW_MEMIO
    835  1.22      fvdl 	} else if (memh_valid) {
    836  1.13       cgd 		st = memt;
    837  1.13       cgd 		sh = memh;
    838  1.22      fvdl #endif
    839  1.12       cgd 	} else {
    840  1.39      fvdl 		printf(": unable to map registers\n");
    841   1.1   mycroft 		return;
    842  1.12       cgd 	}
    843  1.39      fvdl 	ahc->tag = st;
    844  1.39      fvdl 	ahc->bsh = sh;
    845  1.39      fvdl 
    846  1.39      fvdl 	ahc->chip |= AHC_PCI;
    847  1.39      fvdl 	/*
    848  1.39      fvdl 	 * Before we continue probing the card, ensure that
    849  1.39      fvdl 	 * its interrupts are *disabled*.  We don't want
    850  1.39      fvdl 	 * a misstep to hang the machine in an interrupt
    851  1.39      fvdl 	 * storm.
    852  1.39      fvdl 	 */
    853  1.39      fvdl 	ahc_intr_enable(ahc, FALSE);
    854  1.39      fvdl 
    855  1.40      fvdl 	/*
    856  1.40      fvdl 	 * XXX somehow reading this once fails on some sparc64 systems.
    857  1.40      fvdl 	 *     This may be a problem in the sparc64 PCI code. Doing it
    858  1.40      fvdl 	 *     twice works around it.
    859  1.40      fvdl 	 */
    860  1.40      fvdl 	devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
    861  1.39      fvdl 	devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
    862  1.39      fvdl 
    863  1.39      fvdl 	/*
    864  1.39      fvdl 	 * If we need to support high memory, enable dual
    865  1.39      fvdl 	 * address cycles.  This bit must be set to enable
    866  1.39      fvdl 	 * high address bit generation even if we are on a
    867  1.39      fvdl 	 * 64bit bus (PCI64BIT set in devconfig).
    868  1.39      fvdl 	 */
    869  1.39      fvdl 	if ((ahc->flags & AHC_39BIT_ADDRESSING) != 0) {
    870  1.39      fvdl 
    871  1.39      fvdl 		if (1/*bootverbose*/)
    872  1.39      fvdl 			printf("%s: Enabling 39Bit Addressing\n",
    873  1.39      fvdl 			       ahc_name(ahc));
    874  1.39      fvdl 		devconfig |= DACEN;
    875  1.39      fvdl 	}
    876  1.39      fvdl 
    877  1.39      fvdl 	/* Ensure that pci error generation, a test feature, is disabled. */
    878  1.39      fvdl 	devconfig |= PCIERRGENDIS;
    879  1.22      fvdl 
    880  1.39      fvdl 	pci_conf_write(pa->pa_pc, pa->pa_tag, DEVCONFIG, devconfig);
    881   1.1   mycroft 
    882  1.22      fvdl 	/* Ensure busmastering is enabled */
    883  1.39      fvdl 	command |= PCI_COMMAND_MASTER_ENABLE;;
    884  1.39      fvdl 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
    885  1.39      fvdl 
    886  1.39      fvdl 	/*
    887  1.39      fvdl 	 * Disable PCI parity error reporting.  Users typically
    888  1.39      fvdl 	 * do this to work around broken PCI chipsets that get
    889  1.39      fvdl 	 * the parity timing wrong and thus generate lots of spurious
    890  1.39      fvdl 	 * errors.
    891  1.39      fvdl 	 */
    892  1.39      fvdl 	if ((ahc->flags & AHC_DISABLE_PCI_PERR) != 0)
    893  1.39      fvdl 	  command &= ~PCI_COMMAND_PARITY_ENABLE;
    894  1.22      fvdl 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
    895   1.1   mycroft 
    896   1.1   mycroft 	/* On all PCI adapters, we allow SCB paging */
    897  1.39      fvdl 	ahc->flags |= AHC_PAGESCBS;
    898  1.39      fvdl 	error = ahc_softc_init(ahc);
    899  1.39      fvdl 	if (error != 0)
    900  1.39      fvdl 		goto error_out;
    901  1.22      fvdl 
    902  1.23      fvdl 	ahc->bus_intr = ahc_pci_intr;
    903   1.1   mycroft 
    904  1.39      fvdl 	/* Remember how the card was setup in case there is no SEEPROM */
    905  1.39      fvdl 	if ((ahc_inb(ahc, HCNTRL) & POWRDN) == 0) {
    906  1.39      fvdl 		ahc_pause(ahc);
    907  1.39      fvdl 		if ((ahc->features & AHC_ULTRA2) != 0)
    908  1.39      fvdl 			our_id = ahc_inb(ahc, SCSIID_ULTRA2) & OID;
    909  1.39      fvdl 		else
    910  1.39      fvdl 			our_id = ahc_inb(ahc, SCSIID) & OID;
    911  1.39      fvdl 		sxfrctl1 = ahc_inb(ahc, SXFRCTL1) & STPWEN;
    912  1.39      fvdl 		scsiseq = ahc_inb(ahc, SCSISEQ);
    913  1.39      fvdl 	} else {
    914  1.39      fvdl 		sxfrctl1 = STPWEN;
    915  1.39      fvdl 		our_id = 7;
    916  1.39      fvdl 		scsiseq = 0;
    917  1.39      fvdl 	}
    918   1.1   mycroft 
    919  1.39      fvdl 	error = ahc_reset(ahc);
    920  1.39      fvdl 	if (error != 0)
    921  1.39      fvdl 		goto error_out;
    922   1.1   mycroft 
    923  1.22      fvdl 	if ((ahc->features & AHC_DT) != 0) {
    924  1.22      fvdl 		u_int sfunct;
    925  1.22      fvdl 
    926  1.22      fvdl 		/* Perform ALT-Mode Setup */
    927  1.22      fvdl 		sfunct = ahc_inb(ahc, SFUNCT) & ~ALT_MODE;
    928  1.22      fvdl 		ahc_outb(ahc, SFUNCT, sfunct | ALT_MODE);
    929  1.39      fvdl 		ahc_outb(ahc, OPTIONMODE,
    930  1.39      fvdl 			 OPTIONMODE_DEFAULTS|AUTOACKEN|BUSFREEREV|EXPPHASEDIS);
    931  1.22      fvdl 		ahc_outb(ahc, SFUNCT, sfunct);
    932  1.22      fvdl 
    933  1.22      fvdl 		/* Normal mode setup */
    934  1.22      fvdl 		ahc_outb(ahc, CRCCONTROL1, CRCVALCHKEN|CRCENDCHKEN|CRCREQCHKEN
    935  1.39      fvdl 					  |TARGCRCENDEN);
    936  1.22      fvdl 	}
    937   1.1   mycroft 
    938  1.28  sommerfe 	if (pci_intr_map(pa, &ih)) {
    939  1.39      fvdl 		printf("%s: couldn't map interrupt\n", ahc_name(ahc));
    940   1.1   mycroft 		ahc_free(ahc);
    941   1.1   mycroft 		return;
    942   1.1   mycroft 	}
    943   1.1   mycroft 	intrstr = pci_intr_string(pa->pa_pc, ih);
    944  1.22      fvdl 	ahc->ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO, ahc_intr, ahc);
    945  1.22      fvdl 	if (ahc->ih == NULL) {
    946  1.39      fvdl 		printf("%s: couldn't establish interrupt",
    947   1.1   mycroft 		       ahc->sc_dev.dv_xname);
    948   1.1   mycroft 		if (intrstr != NULL)
    949  1.39      fvdl 			printf(" at %s", intrstr);
    950  1.39      fvdl 		printf("\n");
    951   1.1   mycroft 		ahc_free(ahc);
    952   1.1   mycroft 		return;
    953   1.1   mycroft 	}
    954  1.39      fvdl 	printf("\n");
    955   1.1   mycroft 	if (intrstr != NULL)
    956  1.39      fvdl 		printf("%s: interrupting at %s\n", ahc_name(ahc), intrstr);
    957  1.39      fvdl 
    958  1.39      fvdl 	dscommand0 = ahc_inb(ahc, DSCOMMAND0);
    959  1.39      fvdl 	dscommand0 |= MPARCKEN|CACHETHEN;
    960  1.39      fvdl 	if ((ahc->features & AHC_ULTRA2) != 0) {
    961  1.39      fvdl 
    962  1.39      fvdl 		/*
    963  1.39      fvdl 		 * DPARCKEN doesn't work correctly on
    964  1.39      fvdl 		 * some MBs so don't use it.
    965  1.39      fvdl 		 */
    966  1.39      fvdl 		dscommand0 &= ~DPARCKEN;
    967  1.39      fvdl 	}
    968  1.21   thorpej 
    969   1.1   mycroft 	/*
    970  1.39      fvdl 	 * Handle chips that must have cache line
    971  1.39      fvdl 	 * streaming (dis/en)abled.
    972   1.1   mycroft 	 */
    973  1.39      fvdl 	if ((ahc->bugs & AHC_CACHETHEN_DIS_BUG) != 0)
    974  1.39      fvdl 		dscommand0 |= CACHETHEN;
    975  1.39      fvdl 
    976  1.39      fvdl 	if ((ahc->bugs & AHC_CACHETHEN_BUG) != 0)
    977  1.39      fvdl 		dscommand0 &= ~CACHETHEN;
    978  1.39      fvdl 
    979  1.39      fvdl 	ahc_outb(ahc, DSCOMMAND0, dscommand0);
    980  1.39      fvdl 
    981  1.39      fvdl 	ahc->pci_cachesize =
    982  1.39      fvdl 	    pci_conf_read(pa->pa_pc, pa->pa_tag, CSIZE_LATTIME) & CACHESIZE;
    983  1.39      fvdl 	ahc->pci_cachesize *= 4;
    984  1.39      fvdl 
    985  1.39      fvdl 	if ((ahc->bugs & AHC_PCI_2_1_RETRY_BUG) != 0
    986  1.39      fvdl 	    && ahc->pci_cachesize == 4) {
    987  1.39      fvdl 		pci_conf_write(pa->pa_pc, pa->pa_tag, CSIZE_LATTIME, 0);
    988  1.39      fvdl 		ahc->pci_cachesize = 0;
    989  1.39      fvdl 	}
    990   1.1   mycroft 
    991  1.39      fvdl 	/*
    992  1.39      fvdl 	 * We cannot perform ULTRA speeds without the presence
    993  1.39      fvdl 	 * of the external precision resistor.
    994  1.39      fvdl 	 */
    995  1.39      fvdl 	if ((ahc->features & AHC_ULTRA) != 0) {
    996  1.39      fvdl 		uint32_t devconfig;
    997   1.1   mycroft 
    998  1.39      fvdl 		devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
    999  1.39      fvdl 		if ((devconfig & REXTVALID) == 0)
   1000  1.39      fvdl 			ahc->features &= ~AHC_ULTRA;
   1001  1.39      fvdl 	}
   1002  1.39      fvdl 
   1003  1.39      fvdl 	ahc->seep_config = malloc(sizeof(*ahc->seep_config),
   1004  1.39      fvdl 				  M_DEVBUF, M_NOWAIT);
   1005  1.39      fvdl 	if (ahc->seep_config == NULL)
   1006  1.39      fvdl 		goto error_out;
   1007  1.39      fvdl 
   1008  1.39      fvdl 	memset(ahc->seep_config, 0, sizeof(*ahc->seep_config));
   1009   1.1   mycroft 
   1010  1.39      fvdl 	/* See if we have a SEEPROM and perform auto-term */
   1011  1.39      fvdl 	ahc_check_extport(ahc, &sxfrctl1);
   1012  1.22      fvdl 
   1013  1.39      fvdl 	/*
   1014  1.39      fvdl 	 * Take the LED out of diagnostic mode
   1015  1.39      fvdl 	 */
   1016  1.39      fvdl 	sblkctl = ahc_inb(ahc, SBLKCTL);
   1017  1.39      fvdl 	ahc_outb(ahc, SBLKCTL, (sblkctl & ~(DIAGLEDEN|DIAGLEDON)));
   1018  1.22      fvdl 
   1019  1.39      fvdl 	if ((ahc->features & AHC_ULTRA2) != 0) {
   1020  1.39      fvdl 		ahc_outb(ahc, DFF_THRSH, RD_DFTHRSH_MAX|WR_DFTHRSH_MAX);
   1021  1.39      fvdl 	} else {
   1022  1.39      fvdl 		ahc_outb(ahc, DSPCISTATUS, DFTHRSH_100);
   1023  1.39      fvdl 	}
   1024   1.1   mycroft 
   1025  1.39      fvdl 	if (ahc->flags & AHC_USEDEFAULTS) {
   1026   1.1   mycroft 		/*
   1027  1.39      fvdl 		 * PCI Adapter default setup
   1028  1.39      fvdl 		 * Should only be used if the adapter does not have
   1029  1.39      fvdl 		 * a SEEPROM.
   1030   1.1   mycroft 		 */
   1031  1.39      fvdl 		/* See if someone else set us up already */
   1032  1.39      fvdl 		if ((ahc->flags & AHC_NO_BIOS_INIT) == 0
   1033  1.39      fvdl 		 && scsiseq != 0) {
   1034  1.39      fvdl 			printf("%s: Using left over BIOS settings\n",
   1035  1.39      fvdl 				ahc_name(ahc));
   1036  1.39      fvdl 			ahc->flags &= ~AHC_USEDEFAULTS;
   1037  1.39      fvdl 			ahc->flags |= AHC_BIOS_ENABLED;
   1038  1.22      fvdl 		} else {
   1039   1.1   mycroft 			/*
   1040  1.39      fvdl 			 * Assume only one connector and always turn
   1041  1.39      fvdl 			 * on termination.
   1042   1.1   mycroft 			 */
   1043  1.39      fvdl  			our_id = 0x07;
   1044  1.39      fvdl 			sxfrctl1 = STPWEN;
   1045  1.39      fvdl 		}
   1046  1.39      fvdl 		ahc_outb(ahc, SCSICONF, our_id|ENSPCHK|RESET_SCSI);
   1047  1.22      fvdl 
   1048  1.39      fvdl 		ahc->our_id = our_id;
   1049  1.22      fvdl 	}
   1050  1.22      fvdl 
   1051  1.22      fvdl 	/*
   1052  1.22      fvdl 	 * Take a look to see if we have external SRAM.
   1053  1.22      fvdl 	 * We currently do not attempt to use SRAM that is
   1054  1.22      fvdl 	 * shared among multiple controllers.
   1055  1.22      fvdl 	 */
   1056  1.22      fvdl 	ahc_probe_ext_scbram(ahc);
   1057  1.22      fvdl 
   1058  1.22      fvdl 	/*
   1059  1.22      fvdl 	 * Record our termination setting for the
   1060  1.22      fvdl 	 * generic initialization routine.
   1061  1.22      fvdl 	 */
   1062  1.22      fvdl 	if ((sxfrctl1 & STPWEN) != 0)
   1063  1.22      fvdl 		ahc->flags |= AHC_TERM_ENB_A;
   1064   1.1   mycroft 
   1065  1.39      fvdl 	if (ahc_init(ahc))
   1066  1.39      fvdl 		goto error_out;
   1067   1.1   mycroft 
   1068   1.1   mycroft 	ahc_attach(ahc);
   1069  1.39      fvdl 
   1070  1.39      fvdl 	return;
   1071  1.39      fvdl 
   1072  1.39      fvdl  error_out:
   1073  1.39      fvdl 	ahc_free(ahc);
   1074  1.39      fvdl 	return;
   1075  1.22      fvdl }
   1076  1.22      fvdl 
   1077  1.39      fvdl static int
   1078  1.39      fvdl ahc_9005_subdevinfo_valid(uint16_t device, uint16_t vendor,
   1079  1.39      fvdl 			  uint16_t subdevice, uint16_t subvendor)
   1080  1.39      fvdl {
   1081  1.39      fvdl 	int result;
   1082  1.39      fvdl 
   1083  1.39      fvdl 	/* Default to invalid. */
   1084  1.39      fvdl 	result = 0;
   1085  1.39      fvdl 	if (vendor == 0x9005
   1086  1.39      fvdl 	 && subvendor == 0x9005
   1087  1.39      fvdl          && subdevice != device
   1088  1.39      fvdl          && SUBID_9005_TYPE_KNOWN(subdevice) != 0) {
   1089  1.39      fvdl 
   1090  1.39      fvdl 		switch (SUBID_9005_TYPE(subdevice)) {
   1091  1.39      fvdl 		case SUBID_9005_TYPE_MB:
   1092  1.39      fvdl 			break;
   1093  1.39      fvdl 		case SUBID_9005_TYPE_CARD:
   1094  1.39      fvdl 		case SUBID_9005_TYPE_LCCARD:
   1095  1.39      fvdl 			/*
   1096  1.39      fvdl 			 * Currently only trust Adaptec cards to
   1097  1.39      fvdl 			 * get the sub device info correct.
   1098  1.39      fvdl 			 */
   1099  1.39      fvdl 			if (DEVID_9005_TYPE(device) == DEVID_9005_TYPE_HBA)
   1100  1.39      fvdl 				result = 1;
   1101  1.39      fvdl 			break;
   1102  1.39      fvdl 		case SUBID_9005_TYPE_RAID:
   1103  1.39      fvdl 			break;
   1104  1.39      fvdl 		default:
   1105  1.39      fvdl 			break;
   1106  1.39      fvdl 		}
   1107  1.39      fvdl 	}
   1108  1.39      fvdl 	return (result);
   1109  1.39      fvdl }
   1110  1.39      fvdl 
   1111  1.39      fvdl 
   1112  1.22      fvdl /*
   1113  1.39      fvdl  * Test for the presense of external sram in an
   1114  1.22      fvdl  * "unshared" configuration.
   1115  1.22      fvdl  */
   1116  1.22      fvdl static int
   1117  1.22      fvdl ahc_ext_scbram_present(struct ahc_softc *ahc)
   1118  1.22      fvdl {
   1119  1.39      fvdl 	u_int chip;
   1120  1.22      fvdl 	int ramps;
   1121  1.22      fvdl 	int single_user;
   1122  1.39      fvdl 	uint32_t devconfig;
   1123  1.22      fvdl 
   1124  1.39      fvdl 	chip = ahc->chip & AHC_CHIPID_MASK;
   1125  1.39      fvdl 	devconfig = pci_conf_read(ahc->bd->pc, ahc->bd->tag, DEVCONFIG);
   1126  1.22      fvdl 	single_user = (devconfig & MPORTMODE) != 0;
   1127  1.22      fvdl 
   1128  1.22      fvdl 	if ((ahc->features & AHC_ULTRA2) != 0)
   1129  1.22      fvdl 		ramps = (ahc_inb(ahc, DSCOMMAND0) & RAMPS) != 0;
   1130  1.39      fvdl 	else if (chip == AHC_AIC7895 || chip == AHC_AIC7895C)
   1131  1.39      fvdl 		/*
   1132  1.39      fvdl 		 * External SCBRAM arbitration is flakey
   1133  1.39      fvdl 		 * on these chips.  Unfortunately this means
   1134  1.39      fvdl 		 * we don't use the extra SCB ram space on the
   1135  1.39      fvdl 		 * 3940AUW.
   1136  1.39      fvdl 		 */
   1137  1.39      fvdl 		ramps = 0;
   1138  1.39      fvdl 	else if (chip >= AHC_AIC7870)
   1139  1.22      fvdl 		ramps = (devconfig & RAMPSM) != 0;
   1140  1.22      fvdl 	else
   1141  1.22      fvdl 		ramps = 0;
   1142  1.22      fvdl 
   1143  1.22      fvdl 	if (ramps && single_user)
   1144  1.22      fvdl 		return (1);
   1145  1.22      fvdl 	return (0);
   1146  1.22      fvdl }
   1147  1.22      fvdl 
   1148  1.22      fvdl /*
   1149  1.22      fvdl  * Enable external scbram.
   1150  1.22      fvdl  */
   1151  1.22      fvdl static void
   1152  1.39      fvdl ahc_scbram_config(struct ahc_softc *ahc, int enable, int pcheck,
   1153  1.39      fvdl 		  int fast, int large)
   1154  1.22      fvdl {
   1155  1.39      fvdl 	uint32_t devconfig;
   1156  1.22      fvdl 
   1157  1.22      fvdl 	if (ahc->features & AHC_MULTI_FUNC) {
   1158  1.22      fvdl 		/*
   1159  1.22      fvdl 		 * Set the SCB Base addr (highest address bit)
   1160  1.22      fvdl 		 * depending on which channel we are.
   1161  1.22      fvdl 		 */
   1162  1.39      fvdl 		ahc_outb(ahc, SCBBADDR, ahc->bd->func);
   1163  1.22      fvdl 	}
   1164  1.22      fvdl 
   1165  1.39      fvdl 	ahc->flags &= ~AHC_LSCBS_ENABLED;
   1166  1.39      fvdl 	if (large)
   1167  1.39      fvdl 		ahc->flags |= AHC_LSCBS_ENABLED;
   1168  1.39      fvdl 	devconfig = pci_conf_read(ahc->bd->pc, ahc->bd->tag, DEVCONFIG);
   1169  1.22      fvdl 	if ((ahc->features & AHC_ULTRA2) != 0) {
   1170  1.22      fvdl 		u_int dscommand0;
   1171  1.22      fvdl 
   1172  1.22      fvdl 		dscommand0 = ahc_inb(ahc, DSCOMMAND0);
   1173  1.22      fvdl 		if (enable)
   1174  1.22      fvdl 			dscommand0 &= ~INTSCBRAMSEL;
   1175  1.22      fvdl 		else
   1176  1.22      fvdl 			dscommand0 |= INTSCBRAMSEL;
   1177  1.39      fvdl 		if (large)
   1178  1.39      fvdl 			dscommand0 &= ~USCBSIZE32;
   1179  1.39      fvdl 		else
   1180  1.39      fvdl 			dscommand0 |= USCBSIZE32;
   1181  1.22      fvdl 		ahc_outb(ahc, DSCOMMAND0, dscommand0);
   1182  1.22      fvdl 	} else {
   1183  1.22      fvdl 		if (fast)
   1184  1.22      fvdl 			devconfig &= ~EXTSCBTIME;
   1185  1.22      fvdl 		else
   1186  1.22      fvdl 			devconfig |= EXTSCBTIME;
   1187  1.22      fvdl 		if (enable)
   1188  1.22      fvdl 			devconfig &= ~SCBRAMSEL;
   1189  1.22      fvdl 		else
   1190  1.22      fvdl 			devconfig |= SCBRAMSEL;
   1191  1.39      fvdl 		if (large)
   1192  1.39      fvdl 			devconfig &= ~SCBSIZE32;
   1193  1.39      fvdl 		else
   1194  1.39      fvdl 			devconfig |= SCBSIZE32;
   1195  1.22      fvdl 	}
   1196  1.22      fvdl 	if (pcheck)
   1197  1.22      fvdl 		devconfig |= EXTSCBPEN;
   1198  1.22      fvdl 	else
   1199  1.22      fvdl 		devconfig &= ~EXTSCBPEN;
   1200  1.22      fvdl 
   1201  1.39      fvdl 	pci_conf_write(ahc->bd->pc, ahc->bd->tag, DEVCONFIG, devconfig);
   1202  1.22      fvdl }
   1203  1.22      fvdl 
   1204  1.22      fvdl /*
   1205  1.22      fvdl  * Take a look to see if we have external SRAM.
   1206  1.22      fvdl  * We currently do not attempt to use SRAM that is
   1207  1.22      fvdl  * shared among multiple controllers.
   1208  1.22      fvdl  */
   1209  1.22      fvdl static void
   1210  1.22      fvdl ahc_probe_ext_scbram(struct ahc_softc *ahc)
   1211  1.22      fvdl {
   1212  1.22      fvdl 	int num_scbs;
   1213  1.22      fvdl 	int test_num_scbs;
   1214  1.22      fvdl 	int enable;
   1215  1.22      fvdl 	int pcheck;
   1216  1.22      fvdl 	int fast;
   1217  1.39      fvdl 	int large;
   1218  1.22      fvdl 
   1219  1.39      fvdl 	enable = FALSE;
   1220  1.39      fvdl 	pcheck = FALSE;
   1221  1.39      fvdl 	fast = FALSE;
   1222  1.39      fvdl 	large = FALSE;
   1223  1.39      fvdl 	num_scbs = 0;
   1224  1.39      fvdl 
   1225  1.22      fvdl 	if (ahc_ext_scbram_present(ahc) == 0)
   1226  1.39      fvdl 		goto done;
   1227  1.22      fvdl 
   1228  1.22      fvdl 	/*
   1229  1.22      fvdl 	 * Probe for the best parameters to use.
   1230  1.22      fvdl 	 */
   1231  1.39      fvdl 	ahc_scbram_config(ahc, /*enable*/TRUE, pcheck, fast, large);
   1232  1.22      fvdl 	num_scbs = ahc_probe_scbs(ahc);
   1233  1.22      fvdl 	if (num_scbs == 0) {
   1234  1.22      fvdl 		/* The SRAM wasn't really present. */
   1235  1.22      fvdl 		goto done;
   1236  1.22      fvdl 	}
   1237  1.22      fvdl 	enable = TRUE;
   1238  1.22      fvdl 
   1239  1.22      fvdl 	/*
   1240  1.22      fvdl 	 * Clear any outstanding parity error
   1241  1.22      fvdl 	 * and ensure that parity error reporting
   1242  1.22      fvdl 	 * is enabled.
   1243  1.22      fvdl 	 */
   1244  1.22      fvdl 	ahc_outb(ahc, SEQCTL, 0);
   1245  1.22      fvdl 	ahc_outb(ahc, CLRINT, CLRPARERR);
   1246  1.22      fvdl 	ahc_outb(ahc, CLRINT, CLRBRKADRINT);
   1247  1.22      fvdl 
   1248  1.22      fvdl 	/* Now see if we can do parity */
   1249  1.39      fvdl 	ahc_scbram_config(ahc, enable, /*pcheck*/TRUE, fast, large);
   1250  1.22      fvdl 	num_scbs = ahc_probe_scbs(ahc);
   1251  1.22      fvdl 	if ((ahc_inb(ahc, INTSTAT) & BRKADRINT) == 0
   1252  1.22      fvdl 	 || (ahc_inb(ahc, ERROR) & MPARERR) == 0)
   1253  1.22      fvdl 		pcheck = TRUE;
   1254  1.22      fvdl 
   1255  1.22      fvdl 	/* Clear any resulting parity error */
   1256  1.22      fvdl 	ahc_outb(ahc, CLRINT, CLRPARERR);
   1257  1.22      fvdl 	ahc_outb(ahc, CLRINT, CLRBRKADRINT);
   1258  1.22      fvdl 
   1259  1.22      fvdl 	/* Now see if we can do fast timing */
   1260  1.39      fvdl 	ahc_scbram_config(ahc, enable, pcheck, /*fast*/TRUE, large);
   1261  1.22      fvdl 	test_num_scbs = ahc_probe_scbs(ahc);
   1262  1.22      fvdl 	if (test_num_scbs == num_scbs
   1263  1.22      fvdl 	 && ((ahc_inb(ahc, INTSTAT) & BRKADRINT) == 0
   1264  1.22      fvdl 	  || (ahc_inb(ahc, ERROR) & MPARERR) == 0))
   1265  1.22      fvdl 		fast = TRUE;
   1266  1.22      fvdl 
   1267  1.39      fvdl 	/*
   1268  1.39      fvdl 	 * See if we can use large SCBs and still maintain
   1269  1.39      fvdl 	 * the same overall count of SCBs.
   1270  1.39      fvdl 	 */
   1271  1.39      fvdl 	if ((ahc->features & AHC_LARGE_SCBS) != 0) {
   1272  1.39      fvdl 		ahc_scbram_config(ahc, enable, pcheck, fast, /*large*/TRUE);
   1273  1.39      fvdl 		test_num_scbs = ahc_probe_scbs(ahc);
   1274  1.39      fvdl 		if (test_num_scbs >= num_scbs) {
   1275  1.39      fvdl 			large = TRUE;
   1276  1.39      fvdl 			num_scbs = test_num_scbs;
   1277  1.39      fvdl 	 		if (num_scbs >= 64) {
   1278  1.39      fvdl 				/*
   1279  1.39      fvdl 				 * We have enough space to move the
   1280  1.39      fvdl 				 * "busy targets table" into SCB space
   1281  1.39      fvdl 				 * and make it qualify all the way to the
   1282  1.39      fvdl 				 * lun level.
   1283  1.39      fvdl 				 */
   1284  1.39      fvdl 				ahc->flags |= AHC_SCB_BTT;
   1285  1.39      fvdl 			}
   1286  1.39      fvdl 		}
   1287  1.39      fvdl 	}
   1288  1.22      fvdl done:
   1289  1.22      fvdl 	/*
   1290  1.22      fvdl 	 * Disable parity error reporting until we
   1291  1.22      fvdl 	 * can load instruction ram.
   1292  1.22      fvdl 	 */
   1293  1.22      fvdl 	ahc_outb(ahc, SEQCTL, PERRORDIS|FAILDIS);
   1294  1.22      fvdl 	/* Clear any latched parity error */
   1295  1.22      fvdl 	ahc_outb(ahc, CLRINT, CLRPARERR);
   1296  1.22      fvdl 	ahc_outb(ahc, CLRINT, CLRBRKADRINT);
   1297  1.39      fvdl 	if (1/*bootverbose*/ && enable) {
   1298  1.39      fvdl 		printf("%s: External SRAM, %s access%s, %dbytes/SCB\n",
   1299  1.22      fvdl 		       ahc_name(ahc), fast ? "fast" : "slow",
   1300  1.39      fvdl 		       pcheck ? ", parity checking enabled" : "",
   1301  1.39      fvdl 		       large ? 64 : 32);
   1302  1.22      fvdl 	}
   1303  1.39      fvdl 	ahc_scbram_config(ahc, enable, pcheck, fast, large);
   1304  1.22      fvdl }
   1305  1.22      fvdl 
   1306  1.39      fvdl #if 0
   1307  1.39      fvdl /*
   1308  1.39      fvdl  * Perform some simple tests that should catch situations where
   1309  1.39      fvdl  * our registers are invalidly mapped.
   1310  1.39      fvdl  */
   1311  1.39      fvdl int
   1312  1.39      fvdl ahc_pci_test_register_access(struct ahc_softc *ahc)
   1313  1.39      fvdl {
   1314  1.39      fvdl 	int	 error;
   1315  1.39      fvdl 	u_int	 status1;
   1316  1.39      fvdl 	uint32_t cmd;
   1317  1.39      fvdl 	uint8_t	 hcntrl;
   1318  1.39      fvdl 
   1319  1.39      fvdl 	error = EIO;
   1320  1.39      fvdl 
   1321  1.39      fvdl 	/*
   1322  1.39      fvdl 	 * Enable PCI error interrupt status, but suppress NMIs
   1323  1.39      fvdl 	 * generated by SERR raised due to target aborts.
   1324  1.39      fvdl 	 */
   1325  1.39      fvdl 	cmd = pci_conf_read(ahc->bd->pc, ahc->bd->tag, PCIR_COMMAND);
   1326  1.39      fvdl 	pci_conf_write(ahc->bd->pc, ahc->bd->tag, PCIR_COMMAND,
   1327  1.39      fvdl 		       cmd & ~PCIM_CMD_SERRESPEN);
   1328  1.39      fvdl 
   1329  1.39      fvdl 	/*
   1330  1.39      fvdl 	 * First a simple test to see if any
   1331  1.39      fvdl 	 * registers can be read.  Reading
   1332  1.39      fvdl 	 * HCNTRL has no side effects and has
   1333  1.39      fvdl 	 * at least one bit that is guaranteed to
   1334  1.39      fvdl 	 * be zero so it is a good register to
   1335  1.39      fvdl 	 * use for this test.
   1336  1.39      fvdl 	 */
   1337  1.39      fvdl 	hcntrl = ahc_inb(ahc, HCNTRL);
   1338  1.39      fvdl 	if (hcntrl == 0xFF)
   1339  1.39      fvdl 		goto fail;
   1340  1.39      fvdl 
   1341  1.39      fvdl 	/*
   1342  1.39      fvdl 	 * Next create a situation where write combining
   1343  1.39      fvdl 	 * or read prefetching could be initiated by the
   1344  1.39      fvdl 	 * CPU or host bridge.  Our device does not support
   1345  1.39      fvdl 	 * either, so look for data corruption and/or flagged
   1346  1.39      fvdl 	 * PCI errors.
   1347  1.39      fvdl 	 */
   1348  1.39      fvdl 	ahc_outb(ahc, HCNTRL, hcntrl|PAUSE);
   1349  1.39      fvdl 	while (ahc_is_paused(ahc) == 0)
   1350  1.39      fvdl 		;
   1351  1.39      fvdl 	ahc_outb(ahc, SEQCTL, PERRORDIS);
   1352  1.39      fvdl 	ahc_outb(ahc, SCBPTR, 0);
   1353  1.39      fvdl 	ahc_outl(ahc, SCB_BASE, 0x5aa555aa);
   1354  1.39      fvdl 	if (ahc_inl(ahc, SCB_BASE) != 0x5aa555aa)
   1355  1.39      fvdl 		goto fail;
   1356  1.39      fvdl 
   1357  1.39      fvdl 	status1 = pci_conf_read(ahc->bd->pc, ahc->bd->tag,
   1358  1.39      fvdl 				PCI_COMMAND_STATUS_REG + 1);
   1359  1.39      fvdl 	if ((status1 & STA) != 0)
   1360  1.39      fvdl 		goto fail;
   1361  1.39      fvdl 
   1362  1.39      fvdl 	error = 0;
   1363  1.39      fvdl 
   1364  1.39      fvdl fail:
   1365  1.39      fvdl 	/* Silently clear any latched errors. */
   1366  1.39      fvdl 	status1 = pci_conf_read(ahc->bd->pc, ahc->bd->tag, PCI_COMMAND_STATUS_REG + 1);
   1367  1.39      fvdl 	ahc_pci_write_config(ahc->dev_softc, PCIR_STATUS + 1,
   1368  1.39      fvdl 			     status1, /*bytes*/1);
   1369  1.39      fvdl 	ahc_outb(ahc, CLRINT, CLRPARERR);
   1370  1.39      fvdl 	ahc_outb(ahc, SEQCTL, PERRORDIS|FAILDIS);
   1371  1.39      fvdl 	ahc_pci_write_config(ahc->dev_softc, PCIR_COMMAND, cmd, /*bytes*/2);
   1372  1.39      fvdl 	return (error);
   1373  1.39      fvdl }
   1374  1.39      fvdl #endif
   1375  1.22      fvdl 
   1376  1.39      fvdl void
   1377  1.22      fvdl ahc_pci_intr(struct ahc_softc *ahc)
   1378  1.22      fvdl {
   1379  1.39      fvdl 	u_int error;
   1380  1.39      fvdl 	u_int status1;
   1381  1.22      fvdl 
   1382  1.39      fvdl 	error = ahc_inb(ahc, ERROR);
   1383  1.39      fvdl 	if ((error & PCIERRSTAT) == 0)
   1384  1.39      fvdl 		return;
   1385  1.23      fvdl 
   1386  1.39      fvdl 	status1 = pci_conf_read(ahc->bd->pc, ahc->bd->tag, PCI_COMMAND_STATUS_REG);
   1387  1.39      fvdl 
   1388  1.39      fvdl 	printf("%s: PCI error Interrupt at seqaddr = 0x%x\n",
   1389  1.39      fvdl 	      ahc_name(ahc),
   1390  1.39      fvdl 	      ahc_inb(ahc, SEQADDR0) | (ahc_inb(ahc, SEQADDR1) << 8));
   1391  1.22      fvdl 
   1392  1.22      fvdl 	if (status1 & DPE) {
   1393  1.22      fvdl 		printf("%s: Data Parity Error Detected during address "
   1394  1.22      fvdl 		       "or write data phase\n", ahc_name(ahc));
   1395  1.22      fvdl 	}
   1396  1.22      fvdl 	if (status1 & SSE) {
   1397  1.22      fvdl 		printf("%s: Signal System Error Detected\n", ahc_name(ahc));
   1398  1.22      fvdl 	}
   1399  1.22      fvdl 	if (status1 & RMA) {
   1400  1.22      fvdl 		printf("%s: Received a Master Abort\n", ahc_name(ahc));
   1401  1.22      fvdl 	}
   1402  1.22      fvdl 	if (status1 & RTA) {
   1403  1.22      fvdl 		printf("%s: Received a Target Abort\n", ahc_name(ahc));
   1404  1.22      fvdl 	}
   1405  1.22      fvdl 	if (status1 & STA) {
   1406  1.22      fvdl 		printf("%s: Signaled a Target Abort\n", ahc_name(ahc));
   1407  1.22      fvdl 	}
   1408  1.22      fvdl 	if (status1 & DPR) {
   1409  1.22      fvdl 		printf("%s: Data Parity Error has been reported via PERR#\n",
   1410  1.22      fvdl 		       ahc_name(ahc));
   1411  1.22      fvdl 	}
   1412  1.39      fvdl 
   1413  1.39      fvdl 	/* Clear latched errors. */
   1414  1.39      fvdl 	pci_conf_write(ahc->bd->pc, ahc->bd->tag,  PCI_COMMAND_STATUS_REG, status1);
   1415  1.39      fvdl 
   1416  1.22      fvdl 	if ((status1 & (DPE|SSE|RMA|RTA|STA|DPR)) == 0) {
   1417  1.22      fvdl 		printf("%s: Latched PCIERR interrupt with "
   1418  1.22      fvdl 		       "no status bits set\n", ahc_name(ahc));
   1419  1.39      fvdl 	} else {
   1420  1.22      fvdl 		ahc_outb(ahc, CLRINT, CLRPARERR);
   1421  1.22      fvdl 	}
   1422  1.23      fvdl 
   1423  1.39      fvdl 	ahc_unpause(ahc);
   1424  1.22      fvdl }
   1425  1.22      fvdl 
   1426  1.22      fvdl static int
   1427  1.39      fvdl ahc_aic785X_setup(struct ahc_softc *ahc)
   1428  1.22      fvdl {
   1429  1.39      fvdl 	uint8_t rev;
   1430  1.39      fvdl 
   1431  1.39      fvdl 	ahc->channel = 'A';
   1432  1.39      fvdl 	ahc->chip = AHC_AIC7850;
   1433  1.39      fvdl 	ahc->features = AHC_AIC7850_FE;
   1434  1.39      fvdl 	ahc->bugs |= AHC_TMODE_WIDEODD_BUG|AHC_CACHETHEN_BUG|AHC_PCI_MWI_BUG;
   1435  1.39      fvdl 	rev = PCI_REVISION(ahc->bd->class);
   1436  1.39      fvdl 	if (rev >= 1)
   1437  1.39      fvdl 		ahc->bugs |= AHC_PCI_2_1_RETRY_BUG;
   1438  1.22      fvdl 	return (0);
   1439  1.22      fvdl }
   1440  1.22      fvdl 
   1441  1.22      fvdl static int
   1442  1.39      fvdl ahc_aic7860_setup(struct ahc_softc *ahc)
   1443  1.22      fvdl {
   1444  1.39      fvdl 	uint8_t rev;
   1445  1.39      fvdl 
   1446  1.39      fvdl 	ahc->channel = 'A';
   1447  1.39      fvdl 	ahc->chip = AHC_AIC7860;
   1448  1.39      fvdl 	ahc->features = AHC_AIC7860_FE;
   1449  1.39      fvdl 	ahc->bugs |= AHC_TMODE_WIDEODD_BUG|AHC_CACHETHEN_BUG|AHC_PCI_MWI_BUG;
   1450  1.39      fvdl 	rev = PCI_REVISION(ahc->bd->class);
   1451  1.39      fvdl 	if (rev >= 1)
   1452  1.39      fvdl 		ahc->bugs |= AHC_PCI_2_1_RETRY_BUG;
   1453  1.22      fvdl 	return (0);
   1454  1.22      fvdl }
   1455  1.22      fvdl 
   1456  1.22      fvdl static int
   1457  1.39      fvdl ahc_apa1480_setup(struct ahc_softc *ahc)
   1458  1.22      fvdl {
   1459  1.39      fvdl 	int error;
   1460  1.39      fvdl 
   1461  1.39      fvdl 	error = ahc_aic7860_setup(ahc);
   1462  1.39      fvdl 	if (error != 0)
   1463  1.39      fvdl 		return (error);
   1464  1.39      fvdl 	ahc->features |= AHC_REMOVABLE;
   1465  1.22      fvdl 	return (0);
   1466  1.22      fvdl }
   1467  1.22      fvdl 
   1468  1.22      fvdl static int
   1469  1.39      fvdl ahc_aic7870_setup(struct ahc_softc *ahc)
   1470  1.22      fvdl {
   1471  1.39      fvdl 
   1472  1.39      fvdl 	ahc->channel = 'A';
   1473  1.39      fvdl 	ahc->chip = AHC_AIC7870;
   1474  1.39      fvdl 	ahc->features = AHC_AIC7870_FE;
   1475  1.39      fvdl 	ahc->bugs |= AHC_TMODE_WIDEODD_BUG|AHC_CACHETHEN_BUG|AHC_PCI_MWI_BUG;
   1476  1.22      fvdl 	return (0);
   1477  1.22      fvdl }
   1478  1.22      fvdl 
   1479  1.22      fvdl static int
   1480  1.39      fvdl ahc_aha394X_setup(struct ahc_softc *ahc)
   1481  1.22      fvdl {
   1482  1.39      fvdl 	int error;
   1483  1.39      fvdl 
   1484  1.39      fvdl 	error = ahc_aic7870_setup(ahc);
   1485  1.39      fvdl 	if (error == 0)
   1486  1.39      fvdl 		error = ahc_aha394XX_setup(ahc);
   1487  1.39      fvdl 	return (error);
   1488  1.22      fvdl }
   1489  1.22      fvdl 
   1490  1.22      fvdl static int
   1491  1.39      fvdl ahc_aha398X_setup(struct ahc_softc *ahc)
   1492  1.22      fvdl {
   1493  1.22      fvdl 	int error;
   1494  1.22      fvdl 
   1495  1.39      fvdl 	error = ahc_aic7870_setup(ahc);
   1496  1.22      fvdl 	if (error == 0)
   1497  1.39      fvdl 		error = ahc_aha398XX_setup(ahc);
   1498  1.22      fvdl 	return (error);
   1499  1.22      fvdl }
   1500  1.22      fvdl 
   1501  1.22      fvdl static int
   1502  1.39      fvdl ahc_aha494X_setup(struct ahc_softc *ahc)
   1503  1.22      fvdl {
   1504  1.22      fvdl 	int error;
   1505  1.22      fvdl 
   1506  1.39      fvdl 	error = ahc_aic7870_setup(ahc);
   1507  1.22      fvdl 	if (error == 0)
   1508  1.39      fvdl 		error = ahc_aha494XX_setup(ahc);
   1509  1.22      fvdl 	return (error);
   1510  1.22      fvdl }
   1511  1.22      fvdl 
   1512  1.22      fvdl static int
   1513  1.39      fvdl ahc_aic7880_setup(struct ahc_softc *ahc)
   1514  1.22      fvdl {
   1515  1.39      fvdl 	uint8_t rev;
   1516  1.39      fvdl 
   1517  1.39      fvdl 	ahc->channel = 'A';
   1518  1.39      fvdl 	ahc->chip = AHC_AIC7880;
   1519  1.39      fvdl 	ahc->features = AHC_AIC7880_FE;
   1520  1.39      fvdl 	ahc->bugs |= AHC_TMODE_WIDEODD_BUG;
   1521  1.39      fvdl 	rev = PCI_REVISION(ahc->bd->class);
   1522  1.39      fvdl 	if (rev >= 1) {
   1523  1.39      fvdl 		ahc->bugs |= AHC_PCI_2_1_RETRY_BUG;
   1524  1.39      fvdl 	} else {
   1525  1.39      fvdl 		ahc->bugs |= AHC_CACHETHEN_BUG|AHC_PCI_MWI_BUG;
   1526  1.39      fvdl 	}
   1527  1.22      fvdl 	return (0);
   1528  1.22      fvdl }
   1529  1.22      fvdl 
   1530  1.22      fvdl static int
   1531  1.39      fvdl ahc_aha2940Pro_setup(struct ahc_softc *ahc)
   1532  1.22      fvdl {
   1533  1.22      fvdl 
   1534  1.39      fvdl 	ahc->flags |= AHC_INT50_SPEEDFLEX;
   1535  1.39      fvdl 	return (ahc_aic7880_setup(ahc));
   1536  1.22      fvdl }
   1537  1.22      fvdl 
   1538  1.22      fvdl static int
   1539  1.39      fvdl ahc_aha394XU_setup(struct ahc_softc *ahc)
   1540  1.22      fvdl {
   1541  1.22      fvdl 	int error;
   1542  1.22      fvdl 
   1543  1.39      fvdl 	error = ahc_aic7880_setup(ahc);
   1544  1.22      fvdl 	if (error == 0)
   1545  1.39      fvdl 		error = ahc_aha394XX_setup(ahc);
   1546  1.22      fvdl 	return (error);
   1547  1.22      fvdl }
   1548  1.22      fvdl 
   1549  1.22      fvdl static int
   1550  1.39      fvdl ahc_aha398XU_setup(struct ahc_softc *ahc)
   1551  1.22      fvdl {
   1552  1.22      fvdl 	int error;
   1553  1.22      fvdl 
   1554  1.39      fvdl 	error = ahc_aic7880_setup(ahc);
   1555  1.22      fvdl 	if (error == 0)
   1556  1.39      fvdl 		error = ahc_aha398XX_setup(ahc);
   1557  1.22      fvdl 	return (error);
   1558  1.22      fvdl }
   1559  1.22      fvdl 
   1560  1.22      fvdl static int
   1561  1.39      fvdl ahc_aic7890_setup(struct ahc_softc *ahc)
   1562  1.22      fvdl {
   1563  1.39      fvdl 	uint8_t rev;
   1564  1.39      fvdl 
   1565  1.39      fvdl 	ahc->channel = 'A';
   1566  1.39      fvdl 	ahc->chip = AHC_AIC7890;
   1567  1.39      fvdl 	ahc->features = AHC_AIC7890_FE;
   1568  1.39      fvdl 	ahc->flags |= AHC_NEWEEPROM_FMT;
   1569  1.39      fvdl 	rev = PCI_REVISION(ahc->bd->class);
   1570  1.39      fvdl 	if (rev == 0)
   1571  1.39      fvdl 		ahc->bugs |= AHC_AUTOFLUSH_BUG|AHC_CACHETHEN_BUG;
   1572  1.22      fvdl 	return (0);
   1573  1.22      fvdl }
   1574  1.22      fvdl 
   1575  1.22      fvdl static int
   1576  1.39      fvdl ahc_aic7892_setup(struct ahc_softc *ahc)
   1577  1.22      fvdl {
   1578  1.39      fvdl 
   1579  1.39      fvdl 	ahc->channel = 'A';
   1580  1.39      fvdl 	ahc->chip = AHC_AIC7892;
   1581  1.39      fvdl 	ahc->features = AHC_AIC7892_FE;
   1582  1.39      fvdl 	ahc->flags |= AHC_NEWEEPROM_FMT;
   1583  1.39      fvdl 	ahc->bugs |= AHC_SCBCHAN_UPLOAD_BUG;
   1584  1.22      fvdl 	return (0);
   1585  1.22      fvdl }
   1586  1.22      fvdl 
   1587  1.22      fvdl static int
   1588  1.39      fvdl ahc_aic7895_setup(struct ahc_softc *ahc)
   1589  1.22      fvdl {
   1590  1.39      fvdl 	uint8_t rev;
   1591  1.39      fvdl 
   1592  1.39      fvdl 	ahc->channel = (ahc->bd->func == 1) ? 'B' : 'A';
   1593  1.39      fvdl 	/*
   1594  1.39      fvdl 	 * The 'C' revision of the aic7895 has a few additional features.
   1595  1.39      fvdl 	 */
   1596  1.39      fvdl 	rev = PCI_REVISION(ahc->bd->class);
   1597  1.39      fvdl 	if (rev >= 4) {
   1598  1.39      fvdl 		ahc->chip = AHC_AIC7895C;
   1599  1.39      fvdl 		ahc->features = AHC_AIC7895C_FE;
   1600  1.39      fvdl 	} else  {
   1601  1.39      fvdl 		u_int command;
   1602  1.39      fvdl 
   1603  1.39      fvdl 		ahc->chip = AHC_AIC7895;
   1604  1.39      fvdl 		ahc->features = AHC_AIC7895_FE;
   1605  1.39      fvdl 
   1606  1.39      fvdl 		/*
   1607  1.39      fvdl 		 * The BIOS disables the use of MWI transactions
   1608  1.39      fvdl 		 * since it does not have the MWI bug work around
   1609  1.39      fvdl 		 * we have.  Disabling MWI reduces performance, so
   1610  1.39      fvdl 		 * turn it on again.
   1611  1.39      fvdl 		 */
   1612  1.39      fvdl 		command = pci_conf_read(ahc->bd->pc, ahc->bd->tag, PCI_COMMAND_STATUS_REG);
   1613  1.39      fvdl 		command |=  PCI_COMMAND_INVALIDATE_ENABLE;
   1614  1.39      fvdl 		pci_conf_write(ahc->bd->pc, ahc->bd->tag, PCI_COMMAND_STATUS_REG, command);
   1615  1.39      fvdl 		ahc->bugs |= AHC_PCI_MWI_BUG;
   1616  1.39      fvdl 	}
   1617  1.39      fvdl 	/*
   1618  1.39      fvdl 	 * XXX Does CACHETHEN really not work???  What about PCI retry?
   1619  1.39      fvdl 	 * on C level chips.  Need to test, but for now, play it safe.
   1620  1.39      fvdl 	 */
   1621  1.39      fvdl 	ahc->bugs |= AHC_TMODE_WIDEODD_BUG|AHC_PCI_2_1_RETRY_BUG
   1622  1.39      fvdl 		  |  AHC_CACHETHEN_BUG;
   1623  1.39      fvdl 
   1624  1.39      fvdl #if 0
   1625  1.39      fvdl 	uint32_t devconfig;
   1626  1.39      fvdl 
   1627  1.39      fvdl 	/*
   1628  1.39      fvdl 	 * Cachesize must also be zero due to stray DAC
   1629  1.39      fvdl 	 * problem when sitting behind some bridges.
   1630  1.39      fvdl 	 */
   1631  1.39      fvdl 	pci_conf_write(ahc->bd->pc, ahc->bd->tag, CSIZE_LATTIME, 0);
   1632  1.39      fvdl 	devconfig = pci_conf_read(ahc->bd->pc, ahc->bd->tag, DEVCONFIG);
   1633  1.39      fvdl 	devconfig |= MRDCEN;
   1634  1.39      fvdl 	pci_conf_write(ahc->bd->pc, ahc->bd->tag, DEVCONFIG, devconfig);
   1635  1.39      fvdl #endif
   1636  1.39      fvdl 	ahc->flags |= AHC_NEWEEPROM_FMT;
   1637  1.39      fvdl 	return (0);
   1638  1.39      fvdl }
   1639  1.22      fvdl 
   1640  1.39      fvdl static int
   1641  1.39      fvdl ahc_aic7896_setup(struct ahc_softc *ahc)
   1642  1.39      fvdl {
   1643  1.39      fvdl 	ahc->channel = (ahc->bd->func == 1) ? 'B' : 'A';
   1644  1.39      fvdl 	ahc->chip = AHC_AIC7896;
   1645  1.39      fvdl 	ahc->features = AHC_AIC7896_FE;
   1646  1.39      fvdl 	ahc->flags |= AHC_NEWEEPROM_FMT;
   1647  1.39      fvdl 	ahc->bugs |= AHC_CACHETHEN_DIS_BUG;
   1648  1.22      fvdl 	return (0);
   1649  1.22      fvdl }
   1650  1.22      fvdl 
   1651  1.22      fvdl static int
   1652  1.39      fvdl ahc_aic7899_setup(struct ahc_softc *ahc)
   1653  1.22      fvdl {
   1654  1.39      fvdl 	ahc->channel = (ahc->bd->func == 1) ? 'B' : 'A';
   1655  1.39      fvdl 	ahc->chip = AHC_AIC7899;
   1656  1.39      fvdl 	ahc->features = AHC_AIC7899_FE;
   1657  1.39      fvdl 	ahc->flags |= AHC_NEWEEPROM_FMT;
   1658  1.39      fvdl 	ahc->bugs |= AHC_SCBCHAN_UPLOAD_BUG;
   1659  1.22      fvdl 	return (0);
   1660  1.22      fvdl }
   1661  1.22      fvdl 
   1662  1.22      fvdl static int
   1663  1.39      fvdl ahc_aha29160C_setup(struct ahc_softc *ahc)
   1664  1.22      fvdl {
   1665  1.39      fvdl 	int error;
   1666  1.39      fvdl 
   1667  1.39      fvdl 	error = ahc_aic7899_setup(ahc);
   1668  1.39      fvdl 	if (error != 0)
   1669  1.39      fvdl 		return (error);
   1670  1.39      fvdl 	ahc->features |= AHC_REMOVABLE;
   1671  1.22      fvdl 	return (0);
   1672  1.22      fvdl }
   1673  1.22      fvdl 
   1674  1.22      fvdl static int
   1675  1.39      fvdl ahc_raid_setup(struct ahc_softc *ahc)
   1676  1.22      fvdl {
   1677  1.39      fvdl 	printf("RAID functionality unsupported\n");
   1678  1.22      fvdl 	return (ENXIO);
   1679  1.22      fvdl }
   1680  1.22      fvdl 
   1681  1.22      fvdl static int
   1682  1.39      fvdl ahc_aha394XX_setup(struct ahc_softc *ahc)
   1683  1.22      fvdl {
   1684  1.39      fvdl 
   1685  1.39      fvdl 	switch (ahc->bd->dev) {
   1686  1.22      fvdl 	case AHC_394X_SLOT_CHANNEL_A:
   1687  1.39      fvdl 		ahc->channel = 'A';
   1688  1.22      fvdl 		break;
   1689  1.22      fvdl 	case AHC_394X_SLOT_CHANNEL_B:
   1690  1.39      fvdl 		ahc->channel = 'B';
   1691  1.22      fvdl 		break;
   1692  1.22      fvdl 	default:
   1693  1.22      fvdl 		printf("adapter at unexpected slot %d\n"
   1694  1.22      fvdl 		       "unable to map to a channel\n",
   1695  1.39      fvdl 		       ahc->bd->dev);
   1696  1.39      fvdl 		ahc->channel = 'A';
   1697  1.22      fvdl 	}
   1698  1.22      fvdl 	return (0);
   1699  1.22      fvdl }
   1700  1.22      fvdl 
   1701  1.22      fvdl static int
   1702  1.39      fvdl ahc_aha398XX_setup(struct ahc_softc *ahc)
   1703  1.22      fvdl {
   1704  1.39      fvdl 
   1705  1.39      fvdl 	switch (ahc->bd->dev) {
   1706  1.22      fvdl 	case AHC_398X_SLOT_CHANNEL_A:
   1707  1.39      fvdl 		ahc->channel = 'A';
   1708  1.22      fvdl 		break;
   1709  1.22      fvdl 	case AHC_398X_SLOT_CHANNEL_B:
   1710  1.39      fvdl 		ahc->channel = 'B';
   1711  1.22      fvdl 		break;
   1712  1.22      fvdl 	case AHC_398X_SLOT_CHANNEL_C:
   1713  1.39      fvdl 		ahc->channel = 'C';
   1714  1.39      fvdl 		break;
   1715  1.39      fvdl 	default:
   1716  1.39      fvdl 		printf("adapter at unexpected slot %d\n"
   1717  1.39      fvdl 		       "unable to map to a channel\n",
   1718  1.39      fvdl 		       ahc->bd->dev);
   1719  1.39      fvdl 		ahc->channel = 'A';
   1720  1.39      fvdl 		break;
   1721  1.39      fvdl 	}
   1722  1.39      fvdl 	ahc->flags |= AHC_LARGE_SEEPROM;
   1723  1.39      fvdl 	return (0);
   1724  1.39      fvdl }
   1725  1.39      fvdl 
   1726  1.39      fvdl static int
   1727  1.39      fvdl ahc_aha494XX_setup(struct ahc_softc *ahc)
   1728  1.39      fvdl {
   1729  1.39      fvdl 
   1730  1.39      fvdl 	switch (ahc->bd->dev) {
   1731  1.39      fvdl 	case AHC_494X_SLOT_CHANNEL_A:
   1732  1.39      fvdl 		ahc->channel = 'A';
   1733  1.39      fvdl 		break;
   1734  1.39      fvdl 	case AHC_494X_SLOT_CHANNEL_B:
   1735  1.39      fvdl 		ahc->channel = 'B';
   1736  1.39      fvdl 		break;
   1737  1.39      fvdl 	case AHC_494X_SLOT_CHANNEL_C:
   1738  1.39      fvdl 		ahc->channel = 'C';
   1739  1.39      fvdl 		break;
   1740  1.39      fvdl 	case AHC_494X_SLOT_CHANNEL_D:
   1741  1.39      fvdl 		ahc->channel = 'D';
   1742  1.22      fvdl 		break;
   1743  1.22      fvdl 	default:
   1744  1.22      fvdl 		printf("adapter at unexpected slot %d\n"
   1745  1.22      fvdl 		       "unable to map to a channel\n",
   1746  1.39      fvdl 		       ahc->bd->dev);
   1747  1.39      fvdl 		ahc->channel = 'A';
   1748  1.22      fvdl 	}
   1749  1.39      fvdl 	ahc->flags |= AHC_LARGE_SEEPROM;
   1750  1.22      fvdl 	return (0);
   1751   1.1   mycroft }
   1752