ahc_pci.c revision 1.46 1 1.1 mycroft /*
2 1.1 mycroft * Product specific probe and attach routines for:
3 1.22 fvdl * 3940, 2940, aic7895, aic7890, aic7880,
4 1.22 fvdl * aic7870, aic7860 and aic7850 SCSI controllers
5 1.1 mycroft *
6 1.39 fvdl * Copyright (c) 1994-2001 Justin T. Gibbs.
7 1.39 fvdl * Copyright (c) 2000-2001 Adaptec Inc.
8 1.1 mycroft * All rights reserved.
9 1.1 mycroft *
10 1.1 mycroft * Redistribution and use in source and binary forms, with or without
11 1.1 mycroft * modification, are permitted provided that the following conditions
12 1.1 mycroft * are met:
13 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
14 1.22 fvdl * notice, this list of conditions, and the following disclaimer,
15 1.22 fvdl * without modification.
16 1.39 fvdl * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 1.39 fvdl * substantially similar to the "NO WARRANTY" disclaimer below
18 1.39 fvdl * ("Disclaimer") and any redistribution must be conditioned upon
19 1.39 fvdl * including a substantially similar Disclaimer requirement for further
20 1.39 fvdl * binary redistribution.
21 1.39 fvdl * 3. Neither the names of the above-listed copyright holders nor the names
22 1.39 fvdl * of any contributors may be used to endorse or promote products derived
23 1.39 fvdl * from this software without specific prior written permission.
24 1.1 mycroft *
25 1.22 fvdl * Alternatively, this software may be distributed under the terms of the
26 1.39 fvdl * GNU General Public License ("GPL") version 2 as published by the Free
27 1.39 fvdl * Software Foundation.
28 1.22 fvdl *
29 1.39 fvdl * NO WARRANTY
30 1.39 fvdl * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
31 1.39 fvdl * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
32 1.39 fvdl * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
33 1.39 fvdl * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
34 1.39 fvdl * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
35 1.1 mycroft * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
36 1.1 mycroft * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
37 1.39 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
38 1.39 fvdl * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
39 1.39 fvdl * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
40 1.39 fvdl * POSSIBILITY OF SUCH DAMAGES.
41 1.39 fvdl *
42 1.46 christos * $Id: ahc_pci.c,v 1.46 2004/10/16 22:52:37 christos Exp $
43 1.39 fvdl *
44 1.39 fvdl * //depot/aic7xxx/aic7xxx/aic7xxx_pci.c#57 $
45 1.3 explorer *
46 1.39 fvdl * $FreeBSD: /repoman/r/ncvs/src/sys/dev/aic7xxx/aic7xxx_pci.c,v 1.22 2003/01/20 20:44:55 gibbs Exp $
47 1.39 fvdl */
48 1.39 fvdl /*
49 1.39 fvdl * Ported from FreeBSD by Pascal Renauld, Network Storage Solutions, Inc. - April 2003
50 1.1 mycroft */
51 1.42 lukem
52 1.42 lukem #include <sys/cdefs.h>
53 1.46 christos __KERNEL_RCSID(0, "$NetBSD: ahc_pci.c,v 1.46 2004/10/16 22:52:37 christos Exp $");
54 1.31 lukem
55 1.1 mycroft #include <sys/param.h>
56 1.1 mycroft #include <sys/systm.h>
57 1.1 mycroft #include <sys/malloc.h>
58 1.1 mycroft #include <sys/kernel.h>
59 1.1 mycroft #include <sys/queue.h>
60 1.1 mycroft #include <sys/device.h>
61 1.27 jdolecek #include <sys/reboot.h>
62 1.21 thorpej
63 1.1 mycroft #include <machine/bus.h>
64 1.1 mycroft #include <machine/intr.h>
65 1.1 mycroft
66 1.22 fvdl #include <dev/pci/pcireg.h>
67 1.22 fvdl #include <dev/pci/pcivar.h>
68 1.22 fvdl
69 1.22 fvdl #define AHC_PCI_IOADDR PCI_MAPREG_START /* I/O Address */
70 1.22 fvdl #define AHC_PCI_MEMADDR (PCI_MAPREG_START + 4) /* Mem I/O Address */
71 1.22 fvdl
72 1.39 fvdl #include <dev/ic/aic7xxx_osm.h>
73 1.39 fvdl #include <dev/ic/aic7xxx_inline.h>
74 1.1 mycroft
75 1.22 fvdl #include <dev/ic/smc93cx6var.h>
76 1.1 mycroft
77 1.22 fvdl
78 1.39 fvdl static __inline uint64_t
79 1.22 fvdl ahc_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
80 1.22 fvdl {
81 1.39 fvdl uint64_t id;
82 1.22 fvdl
83 1.22 fvdl id = subvendor
84 1.22 fvdl | (subdevice << 16)
85 1.39 fvdl | ((uint64_t)vendor << 32)
86 1.39 fvdl | ((uint64_t)device << 48);
87 1.22 fvdl
88 1.22 fvdl return (id);
89 1.22 fvdl }
90 1.22 fvdl
91 1.39 fvdl #define ID_ALL_MASK 0xFFFFFFFFFFFFFFFFull
92 1.39 fvdl #define ID_DEV_VENDOR_MASK 0xFFFFFFFF00000000ull
93 1.39 fvdl #define ID_9005_GENERIC_MASK 0xFFF0FFFF00000000ull
94 1.39 fvdl #define ID_9005_SISL_MASK 0x000FFFFF00000000ull
95 1.39 fvdl #define ID_9005_SISL_ID 0x0005900500000000ull
96 1.39 fvdl #define ID_AIC7850 0x5078900400000000ull
97 1.39 fvdl #define ID_AHA_2902_04_10_15_20_30C 0x5078900478509004ull
98 1.39 fvdl #define ID_AIC7855 0x5578900400000000ull
99 1.39 fvdl #define ID_AIC7859 0x3860900400000000ull
100 1.39 fvdl #define ID_AHA_2930CU 0x3860900438699004ull
101 1.39 fvdl #define ID_AIC7860 0x6078900400000000ull
102 1.39 fvdl #define ID_AIC7860C 0x6078900478609004ull
103 1.39 fvdl #define ID_AHA_1480A 0x6075900400000000ull
104 1.39 fvdl #define ID_AHA_2940AU_0 0x6178900400000000ull
105 1.39 fvdl #define ID_AHA_2940AU_1 0x6178900478619004ull
106 1.39 fvdl #define ID_AHA_2940AU_CN 0x2178900478219004ull
107 1.39 fvdl #define ID_AHA_2930C_VAR 0x6038900438689004ull
108 1.39 fvdl
109 1.39 fvdl #define ID_AIC7870 0x7078900400000000ull
110 1.39 fvdl #define ID_AHA_2940 0x7178900400000000ull
111 1.39 fvdl #define ID_AHA_3940 0x7278900400000000ull
112 1.39 fvdl #define ID_AHA_398X 0x7378900400000000ull
113 1.39 fvdl #define ID_AHA_2944 0x7478900400000000ull
114 1.39 fvdl #define ID_AHA_3944 0x7578900400000000ull
115 1.39 fvdl #define ID_AHA_4944 0x7678900400000000ull
116 1.39 fvdl
117 1.39 fvdl #define ID_AIC7880 0x8078900400000000ull
118 1.39 fvdl #define ID_AIC7880_B 0x8078900478809004ull
119 1.39 fvdl #define ID_AHA_2940U 0x8178900400000000ull
120 1.39 fvdl #define ID_AHA_3940U 0x8278900400000000ull
121 1.39 fvdl #define ID_AHA_2944U 0x8478900400000000ull
122 1.39 fvdl #define ID_AHA_3944U 0x8578900400000000ull
123 1.39 fvdl #define ID_AHA_398XU 0x8378900400000000ull
124 1.39 fvdl #define ID_AHA_4944U 0x8678900400000000ull
125 1.39 fvdl #define ID_AHA_2940UB 0x8178900478819004ull
126 1.39 fvdl #define ID_AHA_2930U 0x8878900478889004ull
127 1.39 fvdl #define ID_AHA_2940U_PRO 0x8778900478879004ull
128 1.39 fvdl #define ID_AHA_2940U_CN 0x0078900478009004ull
129 1.39 fvdl
130 1.39 fvdl #define ID_AIC7895 0x7895900478959004ull
131 1.39 fvdl #define ID_AIC7895_ARO 0x7890900478939004ull
132 1.39 fvdl #define ID_AIC7895_ARO_MASK 0xFFF0FFFFFFFFFFFFull
133 1.39 fvdl #define ID_AHA_2940U_DUAL 0x7895900478919004ull
134 1.39 fvdl #define ID_AHA_3940AU 0x7895900478929004ull
135 1.39 fvdl #define ID_AHA_3944AU 0x7895900478949004ull
136 1.39 fvdl
137 1.39 fvdl #define ID_AIC7890 0x001F9005000F9005ull
138 1.39 fvdl #define ID_AIC7890_ARO 0x00139005000F9005ull
139 1.39 fvdl #define ID_AAA_131U2 0x0013900500039005ull
140 1.39 fvdl #define ID_AHA_2930U2 0x0011900501819005ull
141 1.39 fvdl #define ID_AHA_2940U2B 0x00109005A1009005ull
142 1.39 fvdl #define ID_AHA_2940U2_OEM 0x0010900521809005ull
143 1.39 fvdl #define ID_AHA_2940U2 0x00109005A1809005ull
144 1.39 fvdl #define ID_AHA_2950U2B 0x00109005E1009005ull
145 1.39 fvdl
146 1.39 fvdl #define ID_AIC7892 0x008F9005FFFF9005ull
147 1.39 fvdl #define ID_AIC7892_ARO 0x00839005FFFF9005ull
148 1.43 taca #define ID_AHA_2915LP 0x0082900502109005ull
149 1.39 fvdl #define ID_AHA_29160 0x00809005E2A09005ull
150 1.39 fvdl #define ID_AHA_29160_CPQ 0x00809005E2A00E11ull
151 1.39 fvdl #define ID_AHA_29160N 0x0080900562A09005ull
152 1.39 fvdl #define ID_AHA_29160C 0x0080900562209005ull
153 1.39 fvdl #define ID_AHA_29160B 0x00809005E2209005ull
154 1.39 fvdl #define ID_AHA_19160B 0x0081900562A19005ull
155 1.39 fvdl
156 1.39 fvdl #define ID_AIC7896 0x005F9005FFFF9005ull
157 1.39 fvdl #define ID_AIC7896_ARO 0x00539005FFFF9005ull
158 1.39 fvdl #define ID_AHA_3950U2B_0 0x00509005FFFF9005ull
159 1.39 fvdl #define ID_AHA_3950U2B_1 0x00509005F5009005ull
160 1.39 fvdl #define ID_AHA_3950U2D_0 0x00519005FFFF9005ull
161 1.39 fvdl #define ID_AHA_3950U2D_1 0x00519005B5009005ull
162 1.39 fvdl
163 1.39 fvdl #define ID_AIC7899 0x00CF9005FFFF9005ull
164 1.39 fvdl #define ID_AIC7899_ARO 0x00C39005FFFF9005ull
165 1.39 fvdl #define ID_AHA_3960D 0x00C09005F6209005ull
166 1.39 fvdl #define ID_AHA_3960D_CPQ 0x00C09005F6200E11ull
167 1.39 fvdl
168 1.39 fvdl #define ID_AIC7810 0x1078900400000000ull
169 1.39 fvdl #define ID_AIC7815 0x7815900400000000ull
170 1.39 fvdl
171 1.39 fvdl #define DEVID_9005_TYPE(id) ((id) & 0xF)
172 1.39 fvdl #define DEVID_9005_TYPE_HBA 0x0 /* Standard Card */
173 1.39 fvdl #define DEVID_9005_TYPE_AAA 0x3 /* RAID Card */
174 1.39 fvdl #define DEVID_9005_TYPE_SISL 0x5 /* Container ROMB */
175 1.39 fvdl #define DEVID_9005_TYPE_MB 0xF /* On Motherboard */
176 1.39 fvdl
177 1.39 fvdl #define DEVID_9005_MAXRATE(id) (((id) & 0x30) >> 4)
178 1.39 fvdl #define DEVID_9005_MAXRATE_U160 0x0
179 1.39 fvdl #define DEVID_9005_MAXRATE_ULTRA2 0x1
180 1.39 fvdl #define DEVID_9005_MAXRATE_ULTRA 0x2
181 1.39 fvdl #define DEVID_9005_MAXRATE_FAST 0x3
182 1.39 fvdl
183 1.39 fvdl #define DEVID_9005_MFUNC(id) (((id) & 0x40) >> 6)
184 1.39 fvdl
185 1.39 fvdl #define DEVID_9005_CLASS(id) (((id) & 0xFF00) >> 8)
186 1.39 fvdl #define DEVID_9005_CLASS_SPI 0x0 /* Parallel SCSI */
187 1.39 fvdl
188 1.39 fvdl #define SUBID_9005_TYPE(id) ((id) & 0xF)
189 1.39 fvdl #define SUBID_9005_TYPE_MB 0xF /* On Motherboard */
190 1.39 fvdl #define SUBID_9005_TYPE_CARD 0x0 /* Standard Card */
191 1.39 fvdl #define SUBID_9005_TYPE_LCCARD 0x1 /* Low Cost Card */
192 1.39 fvdl #define SUBID_9005_TYPE_RAID 0x3 /* Combined with Raid */
193 1.39 fvdl
194 1.39 fvdl #define SUBID_9005_TYPE_KNOWN(id) \
195 1.39 fvdl ((((id) & 0xF) == SUBID_9005_TYPE_MB) \
196 1.39 fvdl || (((id) & 0xF) == SUBID_9005_TYPE_CARD) \
197 1.39 fvdl || (((id) & 0xF) == SUBID_9005_TYPE_LCCARD) \
198 1.39 fvdl || (((id) & 0xF) == SUBID_9005_TYPE_RAID))
199 1.39 fvdl
200 1.39 fvdl #define SUBID_9005_MAXRATE(id) (((id) & 0x30) >> 4)
201 1.39 fvdl #define SUBID_9005_MAXRATE_ULTRA2 0x0
202 1.39 fvdl #define SUBID_9005_MAXRATE_ULTRA 0x1
203 1.39 fvdl #define SUBID_9005_MAXRATE_U160 0x2
204 1.39 fvdl #define SUBID_9005_MAXRATE_RESERVED 0x3
205 1.39 fvdl
206 1.39 fvdl #define SUBID_9005_SEEPTYPE(id) \
207 1.39 fvdl ((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB) \
208 1.39 fvdl ? ((id) & 0xC0) >> 6 \
209 1.39 fvdl : ((id) & 0x300) >> 8)
210 1.39 fvdl #define SUBID_9005_SEEPTYPE_NONE 0x0
211 1.39 fvdl #define SUBID_9005_SEEPTYPE_1K 0x1
212 1.39 fvdl #define SUBID_9005_SEEPTYPE_2K_4K 0x2
213 1.39 fvdl #define SUBID_9005_SEEPTYPE_RESERVED 0x3
214 1.39 fvdl #define SUBID_9005_AUTOTERM(id) \
215 1.39 fvdl ((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB) \
216 1.39 fvdl ? (((id) & 0x400) >> 10) == 0 \
217 1.39 fvdl : (((id) & 0x40) >> 6) == 0)
218 1.39 fvdl
219 1.39 fvdl #define SUBID_9005_NUMCHAN(id) \
220 1.39 fvdl ((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB) \
221 1.39 fvdl ? ((id) & 0x300) >> 8 \
222 1.39 fvdl : ((id) & 0xC00) >> 10)
223 1.39 fvdl
224 1.39 fvdl #define SUBID_9005_LEGACYCONN(id) \
225 1.39 fvdl ((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB) \
226 1.39 fvdl ? 0 \
227 1.39 fvdl : ((id) & 0x80) >> 7)
228 1.39 fvdl
229 1.39 fvdl #define SUBID_9005_MFUNCENB(id) \
230 1.39 fvdl ((SUBID_9005_TYPE(id) == SUBID_9005_TYPE_MB) \
231 1.39 fvdl ? ((id) & 0x800) >> 11 \
232 1.39 fvdl : ((id) & 0x1000) >> 12)
233 1.39 fvdl /*
234 1.39 fvdl * Informational only. Should use chip register to be
235 1.39 fvdl * certain, but may be use in identification strings.
236 1.39 fvdl */
237 1.39 fvdl #define SUBID_9005_CARD_SCSIWIDTH_MASK 0x2000
238 1.39 fvdl #define SUBID_9005_CARD_PCIWIDTH_MASK 0x4000
239 1.39 fvdl #define SUBID_9005_CARD_SEDIFF_MASK 0x8000
240 1.39 fvdl
241 1.39 fvdl static ahc_device_setup_t ahc_aic785X_setup;
242 1.22 fvdl static ahc_device_setup_t ahc_aic7860_setup;
243 1.39 fvdl static ahc_device_setup_t ahc_apa1480_setup;
244 1.22 fvdl static ahc_device_setup_t ahc_aic7870_setup;
245 1.22 fvdl static ahc_device_setup_t ahc_aha394X_setup;
246 1.39 fvdl static ahc_device_setup_t ahc_aha494X_setup;
247 1.22 fvdl static ahc_device_setup_t ahc_aha398X_setup;
248 1.22 fvdl static ahc_device_setup_t ahc_aic7880_setup;
249 1.39 fvdl static ahc_device_setup_t ahc_aha2940Pro_setup;
250 1.22 fvdl static ahc_device_setup_t ahc_aha394XU_setup;
251 1.22 fvdl static ahc_device_setup_t ahc_aha398XU_setup;
252 1.22 fvdl static ahc_device_setup_t ahc_aic7890_setup;
253 1.22 fvdl static ahc_device_setup_t ahc_aic7892_setup;
254 1.22 fvdl static ahc_device_setup_t ahc_aic7895_setup;
255 1.22 fvdl static ahc_device_setup_t ahc_aic7896_setup;
256 1.22 fvdl static ahc_device_setup_t ahc_aic7899_setup;
257 1.39 fvdl static ahc_device_setup_t ahc_aha29160C_setup;
258 1.22 fvdl static ahc_device_setup_t ahc_raid_setup;
259 1.22 fvdl static ahc_device_setup_t ahc_aha394XX_setup;
260 1.39 fvdl static ahc_device_setup_t ahc_aha494XX_setup;
261 1.22 fvdl static ahc_device_setup_t ahc_aha398XX_setup;
262 1.22 fvdl
263 1.39 fvdl struct ahc_pci_identity ahc_pci_ident_table [] =
264 1.22 fvdl {
265 1.22 fvdl /* aic7850 based controllers */
266 1.22 fvdl {
267 1.39 fvdl ID_AHA_2902_04_10_15_20_30C,
268 1.22 fvdl ID_ALL_MASK,
269 1.39 fvdl "Adaptec 2902/04/10/15/20/30C SCSI adapter",
270 1.39 fvdl ahc_aic785X_setup
271 1.22 fvdl },
272 1.39 fvdl /* aic7860 based controllers */
273 1.22 fvdl {
274 1.22 fvdl ID_AHA_2930CU,
275 1.22 fvdl ID_ALL_MASK,
276 1.22 fvdl "Adaptec 2930CU SCSI adapter",
277 1.39 fvdl ahc_aic7860_setup
278 1.39 fvdl },
279 1.39 fvdl {
280 1.39 fvdl ID_AHA_1480A & ID_DEV_VENDOR_MASK,
281 1.39 fvdl ID_DEV_VENDOR_MASK,
282 1.39 fvdl "Adaptec 1480A Ultra SCSI adapter",
283 1.39 fvdl ahc_apa1480_setup
284 1.22 fvdl },
285 1.22 fvdl {
286 1.22 fvdl ID_AHA_2940AU_0 & ID_DEV_VENDOR_MASK,
287 1.22 fvdl ID_DEV_VENDOR_MASK,
288 1.22 fvdl "Adaptec 2940A Ultra SCSI adapter",
289 1.22 fvdl ahc_aic7860_setup
290 1.22 fvdl },
291 1.22 fvdl {
292 1.22 fvdl ID_AHA_2940AU_CN & ID_DEV_VENDOR_MASK,
293 1.22 fvdl ID_DEV_VENDOR_MASK,
294 1.22 fvdl "Adaptec 2940A/CN Ultra SCSI adapter",
295 1.22 fvdl ahc_aic7860_setup
296 1.22 fvdl },
297 1.22 fvdl {
298 1.22 fvdl ID_AHA_2930C_VAR & ID_DEV_VENDOR_MASK,
299 1.22 fvdl ID_DEV_VENDOR_MASK,
300 1.39 fvdl "Adaptec 2930C Ultra SCSI adapter (VAR)",
301 1.22 fvdl ahc_aic7860_setup
302 1.22 fvdl },
303 1.22 fvdl /* aic7870 based controllers */
304 1.22 fvdl {
305 1.22 fvdl ID_AHA_2940,
306 1.22 fvdl ID_ALL_MASK,
307 1.22 fvdl "Adaptec 2940 SCSI adapter",
308 1.22 fvdl ahc_aic7870_setup
309 1.22 fvdl },
310 1.22 fvdl {
311 1.22 fvdl ID_AHA_3940,
312 1.22 fvdl ID_ALL_MASK,
313 1.22 fvdl "Adaptec 3940 SCSI adapter",
314 1.22 fvdl ahc_aha394X_setup
315 1.22 fvdl },
316 1.22 fvdl {
317 1.22 fvdl ID_AHA_398X,
318 1.22 fvdl ID_ALL_MASK,
319 1.22 fvdl "Adaptec 398X SCSI RAID adapter",
320 1.22 fvdl ahc_aha398X_setup
321 1.22 fvdl },
322 1.22 fvdl {
323 1.22 fvdl ID_AHA_2944,
324 1.22 fvdl ID_ALL_MASK,
325 1.22 fvdl "Adaptec 2944 SCSI adapter",
326 1.22 fvdl ahc_aic7870_setup
327 1.22 fvdl },
328 1.22 fvdl {
329 1.22 fvdl ID_AHA_3944,
330 1.22 fvdl ID_ALL_MASK,
331 1.22 fvdl "Adaptec 3944 SCSI adapter",
332 1.22 fvdl ahc_aha394X_setup
333 1.22 fvdl },
334 1.39 fvdl {
335 1.39 fvdl ID_AHA_4944,
336 1.39 fvdl ID_ALL_MASK,
337 1.39 fvdl "Adaptec 4944 SCSI adapter",
338 1.39 fvdl ahc_aha494X_setup
339 1.39 fvdl },
340 1.22 fvdl /* aic7880 based controllers */
341 1.22 fvdl {
342 1.22 fvdl ID_AHA_2940U & ID_DEV_VENDOR_MASK,
343 1.22 fvdl ID_DEV_VENDOR_MASK,
344 1.22 fvdl "Adaptec 2940 Ultra SCSI adapter",
345 1.22 fvdl ahc_aic7880_setup
346 1.22 fvdl },
347 1.22 fvdl {
348 1.22 fvdl ID_AHA_3940U & ID_DEV_VENDOR_MASK,
349 1.22 fvdl ID_DEV_VENDOR_MASK,
350 1.22 fvdl "Adaptec 3940 Ultra SCSI adapter",
351 1.22 fvdl ahc_aha394XU_setup
352 1.22 fvdl },
353 1.22 fvdl {
354 1.22 fvdl ID_AHA_2944U & ID_DEV_VENDOR_MASK,
355 1.22 fvdl ID_DEV_VENDOR_MASK,
356 1.22 fvdl "Adaptec 2944 Ultra SCSI adapter",
357 1.22 fvdl ahc_aic7880_setup
358 1.22 fvdl },
359 1.22 fvdl {
360 1.22 fvdl ID_AHA_3944U & ID_DEV_VENDOR_MASK,
361 1.22 fvdl ID_DEV_VENDOR_MASK,
362 1.22 fvdl "Adaptec 3944 Ultra SCSI adapter",
363 1.22 fvdl ahc_aha394XU_setup
364 1.22 fvdl },
365 1.22 fvdl {
366 1.22 fvdl ID_AHA_398XU & ID_DEV_VENDOR_MASK,
367 1.22 fvdl ID_DEV_VENDOR_MASK,
368 1.22 fvdl "Adaptec 398X Ultra SCSI RAID adapter",
369 1.22 fvdl ahc_aha398XU_setup
370 1.22 fvdl },
371 1.22 fvdl {
372 1.22 fvdl /*
373 1.22 fvdl * XXX Don't know the slot numbers
374 1.22 fvdl * so we can't identify channels
375 1.22 fvdl */
376 1.22 fvdl ID_AHA_4944U & ID_DEV_VENDOR_MASK,
377 1.22 fvdl ID_DEV_VENDOR_MASK,
378 1.22 fvdl "Adaptec 4944 Ultra SCSI adapter",
379 1.22 fvdl ahc_aic7880_setup
380 1.22 fvdl },
381 1.22 fvdl {
382 1.22 fvdl ID_AHA_2930U & ID_DEV_VENDOR_MASK,
383 1.22 fvdl ID_DEV_VENDOR_MASK,
384 1.22 fvdl "Adaptec 2930 Ultra SCSI adapter",
385 1.22 fvdl ahc_aic7880_setup
386 1.22 fvdl },
387 1.22 fvdl {
388 1.22 fvdl ID_AHA_2940U_PRO & ID_DEV_VENDOR_MASK,
389 1.22 fvdl ID_DEV_VENDOR_MASK,
390 1.22 fvdl "Adaptec 2940 Pro Ultra SCSI adapter",
391 1.39 fvdl ahc_aha2940Pro_setup
392 1.22 fvdl },
393 1.22 fvdl {
394 1.22 fvdl ID_AHA_2940U_CN & ID_DEV_VENDOR_MASK,
395 1.22 fvdl ID_DEV_VENDOR_MASK,
396 1.22 fvdl "Adaptec 2940/CN Ultra SCSI adapter",
397 1.22 fvdl ahc_aic7880_setup
398 1.22 fvdl },
399 1.39 fvdl /* Ignore all SISL (AAC on MB) based controllers. */
400 1.39 fvdl {
401 1.39 fvdl ID_9005_SISL_ID,
402 1.39 fvdl ID_9005_SISL_MASK,
403 1.39 fvdl NULL,
404 1.39 fvdl NULL
405 1.39 fvdl },
406 1.22 fvdl /* aic7890 based controllers */
407 1.22 fvdl {
408 1.22 fvdl ID_AHA_2930U2,
409 1.22 fvdl ID_ALL_MASK,
410 1.22 fvdl "Adaptec 2930 Ultra2 SCSI adapter",
411 1.22 fvdl ahc_aic7890_setup
412 1.22 fvdl },
413 1.22 fvdl {
414 1.22 fvdl ID_AHA_2940U2B,
415 1.22 fvdl ID_ALL_MASK,
416 1.22 fvdl "Adaptec 2940B Ultra2 SCSI adapter",
417 1.22 fvdl ahc_aic7890_setup
418 1.22 fvdl },
419 1.22 fvdl {
420 1.22 fvdl ID_AHA_2940U2_OEM,
421 1.22 fvdl ID_ALL_MASK,
422 1.22 fvdl "Adaptec 2940 Ultra2 SCSI adapter (OEM)",
423 1.22 fvdl ahc_aic7890_setup
424 1.22 fvdl },
425 1.22 fvdl {
426 1.22 fvdl ID_AHA_2940U2,
427 1.22 fvdl ID_ALL_MASK,
428 1.22 fvdl "Adaptec 2940 Ultra2 SCSI adapter",
429 1.22 fvdl ahc_aic7890_setup
430 1.22 fvdl },
431 1.22 fvdl {
432 1.22 fvdl ID_AHA_2950U2B,
433 1.22 fvdl ID_ALL_MASK,
434 1.22 fvdl "Adaptec 2950 Ultra2 SCSI adapter",
435 1.22 fvdl ahc_aic7890_setup
436 1.22 fvdl },
437 1.25 soren {
438 1.39 fvdl ID_AIC7890_ARO,
439 1.39 fvdl ID_ALL_MASK,
440 1.39 fvdl "Adaptec aic7890/91 Ultra2 SCSI adapter (ARO)",
441 1.39 fvdl ahc_aic7890_setup
442 1.39 fvdl },
443 1.39 fvdl {
444 1.25 soren ID_AAA_131U2,
445 1.25 soren ID_ALL_MASK,
446 1.25 soren "Adaptec AAA-131 Ultra2 RAID adapter",
447 1.25 soren ahc_aic7890_setup
448 1.39 fvdl },
449 1.22 fvdl /* aic7892 based controllers */
450 1.22 fvdl {
451 1.22 fvdl ID_AHA_29160,
452 1.22 fvdl ID_ALL_MASK,
453 1.22 fvdl "Adaptec 29160 Ultra160 SCSI adapter",
454 1.22 fvdl ahc_aic7892_setup
455 1.22 fvdl },
456 1.22 fvdl {
457 1.22 fvdl ID_AHA_29160_CPQ,
458 1.22 fvdl ID_ALL_MASK,
459 1.22 fvdl "Adaptec (Compaq OEM) 29160 Ultra160 SCSI adapter",
460 1.22 fvdl ahc_aic7892_setup
461 1.22 fvdl },
462 1.22 fvdl {
463 1.22 fvdl ID_AHA_29160N,
464 1.22 fvdl ID_ALL_MASK,
465 1.22 fvdl "Adaptec 29160N Ultra160 SCSI adapter",
466 1.22 fvdl ahc_aic7892_setup
467 1.22 fvdl },
468 1.22 fvdl {
469 1.39 fvdl ID_AHA_29160C,
470 1.39 fvdl ID_ALL_MASK,
471 1.39 fvdl "Adaptec 29160C Ultra160 SCSI adapter",
472 1.39 fvdl ahc_aha29160C_setup
473 1.39 fvdl },
474 1.39 fvdl {
475 1.22 fvdl ID_AHA_29160B,
476 1.22 fvdl ID_ALL_MASK,
477 1.22 fvdl "Adaptec 29160B Ultra160 SCSI adapter",
478 1.22 fvdl ahc_aic7892_setup
479 1.22 fvdl },
480 1.22 fvdl {
481 1.22 fvdl ID_AHA_19160B,
482 1.22 fvdl ID_ALL_MASK,
483 1.22 fvdl "Adaptec 19160B Ultra160 SCSI adapter",
484 1.22 fvdl ahc_aic7892_setup
485 1.22 fvdl },
486 1.39 fvdl {
487 1.39 fvdl ID_AIC7892_ARO,
488 1.39 fvdl ID_ALL_MASK,
489 1.39 fvdl "Adaptec aic7892 Ultra160 SCSI adapter (ARO)",
490 1.43 taca ahc_aic7892_setup
491 1.43 taca },
492 1.43 taca {
493 1.43 taca ID_AHA_2915LP,
494 1.43 taca ID_ALL_MASK,
495 1.43 taca "Adaptec 2915LP Ultra160 SCSI adapter",
496 1.39 fvdl ahc_aic7892_setup
497 1.39 fvdl },
498 1.22 fvdl /* aic7895 based controllers */
499 1.22 fvdl {
500 1.22 fvdl ID_AHA_2940U_DUAL,
501 1.22 fvdl ID_ALL_MASK,
502 1.22 fvdl "Adaptec 2940/DUAL Ultra SCSI adapter",
503 1.22 fvdl ahc_aic7895_setup
504 1.22 fvdl },
505 1.22 fvdl {
506 1.22 fvdl ID_AHA_3940AU,
507 1.22 fvdl ID_ALL_MASK,
508 1.22 fvdl "Adaptec 3940A Ultra SCSI adapter",
509 1.22 fvdl ahc_aic7895_setup
510 1.22 fvdl },
511 1.22 fvdl {
512 1.22 fvdl ID_AHA_3944AU,
513 1.22 fvdl ID_ALL_MASK,
514 1.22 fvdl "Adaptec 3944A Ultra SCSI adapter",
515 1.22 fvdl ahc_aic7895_setup
516 1.22 fvdl },
517 1.39 fvdl {
518 1.39 fvdl ID_AIC7895_ARO,
519 1.39 fvdl ID_AIC7895_ARO_MASK,
520 1.39 fvdl "Adaptec aic7895 Ultra SCSI adapter (ARO)",
521 1.39 fvdl ahc_aic7895_setup
522 1.39 fvdl },
523 1.22 fvdl /* aic7896/97 based controllers */
524 1.22 fvdl {
525 1.22 fvdl ID_AHA_3950U2B_0,
526 1.22 fvdl ID_ALL_MASK,
527 1.22 fvdl "Adaptec 3950B Ultra2 SCSI adapter",
528 1.22 fvdl ahc_aic7896_setup
529 1.22 fvdl },
530 1.22 fvdl {
531 1.22 fvdl ID_AHA_3950U2B_1,
532 1.22 fvdl ID_ALL_MASK,
533 1.22 fvdl "Adaptec 3950B Ultra2 SCSI adapter",
534 1.22 fvdl ahc_aic7896_setup
535 1.22 fvdl },
536 1.22 fvdl {
537 1.22 fvdl ID_AHA_3950U2D_0,
538 1.22 fvdl ID_ALL_MASK,
539 1.22 fvdl "Adaptec 3950D Ultra2 SCSI adapter",
540 1.22 fvdl ahc_aic7896_setup
541 1.22 fvdl },
542 1.22 fvdl {
543 1.22 fvdl ID_AHA_3950U2D_1,
544 1.22 fvdl ID_ALL_MASK,
545 1.22 fvdl "Adaptec 3950D Ultra2 SCSI adapter",
546 1.22 fvdl ahc_aic7896_setup
547 1.22 fvdl },
548 1.39 fvdl {
549 1.39 fvdl ID_AIC7896_ARO,
550 1.39 fvdl ID_ALL_MASK,
551 1.39 fvdl "Adaptec aic7896/97 Ultra2 SCSI adapter (ARO)",
552 1.39 fvdl ahc_aic7896_setup
553 1.39 fvdl },
554 1.22 fvdl /* aic7899 based controllers */
555 1.22 fvdl {
556 1.22 fvdl ID_AHA_3960D,
557 1.22 fvdl ID_ALL_MASK,
558 1.22 fvdl "Adaptec 3960D Ultra160 SCSI adapter",
559 1.22 fvdl ahc_aic7899_setup
560 1.22 fvdl },
561 1.22 fvdl {
562 1.22 fvdl ID_AHA_3960D_CPQ,
563 1.22 fvdl ID_ALL_MASK,
564 1.22 fvdl "Adaptec (Compaq OEM) 3960D Ultra160 SCSI adapter",
565 1.22 fvdl ahc_aic7899_setup
566 1.22 fvdl },
567 1.39 fvdl {
568 1.39 fvdl ID_AIC7899_ARO,
569 1.39 fvdl ID_ALL_MASK,
570 1.39 fvdl "Adaptec aic7899 Ultra160 SCSI adapter (ARO)",
571 1.39 fvdl ahc_aic7899_setup
572 1.39 fvdl },
573 1.22 fvdl /* Generic chip probes for devices we don't know 'exactly' */
574 1.22 fvdl {
575 1.22 fvdl ID_AIC7850 & ID_DEV_VENDOR_MASK,
576 1.22 fvdl ID_DEV_VENDOR_MASK,
577 1.22 fvdl "Adaptec aic7850 SCSI adapter",
578 1.39 fvdl ahc_aic785X_setup
579 1.22 fvdl },
580 1.22 fvdl {
581 1.22 fvdl ID_AIC7855 & ID_DEV_VENDOR_MASK,
582 1.22 fvdl ID_DEV_VENDOR_MASK,
583 1.22 fvdl "Adaptec aic7855 SCSI adapter",
584 1.39 fvdl ahc_aic785X_setup
585 1.22 fvdl },
586 1.22 fvdl {
587 1.22 fvdl ID_AIC7859 & ID_DEV_VENDOR_MASK,
588 1.22 fvdl ID_DEV_VENDOR_MASK,
589 1.22 fvdl "Adaptec aic7859 SCSI adapter",
590 1.39 fvdl ahc_aic7860_setup
591 1.22 fvdl },
592 1.22 fvdl {
593 1.22 fvdl ID_AIC7860 & ID_DEV_VENDOR_MASK,
594 1.22 fvdl ID_DEV_VENDOR_MASK,
595 1.39 fvdl "Adaptec aic7860 Ultra SCSI adapter",
596 1.22 fvdl ahc_aic7860_setup
597 1.22 fvdl },
598 1.22 fvdl {
599 1.22 fvdl ID_AIC7870 & ID_DEV_VENDOR_MASK,
600 1.22 fvdl ID_DEV_VENDOR_MASK,
601 1.22 fvdl "Adaptec aic7870 SCSI adapter",
602 1.22 fvdl ahc_aic7870_setup
603 1.22 fvdl },
604 1.22 fvdl {
605 1.22 fvdl ID_AIC7880 & ID_DEV_VENDOR_MASK,
606 1.22 fvdl ID_DEV_VENDOR_MASK,
607 1.22 fvdl "Adaptec aic7880 Ultra SCSI adapter",
608 1.22 fvdl ahc_aic7880_setup
609 1.22 fvdl },
610 1.22 fvdl {
611 1.39 fvdl ID_AIC7890 & ID_9005_GENERIC_MASK,
612 1.39 fvdl ID_9005_GENERIC_MASK,
613 1.22 fvdl "Adaptec aic7890/91 Ultra2 SCSI adapter",
614 1.22 fvdl ahc_aic7890_setup
615 1.22 fvdl },
616 1.22 fvdl {
617 1.39 fvdl ID_AIC7892 & ID_9005_GENERIC_MASK,
618 1.39 fvdl ID_9005_GENERIC_MASK,
619 1.22 fvdl "Adaptec aic7892 Ultra160 SCSI adapter",
620 1.22 fvdl ahc_aic7892_setup
621 1.22 fvdl },
622 1.22 fvdl {
623 1.22 fvdl ID_AIC7895 & ID_DEV_VENDOR_MASK,
624 1.22 fvdl ID_DEV_VENDOR_MASK,
625 1.22 fvdl "Adaptec aic7895 Ultra SCSI adapter",
626 1.22 fvdl ahc_aic7895_setup
627 1.22 fvdl },
628 1.22 fvdl {
629 1.39 fvdl ID_AIC7896 & ID_9005_GENERIC_MASK,
630 1.39 fvdl ID_9005_GENERIC_MASK,
631 1.22 fvdl "Adaptec aic7896/97 Ultra2 SCSI adapter",
632 1.22 fvdl ahc_aic7896_setup
633 1.22 fvdl },
634 1.22 fvdl {
635 1.39 fvdl ID_AIC7899 & ID_9005_GENERIC_MASK,
636 1.39 fvdl ID_9005_GENERIC_MASK,
637 1.22 fvdl "Adaptec aic7899 Ultra160 SCSI adapter",
638 1.22 fvdl ahc_aic7899_setup
639 1.22 fvdl },
640 1.22 fvdl {
641 1.22 fvdl ID_AIC7810 & ID_DEV_VENDOR_MASK,
642 1.22 fvdl ID_DEV_VENDOR_MASK,
643 1.22 fvdl "Adaptec aic7810 RAID memory controller",
644 1.22 fvdl ahc_raid_setup
645 1.22 fvdl },
646 1.22 fvdl {
647 1.22 fvdl ID_AIC7815 & ID_DEV_VENDOR_MASK,
648 1.22 fvdl ID_DEV_VENDOR_MASK,
649 1.22 fvdl "Adaptec aic7815 RAID memory controller",
650 1.22 fvdl ahc_raid_setup
651 1.22 fvdl }
652 1.22 fvdl };
653 1.12 cgd
654 1.39 fvdl const u_int ahc_num_pci_devs = NUM_ELEMENTS(ahc_pci_ident_table);
655 1.22 fvdl
656 1.22 fvdl #define AHC_394X_SLOT_CHANNEL_A 4
657 1.22 fvdl #define AHC_394X_SLOT_CHANNEL_B 5
658 1.22 fvdl
659 1.22 fvdl #define AHC_398X_SLOT_CHANNEL_A 4
660 1.22 fvdl #define AHC_398X_SLOT_CHANNEL_B 8
661 1.22 fvdl #define AHC_398X_SLOT_CHANNEL_C 12
662 1.1 mycroft
663 1.39 fvdl #define AHC_494X_SLOT_CHANNEL_A 4
664 1.39 fvdl #define AHC_494X_SLOT_CHANNEL_B 5
665 1.39 fvdl #define AHC_494X_SLOT_CHANNEL_C 6
666 1.39 fvdl #define AHC_494X_SLOT_CHANNEL_D 7
667 1.39 fvdl
668 1.1 mycroft #define DEVCONFIG 0x40
669 1.39 fvdl #define PCIERRGENDIS 0x80000000ul
670 1.39 fvdl #define SCBSIZE32 0x00010000ul /* aic789X only */
671 1.39 fvdl #define REXTVALID 0x00001000ul /* ultra cards only */
672 1.39 fvdl #define MPORTMODE 0x00000400ul /* aic7870+ only */
673 1.39 fvdl #define RAMPSM 0x00000200ul /* aic7870+ only */
674 1.39 fvdl #define VOLSENSE 0x00000100ul
675 1.39 fvdl #define PCI64BIT 0x00000080ul /* 64Bit PCI bus (Ultra2 Only)*/
676 1.39 fvdl #define SCBRAMSEL 0x00000080ul
677 1.39 fvdl #define MRDCEN 0x00000040ul
678 1.39 fvdl #define EXTSCBTIME 0x00000020ul /* aic7870 only */
679 1.39 fvdl #define EXTSCBPEN 0x00000010ul /* aic7870 only */
680 1.39 fvdl #define BERREN 0x00000008ul
681 1.39 fvdl #define DACEN 0x00000004ul
682 1.39 fvdl #define STPWLEVEL 0x00000002ul
683 1.39 fvdl #define DIFACTNEGEN 0x00000001ul /* aic7870 only */
684 1.1 mycroft
685 1.1 mycroft #define CSIZE_LATTIME 0x0c
686 1.39 fvdl #define CACHESIZE 0x0000003ful /* only 5 bits */
687 1.39 fvdl #define LATTIME 0x0000ff00ul
688 1.39 fvdl
689 1.39 fvdl /* PCI STATUS definitions */
690 1.39 fvdl #define DPE 0x80
691 1.39 fvdl #define SSE 0x40
692 1.39 fvdl #define RMA 0x20
693 1.39 fvdl #define RTA 0x10
694 1.39 fvdl #define STA 0x08
695 1.39 fvdl #define DPR 0x01
696 1.1 mycroft
697 1.39 fvdl static int ahc_9005_subdevinfo_valid(uint16_t vendor, uint16_t device,
698 1.39 fvdl uint16_t subvendor, uint16_t subdevice);
699 1.22 fvdl static int ahc_ext_scbram_present(struct ahc_softc *ahc);
700 1.39 fvdl static void ahc_scbram_config(struct ahc_softc *ahc, int enable,
701 1.39 fvdl int pcheck, int fast, int large);
702 1.22 fvdl static void ahc_probe_ext_scbram(struct ahc_softc *ahc);
703 1.1 mycroft
704 1.10 cgd int ahc_pci_probe __P((struct device *, struct cfdata *, void *));
705 1.1 mycroft void ahc_pci_attach __P((struct device *, struct device *, void *));
706 1.1 mycroft
707 1.22 fvdl
708 1.34 thorpej CFATTACH_DECL(ahc_pci, sizeof(struct ahc_softc),
709 1.35 thorpej ahc_pci_probe, ahc_pci_attach, NULL, NULL);
710 1.1 mycroft
711 1.39 fvdl const struct ahc_pci_identity *
712 1.39 fvdl ahc_find_pci_device(id, subid, func)
713 1.22 fvdl pcireg_t id, subid;
714 1.39 fvdl u_int func;
715 1.22 fvdl {
716 1.22 fvdl u_int64_t full_id;
717 1.29 jdolecek const struct ahc_pci_identity *entry;
718 1.22 fvdl u_int i;
719 1.22 fvdl
720 1.22 fvdl full_id = ahc_compose_id(PCI_PRODUCT(id), PCI_VENDOR(id),
721 1.22 fvdl PCI_PRODUCT(subid), PCI_VENDOR(subid));
722 1.22 fvdl
723 1.39 fvdl /*
724 1.39 fvdl * If the second function is not hooked up, ignore it.
725 1.39 fvdl * Unfortunately, not all MB vendors implement the
726 1.39 fvdl * subdevice ID as per the Adaptec spec, so do our best
727 1.39 fvdl * to sanity check it prior to accepting the subdevice
728 1.39 fvdl * ID as valid.
729 1.39 fvdl */
730 1.39 fvdl if (func > 0
731 1.39 fvdl && ahc_9005_subdevinfo_valid(PCI_VENDOR(id), PCI_PRODUCT(id),
732 1.39 fvdl PCI_VENDOR(subid), PCI_PRODUCT(subid))
733 1.39 fvdl && SUBID_9005_MFUNCENB(PCI_PRODUCT(subid)) == 0)
734 1.39 fvdl return (NULL);
735 1.39 fvdl
736 1.22 fvdl for (i = 0; i < ahc_num_pci_devs; i++) {
737 1.22 fvdl entry = &ahc_pci_ident_table[i];
738 1.22 fvdl if (entry->full_id == (full_id & entry->id_mask))
739 1.22 fvdl return (entry);
740 1.22 fvdl }
741 1.22 fvdl return (NULL);
742 1.22 fvdl }
743 1.22 fvdl
744 1.1 mycroft int
745 1.1 mycroft ahc_pci_probe(parent, match, aux)
746 1.22 fvdl struct device *parent;
747 1.22 fvdl struct cfdata *match;
748 1.22 fvdl void *aux;
749 1.22 fvdl {
750 1.22 fvdl struct pci_attach_args *pa = aux;
751 1.29 jdolecek const struct ahc_pci_identity *entry;
752 1.22 fvdl pcireg_t subid;
753 1.22 fvdl
754 1.22 fvdl subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
755 1.39 fvdl entry = ahc_find_pci_device(pa->pa_id, subid, pa->pa_function);
756 1.41 pk return (entry != NULL && entry->setup != NULL) ? 1 : 0;
757 1.1 mycroft }
758 1.1 mycroft
759 1.22 fvdl void
760 1.1 mycroft ahc_pci_attach(parent, self, aux)
761 1.22 fvdl struct device *parent, *self;
762 1.22 fvdl void *aux;
763 1.1 mycroft {
764 1.1 mycroft struct pci_attach_args *pa = aux;
765 1.29 jdolecek const struct ahc_pci_identity *entry;
766 1.22 fvdl struct ahc_softc *ahc = (void *)self;
767 1.22 fvdl pcireg_t command;
768 1.22 fvdl u_int our_id = 0;
769 1.22 fvdl u_int sxfrctl1;
770 1.22 fvdl u_int scsiseq;
771 1.39 fvdl u_int sblkctl;
772 1.39 fvdl uint8_t dscommand0;
773 1.39 fvdl uint32_t devconfig;
774 1.22 fvdl int error;
775 1.22 fvdl pcireg_t subid;
776 1.45 simonb int ioh_valid;
777 1.39 fvdl bus_space_tag_t st, iot;
778 1.22 fvdl bus_space_handle_t sh, ioh;
779 1.22 fvdl #ifdef AHC_ALLOW_MEMIO
780 1.45 simonb int memh_valid;
781 1.39 fvdl bus_space_tag_t memt;
782 1.22 fvdl bus_space_handle_t memh;
783 1.24 thorpej pcireg_t memtype;
784 1.22 fvdl #endif
785 1.39 fvdl pci_intr_handle_t ih;
786 1.39 fvdl const char *intrstr;
787 1.22 fvdl struct ahc_pci_busdata *bd;
788 1.22 fvdl
789 1.39 fvdl ahc_set_name(ahc, ahc->sc_dev.dv_xname);
790 1.39 fvdl ahc->parent_dmat = pa->pa_dmat;
791 1.38 thorpej
792 1.22 fvdl command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
793 1.22 fvdl subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
794 1.39 fvdl entry = ahc_find_pci_device(pa->pa_id, subid, pa->pa_function);
795 1.22 fvdl if (entry == NULL)
796 1.22 fvdl return;
797 1.44 augustss printf(": %s\n", entry->name);
798 1.39 fvdl
799 1.39 fvdl /* Keep information about the PCI bus */
800 1.39 fvdl bd = malloc(sizeof (struct ahc_pci_busdata), M_DEVBUF, M_NOWAIT);
801 1.39 fvdl if (bd == NULL) {
802 1.46 christos printf("%s: unable to allocate bus-specific data\n",
803 1.46 christos ahc_name(ahc));
804 1.39 fvdl return;
805 1.39 fvdl }
806 1.39 fvdl memset(bd, 0, sizeof(struct ahc_pci_busdata));
807 1.39 fvdl
808 1.39 fvdl bd->pc = pa->pa_pc;
809 1.39 fvdl bd->tag = pa->pa_tag;
810 1.39 fvdl bd->func = pa->pa_function;
811 1.39 fvdl bd->dev = pa->pa_device;
812 1.39 fvdl bd->class = pa->pa_class;
813 1.39 fvdl
814 1.39 fvdl ahc->bd = bd;
815 1.39 fvdl
816 1.39 fvdl ahc->description = entry->name;
817 1.39 fvdl
818 1.39 fvdl error = entry->setup(ahc);
819 1.22 fvdl if (error != 0)
820 1.22 fvdl return;
821 1.22 fvdl
822 1.45 simonb ioh_valid = 0;
823 1.22 fvdl
824 1.22 fvdl #ifdef AHC_ALLOW_MEMIO
825 1.45 simonb memh_valid = 0;
826 1.24 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, AHC_PCI_MEMADDR);
827 1.24 thorpej switch (memtype) {
828 1.24 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
829 1.24 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
830 1.24 thorpej memh_valid = (pci_mapreg_map(pa, AHC_PCI_MEMADDR,
831 1.39 fvdl memtype, 0, &memt, &memh, NULL, NULL) == 0);
832 1.24 thorpej break;
833 1.24 thorpej default:
834 1.24 thorpej memh_valid = 0;
835 1.24 thorpej }
836 1.22 fvdl #endif
837 1.22 fvdl ioh_valid = (pci_mapreg_map(pa, AHC_PCI_IOADDR,
838 1.39 fvdl PCI_MAPREG_TYPE_IO, 0, &iot,
839 1.39 fvdl &ioh, NULL, NULL) == 0);
840 1.39 fvdl #if 0
841 1.46 christos printf("%s: bus info: memt 0x%lx, memh 0x%lx, iot 0x%lx, ioh 0x%lx\n",
842 1.46 christos ahc_name(ahc), (u_long)memt, (u_long)memh, (u_long)iot,
843 1.46 christos (u_long)ioh);
844 1.39 fvdl #endif
845 1.13 cgd
846 1.22 fvdl if (ioh_valid) {
847 1.22 fvdl st = iot;
848 1.22 fvdl sh = ioh;
849 1.22 fvdl #ifdef AHC_ALLOW_MEMIO
850 1.22 fvdl } else if (memh_valid) {
851 1.13 cgd st = memt;
852 1.13 cgd sh = memh;
853 1.22 fvdl #endif
854 1.12 cgd } else {
855 1.39 fvdl printf(": unable to map registers\n");
856 1.1 mycroft return;
857 1.12 cgd }
858 1.39 fvdl ahc->tag = st;
859 1.39 fvdl ahc->bsh = sh;
860 1.39 fvdl
861 1.39 fvdl ahc->chip |= AHC_PCI;
862 1.39 fvdl /*
863 1.39 fvdl * Before we continue probing the card, ensure that
864 1.39 fvdl * its interrupts are *disabled*. We don't want
865 1.39 fvdl * a misstep to hang the machine in an interrupt
866 1.39 fvdl * storm.
867 1.39 fvdl */
868 1.39 fvdl ahc_intr_enable(ahc, FALSE);
869 1.39 fvdl
870 1.40 fvdl /*
871 1.40 fvdl * XXX somehow reading this once fails on some sparc64 systems.
872 1.40 fvdl * This may be a problem in the sparc64 PCI code. Doing it
873 1.40 fvdl * twice works around it.
874 1.40 fvdl */
875 1.40 fvdl devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
876 1.39 fvdl devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
877 1.39 fvdl
878 1.39 fvdl /*
879 1.39 fvdl * If we need to support high memory, enable dual
880 1.39 fvdl * address cycles. This bit must be set to enable
881 1.39 fvdl * high address bit generation even if we are on a
882 1.39 fvdl * 64bit bus (PCI64BIT set in devconfig).
883 1.39 fvdl */
884 1.39 fvdl if ((ahc->flags & AHC_39BIT_ADDRESSING) != 0) {
885 1.39 fvdl
886 1.39 fvdl if (1/*bootverbose*/)
887 1.39 fvdl printf("%s: Enabling 39Bit Addressing\n",
888 1.39 fvdl ahc_name(ahc));
889 1.39 fvdl devconfig |= DACEN;
890 1.39 fvdl }
891 1.39 fvdl
892 1.39 fvdl /* Ensure that pci error generation, a test feature, is disabled. */
893 1.39 fvdl devconfig |= PCIERRGENDIS;
894 1.22 fvdl
895 1.39 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, DEVCONFIG, devconfig);
896 1.1 mycroft
897 1.22 fvdl /* Ensure busmastering is enabled */
898 1.39 fvdl command |= PCI_COMMAND_MASTER_ENABLE;;
899 1.39 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
900 1.39 fvdl
901 1.39 fvdl /*
902 1.39 fvdl * Disable PCI parity error reporting. Users typically
903 1.39 fvdl * do this to work around broken PCI chipsets that get
904 1.39 fvdl * the parity timing wrong and thus generate lots of spurious
905 1.39 fvdl * errors.
906 1.39 fvdl */
907 1.39 fvdl if ((ahc->flags & AHC_DISABLE_PCI_PERR) != 0)
908 1.39 fvdl command &= ~PCI_COMMAND_PARITY_ENABLE;
909 1.22 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
910 1.1 mycroft
911 1.1 mycroft /* On all PCI adapters, we allow SCB paging */
912 1.39 fvdl ahc->flags |= AHC_PAGESCBS;
913 1.39 fvdl error = ahc_softc_init(ahc);
914 1.39 fvdl if (error != 0)
915 1.39 fvdl goto error_out;
916 1.22 fvdl
917 1.23 fvdl ahc->bus_intr = ahc_pci_intr;
918 1.1 mycroft
919 1.39 fvdl /* Remember how the card was setup in case there is no SEEPROM */
920 1.39 fvdl if ((ahc_inb(ahc, HCNTRL) & POWRDN) == 0) {
921 1.39 fvdl ahc_pause(ahc);
922 1.39 fvdl if ((ahc->features & AHC_ULTRA2) != 0)
923 1.39 fvdl our_id = ahc_inb(ahc, SCSIID_ULTRA2) & OID;
924 1.39 fvdl else
925 1.39 fvdl our_id = ahc_inb(ahc, SCSIID) & OID;
926 1.39 fvdl sxfrctl1 = ahc_inb(ahc, SXFRCTL1) & STPWEN;
927 1.39 fvdl scsiseq = ahc_inb(ahc, SCSISEQ);
928 1.39 fvdl } else {
929 1.39 fvdl sxfrctl1 = STPWEN;
930 1.39 fvdl our_id = 7;
931 1.39 fvdl scsiseq = 0;
932 1.39 fvdl }
933 1.1 mycroft
934 1.39 fvdl error = ahc_reset(ahc);
935 1.39 fvdl if (error != 0)
936 1.39 fvdl goto error_out;
937 1.1 mycroft
938 1.22 fvdl if ((ahc->features & AHC_DT) != 0) {
939 1.22 fvdl u_int sfunct;
940 1.22 fvdl
941 1.22 fvdl /* Perform ALT-Mode Setup */
942 1.22 fvdl sfunct = ahc_inb(ahc, SFUNCT) & ~ALT_MODE;
943 1.22 fvdl ahc_outb(ahc, SFUNCT, sfunct | ALT_MODE);
944 1.39 fvdl ahc_outb(ahc, OPTIONMODE,
945 1.39 fvdl OPTIONMODE_DEFAULTS|AUTOACKEN|BUSFREEREV|EXPPHASEDIS);
946 1.22 fvdl ahc_outb(ahc, SFUNCT, sfunct);
947 1.22 fvdl
948 1.22 fvdl /* Normal mode setup */
949 1.22 fvdl ahc_outb(ahc, CRCCONTROL1, CRCVALCHKEN|CRCENDCHKEN|CRCREQCHKEN
950 1.39 fvdl |TARGCRCENDEN);
951 1.22 fvdl }
952 1.1 mycroft
953 1.28 sommerfe if (pci_intr_map(pa, &ih)) {
954 1.39 fvdl printf("%s: couldn't map interrupt\n", ahc_name(ahc));
955 1.1 mycroft ahc_free(ahc);
956 1.1 mycroft return;
957 1.1 mycroft }
958 1.1 mycroft intrstr = pci_intr_string(pa->pa_pc, ih);
959 1.22 fvdl ahc->ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO, ahc_intr, ahc);
960 1.22 fvdl if (ahc->ih == NULL) {
961 1.39 fvdl printf("%s: couldn't establish interrupt",
962 1.1 mycroft ahc->sc_dev.dv_xname);
963 1.1 mycroft if (intrstr != NULL)
964 1.39 fvdl printf(" at %s", intrstr);
965 1.39 fvdl printf("\n");
966 1.1 mycroft ahc_free(ahc);
967 1.1 mycroft return;
968 1.1 mycroft }
969 1.1 mycroft if (intrstr != NULL)
970 1.39 fvdl printf("%s: interrupting at %s\n", ahc_name(ahc), intrstr);
971 1.39 fvdl
972 1.39 fvdl dscommand0 = ahc_inb(ahc, DSCOMMAND0);
973 1.39 fvdl dscommand0 |= MPARCKEN|CACHETHEN;
974 1.39 fvdl if ((ahc->features & AHC_ULTRA2) != 0) {
975 1.39 fvdl
976 1.39 fvdl /*
977 1.39 fvdl * DPARCKEN doesn't work correctly on
978 1.39 fvdl * some MBs so don't use it.
979 1.39 fvdl */
980 1.39 fvdl dscommand0 &= ~DPARCKEN;
981 1.39 fvdl }
982 1.21 thorpej
983 1.1 mycroft /*
984 1.39 fvdl * Handle chips that must have cache line
985 1.39 fvdl * streaming (dis/en)abled.
986 1.1 mycroft */
987 1.39 fvdl if ((ahc->bugs & AHC_CACHETHEN_DIS_BUG) != 0)
988 1.39 fvdl dscommand0 |= CACHETHEN;
989 1.39 fvdl
990 1.39 fvdl if ((ahc->bugs & AHC_CACHETHEN_BUG) != 0)
991 1.39 fvdl dscommand0 &= ~CACHETHEN;
992 1.39 fvdl
993 1.39 fvdl ahc_outb(ahc, DSCOMMAND0, dscommand0);
994 1.39 fvdl
995 1.39 fvdl ahc->pci_cachesize =
996 1.39 fvdl pci_conf_read(pa->pa_pc, pa->pa_tag, CSIZE_LATTIME) & CACHESIZE;
997 1.39 fvdl ahc->pci_cachesize *= 4;
998 1.39 fvdl
999 1.39 fvdl if ((ahc->bugs & AHC_PCI_2_1_RETRY_BUG) != 0
1000 1.39 fvdl && ahc->pci_cachesize == 4) {
1001 1.39 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, CSIZE_LATTIME, 0);
1002 1.39 fvdl ahc->pci_cachesize = 0;
1003 1.39 fvdl }
1004 1.1 mycroft
1005 1.39 fvdl /*
1006 1.39 fvdl * We cannot perform ULTRA speeds without the presence
1007 1.39 fvdl * of the external precision resistor.
1008 1.39 fvdl */
1009 1.39 fvdl if ((ahc->features & AHC_ULTRA) != 0) {
1010 1.39 fvdl uint32_t devconfig;
1011 1.1 mycroft
1012 1.39 fvdl devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
1013 1.39 fvdl if ((devconfig & REXTVALID) == 0)
1014 1.39 fvdl ahc->features &= ~AHC_ULTRA;
1015 1.39 fvdl }
1016 1.39 fvdl
1017 1.39 fvdl ahc->seep_config = malloc(sizeof(*ahc->seep_config),
1018 1.39 fvdl M_DEVBUF, M_NOWAIT);
1019 1.39 fvdl if (ahc->seep_config == NULL)
1020 1.39 fvdl goto error_out;
1021 1.39 fvdl
1022 1.39 fvdl memset(ahc->seep_config, 0, sizeof(*ahc->seep_config));
1023 1.1 mycroft
1024 1.39 fvdl /* See if we have a SEEPROM and perform auto-term */
1025 1.39 fvdl ahc_check_extport(ahc, &sxfrctl1);
1026 1.22 fvdl
1027 1.39 fvdl /*
1028 1.39 fvdl * Take the LED out of diagnostic mode
1029 1.39 fvdl */
1030 1.39 fvdl sblkctl = ahc_inb(ahc, SBLKCTL);
1031 1.39 fvdl ahc_outb(ahc, SBLKCTL, (sblkctl & ~(DIAGLEDEN|DIAGLEDON)));
1032 1.22 fvdl
1033 1.39 fvdl if ((ahc->features & AHC_ULTRA2) != 0) {
1034 1.39 fvdl ahc_outb(ahc, DFF_THRSH, RD_DFTHRSH_MAX|WR_DFTHRSH_MAX);
1035 1.39 fvdl } else {
1036 1.39 fvdl ahc_outb(ahc, DSPCISTATUS, DFTHRSH_100);
1037 1.39 fvdl }
1038 1.1 mycroft
1039 1.39 fvdl if (ahc->flags & AHC_USEDEFAULTS) {
1040 1.1 mycroft /*
1041 1.39 fvdl * PCI Adapter default setup
1042 1.39 fvdl * Should only be used if the adapter does not have
1043 1.39 fvdl * a SEEPROM.
1044 1.1 mycroft */
1045 1.39 fvdl /* See if someone else set us up already */
1046 1.39 fvdl if ((ahc->flags & AHC_NO_BIOS_INIT) == 0
1047 1.39 fvdl && scsiseq != 0) {
1048 1.39 fvdl printf("%s: Using left over BIOS settings\n",
1049 1.39 fvdl ahc_name(ahc));
1050 1.39 fvdl ahc->flags &= ~AHC_USEDEFAULTS;
1051 1.39 fvdl ahc->flags |= AHC_BIOS_ENABLED;
1052 1.22 fvdl } else {
1053 1.1 mycroft /*
1054 1.39 fvdl * Assume only one connector and always turn
1055 1.39 fvdl * on termination.
1056 1.1 mycroft */
1057 1.39 fvdl our_id = 0x07;
1058 1.39 fvdl sxfrctl1 = STPWEN;
1059 1.39 fvdl }
1060 1.39 fvdl ahc_outb(ahc, SCSICONF, our_id|ENSPCHK|RESET_SCSI);
1061 1.22 fvdl
1062 1.39 fvdl ahc->our_id = our_id;
1063 1.22 fvdl }
1064 1.22 fvdl
1065 1.22 fvdl /*
1066 1.22 fvdl * Take a look to see if we have external SRAM.
1067 1.22 fvdl * We currently do not attempt to use SRAM that is
1068 1.22 fvdl * shared among multiple controllers.
1069 1.22 fvdl */
1070 1.22 fvdl ahc_probe_ext_scbram(ahc);
1071 1.22 fvdl
1072 1.22 fvdl /*
1073 1.22 fvdl * Record our termination setting for the
1074 1.22 fvdl * generic initialization routine.
1075 1.22 fvdl */
1076 1.22 fvdl if ((sxfrctl1 & STPWEN) != 0)
1077 1.22 fvdl ahc->flags |= AHC_TERM_ENB_A;
1078 1.1 mycroft
1079 1.39 fvdl if (ahc_init(ahc))
1080 1.39 fvdl goto error_out;
1081 1.1 mycroft
1082 1.1 mycroft ahc_attach(ahc);
1083 1.39 fvdl
1084 1.39 fvdl return;
1085 1.39 fvdl
1086 1.39 fvdl error_out:
1087 1.39 fvdl ahc_free(ahc);
1088 1.39 fvdl return;
1089 1.22 fvdl }
1090 1.22 fvdl
1091 1.39 fvdl static int
1092 1.39 fvdl ahc_9005_subdevinfo_valid(uint16_t device, uint16_t vendor,
1093 1.39 fvdl uint16_t subdevice, uint16_t subvendor)
1094 1.39 fvdl {
1095 1.39 fvdl int result;
1096 1.39 fvdl
1097 1.39 fvdl /* Default to invalid. */
1098 1.39 fvdl result = 0;
1099 1.39 fvdl if (vendor == 0x9005
1100 1.39 fvdl && subvendor == 0x9005
1101 1.39 fvdl && subdevice != device
1102 1.39 fvdl && SUBID_9005_TYPE_KNOWN(subdevice) != 0) {
1103 1.39 fvdl
1104 1.39 fvdl switch (SUBID_9005_TYPE(subdevice)) {
1105 1.39 fvdl case SUBID_9005_TYPE_MB:
1106 1.39 fvdl break;
1107 1.39 fvdl case SUBID_9005_TYPE_CARD:
1108 1.39 fvdl case SUBID_9005_TYPE_LCCARD:
1109 1.39 fvdl /*
1110 1.39 fvdl * Currently only trust Adaptec cards to
1111 1.39 fvdl * get the sub device info correct.
1112 1.39 fvdl */
1113 1.39 fvdl if (DEVID_9005_TYPE(device) == DEVID_9005_TYPE_HBA)
1114 1.39 fvdl result = 1;
1115 1.39 fvdl break;
1116 1.39 fvdl case SUBID_9005_TYPE_RAID:
1117 1.39 fvdl break;
1118 1.39 fvdl default:
1119 1.39 fvdl break;
1120 1.39 fvdl }
1121 1.39 fvdl }
1122 1.39 fvdl return (result);
1123 1.39 fvdl }
1124 1.39 fvdl
1125 1.39 fvdl
1126 1.22 fvdl /*
1127 1.39 fvdl * Test for the presense of external sram in an
1128 1.22 fvdl * "unshared" configuration.
1129 1.22 fvdl */
1130 1.22 fvdl static int
1131 1.22 fvdl ahc_ext_scbram_present(struct ahc_softc *ahc)
1132 1.22 fvdl {
1133 1.39 fvdl u_int chip;
1134 1.22 fvdl int ramps;
1135 1.22 fvdl int single_user;
1136 1.39 fvdl uint32_t devconfig;
1137 1.22 fvdl
1138 1.39 fvdl chip = ahc->chip & AHC_CHIPID_MASK;
1139 1.39 fvdl devconfig = pci_conf_read(ahc->bd->pc, ahc->bd->tag, DEVCONFIG);
1140 1.22 fvdl single_user = (devconfig & MPORTMODE) != 0;
1141 1.22 fvdl
1142 1.22 fvdl if ((ahc->features & AHC_ULTRA2) != 0)
1143 1.22 fvdl ramps = (ahc_inb(ahc, DSCOMMAND0) & RAMPS) != 0;
1144 1.39 fvdl else if (chip == AHC_AIC7895 || chip == AHC_AIC7895C)
1145 1.39 fvdl /*
1146 1.39 fvdl * External SCBRAM arbitration is flakey
1147 1.39 fvdl * on these chips. Unfortunately this means
1148 1.39 fvdl * we don't use the extra SCB ram space on the
1149 1.39 fvdl * 3940AUW.
1150 1.39 fvdl */
1151 1.39 fvdl ramps = 0;
1152 1.39 fvdl else if (chip >= AHC_AIC7870)
1153 1.22 fvdl ramps = (devconfig & RAMPSM) != 0;
1154 1.22 fvdl else
1155 1.22 fvdl ramps = 0;
1156 1.22 fvdl
1157 1.22 fvdl if (ramps && single_user)
1158 1.22 fvdl return (1);
1159 1.22 fvdl return (0);
1160 1.22 fvdl }
1161 1.22 fvdl
1162 1.22 fvdl /*
1163 1.22 fvdl * Enable external scbram.
1164 1.22 fvdl */
1165 1.22 fvdl static void
1166 1.39 fvdl ahc_scbram_config(struct ahc_softc *ahc, int enable, int pcheck,
1167 1.39 fvdl int fast, int large)
1168 1.22 fvdl {
1169 1.39 fvdl uint32_t devconfig;
1170 1.22 fvdl
1171 1.22 fvdl if (ahc->features & AHC_MULTI_FUNC) {
1172 1.22 fvdl /*
1173 1.22 fvdl * Set the SCB Base addr (highest address bit)
1174 1.22 fvdl * depending on which channel we are.
1175 1.22 fvdl */
1176 1.39 fvdl ahc_outb(ahc, SCBBADDR, ahc->bd->func);
1177 1.22 fvdl }
1178 1.22 fvdl
1179 1.39 fvdl ahc->flags &= ~AHC_LSCBS_ENABLED;
1180 1.39 fvdl if (large)
1181 1.39 fvdl ahc->flags |= AHC_LSCBS_ENABLED;
1182 1.39 fvdl devconfig = pci_conf_read(ahc->bd->pc, ahc->bd->tag, DEVCONFIG);
1183 1.22 fvdl if ((ahc->features & AHC_ULTRA2) != 0) {
1184 1.22 fvdl u_int dscommand0;
1185 1.22 fvdl
1186 1.22 fvdl dscommand0 = ahc_inb(ahc, DSCOMMAND0);
1187 1.22 fvdl if (enable)
1188 1.22 fvdl dscommand0 &= ~INTSCBRAMSEL;
1189 1.22 fvdl else
1190 1.22 fvdl dscommand0 |= INTSCBRAMSEL;
1191 1.39 fvdl if (large)
1192 1.39 fvdl dscommand0 &= ~USCBSIZE32;
1193 1.39 fvdl else
1194 1.39 fvdl dscommand0 |= USCBSIZE32;
1195 1.22 fvdl ahc_outb(ahc, DSCOMMAND0, dscommand0);
1196 1.22 fvdl } else {
1197 1.22 fvdl if (fast)
1198 1.22 fvdl devconfig &= ~EXTSCBTIME;
1199 1.22 fvdl else
1200 1.22 fvdl devconfig |= EXTSCBTIME;
1201 1.22 fvdl if (enable)
1202 1.22 fvdl devconfig &= ~SCBRAMSEL;
1203 1.22 fvdl else
1204 1.22 fvdl devconfig |= SCBRAMSEL;
1205 1.39 fvdl if (large)
1206 1.39 fvdl devconfig &= ~SCBSIZE32;
1207 1.39 fvdl else
1208 1.39 fvdl devconfig |= SCBSIZE32;
1209 1.22 fvdl }
1210 1.22 fvdl if (pcheck)
1211 1.22 fvdl devconfig |= EXTSCBPEN;
1212 1.22 fvdl else
1213 1.22 fvdl devconfig &= ~EXTSCBPEN;
1214 1.22 fvdl
1215 1.39 fvdl pci_conf_write(ahc->bd->pc, ahc->bd->tag, DEVCONFIG, devconfig);
1216 1.22 fvdl }
1217 1.22 fvdl
1218 1.22 fvdl /*
1219 1.22 fvdl * Take a look to see if we have external SRAM.
1220 1.22 fvdl * We currently do not attempt to use SRAM that is
1221 1.22 fvdl * shared among multiple controllers.
1222 1.22 fvdl */
1223 1.22 fvdl static void
1224 1.22 fvdl ahc_probe_ext_scbram(struct ahc_softc *ahc)
1225 1.22 fvdl {
1226 1.22 fvdl int num_scbs;
1227 1.22 fvdl int test_num_scbs;
1228 1.22 fvdl int enable;
1229 1.22 fvdl int pcheck;
1230 1.22 fvdl int fast;
1231 1.39 fvdl int large;
1232 1.22 fvdl
1233 1.39 fvdl enable = FALSE;
1234 1.39 fvdl pcheck = FALSE;
1235 1.39 fvdl fast = FALSE;
1236 1.39 fvdl large = FALSE;
1237 1.39 fvdl num_scbs = 0;
1238 1.39 fvdl
1239 1.22 fvdl if (ahc_ext_scbram_present(ahc) == 0)
1240 1.39 fvdl goto done;
1241 1.22 fvdl
1242 1.22 fvdl /*
1243 1.22 fvdl * Probe for the best parameters to use.
1244 1.22 fvdl */
1245 1.39 fvdl ahc_scbram_config(ahc, /*enable*/TRUE, pcheck, fast, large);
1246 1.22 fvdl num_scbs = ahc_probe_scbs(ahc);
1247 1.22 fvdl if (num_scbs == 0) {
1248 1.22 fvdl /* The SRAM wasn't really present. */
1249 1.22 fvdl goto done;
1250 1.22 fvdl }
1251 1.22 fvdl enable = TRUE;
1252 1.22 fvdl
1253 1.22 fvdl /*
1254 1.22 fvdl * Clear any outstanding parity error
1255 1.22 fvdl * and ensure that parity error reporting
1256 1.22 fvdl * is enabled.
1257 1.22 fvdl */
1258 1.22 fvdl ahc_outb(ahc, SEQCTL, 0);
1259 1.22 fvdl ahc_outb(ahc, CLRINT, CLRPARERR);
1260 1.22 fvdl ahc_outb(ahc, CLRINT, CLRBRKADRINT);
1261 1.22 fvdl
1262 1.22 fvdl /* Now see if we can do parity */
1263 1.39 fvdl ahc_scbram_config(ahc, enable, /*pcheck*/TRUE, fast, large);
1264 1.22 fvdl num_scbs = ahc_probe_scbs(ahc);
1265 1.22 fvdl if ((ahc_inb(ahc, INTSTAT) & BRKADRINT) == 0
1266 1.22 fvdl || (ahc_inb(ahc, ERROR) & MPARERR) == 0)
1267 1.22 fvdl pcheck = TRUE;
1268 1.22 fvdl
1269 1.22 fvdl /* Clear any resulting parity error */
1270 1.22 fvdl ahc_outb(ahc, CLRINT, CLRPARERR);
1271 1.22 fvdl ahc_outb(ahc, CLRINT, CLRBRKADRINT);
1272 1.22 fvdl
1273 1.22 fvdl /* Now see if we can do fast timing */
1274 1.39 fvdl ahc_scbram_config(ahc, enable, pcheck, /*fast*/TRUE, large);
1275 1.22 fvdl test_num_scbs = ahc_probe_scbs(ahc);
1276 1.22 fvdl if (test_num_scbs == num_scbs
1277 1.22 fvdl && ((ahc_inb(ahc, INTSTAT) & BRKADRINT) == 0
1278 1.22 fvdl || (ahc_inb(ahc, ERROR) & MPARERR) == 0))
1279 1.22 fvdl fast = TRUE;
1280 1.22 fvdl
1281 1.39 fvdl /*
1282 1.39 fvdl * See if we can use large SCBs and still maintain
1283 1.39 fvdl * the same overall count of SCBs.
1284 1.39 fvdl */
1285 1.39 fvdl if ((ahc->features & AHC_LARGE_SCBS) != 0) {
1286 1.39 fvdl ahc_scbram_config(ahc, enable, pcheck, fast, /*large*/TRUE);
1287 1.39 fvdl test_num_scbs = ahc_probe_scbs(ahc);
1288 1.39 fvdl if (test_num_scbs >= num_scbs) {
1289 1.39 fvdl large = TRUE;
1290 1.39 fvdl num_scbs = test_num_scbs;
1291 1.39 fvdl if (num_scbs >= 64) {
1292 1.39 fvdl /*
1293 1.39 fvdl * We have enough space to move the
1294 1.39 fvdl * "busy targets table" into SCB space
1295 1.39 fvdl * and make it qualify all the way to the
1296 1.39 fvdl * lun level.
1297 1.39 fvdl */
1298 1.39 fvdl ahc->flags |= AHC_SCB_BTT;
1299 1.39 fvdl }
1300 1.39 fvdl }
1301 1.39 fvdl }
1302 1.22 fvdl done:
1303 1.22 fvdl /*
1304 1.22 fvdl * Disable parity error reporting until we
1305 1.22 fvdl * can load instruction ram.
1306 1.22 fvdl */
1307 1.22 fvdl ahc_outb(ahc, SEQCTL, PERRORDIS|FAILDIS);
1308 1.22 fvdl /* Clear any latched parity error */
1309 1.22 fvdl ahc_outb(ahc, CLRINT, CLRPARERR);
1310 1.22 fvdl ahc_outb(ahc, CLRINT, CLRBRKADRINT);
1311 1.39 fvdl if (1/*bootverbose*/ && enable) {
1312 1.39 fvdl printf("%s: External SRAM, %s access%s, %dbytes/SCB\n",
1313 1.22 fvdl ahc_name(ahc), fast ? "fast" : "slow",
1314 1.39 fvdl pcheck ? ", parity checking enabled" : "",
1315 1.39 fvdl large ? 64 : 32);
1316 1.22 fvdl }
1317 1.39 fvdl ahc_scbram_config(ahc, enable, pcheck, fast, large);
1318 1.22 fvdl }
1319 1.22 fvdl
1320 1.39 fvdl #if 0
1321 1.39 fvdl /*
1322 1.39 fvdl * Perform some simple tests that should catch situations where
1323 1.39 fvdl * our registers are invalidly mapped.
1324 1.39 fvdl */
1325 1.39 fvdl int
1326 1.39 fvdl ahc_pci_test_register_access(struct ahc_softc *ahc)
1327 1.39 fvdl {
1328 1.39 fvdl int error;
1329 1.39 fvdl u_int status1;
1330 1.39 fvdl uint32_t cmd;
1331 1.39 fvdl uint8_t hcntrl;
1332 1.39 fvdl
1333 1.39 fvdl error = EIO;
1334 1.39 fvdl
1335 1.39 fvdl /*
1336 1.39 fvdl * Enable PCI error interrupt status, but suppress NMIs
1337 1.39 fvdl * generated by SERR raised due to target aborts.
1338 1.39 fvdl */
1339 1.39 fvdl cmd = pci_conf_read(ahc->bd->pc, ahc->bd->tag, PCIR_COMMAND);
1340 1.39 fvdl pci_conf_write(ahc->bd->pc, ahc->bd->tag, PCIR_COMMAND,
1341 1.39 fvdl cmd & ~PCIM_CMD_SERRESPEN);
1342 1.39 fvdl
1343 1.39 fvdl /*
1344 1.39 fvdl * First a simple test to see if any
1345 1.39 fvdl * registers can be read. Reading
1346 1.39 fvdl * HCNTRL has no side effects and has
1347 1.39 fvdl * at least one bit that is guaranteed to
1348 1.39 fvdl * be zero so it is a good register to
1349 1.39 fvdl * use for this test.
1350 1.39 fvdl */
1351 1.39 fvdl hcntrl = ahc_inb(ahc, HCNTRL);
1352 1.39 fvdl if (hcntrl == 0xFF)
1353 1.39 fvdl goto fail;
1354 1.39 fvdl
1355 1.39 fvdl /*
1356 1.39 fvdl * Next create a situation where write combining
1357 1.39 fvdl * or read prefetching could be initiated by the
1358 1.39 fvdl * CPU or host bridge. Our device does not support
1359 1.39 fvdl * either, so look for data corruption and/or flagged
1360 1.39 fvdl * PCI errors.
1361 1.39 fvdl */
1362 1.39 fvdl ahc_outb(ahc, HCNTRL, hcntrl|PAUSE);
1363 1.39 fvdl while (ahc_is_paused(ahc) == 0)
1364 1.39 fvdl ;
1365 1.39 fvdl ahc_outb(ahc, SEQCTL, PERRORDIS);
1366 1.39 fvdl ahc_outb(ahc, SCBPTR, 0);
1367 1.39 fvdl ahc_outl(ahc, SCB_BASE, 0x5aa555aa);
1368 1.39 fvdl if (ahc_inl(ahc, SCB_BASE) != 0x5aa555aa)
1369 1.39 fvdl goto fail;
1370 1.39 fvdl
1371 1.39 fvdl status1 = pci_conf_read(ahc->bd->pc, ahc->bd->tag,
1372 1.39 fvdl PCI_COMMAND_STATUS_REG + 1);
1373 1.39 fvdl if ((status1 & STA) != 0)
1374 1.39 fvdl goto fail;
1375 1.39 fvdl
1376 1.39 fvdl error = 0;
1377 1.39 fvdl
1378 1.39 fvdl fail:
1379 1.39 fvdl /* Silently clear any latched errors. */
1380 1.46 christos status1 = pci_conf_read(ahc->bd->pc, ahc->bd->tag,
1381 1.46 christos PCI_COMMAND_STATUS_REG + 1);
1382 1.39 fvdl ahc_pci_write_config(ahc->dev_softc, PCIR_STATUS + 1,
1383 1.39 fvdl status1, /*bytes*/1);
1384 1.39 fvdl ahc_outb(ahc, CLRINT, CLRPARERR);
1385 1.39 fvdl ahc_outb(ahc, SEQCTL, PERRORDIS|FAILDIS);
1386 1.39 fvdl ahc_pci_write_config(ahc->dev_softc, PCIR_COMMAND, cmd, /*bytes*/2);
1387 1.39 fvdl return (error);
1388 1.39 fvdl }
1389 1.39 fvdl #endif
1390 1.22 fvdl
1391 1.39 fvdl void
1392 1.22 fvdl ahc_pci_intr(struct ahc_softc *ahc)
1393 1.22 fvdl {
1394 1.39 fvdl u_int error;
1395 1.39 fvdl u_int status1;
1396 1.22 fvdl
1397 1.39 fvdl error = ahc_inb(ahc, ERROR);
1398 1.39 fvdl if ((error & PCIERRSTAT) == 0)
1399 1.39 fvdl return;
1400 1.23 fvdl
1401 1.46 christos status1 = pci_conf_read(ahc->bd->pc, ahc->bd->tag,
1402 1.46 christos PCI_COMMAND_STATUS_REG);
1403 1.39 fvdl
1404 1.39 fvdl printf("%s: PCI error Interrupt at seqaddr = 0x%x\n",
1405 1.39 fvdl ahc_name(ahc),
1406 1.39 fvdl ahc_inb(ahc, SEQADDR0) | (ahc_inb(ahc, SEQADDR1) << 8));
1407 1.22 fvdl
1408 1.22 fvdl if (status1 & DPE) {
1409 1.22 fvdl printf("%s: Data Parity Error Detected during address "
1410 1.22 fvdl "or write data phase\n", ahc_name(ahc));
1411 1.22 fvdl }
1412 1.22 fvdl if (status1 & SSE) {
1413 1.22 fvdl printf("%s: Signal System Error Detected\n", ahc_name(ahc));
1414 1.22 fvdl }
1415 1.22 fvdl if (status1 & RMA) {
1416 1.22 fvdl printf("%s: Received a Master Abort\n", ahc_name(ahc));
1417 1.22 fvdl }
1418 1.22 fvdl if (status1 & RTA) {
1419 1.22 fvdl printf("%s: Received a Target Abort\n", ahc_name(ahc));
1420 1.22 fvdl }
1421 1.22 fvdl if (status1 & STA) {
1422 1.22 fvdl printf("%s: Signaled a Target Abort\n", ahc_name(ahc));
1423 1.22 fvdl }
1424 1.22 fvdl if (status1 & DPR) {
1425 1.22 fvdl printf("%s: Data Parity Error has been reported via PERR#\n",
1426 1.22 fvdl ahc_name(ahc));
1427 1.22 fvdl }
1428 1.39 fvdl
1429 1.39 fvdl /* Clear latched errors. */
1430 1.46 christos pci_conf_write(ahc->bd->pc, ahc->bd->tag, PCI_COMMAND_STATUS_REG,
1431 1.46 christos status1);
1432 1.39 fvdl
1433 1.22 fvdl if ((status1 & (DPE|SSE|RMA|RTA|STA|DPR)) == 0) {
1434 1.22 fvdl printf("%s: Latched PCIERR interrupt with "
1435 1.22 fvdl "no status bits set\n", ahc_name(ahc));
1436 1.39 fvdl } else {
1437 1.22 fvdl ahc_outb(ahc, CLRINT, CLRPARERR);
1438 1.22 fvdl }
1439 1.23 fvdl
1440 1.39 fvdl ahc_unpause(ahc);
1441 1.22 fvdl }
1442 1.22 fvdl
1443 1.22 fvdl static int
1444 1.39 fvdl ahc_aic785X_setup(struct ahc_softc *ahc)
1445 1.22 fvdl {
1446 1.39 fvdl uint8_t rev;
1447 1.39 fvdl
1448 1.39 fvdl ahc->channel = 'A';
1449 1.39 fvdl ahc->chip = AHC_AIC7850;
1450 1.39 fvdl ahc->features = AHC_AIC7850_FE;
1451 1.39 fvdl ahc->bugs |= AHC_TMODE_WIDEODD_BUG|AHC_CACHETHEN_BUG|AHC_PCI_MWI_BUG;
1452 1.39 fvdl rev = PCI_REVISION(ahc->bd->class);
1453 1.39 fvdl if (rev >= 1)
1454 1.39 fvdl ahc->bugs |= AHC_PCI_2_1_RETRY_BUG;
1455 1.22 fvdl return (0);
1456 1.22 fvdl }
1457 1.22 fvdl
1458 1.22 fvdl static int
1459 1.39 fvdl ahc_aic7860_setup(struct ahc_softc *ahc)
1460 1.22 fvdl {
1461 1.39 fvdl uint8_t rev;
1462 1.39 fvdl
1463 1.39 fvdl ahc->channel = 'A';
1464 1.39 fvdl ahc->chip = AHC_AIC7860;
1465 1.39 fvdl ahc->features = AHC_AIC7860_FE;
1466 1.39 fvdl ahc->bugs |= AHC_TMODE_WIDEODD_BUG|AHC_CACHETHEN_BUG|AHC_PCI_MWI_BUG;
1467 1.39 fvdl rev = PCI_REVISION(ahc->bd->class);
1468 1.39 fvdl if (rev >= 1)
1469 1.39 fvdl ahc->bugs |= AHC_PCI_2_1_RETRY_BUG;
1470 1.22 fvdl return (0);
1471 1.22 fvdl }
1472 1.22 fvdl
1473 1.22 fvdl static int
1474 1.39 fvdl ahc_apa1480_setup(struct ahc_softc *ahc)
1475 1.22 fvdl {
1476 1.39 fvdl int error;
1477 1.39 fvdl
1478 1.39 fvdl error = ahc_aic7860_setup(ahc);
1479 1.39 fvdl if (error != 0)
1480 1.39 fvdl return (error);
1481 1.39 fvdl ahc->features |= AHC_REMOVABLE;
1482 1.22 fvdl return (0);
1483 1.22 fvdl }
1484 1.22 fvdl
1485 1.22 fvdl static int
1486 1.39 fvdl ahc_aic7870_setup(struct ahc_softc *ahc)
1487 1.22 fvdl {
1488 1.39 fvdl
1489 1.39 fvdl ahc->channel = 'A';
1490 1.39 fvdl ahc->chip = AHC_AIC7870;
1491 1.39 fvdl ahc->features = AHC_AIC7870_FE;
1492 1.39 fvdl ahc->bugs |= AHC_TMODE_WIDEODD_BUG|AHC_CACHETHEN_BUG|AHC_PCI_MWI_BUG;
1493 1.22 fvdl return (0);
1494 1.22 fvdl }
1495 1.22 fvdl
1496 1.22 fvdl static int
1497 1.39 fvdl ahc_aha394X_setup(struct ahc_softc *ahc)
1498 1.22 fvdl {
1499 1.39 fvdl int error;
1500 1.39 fvdl
1501 1.39 fvdl error = ahc_aic7870_setup(ahc);
1502 1.39 fvdl if (error == 0)
1503 1.39 fvdl error = ahc_aha394XX_setup(ahc);
1504 1.39 fvdl return (error);
1505 1.22 fvdl }
1506 1.22 fvdl
1507 1.22 fvdl static int
1508 1.39 fvdl ahc_aha398X_setup(struct ahc_softc *ahc)
1509 1.22 fvdl {
1510 1.22 fvdl int error;
1511 1.22 fvdl
1512 1.39 fvdl error = ahc_aic7870_setup(ahc);
1513 1.22 fvdl if (error == 0)
1514 1.39 fvdl error = ahc_aha398XX_setup(ahc);
1515 1.22 fvdl return (error);
1516 1.22 fvdl }
1517 1.22 fvdl
1518 1.22 fvdl static int
1519 1.39 fvdl ahc_aha494X_setup(struct ahc_softc *ahc)
1520 1.22 fvdl {
1521 1.22 fvdl int error;
1522 1.22 fvdl
1523 1.39 fvdl error = ahc_aic7870_setup(ahc);
1524 1.22 fvdl if (error == 0)
1525 1.39 fvdl error = ahc_aha494XX_setup(ahc);
1526 1.22 fvdl return (error);
1527 1.22 fvdl }
1528 1.22 fvdl
1529 1.22 fvdl static int
1530 1.39 fvdl ahc_aic7880_setup(struct ahc_softc *ahc)
1531 1.22 fvdl {
1532 1.39 fvdl uint8_t rev;
1533 1.39 fvdl
1534 1.39 fvdl ahc->channel = 'A';
1535 1.39 fvdl ahc->chip = AHC_AIC7880;
1536 1.39 fvdl ahc->features = AHC_AIC7880_FE;
1537 1.39 fvdl ahc->bugs |= AHC_TMODE_WIDEODD_BUG;
1538 1.39 fvdl rev = PCI_REVISION(ahc->bd->class);
1539 1.39 fvdl if (rev >= 1) {
1540 1.39 fvdl ahc->bugs |= AHC_PCI_2_1_RETRY_BUG;
1541 1.39 fvdl } else {
1542 1.39 fvdl ahc->bugs |= AHC_CACHETHEN_BUG|AHC_PCI_MWI_BUG;
1543 1.39 fvdl }
1544 1.22 fvdl return (0);
1545 1.22 fvdl }
1546 1.22 fvdl
1547 1.22 fvdl static int
1548 1.39 fvdl ahc_aha2940Pro_setup(struct ahc_softc *ahc)
1549 1.22 fvdl {
1550 1.22 fvdl
1551 1.39 fvdl ahc->flags |= AHC_INT50_SPEEDFLEX;
1552 1.39 fvdl return (ahc_aic7880_setup(ahc));
1553 1.22 fvdl }
1554 1.22 fvdl
1555 1.22 fvdl static int
1556 1.39 fvdl ahc_aha394XU_setup(struct ahc_softc *ahc)
1557 1.22 fvdl {
1558 1.22 fvdl int error;
1559 1.22 fvdl
1560 1.39 fvdl error = ahc_aic7880_setup(ahc);
1561 1.22 fvdl if (error == 0)
1562 1.39 fvdl error = ahc_aha394XX_setup(ahc);
1563 1.22 fvdl return (error);
1564 1.22 fvdl }
1565 1.22 fvdl
1566 1.22 fvdl static int
1567 1.39 fvdl ahc_aha398XU_setup(struct ahc_softc *ahc)
1568 1.22 fvdl {
1569 1.22 fvdl int error;
1570 1.22 fvdl
1571 1.39 fvdl error = ahc_aic7880_setup(ahc);
1572 1.22 fvdl if (error == 0)
1573 1.39 fvdl error = ahc_aha398XX_setup(ahc);
1574 1.22 fvdl return (error);
1575 1.22 fvdl }
1576 1.22 fvdl
1577 1.22 fvdl static int
1578 1.39 fvdl ahc_aic7890_setup(struct ahc_softc *ahc)
1579 1.22 fvdl {
1580 1.39 fvdl uint8_t rev;
1581 1.39 fvdl
1582 1.39 fvdl ahc->channel = 'A';
1583 1.39 fvdl ahc->chip = AHC_AIC7890;
1584 1.39 fvdl ahc->features = AHC_AIC7890_FE;
1585 1.39 fvdl ahc->flags |= AHC_NEWEEPROM_FMT;
1586 1.39 fvdl rev = PCI_REVISION(ahc->bd->class);
1587 1.39 fvdl if (rev == 0)
1588 1.39 fvdl ahc->bugs |= AHC_AUTOFLUSH_BUG|AHC_CACHETHEN_BUG;
1589 1.22 fvdl return (0);
1590 1.22 fvdl }
1591 1.22 fvdl
1592 1.22 fvdl static int
1593 1.39 fvdl ahc_aic7892_setup(struct ahc_softc *ahc)
1594 1.22 fvdl {
1595 1.39 fvdl
1596 1.39 fvdl ahc->channel = 'A';
1597 1.39 fvdl ahc->chip = AHC_AIC7892;
1598 1.39 fvdl ahc->features = AHC_AIC7892_FE;
1599 1.39 fvdl ahc->flags |= AHC_NEWEEPROM_FMT;
1600 1.39 fvdl ahc->bugs |= AHC_SCBCHAN_UPLOAD_BUG;
1601 1.22 fvdl return (0);
1602 1.22 fvdl }
1603 1.22 fvdl
1604 1.22 fvdl static int
1605 1.39 fvdl ahc_aic7895_setup(struct ahc_softc *ahc)
1606 1.22 fvdl {
1607 1.39 fvdl uint8_t rev;
1608 1.39 fvdl
1609 1.39 fvdl ahc->channel = (ahc->bd->func == 1) ? 'B' : 'A';
1610 1.39 fvdl /*
1611 1.39 fvdl * The 'C' revision of the aic7895 has a few additional features.
1612 1.39 fvdl */
1613 1.39 fvdl rev = PCI_REVISION(ahc->bd->class);
1614 1.39 fvdl if (rev >= 4) {
1615 1.39 fvdl ahc->chip = AHC_AIC7895C;
1616 1.39 fvdl ahc->features = AHC_AIC7895C_FE;
1617 1.39 fvdl } else {
1618 1.39 fvdl u_int command;
1619 1.39 fvdl
1620 1.39 fvdl ahc->chip = AHC_AIC7895;
1621 1.39 fvdl ahc->features = AHC_AIC7895_FE;
1622 1.39 fvdl
1623 1.39 fvdl /*
1624 1.39 fvdl * The BIOS disables the use of MWI transactions
1625 1.39 fvdl * since it does not have the MWI bug work around
1626 1.39 fvdl * we have. Disabling MWI reduces performance, so
1627 1.39 fvdl * turn it on again.
1628 1.39 fvdl */
1629 1.46 christos command = pci_conf_read(ahc->bd->pc, ahc->bd->tag,
1630 1.46 christos PCI_COMMAND_STATUS_REG);
1631 1.39 fvdl command |= PCI_COMMAND_INVALIDATE_ENABLE;
1632 1.46 christos pci_conf_write(ahc->bd->pc, ahc->bd->tag,
1633 1.46 christos PCI_COMMAND_STATUS_REG, command);
1634 1.39 fvdl ahc->bugs |= AHC_PCI_MWI_BUG;
1635 1.39 fvdl }
1636 1.39 fvdl /*
1637 1.39 fvdl * XXX Does CACHETHEN really not work??? What about PCI retry?
1638 1.39 fvdl * on C level chips. Need to test, but for now, play it safe.
1639 1.39 fvdl */
1640 1.39 fvdl ahc->bugs |= AHC_TMODE_WIDEODD_BUG|AHC_PCI_2_1_RETRY_BUG
1641 1.39 fvdl | AHC_CACHETHEN_BUG;
1642 1.39 fvdl
1643 1.39 fvdl #if 0
1644 1.39 fvdl uint32_t devconfig;
1645 1.39 fvdl
1646 1.39 fvdl /*
1647 1.39 fvdl * Cachesize must also be zero due to stray DAC
1648 1.39 fvdl * problem when sitting behind some bridges.
1649 1.39 fvdl */
1650 1.39 fvdl pci_conf_write(ahc->bd->pc, ahc->bd->tag, CSIZE_LATTIME, 0);
1651 1.39 fvdl devconfig = pci_conf_read(ahc->bd->pc, ahc->bd->tag, DEVCONFIG);
1652 1.39 fvdl devconfig |= MRDCEN;
1653 1.39 fvdl pci_conf_write(ahc->bd->pc, ahc->bd->tag, DEVCONFIG, devconfig);
1654 1.39 fvdl #endif
1655 1.39 fvdl ahc->flags |= AHC_NEWEEPROM_FMT;
1656 1.39 fvdl return (0);
1657 1.39 fvdl }
1658 1.22 fvdl
1659 1.39 fvdl static int
1660 1.39 fvdl ahc_aic7896_setup(struct ahc_softc *ahc)
1661 1.39 fvdl {
1662 1.39 fvdl ahc->channel = (ahc->bd->func == 1) ? 'B' : 'A';
1663 1.39 fvdl ahc->chip = AHC_AIC7896;
1664 1.39 fvdl ahc->features = AHC_AIC7896_FE;
1665 1.39 fvdl ahc->flags |= AHC_NEWEEPROM_FMT;
1666 1.39 fvdl ahc->bugs |= AHC_CACHETHEN_DIS_BUG;
1667 1.22 fvdl return (0);
1668 1.22 fvdl }
1669 1.22 fvdl
1670 1.22 fvdl static int
1671 1.39 fvdl ahc_aic7899_setup(struct ahc_softc *ahc)
1672 1.22 fvdl {
1673 1.39 fvdl ahc->channel = (ahc->bd->func == 1) ? 'B' : 'A';
1674 1.39 fvdl ahc->chip = AHC_AIC7899;
1675 1.39 fvdl ahc->features = AHC_AIC7899_FE;
1676 1.39 fvdl ahc->flags |= AHC_NEWEEPROM_FMT;
1677 1.39 fvdl ahc->bugs |= AHC_SCBCHAN_UPLOAD_BUG;
1678 1.22 fvdl return (0);
1679 1.22 fvdl }
1680 1.22 fvdl
1681 1.22 fvdl static int
1682 1.39 fvdl ahc_aha29160C_setup(struct ahc_softc *ahc)
1683 1.22 fvdl {
1684 1.39 fvdl int error;
1685 1.39 fvdl
1686 1.39 fvdl error = ahc_aic7899_setup(ahc);
1687 1.39 fvdl if (error != 0)
1688 1.39 fvdl return (error);
1689 1.39 fvdl ahc->features |= AHC_REMOVABLE;
1690 1.22 fvdl return (0);
1691 1.22 fvdl }
1692 1.22 fvdl
1693 1.22 fvdl static int
1694 1.39 fvdl ahc_raid_setup(struct ahc_softc *ahc)
1695 1.22 fvdl {
1696 1.39 fvdl printf("RAID functionality unsupported\n");
1697 1.22 fvdl return (ENXIO);
1698 1.22 fvdl }
1699 1.22 fvdl
1700 1.22 fvdl static int
1701 1.39 fvdl ahc_aha394XX_setup(struct ahc_softc *ahc)
1702 1.22 fvdl {
1703 1.39 fvdl
1704 1.39 fvdl switch (ahc->bd->dev) {
1705 1.22 fvdl case AHC_394X_SLOT_CHANNEL_A:
1706 1.39 fvdl ahc->channel = 'A';
1707 1.22 fvdl break;
1708 1.22 fvdl case AHC_394X_SLOT_CHANNEL_B:
1709 1.39 fvdl ahc->channel = 'B';
1710 1.22 fvdl break;
1711 1.22 fvdl default:
1712 1.22 fvdl printf("adapter at unexpected slot %d\n"
1713 1.22 fvdl "unable to map to a channel\n",
1714 1.39 fvdl ahc->bd->dev);
1715 1.39 fvdl ahc->channel = 'A';
1716 1.22 fvdl }
1717 1.22 fvdl return (0);
1718 1.22 fvdl }
1719 1.22 fvdl
1720 1.22 fvdl static int
1721 1.39 fvdl ahc_aha398XX_setup(struct ahc_softc *ahc)
1722 1.22 fvdl {
1723 1.39 fvdl
1724 1.39 fvdl switch (ahc->bd->dev) {
1725 1.22 fvdl case AHC_398X_SLOT_CHANNEL_A:
1726 1.39 fvdl ahc->channel = 'A';
1727 1.22 fvdl break;
1728 1.22 fvdl case AHC_398X_SLOT_CHANNEL_B:
1729 1.39 fvdl ahc->channel = 'B';
1730 1.22 fvdl break;
1731 1.22 fvdl case AHC_398X_SLOT_CHANNEL_C:
1732 1.39 fvdl ahc->channel = 'C';
1733 1.39 fvdl break;
1734 1.39 fvdl default:
1735 1.39 fvdl printf("adapter at unexpected slot %d\n"
1736 1.39 fvdl "unable to map to a channel\n",
1737 1.39 fvdl ahc->bd->dev);
1738 1.39 fvdl ahc->channel = 'A';
1739 1.39 fvdl break;
1740 1.39 fvdl }
1741 1.39 fvdl ahc->flags |= AHC_LARGE_SEEPROM;
1742 1.39 fvdl return (0);
1743 1.39 fvdl }
1744 1.39 fvdl
1745 1.39 fvdl static int
1746 1.39 fvdl ahc_aha494XX_setup(struct ahc_softc *ahc)
1747 1.39 fvdl {
1748 1.39 fvdl
1749 1.39 fvdl switch (ahc->bd->dev) {
1750 1.39 fvdl case AHC_494X_SLOT_CHANNEL_A:
1751 1.39 fvdl ahc->channel = 'A';
1752 1.39 fvdl break;
1753 1.39 fvdl case AHC_494X_SLOT_CHANNEL_B:
1754 1.39 fvdl ahc->channel = 'B';
1755 1.39 fvdl break;
1756 1.39 fvdl case AHC_494X_SLOT_CHANNEL_C:
1757 1.39 fvdl ahc->channel = 'C';
1758 1.39 fvdl break;
1759 1.39 fvdl case AHC_494X_SLOT_CHANNEL_D:
1760 1.39 fvdl ahc->channel = 'D';
1761 1.22 fvdl break;
1762 1.22 fvdl default:
1763 1.22 fvdl printf("adapter at unexpected slot %d\n"
1764 1.22 fvdl "unable to map to a channel\n",
1765 1.39 fvdl ahc->bd->dev);
1766 1.39 fvdl ahc->channel = 'A';
1767 1.22 fvdl }
1768 1.39 fvdl ahc->flags |= AHC_LARGE_SEEPROM;
1769 1.22 fvdl return (0);
1770 1.1 mycroft }
1771