Home | History | Annotate | Line # | Download | only in pci
ahd_pci.c revision 1.13.6.1
      1  1.13.6.1      riz /*	$NetBSD: ahd_pci.c,v 1.13.6.1 2005/05/13 18:36:28 riz Exp $	*/
      2       1.1     fvdl 
      3       1.1     fvdl /*
      4       1.1     fvdl  * Product specific probe and attach routines for:
      5       1.1     fvdl  *	aic7901 and aic7902 SCSI controllers
      6       1.1     fvdl  *
      7       1.1     fvdl  * Copyright (c) 1994-2001 Justin T. Gibbs.
      8       1.1     fvdl  * Copyright (c) 2000-2002 Adaptec Inc.
      9       1.1     fvdl  * All rights reserved.
     10       1.1     fvdl  *
     11       1.1     fvdl  * Redistribution and use in source and binary forms, with or without
     12       1.1     fvdl  * modification, are permitted provided that the following conditions
     13       1.1     fvdl  * are met:
     14       1.1     fvdl  * 1. Redistributions of source code must retain the above copyright
     15       1.1     fvdl  *    notice, this list of conditions, and the following disclaimer,
     16       1.1     fvdl  *    without modification.
     17       1.1     fvdl  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
     18       1.1     fvdl  *    substantially similar to the "NO WARRANTY" disclaimer below
     19       1.1     fvdl  *    ("Disclaimer") and any redistribution must be conditioned upon
     20       1.1     fvdl  *    including a substantially similar Disclaimer requirement for further
     21       1.1     fvdl  *    binary redistribution.
     22       1.1     fvdl  * 3. Neither the names of the above-listed copyright holders nor the names
     23       1.1     fvdl  *    of any contributors may be used to endorse or promote products derived
     24       1.1     fvdl  *    from this software without specific prior written permission.
     25       1.1     fvdl  *
     26       1.1     fvdl  * Alternatively, this software may be distributed under the terms of the
     27       1.1     fvdl  * GNU General Public License ("GPL") version 2 as published by the Free
     28       1.1     fvdl  * Software Foundation.
     29       1.1     fvdl  *
     30       1.1     fvdl  * NO WARRANTY
     31       1.1     fvdl  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     32       1.1     fvdl  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
     33       1.1     fvdl  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
     34       1.1     fvdl  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
     35       1.1     fvdl  * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     36       1.1     fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     37       1.1     fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     38       1.1     fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     39       1.1     fvdl  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     40       1.1     fvdl  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     41       1.1     fvdl  * POSSIBILITY OF SUCH DAMAGES.
     42       1.1     fvdl  *
     43       1.8     fvdl  * Id: //depot/aic7xxx/aic7xxx/aic79xx_pci.c#80 $
     44       1.1     fvdl  *
     45       1.8     fvdl  * $FreeBSD: src/sys/dev/aic7xxx/aic79xx_pci.c,v 1.16 2003/06/28 04:39:49 gibbs Exp $
     46       1.1     fvdl  */
     47       1.1     fvdl /*
     48       1.1     fvdl  * Ported from FreeBSD by Pascal Renauld, Network Storage Solutions, Inc. - April 2003
     49       1.1     fvdl  */
     50       1.3    lukem 
     51       1.3    lukem #include <sys/cdefs.h>
     52  1.13.6.1      riz __KERNEL_RCSID(0, "$NetBSD: ahd_pci.c,v 1.13.6.1 2005/05/13 18:36:28 riz Exp $");
     53       1.1     fvdl 
     54       1.1     fvdl #define AHD_PCI_IOADDR	PCI_MAPREG_START	/* I/O Address */
     55       1.1     fvdl #define AHD_PCI_MEMADDR	(PCI_MAPREG_START + 4)	/* Mem I/O Address */
     56       1.1     fvdl 
     57       1.1     fvdl #include <dev/ic/aic79xx_osm.h>
     58       1.1     fvdl #include <dev/ic/aic79xx_inline.h>
     59       1.1     fvdl 
     60       1.1     fvdl static __inline uint64_t
     61       1.1     fvdl ahd_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
     62       1.1     fvdl {
     63       1.1     fvdl 	uint64_t id;
     64       1.1     fvdl 
     65       1.1     fvdl 	id = subvendor
     66       1.1     fvdl 	   | (subdevice << 16)
     67       1.1     fvdl 	   | ((uint64_t)vendor << 32)
     68       1.1     fvdl 	   | ((uint64_t)device << 48);
     69       1.1     fvdl 
     70       1.1     fvdl 	return (id);
     71       1.1     fvdl }
     72       1.1     fvdl 
     73       1.1     fvdl #define ID_ALL_MASK			0xFFFFFFFFFFFFFFFFull
     74  1.13.6.1      riz #define ID_ALL_IROC_MASK		0xFF7FFFFFFFFFFFFFull
     75       1.1     fvdl #define ID_DEV_VENDOR_MASK		0xFFFFFFFF00000000ull
     76       1.1     fvdl #define ID_9005_GENERIC_MASK		0xFFF0FFFF00000000ull
     77  1.13.6.1      riz #define ID_9005_GENERIC_IROC_MASK	0xFF70FFFF00000000ull
     78       1.1     fvdl 
     79       1.1     fvdl #define ID_AIC7901			0x800F9005FFFF9005ull
     80       1.5  thorpej #define ID_AHA_29320A			0x8000900500609005ull
     81       1.5  thorpej #define ID_AHA_29320ALP			0x8017900500449005ull
     82       1.5  thorpej 
     83       1.1     fvdl #define ID_AIC7901A			0x801E9005FFFF9005ull
     84       1.1     fvdl #define ID_AHA_29320LP			0x8014900500449005ull
     85       1.1     fvdl 
     86       1.1     fvdl #define ID_AIC7902			0x801F9005FFFF9005ull
     87       1.1     fvdl #define ID_AIC7902_B			0x801D9005FFFF9005ull
     88       1.1     fvdl #define ID_AHA_39320			0x8010900500409005ull
     89  1.13.6.1      riz #define ID_AHA_29320			0x8012900500429005ull
     90  1.13.6.1      riz #define ID_AHA_29320B			0x8013900500439005ull
     91       1.5  thorpej #define ID_AHA_39320_B			0x8015900500409005ull
     92       1.1     fvdl #define ID_AHA_39320A			0x8016900500409005ull
     93       1.1     fvdl #define ID_AHA_39320D			0x8011900500419005ull
     94       1.1     fvdl #define ID_AHA_39320D_B			0x801C900500419005ull
     95  1.13.6.1      riz #define ID_AHA_39320_B_DELL		0x8015900501681028ull
     96       1.1     fvdl #define ID_AHA_39320D_HP		0x8011900500AC0E11ull
     97       1.1     fvdl #define ID_AHA_39320D_B_HP		0x801C900500AC0E11ull
     98       1.1     fvdl #define ID_AIC7902_PCI_REV_A4		0x3
     99       1.1     fvdl #define ID_AIC7902_PCI_REV_B0		0x10
    100       1.1     fvdl #define SUBID_HP			0x0E11
    101       1.1     fvdl 
    102  1.13.6.1      riz #define DEVID_9005_HOSTRAID(id) ((id) & 0x80)
    103  1.13.6.1      riz 
    104       1.1     fvdl #define DEVID_9005_TYPE(id) ((id) & 0xF)
    105       1.1     fvdl #define		DEVID_9005_TYPE_HBA		0x0	/* Standard Card */
    106       1.1     fvdl #define		DEVID_9005_TYPE_HBA_2EXT	0x1	/* 2 External Ports */
    107       1.1     fvdl #define		DEVID_9005_TYPE_MB		0xF	/* On Motherboard */
    108       1.1     fvdl 
    109       1.1     fvdl #define DEVID_9005_MFUNC(id) ((id) & 0x10)
    110       1.1     fvdl 
    111       1.1     fvdl #define DEVID_9005_PACKETIZED(id) ((id) & 0x8000)
    112       1.1     fvdl 
    113       1.1     fvdl #define SUBID_9005_TYPE(id) ((id) & 0xF)
    114       1.1     fvdl #define		SUBID_9005_TYPE_HBA		0x0	/* Standard Card */
    115       1.1     fvdl #define		SUBID_9005_TYPE_MB		0xF	/* On Motherboard */
    116       1.1     fvdl 
    117       1.1     fvdl #define SUBID_9005_AUTOTERM(id)	(((id) & 0x10) == 0)
    118       1.1     fvdl 
    119       1.1     fvdl #define SUBID_9005_LEGACYCONN_FUNC(id) ((id) & 0x20)
    120       1.1     fvdl 
    121       1.1     fvdl #define SUBID_9005_SEEPTYPE(id) ((id) & 0x0C0) >> 6)
    122       1.1     fvdl #define		SUBID_9005_SEEPTYPE_NONE	0x0
    123       1.1     fvdl #define		SUBID_9005_SEEPTYPE_4K		0x1
    124       1.1     fvdl 
    125       1.5  thorpej static ahd_device_setup_t ahd_aic7901_setup;
    126       1.1     fvdl static ahd_device_setup_t ahd_aic7901A_setup;
    127       1.1     fvdl static ahd_device_setup_t ahd_aic7902_setup;
    128       1.6  thorpej static ahd_device_setup_t ahd_aic790X_setup;
    129       1.1     fvdl 
    130       1.1     fvdl struct ahd_pci_identity ahd_pci_ident_table [] =
    131       1.1     fvdl {
    132       1.5  thorpej 	/* aic7901 based controllers */
    133       1.5  thorpej 	{
    134       1.5  thorpej 		ID_AHA_29320A,
    135       1.5  thorpej 		ID_ALL_MASK,
    136       1.5  thorpej 		"Adaptec 29320A Ultra320 SCSI adapter",
    137       1.5  thorpej 		ahd_aic7901_setup
    138       1.5  thorpej 	},
    139       1.5  thorpej 	{
    140       1.5  thorpej 		ID_AHA_29320ALP,
    141       1.5  thorpej 		ID_ALL_MASK,
    142       1.5  thorpej 		"Adaptec 29320ALP Ultra320 SCSI adapter",
    143       1.5  thorpej 		ahd_aic7901_setup
    144       1.5  thorpej 	},
    145       1.1     fvdl 	/* aic7901A based controllers */
    146       1.1     fvdl 	{
    147       1.5  thorpej 		ID_AHA_29320LP,
    148       1.1     fvdl 		ID_ALL_MASK,
    149       1.5  thorpej 		"Adaptec 29320LP Ultra320 SCSI adapter",
    150       1.1     fvdl 		ahd_aic7901A_setup
    151       1.1     fvdl 	},
    152       1.1     fvdl 	/* aic7902 based controllers */
    153       1.1     fvdl 	{
    154       1.1     fvdl 		ID_AHA_39320,
    155       1.1     fvdl 		ID_ALL_MASK,
    156       1.1     fvdl 		"Adaptec 39320 Ultra320 SCSI adapter",
    157       1.1     fvdl 		ahd_aic7902_setup
    158       1.1     fvdl 	},
    159       1.1     fvdl 	{
    160       1.5  thorpej 		ID_AHA_39320_B,
    161       1.5  thorpej 		ID_ALL_MASK,
    162       1.5  thorpej 		"Adaptec 39320 Ultra320 SCSI adapter",
    163       1.5  thorpej 		ahd_aic7902_setup
    164       1.5  thorpej 	},
    165       1.5  thorpej 	{
    166  1.13.6.1      riz 		ID_AHA_39320_B_DELL,
    167  1.13.6.1      riz 		ID_ALL_IROC_MASK,
    168  1.13.6.1      riz 		"Adaptec (Dell OEM) 39320 Ultra320 SCSI adapter",
    169  1.13.6.1      riz 		ahd_aic7902_setup
    170  1.13.6.1      riz 	},
    171  1.13.6.1      riz 	{
    172       1.1     fvdl 		ID_AHA_39320A,
    173       1.1     fvdl 		ID_ALL_MASK,
    174       1.1     fvdl 		"Adaptec 39320A Ultra320 SCSI adapter",
    175       1.1     fvdl 		ahd_aic7902_setup
    176       1.1     fvdl 	},
    177       1.1     fvdl 	{
    178       1.1     fvdl 		ID_AHA_39320D,
    179       1.1     fvdl 		ID_ALL_MASK,
    180       1.1     fvdl 		"Adaptec 39320D Ultra320 SCSI adapter",
    181       1.1     fvdl 		ahd_aic7902_setup
    182       1.1     fvdl 	},
    183       1.1     fvdl 	{
    184       1.1     fvdl 		ID_AHA_39320D_HP,
    185       1.1     fvdl 		ID_ALL_MASK,
    186       1.1     fvdl 		"Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
    187       1.1     fvdl 		ahd_aic7902_setup
    188       1.1     fvdl 	},
    189       1.1     fvdl 	{
    190       1.1     fvdl 		ID_AHA_39320D_B,
    191       1.1     fvdl 		ID_ALL_MASK,
    192       1.1     fvdl 		"Adaptec 39320D Ultra320 SCSI adapter",
    193       1.1     fvdl 		ahd_aic7902_setup
    194       1.1     fvdl 	},
    195       1.1     fvdl 	{
    196       1.1     fvdl 		ID_AHA_39320D_B_HP,
    197       1.1     fvdl 		ID_ALL_MASK,
    198       1.1     fvdl 		"Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
    199       1.1     fvdl 		ahd_aic7902_setup
    200       1.1     fvdl 	},
    201       1.1     fvdl 	/* Generic chip probes for devices we don't know 'exactly' */
    202       1.1     fvdl 	{
    203  1.13.6.1      riz 		ID_AIC7901 & ID_9005_GENERIC_MASK,
    204  1.13.6.1      riz 		ID_9005_GENERIC_MASK,
    205       1.5  thorpej 		"Adaptec AIC7901 Ultra320 SCSI adapter",
    206       1.5  thorpej 		ahd_aic7901_setup
    207       1.5  thorpej 	},
    208       1.5  thorpej 	{
    209       1.1     fvdl 		ID_AIC7901A & ID_DEV_VENDOR_MASK,
    210       1.1     fvdl 		ID_DEV_VENDOR_MASK,
    211       1.1     fvdl 		"Adaptec AIC7901A Ultra320 SCSI adapter",
    212       1.1     fvdl 		ahd_aic7901A_setup
    213       1.1     fvdl 	},
    214       1.1     fvdl 	{
    215       1.1     fvdl 		ID_AIC7902 & ID_9005_GENERIC_MASK,
    216       1.1     fvdl 		ID_9005_GENERIC_MASK,
    217       1.1     fvdl 		"Adaptec AIC7902 Ultra320 SCSI adapter",
    218       1.1     fvdl 		ahd_aic7902_setup
    219       1.1     fvdl 	}
    220       1.1     fvdl };
    221       1.1     fvdl 
    222       1.1     fvdl const u_int ahd_num_pci_devs = NUM_ELEMENTS(ahd_pci_ident_table);
    223       1.1     fvdl 
    224       1.1     fvdl #define	                DEVCONFIG		0x40
    225       1.1     fvdl #define		        PCIXINITPAT	        0x0000E000ul
    226       1.1     fvdl #define			PCIXINIT_PCI33_66	0x0000E000ul
    227       1.1     fvdl #define			PCIXINIT_PCIX50_66	0x0000C000ul
    228       1.1     fvdl #define			PCIXINIT_PCIX66_100	0x0000A000ul
    229       1.1     fvdl #define			PCIXINIT_PCIX100_133	0x00008000ul
    230       1.1     fvdl #define	PCI_BUS_MODES_INDEX(devconfig)	\
    231       1.1     fvdl 	(((devconfig) & PCIXINITPAT) >> 13)
    232       1.1     fvdl 
    233       1.1     fvdl static const char *pci_bus_modes[] =
    234       1.1     fvdl {
    235       1.1     fvdl 	"PCI bus mode unknown",
    236       1.1     fvdl 	"PCI bus mode unknown",
    237       1.1     fvdl 	"PCI bus mode unknown",
    238       1.1     fvdl 	"PCI bus mode unknown",
    239       1.1     fvdl 	"PCI-X 101-133Mhz",
    240       1.1     fvdl 	"PCI-X 67-100Mhz",
    241       1.1     fvdl 	"PCI-X 50-66Mhz",
    242       1.1     fvdl 	"PCI 33 or 66Mhz"
    243       1.1     fvdl };
    244       1.1     fvdl 
    245       1.1     fvdl #define		TESTMODE	0x00000800ul
    246       1.1     fvdl #define		IRDY_RST	0x00000200ul
    247       1.1     fvdl #define		FRAME_RST	0x00000100ul
    248       1.1     fvdl #define		PCI64BIT	0x00000080ul
    249       1.1     fvdl #define		MRDCEN		0x00000040ul
    250       1.1     fvdl #define		ENDIANSEL	0x00000020ul
    251       1.1     fvdl #define		MIXQWENDIANEN	0x00000008ul
    252       1.1     fvdl #define		DACEN		0x00000004ul
    253       1.1     fvdl #define		STPWLEVEL	0x00000002ul
    254       1.1     fvdl #define		QWENDIANSEL	0x00000001ul
    255       1.1     fvdl 
    256       1.1     fvdl #define	        DEVCONFIG1     	0x44
    257       1.1     fvdl #define		PREQDIS		0x01
    258       1.1     fvdl 
    259       1.1     fvdl #define		LATTIME		0x0000ff00ul
    260       1.1     fvdl 
    261       1.1     fvdl int	ahd_pci_probe __P((struct device *, struct cfdata *, void *));
    262       1.1     fvdl void	ahd_pci_attach __P((struct device *, struct device *, void *));
    263       1.1     fvdl 
    264       1.1     fvdl CFATTACH_DECL(ahd_pci, sizeof(struct ahd_softc),
    265       1.1     fvdl     ahd_pci_probe, ahd_pci_attach, NULL, NULL);
    266       1.1     fvdl 
    267       1.1     fvdl static int	ahd_check_extport(struct ahd_softc *ahd);
    268       1.1     fvdl static void	ahd_configure_termination(struct ahd_softc *ahd,
    269       1.1     fvdl 					  u_int adapter_control);
    270       1.1     fvdl static void	ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat);
    271       1.1     fvdl 
    272       1.1     fvdl const struct ahd_pci_identity *
    273       1.1     fvdl ahd_find_pci_device(id, subid)
    274       1.1     fvdl 	pcireg_t id, subid;
    275       1.1     fvdl {
    276       1.1     fvdl 	u_int64_t  full_id;
    277       1.1     fvdl 	const struct	   ahd_pci_identity *entry;
    278       1.1     fvdl 	u_int	   i;
    279       1.1     fvdl 
    280       1.1     fvdl 	full_id = ahd_compose_id(PCI_PRODUCT(id), PCI_VENDOR(id),
    281       1.1     fvdl 				 PCI_PRODUCT(subid), PCI_VENDOR(subid));
    282       1.1     fvdl 
    283       1.1     fvdl 	for (i = 0; i < ahd_num_pci_devs; i++) {
    284       1.1     fvdl 		entry = &ahd_pci_ident_table[i];
    285       1.1     fvdl 		if (entry->full_id == (full_id & entry->id_mask))
    286       1.1     fvdl 			return (entry);
    287       1.1     fvdl 	}
    288       1.1     fvdl 	return (NULL);
    289       1.1     fvdl }
    290       1.1     fvdl 
    291       1.1     fvdl int
    292       1.1     fvdl ahd_pci_probe(parent, match, aux)
    293       1.1     fvdl 	struct device *parent;
    294       1.1     fvdl 	struct cfdata *match;
    295       1.1     fvdl 	void *aux;
    296       1.1     fvdl {
    297       1.1     fvdl 	struct pci_attach_args *pa = aux;
    298       1.1     fvdl 	const struct	   ahd_pci_identity *entry;
    299       1.1     fvdl 	pcireg_t   subid;
    300       1.1     fvdl 
    301       1.1     fvdl 	subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    302       1.1     fvdl 	entry = ahd_find_pci_device(pa->pa_id, subid);
    303       1.1     fvdl 	return entry != NULL ? 1 : 0;
    304       1.1     fvdl }
    305       1.1     fvdl 
    306       1.1     fvdl void
    307       1.1     fvdl ahd_pci_attach(parent, self, aux)
    308       1.1     fvdl 	struct device *parent, *self;
    309       1.1     fvdl 	void *aux;
    310       1.1     fvdl {
    311       1.1     fvdl 	struct pci_attach_args	*pa = aux;
    312       1.1     fvdl 	struct ahd_softc       	*ahd = (void *)self;
    313       1.1     fvdl 
    314       1.1     fvdl 	const struct ahd_pci_identity *entry;
    315       1.1     fvdl 
    316       1.1     fvdl 	uint32_t	   	devconfig;
    317       1.1     fvdl 	pcireg_t	   	command;
    318       1.1     fvdl 	int		   	error;
    319       1.1     fvdl 	pcireg_t	   	subid;
    320       1.1     fvdl 	uint16_t	   	subvendor;
    321       1.1     fvdl 	int                	pci_pwrmgmt_cap_reg;
    322       1.1     fvdl 	int                	pci_pwrmgmt_csr_reg;
    323       1.1     fvdl 	pcireg_t           	reg;
    324       1.1     fvdl 	int		   	ioh_valid, ioh2_valid, memh_valid;
    325       1.1     fvdl 	pcireg_t           	memtype;
    326       1.1     fvdl 	pci_intr_handle_t  	ih;
    327       1.1     fvdl 	const char         	*intrstr;
    328       1.1     fvdl 	struct ahd_pci_busdata 	*bd;
    329       1.1     fvdl 
    330       1.1     fvdl 	ahd_set_name(ahd, ahd->sc_dev.dv_xname);
    331       1.1     fvdl 	ahd->parent_dmat = pa->pa_dmat;
    332       1.1     fvdl 
    333       1.1     fvdl 	command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    334       1.1     fvdl 	subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    335       1.1     fvdl 	entry = ahd_find_pci_device(pa->pa_id, subid);
    336       1.1     fvdl 	if (entry == NULL)
    337       1.1     fvdl 		return;
    338       1.1     fvdl 
    339       1.1     fvdl 	/* Keep information about the PCI bus */
    340       1.1     fvdl 	bd = malloc(sizeof (struct ahd_pci_busdata), M_DEVBUF, M_NOWAIT);
    341       1.1     fvdl 	if (bd == NULL) {
    342      1.12   briggs 		aprint_error("%s: unable to allocate bus-specific data\n", ahd_name(ahd));
    343       1.1     fvdl 		return;
    344       1.1     fvdl 	}
    345       1.1     fvdl 	memset(bd, 0, sizeof(struct ahd_pci_busdata));
    346       1.1     fvdl 
    347       1.1     fvdl 	bd->pc = pa->pa_pc;
    348       1.1     fvdl 	bd->tag = pa->pa_tag;
    349       1.1     fvdl 	bd->func = pa->pa_function;
    350       1.1     fvdl 	bd->dev = pa->pa_device;
    351       1.1     fvdl 
    352       1.1     fvdl 	ahd->bus_data = bd;
    353       1.1     fvdl 
    354       1.1     fvdl 	ahd->description = entry->name;
    355       1.1     fvdl 
    356       1.1     fvdl 	ahd->seep_config = malloc(sizeof(*ahd->seep_config),
    357       1.1     fvdl 				  M_DEVBUF, M_NOWAIT);
    358       1.1     fvdl 	if (ahd->seep_config == NULL) {
    359      1.12   briggs 		aprint_error("%s: cannot malloc seep_config!\n", ahd_name(ahd));
    360       1.1     fvdl 		return;
    361       1.1     fvdl 	}
    362       1.1     fvdl 	memset(ahd->seep_config, 0, sizeof(*ahd->seep_config));
    363       1.1     fvdl 
    364       1.1     fvdl 	LIST_INIT(&ahd->pending_scbs);
    365       1.1     fvdl 	ahd_timer_init(&ahd->reset_timer);
    366       1.1     fvdl 	ahd_timer_init(&ahd->stat_timer);
    367      1.10     fvdl 	ahd->flags = AHD_SPCHK_ENB_A|AHD_RESET_BUS_A|AHD_TERM_ENB_A
    368      1.10     fvdl 	    | AHD_EXTENDED_TRANS_A|AHD_STPWLEVEL_A;
    369       1.2      wiz 	ahd->int_coalescing_timer = AHD_INT_COALESCING_TIMER_DEFAULT;
    370       1.2      wiz 	ahd->int_coalescing_maxcmds = AHD_INT_COALESCING_MAXCMDS_DEFAULT;
    371       1.2      wiz 	ahd->int_coalescing_mincmds = AHD_INT_COALESCING_MINCMDS_DEFAULT;
    372       1.2      wiz 	ahd->int_coalescing_threshold = AHD_INT_COALESCING_THRESHOLD_DEFAULT;
    373       1.2      wiz 	ahd->int_coalescing_stop_threshold = AHD_INT_COALESCING_STOP_THRESHOLD_DEFAULT;
    374       1.1     fvdl 
    375       1.1     fvdl 	if (ahd_platform_alloc(ahd, NULL) != 0) {
    376       1.1     fvdl                 ahd_free(ahd);
    377       1.1     fvdl                 return;
    378       1.1     fvdl         }
    379       1.1     fvdl 
    380       1.1     fvdl 	/*
    381       1.1     fvdl 	 * Record if this is an HP board.
    382       1.1     fvdl 	 */
    383       1.1     fvdl 	subvendor = PCI_VENDOR(subid);
    384       1.1     fvdl 	if (subvendor == SUBID_HP)
    385       1.1     fvdl 		ahd->flags |= AHD_HP_BOARD;
    386       1.1     fvdl 
    387       1.1     fvdl 	error = entry->setup(ahd, pa);
    388       1.1     fvdl 	if (error != 0)
    389       1.1     fvdl 		return;
    390       1.1     fvdl 
    391       1.1     fvdl 	devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
    392       1.8     fvdl 	if ((devconfig & PCIXINITPAT) == PCIXINIT_PCI33_66) {
    393       1.1     fvdl 		ahd->chip |= AHD_PCI;
    394       1.1     fvdl 		/* Disable PCIX workarounds when running in PCI mode. */
    395       1.1     fvdl 		ahd->bugs &= ~AHD_PCIX_BUG_MASK;
    396       1.1     fvdl 	} else {
    397       1.1     fvdl 		ahd->chip |= AHD_PCIX;
    398       1.1     fvdl 	}
    399       1.1     fvdl 	ahd->bus_description = pci_bus_modes[PCI_BUS_MODES_INDEX(devconfig)];
    400       1.1     fvdl 
    401       1.1     fvdl 	memh_valid = ioh_valid = ioh2_valid = 0;
    402       1.1     fvdl 
    403       1.1     fvdl 	if (!pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PCIX,
    404       1.1     fvdl 	    &bd->pcix_off, NULL)) {
    405       1.1     fvdl 		if (ahd->chip & AHD_PCIX)
    406      1.12   briggs 			aprint_error("%s: warning: can't find PCI-X capability\n",
    407       1.1     fvdl 			    ahd->sc_dev.dv_xname);
    408       1.1     fvdl 		ahd->chip &= ~AHD_PCIX;
    409       1.1     fvdl 		ahd->chip |= AHD_PCI;
    410       1.1     fvdl 		ahd->bugs &= ~AHD_PCIX_BUG_MASK;
    411       1.1     fvdl 	}
    412       1.1     fvdl 
    413       1.1     fvdl 	/*
    414       1.1     fvdl 	 * Map PCI Registers
    415       1.1     fvdl 	 */
    416       1.9  thorpej 	if ((ahd->bugs & AHD_PCIX_MMAPIO_BUG) == 0) {
    417       1.9  thorpej 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    418       1.9  thorpej 					  AHD_PCI_MEMADDR);
    419       1.1     fvdl 		switch (memtype) {
    420       1.1     fvdl 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
    421       1.1     fvdl 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
    422       1.1     fvdl 			memh_valid = (pci_mapreg_map(pa, AHD_PCI_MEMADDR,
    423       1.1     fvdl 						     memtype, 0, &ahd->tags[0],
    424       1.9  thorpej 						     &ahd->bshs[0],
    425       1.9  thorpej 						     NULL, NULL) == 0);
    426       1.9  thorpej 			if (memh_valid) {
    427       1.9  thorpej 				ahd->tags[1] = ahd->tags[0];
    428       1.9  thorpej 				bus_space_subregion(ahd->tags[0], ahd->bshs[0],
    429       1.9  thorpej 						    /*offset*/0x100,
    430       1.9  thorpej 						    /*size*/0x100,
    431       1.9  thorpej 						    &ahd->bshs[1]);
    432      1.10     fvdl 				if (ahd_pci_test_register_access(ahd) != 0)
    433      1.10     fvdl 					memh_valid = 0;
    434       1.9  thorpej 			}
    435       1.1     fvdl 			break;
    436       1.1     fvdl 		default:
    437       1.9  thorpej 			memh_valid = 0;
    438      1.12   briggs 			aprint_error("%s: unknown memory type: 0x%x\n",
    439       1.9  thorpej 			       ahd_name(ahd), memtype);
    440       1.9  thorpej 			break;
    441       1.1     fvdl 		}
    442       1.1     fvdl 
    443       1.1     fvdl 		if (memh_valid) {
    444       1.1     fvdl 			command &= ~PCI_COMMAND_IO_ENABLE;
    445       1.9  thorpej                         pci_conf_write(pa->pa_pc, pa->pa_tag,
    446       1.9  thorpej                         	       PCI_COMMAND_STATUS_REG, command);
    447       1.1     fvdl 		}
    448       1.1     fvdl #ifdef AHD_DEBUG
    449       1.9  thorpej 		printf("%s: doing memory mapping tag0 0x%x, tag1 0x%x, "
    450       1.9  thorpej 		    "shs0 0x%lx, shs1 0x%lx\n",
    451       1.9  thorpej 		    ahd_name(ahd), ahd->tags[0], ahd->tags[1],
    452       1.9  thorpej 		    ahd->bshs[0], ahd->bshs[1]);
    453       1.1     fvdl #endif
    454       1.1     fvdl 	}
    455       1.1     fvdl 
    456       1.9  thorpej 	if (command & PCI_COMMAND_IO_ENABLE) {
    457       1.1     fvdl 		/* First BAR */
    458       1.1     fvdl 		ioh_valid = (pci_mapreg_map(pa, AHD_PCI_IOADDR,
    459       1.9  thorpej 					    PCI_MAPREG_TYPE_IO, 0,
    460       1.9  thorpej 					    &ahd->tags[0], &ahd->bshs[0],
    461       1.9  thorpej 					    NULL, NULL) == 0);
    462       1.1     fvdl 
    463       1.1     fvdl 		/* 2nd BAR */
    464       1.1     fvdl 		ioh2_valid = (pci_mapreg_map(pa, AHD_PCI_IOADDR1,
    465       1.9  thorpej 					     PCI_MAPREG_TYPE_IO, 0,
    466       1.9  thorpej 					     &ahd->tags[1], &ahd->bshs[1],
    467       1.9  thorpej 					     NULL, NULL) == 0);
    468       1.1     fvdl 
    469       1.1     fvdl 		if (ioh_valid && ioh2_valid) {
    470       1.9  thorpej 			KASSERT(memh_valid == 0);
    471       1.1     fvdl 			command &= ~PCI_COMMAND_MEM_ENABLE;
    472       1.9  thorpej                         pci_conf_write(pa->pa_pc, pa->pa_tag,
    473       1.9  thorpej                         	       PCI_COMMAND_STATUS_REG, command);
    474       1.1     fvdl 		}
    475       1.1     fvdl #ifdef AHD_DEBUG
    476       1.9  thorpej 		printf("%s: doing io mapping tag0 0x%x, tag1 0x%x, "
    477       1.9  thorpej 		    "shs0 0x%lx, shs1 0x%lx\n", ahd_name(ahd), ahd->tags[0],
    478       1.9  thorpej 		    ahd->tags[1], ahd->bshs[0], ahd->bshs[1]);
    479       1.1     fvdl #endif
    480       1.1     fvdl 
    481       1.1     fvdl 	}
    482       1.1     fvdl 
    483       1.9  thorpej 	if (memh_valid == 0 && (ioh_valid == 0 || ioh2_valid == 0)) {
    484      1.12   briggs 		aprint_error("%s: unable to map registers\n", ahd_name(ahd));
    485       1.1     fvdl 		return;
    486       1.1     fvdl 	}
    487       1.1     fvdl 
    488      1.12   briggs 	aprint_normal("\n");
    489      1.12   briggs 	aprint_naive("\n");
    490       1.1     fvdl 
    491       1.1     fvdl 	/*
    492       1.1     fvdl          * Set Power State D0.
    493       1.1     fvdl          */
    494       1.1     fvdl 	if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    495       1.1     fvdl 			       &pci_pwrmgmt_cap_reg, 0)) {
    496       1.1     fvdl 
    497       1.1     fvdl 	  	pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + 4;
    498       1.1     fvdl 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
    499       1.1     fvdl                                     pci_pwrmgmt_csr_reg);
    500       1.1     fvdl 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
    501       1.1     fvdl                         pci_conf_write(pa->pa_pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
    502       1.1     fvdl                                        (reg & ~PCI_PMCSR_STATE_MASK) |
    503       1.1     fvdl                                        PCI_PMCSR_STATE_D0);
    504       1.1     fvdl                 }
    505       1.1     fvdl         }
    506       1.1     fvdl 
    507       1.1     fvdl 	/*
    508       1.1     fvdl          * Should we bother disabling 39Bit addressing
    509       1.1     fvdl          * based on installed memory?
    510       1.1     fvdl          */
    511       1.1     fvdl         if (sizeof(bus_addr_t) > 4)
    512       1.1     fvdl         	ahd->flags |= AHD_39BIT_ADDRESSING;
    513       1.1     fvdl 
    514       1.1     fvdl 	/*
    515       1.1     fvdl 	 * If we need to support high memory, enable dual
    516       1.1     fvdl 	 * address cycles.  This bit must be set to enable
    517       1.1     fvdl 	 * high address bit generation even if we are on a
    518       1.1     fvdl 	 * 64bit bus (PCI64BIT set in devconfig).
    519       1.1     fvdl 	 */
    520       1.1     fvdl 	if ((ahd->flags & (AHD_39BIT_ADDRESSING|AHD_64BIT_ADDRESSING)) != 0) {
    521       1.1     fvdl 		uint32_t devconfig;
    522       1.1     fvdl 
    523      1.12   briggs 		aprint_normal("%s: Enabling 39Bit Addressing\n", ahd_name(ahd));
    524       1.1     fvdl 		devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
    525       1.1     fvdl 		devconfig |= DACEN;
    526       1.1     fvdl 		pci_conf_write(pa->pa_pc, pa->pa_tag, DEVCONFIG, devconfig);
    527       1.1     fvdl 	}
    528       1.1     fvdl 
    529       1.1     fvdl 	/* Ensure busmastering is enabled */
    530       1.1     fvdl         reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    531       1.1     fvdl         pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    532       1.1     fvdl 		       reg | PCI_COMMAND_MASTER_ENABLE);
    533       1.1     fvdl 
    534       1.1     fvdl 	ahd_softc_init(ahd);
    535       1.1     fvdl 
    536       1.1     fvdl 	/*
    537       1.1     fvdl 	 * Map the interrupt routines
    538       1.1     fvdl 	 */
    539       1.1     fvdl 	ahd->bus_intr = ahd_pci_intr;
    540       1.1     fvdl 
    541      1.11     fvdl 	error = ahd_reset(ahd, /*reinit*/FALSE);
    542      1.11     fvdl 	if (error != 0) {
    543      1.11     fvdl 		ahd_free(ahd);
    544      1.11     fvdl 		return;
    545      1.11     fvdl 	}
    546      1.11     fvdl 
    547       1.1     fvdl 	if (pci_intr_map(pa, &ih)) {
    548      1.12   briggs 		aprint_error("%s: couldn't map interrupt\n", ahd_name(ahd));
    549       1.1     fvdl 		ahd_free(ahd);
    550       1.1     fvdl 		return;
    551       1.1     fvdl 	}
    552       1.1     fvdl 	intrstr = pci_intr_string(pa->pa_pc, ih);
    553       1.1     fvdl 	ahd->ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO, ahd_intr, ahd);
    554       1.1     fvdl 	if (ahd->ih == NULL) {
    555      1.12   briggs 		aprint_error("%s: couldn't establish interrupt",
    556       1.1     fvdl 		       ahd_name(ahd));
    557       1.1     fvdl 		if (intrstr != NULL)
    558      1.12   briggs 			aprint_error(" at %s", intrstr);
    559      1.12   briggs 		aprint_error("\n");
    560       1.1     fvdl 		ahd_free(ahd);
    561       1.1     fvdl 		return;
    562       1.1     fvdl 	}
    563       1.1     fvdl 	if (intrstr != NULL)
    564      1.12   briggs 		aprint_normal("%s: interrupting at %s\n", ahd_name(ahd),
    565       1.1     fvdl 		       intrstr);
    566       1.1     fvdl 
    567       1.1     fvdl 	/* Get the size of the cache */
    568       1.1     fvdl 	ahd->pci_cachesize = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    569       1.1     fvdl 	ahd->pci_cachesize *= 4;
    570       1.1     fvdl 
    571       1.1     fvdl  	ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
    572       1.1     fvdl 	/* See if we have a SEEPROM and perform auto-term */
    573       1.1     fvdl 	error = ahd_check_extport(ahd);
    574       1.1     fvdl 	if (error != 0)
    575       1.1     fvdl 		return;
    576       1.1     fvdl 
    577       1.1     fvdl 	/* Core initialization */
    578       1.1     fvdl 	error = ahd_init(ahd);
    579       1.1     fvdl 	if (error != 0)
    580       1.1     fvdl 		return;
    581       1.1     fvdl 
    582       1.1     fvdl 	/*
    583       1.1     fvdl 	 * Link this softc in with all other ahd instances.
    584       1.1     fvdl 	 */
    585       1.1     fvdl 	ahd_attach(ahd);
    586       1.1     fvdl }
    587       1.1     fvdl 
    588      1.10     fvdl /*
    589      1.10     fvdl  * Perform some simple tests that should catch situations where
    590      1.10     fvdl  * our registers are invalidly mapped.
    591      1.10     fvdl  */
    592      1.10     fvdl int
    593      1.10     fvdl ahd_pci_test_register_access(struct ahd_softc *ahd)
    594      1.10     fvdl {
    595      1.10     fvdl 	uint32_t cmd;
    596      1.10     fvdl 	struct ahd_pci_busdata *bd = ahd->bus_data;
    597      1.10     fvdl 	u_int	 targpcistat;
    598      1.10     fvdl 	uint32_t pci_status1;
    599      1.10     fvdl 	int	 error;
    600      1.10     fvdl 	uint8_t	 hcntrl;
    601      1.10     fvdl 
    602      1.10     fvdl 	error = EIO;
    603      1.10     fvdl 
    604      1.10     fvdl 	/*
    605      1.10     fvdl 	 * Enable PCI error interrupt status, but suppress NMIs
    606      1.10     fvdl 	 * generated by SERR raised due to target aborts.
    607      1.10     fvdl 	 */
    608      1.10     fvdl 	cmd = pci_conf_read(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG);
    609      1.10     fvdl 	pci_conf_write(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG,
    610      1.10     fvdl 			     cmd & ~PCI_COMMAND_SERR_ENABLE);
    611      1.10     fvdl 
    612      1.10     fvdl 	/*
    613      1.10     fvdl 	 * First a simple test to see if any
    614      1.10     fvdl 	 * registers can be read.  Reading
    615      1.10     fvdl 	 * HCNTRL has no side effects and has
    616      1.10     fvdl 	 * at least one bit that is guaranteed to
    617      1.10     fvdl 	 * be zero so it is a good register to
    618      1.10     fvdl 	 * use for this test.
    619      1.10     fvdl 	 */
    620      1.10     fvdl 	hcntrl = ahd_inb(ahd, HCNTRL);
    621      1.10     fvdl 	if (hcntrl == 0xFF)
    622      1.10     fvdl 		goto fail;
    623      1.10     fvdl 
    624      1.10     fvdl 	/*
    625      1.10     fvdl 	 * Next create a situation where write combining
    626      1.10     fvdl 	 * or read prefetching could be initiated by the
    627      1.10     fvdl 	 * CPU or host bridge.  Our device does not support
    628      1.10     fvdl 	 * either, so look for data corruption and/or flaged
    629      1.10     fvdl 	 * PCI errors.  First pause without causing another
    630      1.10     fvdl 	 * chip reset.
    631      1.10     fvdl 	 */
    632      1.10     fvdl 	hcntrl &= ~CHIPRST;
    633      1.10     fvdl 	ahd_outb(ahd, HCNTRL, hcntrl|PAUSE);
    634      1.10     fvdl 	while (ahd_is_paused(ahd) == 0)
    635      1.10     fvdl 		;
    636      1.10     fvdl 
    637      1.10     fvdl 	/* Clear any PCI errors that occurred before our driver attached. */
    638      1.10     fvdl 	ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
    639      1.10     fvdl 	targpcistat = ahd_inb(ahd, TARGPCISTAT);
    640      1.10     fvdl 	ahd_outb(ahd, TARGPCISTAT, targpcistat);
    641      1.10     fvdl 	pci_status1 = pci_conf_read(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG);
    642      1.10     fvdl 	pci_conf_write(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG, pci_status1);
    643      1.10     fvdl 	ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
    644      1.10     fvdl 	ahd_outb(ahd, CLRINT, CLRPCIINT);
    645      1.10     fvdl 
    646      1.10     fvdl 	ahd_outb(ahd, SEQCTL0, PERRORDIS);
    647      1.10     fvdl 	ahd_outl(ahd, SRAM_BASE, 0x5aa555aa);
    648      1.10     fvdl 	if (ahd_inl(ahd, SRAM_BASE) != 0x5aa555aa)
    649      1.10     fvdl 		goto fail;
    650      1.10     fvdl 
    651      1.10     fvdl 	if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
    652      1.10     fvdl 		u_int targpcistat;
    653      1.10     fvdl 
    654      1.10     fvdl 		ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
    655      1.10     fvdl 		targpcistat = ahd_inb(ahd, TARGPCISTAT);
    656      1.10     fvdl 		if ((targpcistat & STA) != 0)
    657      1.10     fvdl 			goto fail;
    658      1.10     fvdl 	}
    659      1.10     fvdl 
    660      1.10     fvdl 	error = 0;
    661      1.10     fvdl 
    662      1.10     fvdl fail:
    663      1.10     fvdl 	if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
    664      1.10     fvdl 
    665      1.10     fvdl 		ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
    666      1.10     fvdl 		targpcistat = ahd_inb(ahd, TARGPCISTAT);
    667      1.10     fvdl 
    668      1.10     fvdl 		/* Silently clear any latched errors. */
    669      1.10     fvdl 		ahd_outb(ahd, TARGPCISTAT, targpcistat);
    670      1.10     fvdl 		pci_status1 = pci_conf_read(bd->pc, bd->tag,
    671      1.10     fvdl 		    PCI_COMMAND_STATUS_REG);
    672      1.10     fvdl 		pci_conf_write(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG,
    673      1.10     fvdl 		    pci_status1);
    674      1.10     fvdl 		ahd_outb(ahd, CLRINT, CLRPCIINT);
    675      1.10     fvdl 	}
    676      1.10     fvdl 	ahd_outb(ahd, SEQCTL0, PERRORDIS|FAILDIS);
    677      1.10     fvdl 	pci_conf_write(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG, cmd);
    678      1.10     fvdl 	return (error);
    679      1.10     fvdl }
    680       1.1     fvdl 
    681       1.1     fvdl /*
    682       1.1     fvdl  * Check the external port logic for a serial eeprom
    683       1.1     fvdl  * and termination/cable detection contrls.
    684       1.1     fvdl  */
    685       1.1     fvdl static int
    686       1.1     fvdl ahd_check_extport(struct ahd_softc *ahd)
    687       1.1     fvdl {
    688       1.4  thorpej 	struct	vpd_config vpd;
    689       1.1     fvdl 	struct	seeprom_config *sc;
    690       1.1     fvdl 	u_int	adapter_control;
    691       1.1     fvdl 	int	have_seeprom;
    692       1.1     fvdl 	int	error;
    693       1.1     fvdl 
    694       1.1     fvdl 	sc = ahd->seep_config;
    695       1.1     fvdl 	have_seeprom = ahd_acquire_seeprom(ahd);
    696       1.1     fvdl 	if (have_seeprom) {
    697       1.1     fvdl 		u_int start_addr;
    698       1.4  thorpej 
    699       1.4  thorpej 		/*
    700       1.4  thorpej 		 * Fetch VPD for this function and parse it.
    701       1.4  thorpej 		 */
    702       1.4  thorpej #ifdef AHD_DEBUG
    703       1.4  thorpej 		printf("%s: Reading VPD from SEEPROM...",
    704       1.4  thorpej 		       ahd_name(ahd));
    705       1.4  thorpej #endif
    706       1.4  thorpej 		/* Address is always in units of 16bit words */
    707       1.4  thorpej 		start_addr = ((2 * sizeof(*sc))
    708       1.4  thorpej 			    + (sizeof(vpd) * (ahd->channel - 'A'))) / 2;
    709       1.4  thorpej 
    710       1.4  thorpej 		error = ahd_read_seeprom(ahd, (uint16_t *)&vpd,
    711       1.4  thorpej 					 start_addr, sizeof(vpd)/2,
    712       1.4  thorpej 					 /*bytestream*/TRUE);
    713       1.4  thorpej 		if (error == 0)
    714       1.4  thorpej 			error = ahd_parse_vpddata(ahd, &vpd);
    715       1.4  thorpej #ifdef AHD_DEBUG
    716       1.4  thorpej 		printf("%s: VPD parsing %s\n",
    717       1.4  thorpej 		       ahd_name(ahd),
    718       1.4  thorpej 		       error == 0 ? "successful" : "failed");
    719       1.4  thorpej #endif
    720       1.4  thorpej 
    721       1.1     fvdl #ifdef AHD_DEBUG
    722       1.1     fvdl 		printf("%s: Reading SEEPROM...", ahd_name(ahd));
    723       1.1     fvdl #endif
    724       1.1     fvdl 
    725       1.1     fvdl 		/* Address is always in units of 16bit words */
    726       1.1     fvdl 		start_addr = (sizeof(*sc) / 2) * (ahd->channel - 'A');
    727       1.1     fvdl 
    728       1.1     fvdl 		error = ahd_read_seeprom(ahd, (uint16_t *)sc,
    729       1.4  thorpej 					 start_addr, sizeof(*sc)/2,
    730       1.4  thorpej 					 /*bytestream*/FALSE);
    731       1.1     fvdl 
    732       1.1     fvdl 		if (error != 0) {
    733       1.1     fvdl #ifdef AHD_DEBUG
    734       1.1     fvdl 			printf("Unable to read SEEPROM\n");
    735       1.1     fvdl #endif
    736       1.1     fvdl 			have_seeprom = 0;
    737       1.1     fvdl 		} else {
    738       1.1     fvdl 			have_seeprom = ahd_verify_cksum(sc);
    739       1.1     fvdl #ifdef AHD_DEBUG
    740       1.1     fvdl 			if (have_seeprom == 0)
    741       1.1     fvdl 				printf ("checksum error\n");
    742       1.1     fvdl 			else
    743       1.1     fvdl 				printf ("done.\n");
    744       1.1     fvdl #endif
    745       1.1     fvdl 		}
    746       1.1     fvdl 		ahd_release_seeprom(ahd);
    747       1.1     fvdl 	}
    748       1.1     fvdl 
    749       1.1     fvdl 	if (!have_seeprom) {
    750       1.1     fvdl 		u_int	  nvram_scb;
    751       1.1     fvdl 
    752       1.1     fvdl 		/*
    753       1.1     fvdl 		 * Pull scratch ram settings and treat them as
    754       1.1     fvdl 		 * if they are the contents of an seeprom if
    755       1.1     fvdl 		 * the 'ADPT', 'BIOS', or 'ASPI' signature is found
    756       1.1     fvdl 		 * in SCB 0xFF.  We manually compose the data as 16bit
    757       1.1     fvdl 		 * values to avoid endian issues.
    758       1.1     fvdl 		 */
    759       1.1     fvdl 		ahd_set_scbptr(ahd, 0xFF);
    760       1.1     fvdl 		nvram_scb = ahd_inb_scbram(ahd, SCB_BASE + NVRAM_SCB_OFFSET);
    761       1.1     fvdl 		if (nvram_scb != 0xFF
    762       1.1     fvdl 		 && ((ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
    763       1.1     fvdl 		   && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'D'
    764       1.1     fvdl 		   && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
    765       1.1     fvdl 		   && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'T')
    766       1.1     fvdl 		  || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'B'
    767       1.1     fvdl 		   && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'I'
    768       1.1     fvdl 		   && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'O'
    769       1.1     fvdl 		   && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'S')
    770       1.1     fvdl 		  || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
    771       1.1     fvdl 		   && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'S'
    772       1.1     fvdl 		   && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
    773       1.1     fvdl 		   && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'I'))) {
    774       1.1     fvdl 			uint16_t *sc_data;
    775       1.1     fvdl 			int	  i;
    776       1.1     fvdl 
    777       1.1     fvdl 			ahd_set_scbptr(ahd, nvram_scb);
    778       1.1     fvdl 			sc_data = (uint16_t *)sc;
    779       1.1     fvdl 			for (i = 0; i < 64; i += 2)
    780       1.1     fvdl 				*sc_data++ = ahd_inw_scbram(ahd, SCB_BASE+i);
    781       1.1     fvdl 			have_seeprom = ahd_verify_cksum(sc);
    782       1.1     fvdl 			if (have_seeprom)
    783       1.1     fvdl 				ahd->flags |= AHD_SCB_CONFIG_USED;
    784       1.1     fvdl 		}
    785       1.1     fvdl 	}
    786       1.1     fvdl 
    787       1.1     fvdl #ifdef AHD_DEBUG
    788       1.1     fvdl 	if ((have_seeprom != 0)	 && (ahd_debug & AHD_DUMP_SEEPROM) != 0) {
    789       1.4  thorpej 		uint16_t *sc_data;
    790       1.4  thorpej 		int	  i;
    791       1.1     fvdl 
    792       1.1     fvdl 		printf("%s: Seeprom Contents:", ahd_name(ahd));
    793       1.4  thorpej 		sc_data = (uint16_t *)sc;
    794       1.1     fvdl 		for (i = 0; i < (sizeof(*sc)); i += 2)
    795       1.4  thorpej 			printf("\n\t0x%.4x", sc_data[i]);
    796       1.1     fvdl 		printf("\n");
    797       1.1     fvdl 	}
    798       1.1     fvdl #endif
    799       1.1     fvdl 
    800       1.1     fvdl 	if (!have_seeprom) {
    801      1.12   briggs 		aprint_error("%s: No SEEPROM available.\n", ahd_name(ahd));
    802       1.1     fvdl 		ahd->flags |= AHD_USEDEFAULTS;
    803       1.1     fvdl 		error = ahd_default_config(ahd);
    804       1.1     fvdl 		adapter_control = CFAUTOTERM|CFSEAUTOTERM;
    805       1.1     fvdl 		free(ahd->seep_config, M_DEVBUF);
    806       1.1     fvdl 		ahd->seep_config = NULL;
    807       1.1     fvdl 	} else {
    808       1.1     fvdl 		error = ahd_parse_cfgdata(ahd, sc);
    809       1.1     fvdl 		adapter_control = sc->adapter_control;
    810       1.1     fvdl 	}
    811       1.1     fvdl 	if (error != 0)
    812       1.1     fvdl 		return (error);
    813       1.1     fvdl 
    814       1.1     fvdl 	ahd_configure_termination(ahd, adapter_control);
    815       1.1     fvdl 
    816       1.1     fvdl 	return (0);
    817       1.1     fvdl }
    818       1.1     fvdl 
    819       1.1     fvdl static void
    820       1.1     fvdl ahd_configure_termination(struct ahd_softc *ahd, u_int adapter_control)
    821       1.1     fvdl {
    822       1.1     fvdl 	int	 error;
    823       1.1     fvdl 	u_int	 sxfrctl1;
    824       1.1     fvdl 	uint8_t	 termctl;
    825       1.1     fvdl 	uint32_t devconfig;
    826       1.1     fvdl 	struct ahd_pci_busdata 	*bd = ahd->bus_data;
    827       1.1     fvdl 
    828       1.1     fvdl 	devconfig = pci_conf_read(bd->pc, bd->tag, DEVCONFIG);
    829       1.1     fvdl 	devconfig &= ~STPWLEVEL;
    830       1.1     fvdl 	if ((ahd->flags & AHD_STPWLEVEL_A) != 0)
    831       1.1     fvdl 		devconfig |= STPWLEVEL;
    832       1.1     fvdl #ifdef AHD_DEBUG
    833       1.1     fvdl 	printf("%s: STPWLEVEL is %s\n",
    834       1.1     fvdl 	       ahd_name(ahd), (devconfig & STPWLEVEL) ? "on" : "off");
    835       1.1     fvdl #endif
    836       1.1     fvdl 	pci_conf_write(bd->pc, bd->tag, DEVCONFIG, devconfig);
    837       1.1     fvdl 
    838       1.1     fvdl 	/* Make sure current sensing is off. */
    839       1.1     fvdl 	if ((ahd->flags & AHD_CURRENT_SENSING) != 0) {
    840       1.1     fvdl 		(void)ahd_write_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, 0);
    841       1.1     fvdl 	}
    842       1.1     fvdl 
    843       1.1     fvdl 	/*
    844       1.1     fvdl 	 * Read to sense.  Write to set.
    845       1.1     fvdl 	 */
    846       1.1     fvdl 	error = ahd_read_flexport(ahd, FLXADDR_TERMCTL, &termctl);
    847       1.1     fvdl 	if ((adapter_control & CFAUTOTERM) == 0) {
    848       1.7     fvdl 		if (bootverbose)
    849       1.7     fvdl 			printf("%s: Manual Primary Termination\n",
    850       1.7     fvdl 			       ahd_name(ahd));
    851       1.1     fvdl 		termctl &= ~(FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH);
    852       1.1     fvdl 		if ((adapter_control & CFSTERM) != 0)
    853       1.1     fvdl 			termctl |= FLX_TERMCTL_ENPRILOW;
    854       1.1     fvdl 		if ((adapter_control & CFWSTERM) != 0)
    855       1.1     fvdl 			termctl |= FLX_TERMCTL_ENPRIHIGH;
    856       1.1     fvdl 	} else if (error != 0) {
    857       1.7     fvdl 		if (bootverbose)
    858       1.7     fvdl 			printf("%s: Primary Auto-Term Sensing failed! "
    859       1.7     fvdl 			       "Using Defaults.\n", ahd_name(ahd));
    860       1.1     fvdl 		termctl = FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH;
    861       1.1     fvdl 	}
    862       1.1     fvdl 
    863       1.1     fvdl 	if ((adapter_control & CFSEAUTOTERM) == 0) {
    864       1.7     fvdl 		if (bootverbose)
    865       1.7     fvdl 			printf("%s: Manual Secondary Termination\n",
    866       1.7     fvdl 			       ahd_name(ahd));
    867       1.1     fvdl 		termctl &= ~(FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH);
    868       1.1     fvdl 		if ((adapter_control & CFSELOWTERM) != 0)
    869       1.1     fvdl 			termctl |= FLX_TERMCTL_ENSECLOW;
    870       1.1     fvdl 		if ((adapter_control & CFSEHIGHTERM) != 0)
    871       1.1     fvdl 			termctl |= FLX_TERMCTL_ENSECHIGH;
    872       1.1     fvdl 	} else if (error != 0) {
    873       1.7     fvdl 		if (bootverbose)
    874       1.7     fvdl 			printf("%s: Secondary Auto-Term Sensing failed! "
    875       1.7     fvdl 			    "Using Defaults.\n", ahd_name(ahd));
    876       1.1     fvdl 		termctl |= FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH;
    877       1.1     fvdl 	}
    878       1.1     fvdl 
    879       1.1     fvdl 	/*
    880       1.1     fvdl 	 * Now set the termination based on what we found.
    881       1.1     fvdl 	 */
    882       1.1     fvdl 	sxfrctl1 = ahd_inb(ahd, SXFRCTL1) & ~STPWEN;
    883       1.1     fvdl 	if ((termctl & FLX_TERMCTL_ENPRILOW) != 0) {
    884       1.1     fvdl 		ahd->flags |= AHD_TERM_ENB_A;
    885       1.1     fvdl 		sxfrctl1 |= STPWEN;
    886       1.1     fvdl 	}
    887       1.1     fvdl 	/* Must set the latch once in order to be effective. */
    888       1.1     fvdl 	ahd_outb(ahd, SXFRCTL1, sxfrctl1|STPWEN);
    889       1.1     fvdl 	ahd_outb(ahd, SXFRCTL1, sxfrctl1);
    890       1.1     fvdl 
    891       1.1     fvdl 	error = ahd_write_flexport(ahd, FLXADDR_TERMCTL, termctl);
    892       1.1     fvdl 	if (error != 0) {
    893      1.12   briggs 		aprint_error("%s: Unable to set termination settings!\n",
    894       1.1     fvdl 		       ahd_name(ahd));
    895       1.1     fvdl 	} else {
    896       1.7     fvdl 		if (bootverbose) {
    897       1.7     fvdl 			printf("%s: Primary High byte termination %sabled\n",
    898       1.7     fvdl 			    ahd_name(ahd),
    899       1.7     fvdl 			    (termctl & FLX_TERMCTL_ENPRIHIGH) ? "En" : "Dis");
    900       1.7     fvdl 
    901       1.7     fvdl 			printf("%s: Primary Low byte termination %sabled\n",
    902       1.7     fvdl 			    ahd_name(ahd),
    903       1.7     fvdl 			    (termctl & FLX_TERMCTL_ENPRILOW) ? "En" : "Dis");
    904       1.7     fvdl 
    905       1.7     fvdl 			printf("%s: Secondary High byte termination %sabled\n",
    906       1.7     fvdl 			    ahd_name(ahd),
    907       1.7     fvdl 			    (termctl & FLX_TERMCTL_ENSECHIGH) ? "En" : "Dis");
    908       1.7     fvdl 
    909       1.7     fvdl 			printf("%s: Secondary Low byte termination %sabled\n",
    910       1.7     fvdl 			    ahd_name(ahd),
    911       1.7     fvdl 			    (termctl & FLX_TERMCTL_ENSECLOW) ? "En" : "Dis");
    912       1.7     fvdl 		}
    913       1.1     fvdl 	}
    914       1.1     fvdl 	return;
    915       1.1     fvdl }
    916       1.1     fvdl 
    917       1.1     fvdl #define	DPE	0x80
    918       1.1     fvdl #define SSE	0x40
    919       1.1     fvdl #define	RMA	0x20
    920       1.1     fvdl #define	RTA	0x10
    921       1.1     fvdl #define STA	0x08
    922       1.1     fvdl #define DPR	0x01
    923       1.1     fvdl 
    924       1.1     fvdl static const char *split_status_source[] =
    925       1.1     fvdl {
    926       1.1     fvdl 	"DFF0",
    927       1.1     fvdl 	"DFF1",
    928       1.1     fvdl 	"OVLY",
    929       1.1     fvdl 	"CMC",
    930       1.1     fvdl };
    931       1.1     fvdl 
    932       1.1     fvdl static const char *pci_status_source[] =
    933       1.1     fvdl {
    934       1.1     fvdl 	"DFF0",
    935       1.1     fvdl 	"DFF1",
    936       1.1     fvdl 	"SG",
    937       1.1     fvdl 	"CMC",
    938       1.1     fvdl 	"OVLY",
    939       1.1     fvdl 	"NONE",
    940       1.1     fvdl 	"MSI",
    941       1.1     fvdl 	"TARG"
    942       1.1     fvdl };
    943       1.1     fvdl 
    944       1.1     fvdl static const char *split_status_strings[] =
    945       1.1     fvdl {
    946       1.1     fvdl   	"%s: Received split response in %s.\n",
    947       1.1     fvdl 	"%s: Received split completion error message in %s\n",
    948       1.1     fvdl 	"%s: Receive overrun in %s\n",
    949       1.1     fvdl 	"%s: Count not complete in %s\n",
    950       1.1     fvdl 	"%s: Split completion data bucket in %s\n",
    951       1.1     fvdl 	"%s: Split completion address error in %s\n",
    952       1.1     fvdl 	"%s: Split completion byte count error in %s\n",
    953       1.1     fvdl 	"%s: Signaled Target-abort to early terminate a split in %s\n"
    954       1.1     fvdl };
    955       1.1     fvdl 
    956       1.1     fvdl static const char *pci_status_strings[] =
    957       1.1     fvdl {
    958       1.1     fvdl 	"%s: Data Parity Error has been reported via PERR# in %s\n",
    959       1.1     fvdl 	"%s: Target initial wait state error in %s\n",
    960       1.1     fvdl 	"%s: Split completion read data parity error in %s\n",
    961       1.1     fvdl 	"%s: Split completion address attribute parity error in %s\n",
    962       1.1     fvdl 	"%s: Received a Target Abort in %s\n",
    963       1.1     fvdl 	"%s: Received a Master Abort in %s\n",
    964       1.1     fvdl 	"%s: Signal System Error Detected in %s\n",
    965       1.1     fvdl 	"%s: Address or Write Phase Parity Error Detected in %s.\n"
    966       1.1     fvdl };
    967       1.1     fvdl 
    968       1.1     fvdl int
    969       1.1     fvdl ahd_pci_intr(struct ahd_softc *ahd)
    970       1.1     fvdl {
    971       1.1     fvdl 	uint8_t			pci_status[8];
    972       1.1     fvdl 	ahd_mode_state		saved_modes;
    973       1.1     fvdl 	u_int			pci_status1;
    974       1.1     fvdl 	u_int			intstat;
    975       1.1     fvdl 	u_int			i;
    976       1.1     fvdl 	u_int			reg;
    977       1.1     fvdl 	struct ahd_pci_busdata 	*bd = ahd->bus_data;
    978       1.1     fvdl 
    979       1.1     fvdl 	intstat = ahd_inb(ahd, INTSTAT);
    980       1.1     fvdl 
    981       1.1     fvdl 	if ((intstat & SPLTINT) != 0)
    982       1.1     fvdl 		ahd_pci_split_intr(ahd, intstat);
    983       1.1     fvdl 
    984       1.1     fvdl 	if ((intstat & PCIINT) == 0)
    985       1.1     fvdl 		return 0;
    986       1.1     fvdl 
    987       1.1     fvdl 	printf("%s: PCI error Interrupt\n", ahd_name(ahd));
    988       1.1     fvdl 	saved_modes = ahd_save_modes(ahd);
    989       1.1     fvdl 	ahd_dump_card_state(ahd);
    990       1.1     fvdl 	ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
    991       1.1     fvdl 	for (i = 0, reg = DF0PCISTAT; i < 8; i++, reg++) {
    992       1.1     fvdl 
    993       1.1     fvdl 		if (i == 5)
    994       1.1     fvdl 			continue;
    995       1.1     fvdl 		pci_status[i] = ahd_inb(ahd, reg);
    996       1.1     fvdl 		/* Clear latched errors.  So our interrupt deasserts. */
    997       1.1     fvdl 		ahd_outb(ahd, reg, pci_status[i]);
    998       1.1     fvdl 	}
    999       1.1     fvdl 
   1000       1.1     fvdl 	for (i = 0; i < 8; i++) {
   1001       1.1     fvdl 		u_int bit;
   1002       1.1     fvdl 
   1003       1.1     fvdl 		if (i == 5)
   1004       1.1     fvdl 			continue;
   1005       1.1     fvdl 
   1006       1.1     fvdl 		for (bit = 0; bit < 8; bit++) {
   1007       1.1     fvdl 
   1008       1.1     fvdl 			if ((pci_status[i] & (0x1 << bit)) != 0) {
   1009       1.1     fvdl 				static const char *s;
   1010       1.1     fvdl 
   1011       1.1     fvdl 				s = pci_status_strings[bit];
   1012       1.1     fvdl 				if (i == 7/*TARG*/ && bit == 3)
   1013       1.1     fvdl 					s = "%s: Signaled Target Abort\n";
   1014       1.1     fvdl 				printf(s, ahd_name(ahd), pci_status_source[i]);
   1015       1.1     fvdl 			}
   1016       1.1     fvdl 		}
   1017       1.1     fvdl 	}
   1018       1.1     fvdl 	pci_status1 = pci_conf_read(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG);
   1019       1.1     fvdl 	pci_conf_write(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG , pci_status1);
   1020       1.1     fvdl 
   1021       1.1     fvdl 	ahd_restore_modes(ahd, saved_modes);
   1022       1.1     fvdl 	ahd_outb(ahd, CLRINT, CLRPCIINT);
   1023       1.1     fvdl 	ahd_unpause(ahd);
   1024       1.1     fvdl 
   1025       1.1     fvdl 	return 1;
   1026       1.1     fvdl }
   1027       1.1     fvdl 
   1028       1.1     fvdl static void
   1029       1.1     fvdl ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat)
   1030       1.1     fvdl {
   1031       1.1     fvdl 	uint8_t			split_status[4];
   1032       1.1     fvdl 	uint8_t			split_status1[4];
   1033       1.1     fvdl 	uint8_t			sg_split_status[2];
   1034       1.1     fvdl 	uint8_t			sg_split_status1[2];
   1035       1.1     fvdl 	ahd_mode_state		saved_modes;
   1036       1.1     fvdl 	u_int			i;
   1037       1.1     fvdl 	pcireg_t		pcix_status;
   1038       1.1     fvdl 	struct ahd_pci_busdata 	*bd = ahd->bus_data;
   1039       1.1     fvdl 
   1040       1.1     fvdl 	/*
   1041       1.1     fvdl 	 * Check for splits in all modes.  Modes 0 and 1
   1042       1.1     fvdl 	 * additionally have SG engine splits to look at.
   1043       1.1     fvdl 	 */
   1044       1.1     fvdl 	pcix_status = pci_conf_read(bd->pc, bd->tag,
   1045       1.1     fvdl 	    bd->pcix_off + PCI_PCIX_STATUS);
   1046       1.1     fvdl 	printf("%s: PCI Split Interrupt - PCI-X status = 0x%x\n",
   1047       1.1     fvdl 	       ahd_name(ahd), pcix_status);
   1048       1.1     fvdl 
   1049       1.1     fvdl 	saved_modes = ahd_save_modes(ahd);
   1050       1.1     fvdl 	for (i = 0; i < 4; i++) {
   1051       1.1     fvdl 		ahd_set_modes(ahd, i, i);
   1052       1.1     fvdl 
   1053       1.1     fvdl 		split_status[i] = ahd_inb(ahd, DCHSPLTSTAT0);
   1054       1.1     fvdl 		split_status1[i] = ahd_inb(ahd, DCHSPLTSTAT1);
   1055       1.1     fvdl 		/* Clear latched errors.  So our interrupt deasserts. */
   1056       1.1     fvdl 		ahd_outb(ahd, DCHSPLTSTAT0, split_status[i]);
   1057       1.1     fvdl 		ahd_outb(ahd, DCHSPLTSTAT1, split_status1[i]);
   1058       1.4  thorpej 		if (i > 1)
   1059       1.1     fvdl 			continue;
   1060       1.1     fvdl 		sg_split_status[i] = ahd_inb(ahd, SGSPLTSTAT0);
   1061       1.1     fvdl 		sg_split_status1[i] = ahd_inb(ahd, SGSPLTSTAT1);
   1062       1.1     fvdl 		/* Clear latched errors.  So our interrupt deasserts. */
   1063       1.1     fvdl 		ahd_outb(ahd, SGSPLTSTAT0, sg_split_status[i]);
   1064       1.1     fvdl 		ahd_outb(ahd, SGSPLTSTAT1, sg_split_status1[i]);
   1065       1.1     fvdl 	}
   1066       1.1     fvdl 
   1067       1.1     fvdl 	for (i = 0; i < 4; i++) {
   1068       1.1     fvdl 		u_int bit;
   1069       1.1     fvdl 
   1070       1.1     fvdl 		for (bit = 0; bit < 8; bit++) {
   1071       1.1     fvdl 
   1072       1.1     fvdl 			if ((split_status[i] & (0x1 << bit)) != 0) {
   1073       1.1     fvdl 				static const char *s;
   1074       1.1     fvdl 
   1075       1.1     fvdl 				s = split_status_strings[bit];
   1076       1.1     fvdl 				printf(s, ahd_name(ahd),
   1077       1.1     fvdl 				       split_status_source[i]);
   1078       1.1     fvdl 			}
   1079       1.1     fvdl 
   1080       1.4  thorpej 			if (i > 0)
   1081       1.1     fvdl 				continue;
   1082       1.1     fvdl 
   1083       1.1     fvdl 			if ((sg_split_status[i] & (0x1 << bit)) != 0) {
   1084       1.1     fvdl 				static const char *s;
   1085       1.1     fvdl 
   1086       1.1     fvdl 				s = split_status_strings[bit];
   1087       1.1     fvdl 				printf(s, ahd_name(ahd), "SG");
   1088       1.1     fvdl 			}
   1089       1.1     fvdl 		}
   1090       1.1     fvdl 	}
   1091       1.1     fvdl 	/*
   1092       1.1     fvdl 	 * Clear PCI-X status bits.
   1093       1.1     fvdl 	 */
   1094       1.1     fvdl 	pci_conf_write(bd->pc, bd->tag, bd->pcix_off + PCI_PCIX_STATUS,
   1095       1.1     fvdl 	    pcix_status);
   1096       1.1     fvdl 	ahd_outb(ahd, CLRINT, CLRSPLTINT);
   1097       1.1     fvdl 	ahd_restore_modes(ahd, saved_modes);
   1098       1.5  thorpej }
   1099       1.5  thorpej 
   1100       1.5  thorpej static int
   1101       1.5  thorpej ahd_aic7901_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
   1102       1.5  thorpej {
   1103       1.5  thorpej 
   1104       1.5  thorpej 	ahd->chip = AHD_AIC7901;
   1105       1.6  thorpej 	ahd->features = AHD_AIC7901_FE;
   1106       1.6  thorpej 	return (ahd_aic790X_setup(ahd, pa));
   1107       1.1     fvdl }
   1108       1.1     fvdl 
   1109       1.1     fvdl static int
   1110       1.1     fvdl ahd_aic7901A_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
   1111       1.1     fvdl {
   1112       1.1     fvdl 
   1113       1.1     fvdl 	ahd->chip = AHD_AIC7901A;
   1114       1.6  thorpej 	ahd->features = AHD_AIC7901A_FE;
   1115       1.6  thorpej 	return (ahd_aic790X_setup(ahd, pa));
   1116       1.6  thorpej }
   1117       1.6  thorpej 
   1118       1.6  thorpej static int
   1119       1.6  thorpej ahd_aic7902_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
   1120       1.6  thorpej {
   1121       1.6  thorpej 
   1122       1.6  thorpej 	ahd->chip = AHD_AIC7902;
   1123       1.6  thorpej 	ahd->features = AHD_AIC7902_FE;
   1124       1.6  thorpej 	return (ahd_aic790X_setup(ahd, pa));
   1125       1.1     fvdl }
   1126       1.1     fvdl 
   1127       1.1     fvdl static int
   1128       1.6  thorpej ahd_aic790X_setup(struct ahd_softc *ahd, struct pci_attach_args	*pa)
   1129       1.1     fvdl {
   1130       1.1     fvdl 	u_int rev;
   1131       1.1     fvdl 
   1132       1.1     fvdl 	rev = PCI_REVISION(pa->pa_class);
   1133       1.1     fvdl #ifdef AHD_DEBUG
   1134       1.1     fvdl 	printf("\n%s: aic7902 chip revision 0x%x\n", ahd_name(ahd), rev);
   1135       1.1     fvdl #endif
   1136       1.1     fvdl 	if (rev < ID_AIC7902_PCI_REV_A4) {
   1137      1.12   briggs 		aprint_error("%s: Unable to attach to unsupported chip revision %d\n",
   1138       1.1     fvdl 		       ahd_name(ahd), rev);
   1139       1.1     fvdl 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, 0);
   1140       1.1     fvdl 		return (ENXIO);
   1141       1.1     fvdl 	}
   1142       1.1     fvdl 
   1143       1.1     fvdl 	ahd->channel = (pa->pa_function == 1) ? 'B' : 'A';
   1144       1.1     fvdl 	if (rev < ID_AIC7902_PCI_REV_B0) {
   1145       1.1     fvdl 		/*
   1146       1.1     fvdl 		 * Enable A series workarounds.
   1147       1.1     fvdl 		 */
   1148       1.1     fvdl 		ahd->bugs |= AHD_SENT_SCB_UPDATE_BUG|AHD_ABORT_LQI_BUG
   1149       1.1     fvdl 			  |  AHD_PKT_BITBUCKET_BUG|AHD_LONG_SETIMO_BUG
   1150       1.1     fvdl 			  |  AHD_NLQICRC_DELAYED_BUG|AHD_SCSIRST_BUG
   1151       1.1     fvdl 			  |  AHD_LQO_ATNO_BUG|AHD_AUTOFLUSH_BUG
   1152       1.1     fvdl 			  |  AHD_CLRLQO_AUTOCLR_BUG|AHD_PCIX_MMAPIO_BUG
   1153       1.1     fvdl 			  |  AHD_PCIX_CHIPRST_BUG|AHD_PCIX_SCBRAM_RD_BUG
   1154       1.1     fvdl 			  |  AHD_PKTIZED_STATUS_BUG|AHD_PKT_LUN_BUG
   1155       1.1     fvdl 			  |  AHD_MDFF_WSCBPTR_BUG|AHD_REG_SLOW_SETTLE_BUG
   1156       1.1     fvdl 			  |  AHD_SET_MODE_BUG|AHD_BUSFREEREV_BUG
   1157       1.4  thorpej 			  |  AHD_NONPACKFIFO_BUG|AHD_PACED_NEGTABLE_BUG
   1158       1.4  thorpej 			  |  AHD_FAINT_LED_BUG;
   1159       1.1     fvdl 
   1160       1.1     fvdl 
   1161       1.1     fvdl 		/*
   1162      1.13      wiz 		 * IO Cell parameter setup.
   1163       1.1     fvdl 		 */
   1164       1.1     fvdl 		AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
   1165       1.1     fvdl 
   1166       1.1     fvdl 		if ((ahd->flags & AHD_HP_BOARD) == 0)
   1167       1.1     fvdl 			AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVA);
   1168       1.1     fvdl 	} else {
   1169       1.1     fvdl 		u_int devconfig1;
   1170       1.1     fvdl 
   1171       1.1     fvdl 		ahd->features |= AHD_RTI|AHD_NEW_IOCELL_OPTS
   1172       1.1     fvdl 			      |  AHD_NEW_DFCNTRL_OPTS;
   1173       1.6  thorpej 		ahd->bugs |= AHD_LQOOVERRUN_BUG|AHD_EARLY_REQ_BUG;
   1174       1.6  thorpej 
   1175       1.6  thorpej 		/*
   1176       1.6  thorpej 		 * Some issues have been resolved in the 7901B.
   1177       1.6  thorpej 		 */
   1178       1.6  thorpej 		if ((ahd->features & AHD_MULTI_FUNC) != 0)
   1179       1.6  thorpej 			ahd->bugs |= AHD_INTCOLLISION_BUG|AHD_ABORT_LQI_BUG;
   1180       1.1     fvdl 
   1181       1.1     fvdl 		/*
   1182      1.13      wiz 		 * IO Cell parameter setup.
   1183       1.1     fvdl 		 */
   1184       1.1     fvdl 		AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
   1185       1.1     fvdl 		AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVB);
   1186       1.1     fvdl 		AHD_SET_AMPLITUDE(ahd, AHD_AMPLITUDE_DEF);
   1187       1.1     fvdl 
   1188       1.1     fvdl 		/*
   1189       1.1     fvdl 		 * Set the PREQDIS bit for H2B which disables some workaround
   1190       1.1     fvdl 		 * that doesn't work on regular PCI busses.
   1191       1.1     fvdl 		 * XXX - Find out exactly what this does from the hardware
   1192       1.1     fvdl 		 * 	 folks!
   1193       1.1     fvdl 		 */
   1194       1.1     fvdl 		devconfig1 = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG1);
   1195       1.1     fvdl 		pci_conf_write(pa->pa_pc, pa->pa_tag, DEVCONFIG1, devconfig1|PREQDIS);
   1196       1.1     fvdl 		devconfig1 = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG1);
   1197       1.1     fvdl 	}
   1198       1.1     fvdl 
   1199       1.1     fvdl 	return (0);
   1200       1.1     fvdl }
   1201