ahd_pci.c revision 1.9 1 1.9 thorpej /* $NetBSD: ahd_pci.c,v 1.9 2003/10/10 05:57:26 thorpej Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*
4 1.1 fvdl * Product specific probe and attach routines for:
5 1.1 fvdl * aic7901 and aic7902 SCSI controllers
6 1.1 fvdl *
7 1.1 fvdl * Copyright (c) 1994-2001 Justin T. Gibbs.
8 1.1 fvdl * Copyright (c) 2000-2002 Adaptec Inc.
9 1.1 fvdl * All rights reserved.
10 1.1 fvdl *
11 1.1 fvdl * Redistribution and use in source and binary forms, with or without
12 1.1 fvdl * modification, are permitted provided that the following conditions
13 1.1 fvdl * are met:
14 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
15 1.1 fvdl * notice, this list of conditions, and the following disclaimer,
16 1.1 fvdl * without modification.
17 1.1 fvdl * 2. Redistributions in binary form must reproduce at minimum a disclaimer
18 1.1 fvdl * substantially similar to the "NO WARRANTY" disclaimer below
19 1.1 fvdl * ("Disclaimer") and any redistribution must be conditioned upon
20 1.1 fvdl * including a substantially similar Disclaimer requirement for further
21 1.1 fvdl * binary redistribution.
22 1.1 fvdl * 3. Neither the names of the above-listed copyright holders nor the names
23 1.1 fvdl * of any contributors may be used to endorse or promote products derived
24 1.1 fvdl * from this software without specific prior written permission.
25 1.1 fvdl *
26 1.1 fvdl * Alternatively, this software may be distributed under the terms of the
27 1.1 fvdl * GNU General Public License ("GPL") version 2 as published by the Free
28 1.1 fvdl * Software Foundation.
29 1.1 fvdl *
30 1.1 fvdl * NO WARRANTY
31 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
32 1.1 fvdl * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
33 1.1 fvdl * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
34 1.1 fvdl * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
35 1.1 fvdl * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
36 1.1 fvdl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
37 1.1 fvdl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
38 1.1 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
39 1.1 fvdl * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
40 1.1 fvdl * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
41 1.1 fvdl * POSSIBILITY OF SUCH DAMAGES.
42 1.1 fvdl *
43 1.8 fvdl * Id: //depot/aic7xxx/aic7xxx/aic79xx_pci.c#80 $
44 1.1 fvdl *
45 1.8 fvdl * $FreeBSD: src/sys/dev/aic7xxx/aic79xx_pci.c,v 1.16 2003/06/28 04:39:49 gibbs Exp $
46 1.1 fvdl */
47 1.1 fvdl /*
48 1.1 fvdl * Ported from FreeBSD by Pascal Renauld, Network Storage Solutions, Inc. - April 2003
49 1.1 fvdl */
50 1.3 lukem
51 1.3 lukem #include <sys/cdefs.h>
52 1.9 thorpej __KERNEL_RCSID(0, "$NetBSD: ahd_pci.c,v 1.9 2003/10/10 05:57:26 thorpej Exp $");
53 1.1 fvdl
54 1.1 fvdl #define AHD_PCI_IOADDR PCI_MAPREG_START /* I/O Address */
55 1.1 fvdl #define AHD_PCI_MEMADDR (PCI_MAPREG_START + 4) /* Mem I/O Address */
56 1.1 fvdl
57 1.1 fvdl #include <dev/ic/aic79xx_osm.h>
58 1.1 fvdl #include <dev/ic/aic79xx_inline.h>
59 1.1 fvdl
60 1.1 fvdl static __inline uint64_t
61 1.1 fvdl ahd_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
62 1.1 fvdl {
63 1.1 fvdl uint64_t id;
64 1.1 fvdl
65 1.1 fvdl id = subvendor
66 1.1 fvdl | (subdevice << 16)
67 1.1 fvdl | ((uint64_t)vendor << 32)
68 1.1 fvdl | ((uint64_t)device << 48);
69 1.1 fvdl
70 1.1 fvdl return (id);
71 1.1 fvdl }
72 1.1 fvdl
73 1.1 fvdl #define ID_ALL_MASK 0xFFFFFFFFFFFFFFFFull
74 1.5 thorpej #define ID_ALL_IROC_MASK 0xFFFFFF7FFFFFFFFFull
75 1.1 fvdl #define ID_DEV_VENDOR_MASK 0xFFFFFFFF00000000ull
76 1.1 fvdl #define ID_9005_GENERIC_MASK 0xFFF0FFFF00000000ull
77 1.5 thorpej #define ID_9005_GENERIC_IROC_MASK 0xFFF0FF7F00000000ull
78 1.1 fvdl
79 1.1 fvdl #define ID_AIC7901 0x800F9005FFFF9005ull
80 1.5 thorpej #define ID_AHA_29320A 0x8000900500609005ull
81 1.5 thorpej #define ID_AHA_29320ALP 0x8017900500449005ull
82 1.5 thorpej
83 1.1 fvdl #define ID_AIC7901A 0x801E9005FFFF9005ull
84 1.5 thorpej #define ID_AHA_29320 0x8012900500429005ull
85 1.5 thorpej #define ID_AHA_29320B 0x8013900500439005ull
86 1.1 fvdl #define ID_AHA_29320LP 0x8014900500449005ull
87 1.1 fvdl
88 1.1 fvdl #define ID_AIC7902 0x801F9005FFFF9005ull
89 1.1 fvdl #define ID_AIC7902_B 0x801D9005FFFF9005ull
90 1.1 fvdl #define ID_AHA_39320 0x8010900500409005ull
91 1.5 thorpej #define ID_AHA_39320_B 0x8015900500409005ull
92 1.1 fvdl #define ID_AHA_39320A 0x8016900500409005ull
93 1.1 fvdl #define ID_AHA_39320D 0x8011900500419005ull
94 1.1 fvdl #define ID_AHA_39320D_B 0x801C900500419005ull
95 1.1 fvdl #define ID_AHA_39320D_HP 0x8011900500AC0E11ull
96 1.1 fvdl #define ID_AHA_39320D_B_HP 0x801C900500AC0E11ull
97 1.1 fvdl #define ID_AIC7902_PCI_REV_A4 0x3
98 1.1 fvdl #define ID_AIC7902_PCI_REV_B0 0x10
99 1.1 fvdl #define SUBID_HP 0x0E11
100 1.1 fvdl
101 1.1 fvdl #define DEVID_9005_TYPE(id) ((id) & 0xF)
102 1.1 fvdl #define DEVID_9005_TYPE_HBA 0x0 /* Standard Card */
103 1.1 fvdl #define DEVID_9005_TYPE_HBA_2EXT 0x1 /* 2 External Ports */
104 1.1 fvdl #define DEVID_9005_TYPE_IROC 0x8 /* Raid(0,1,10) Card */
105 1.1 fvdl #define DEVID_9005_TYPE_MB 0xF /* On Motherboard */
106 1.1 fvdl
107 1.1 fvdl #define DEVID_9005_MFUNC(id) ((id) & 0x10)
108 1.1 fvdl
109 1.1 fvdl #define DEVID_9005_PACKETIZED(id) ((id) & 0x8000)
110 1.1 fvdl
111 1.1 fvdl #define SUBID_9005_TYPE(id) ((id) & 0xF)
112 1.1 fvdl #define SUBID_9005_TYPE_HBA 0x0 /* Standard Card */
113 1.1 fvdl #define SUBID_9005_TYPE_MB 0xF /* On Motherboard */
114 1.1 fvdl
115 1.1 fvdl #define SUBID_9005_AUTOTERM(id) (((id) & 0x10) == 0)
116 1.1 fvdl
117 1.1 fvdl #define SUBID_9005_LEGACYCONN_FUNC(id) ((id) & 0x20)
118 1.1 fvdl
119 1.1 fvdl #define SUBID_9005_SEEPTYPE(id) ((id) & 0x0C0) >> 6)
120 1.1 fvdl #define SUBID_9005_SEEPTYPE_NONE 0x0
121 1.1 fvdl #define SUBID_9005_SEEPTYPE_4K 0x1
122 1.1 fvdl
123 1.5 thorpej static ahd_device_setup_t ahd_aic7901_setup;
124 1.1 fvdl static ahd_device_setup_t ahd_aic7901A_setup;
125 1.1 fvdl static ahd_device_setup_t ahd_aic7902_setup;
126 1.6 thorpej static ahd_device_setup_t ahd_aic790X_setup;
127 1.1 fvdl
128 1.1 fvdl struct ahd_pci_identity ahd_pci_ident_table [] =
129 1.1 fvdl {
130 1.5 thorpej /* aic7901 based controllers */
131 1.5 thorpej {
132 1.5 thorpej ID_AHA_29320A,
133 1.5 thorpej ID_ALL_MASK,
134 1.5 thorpej "Adaptec 29320A Ultra320 SCSI adapter",
135 1.5 thorpej ahd_aic7901_setup
136 1.5 thorpej },
137 1.5 thorpej {
138 1.5 thorpej ID_AHA_29320ALP,
139 1.5 thorpej ID_ALL_MASK,
140 1.5 thorpej "Adaptec 29320ALP Ultra320 SCSI adapter",
141 1.5 thorpej ahd_aic7901_setup
142 1.5 thorpej },
143 1.1 fvdl /* aic7901A based controllers */
144 1.1 fvdl {
145 1.5 thorpej ID_AHA_29320,
146 1.5 thorpej ID_ALL_MASK,
147 1.5 thorpej "Adaptec 29320 Ultra320 SCSI adapter",
148 1.5 thorpej ahd_aic7901A_setup
149 1.5 thorpej },
150 1.5 thorpej {
151 1.5 thorpej ID_AHA_29320B,
152 1.1 fvdl ID_ALL_MASK,
153 1.5 thorpej "Adaptec 29320B Ultra320 SCSI adapter",
154 1.1 fvdl ahd_aic7901A_setup
155 1.1 fvdl },
156 1.1 fvdl {
157 1.5 thorpej ID_AHA_29320LP,
158 1.1 fvdl ID_ALL_MASK,
159 1.5 thorpej "Adaptec 29320LP Ultra320 SCSI adapter",
160 1.1 fvdl ahd_aic7901A_setup
161 1.1 fvdl },
162 1.1 fvdl /* aic7902 based controllers */
163 1.1 fvdl {
164 1.1 fvdl ID_AHA_39320,
165 1.1 fvdl ID_ALL_MASK,
166 1.1 fvdl "Adaptec 39320 Ultra320 SCSI adapter",
167 1.1 fvdl ahd_aic7902_setup
168 1.1 fvdl },
169 1.1 fvdl {
170 1.5 thorpej ID_AHA_39320_B,
171 1.5 thorpej ID_ALL_MASK,
172 1.5 thorpej "Adaptec 39320 Ultra320 SCSI adapter",
173 1.5 thorpej ahd_aic7902_setup
174 1.5 thorpej },
175 1.5 thorpej {
176 1.1 fvdl ID_AHA_39320A,
177 1.1 fvdl ID_ALL_MASK,
178 1.1 fvdl "Adaptec 39320A Ultra320 SCSI adapter",
179 1.1 fvdl ahd_aic7902_setup
180 1.1 fvdl },
181 1.1 fvdl {
182 1.1 fvdl ID_AHA_39320D,
183 1.1 fvdl ID_ALL_MASK,
184 1.1 fvdl "Adaptec 39320D Ultra320 SCSI adapter",
185 1.1 fvdl ahd_aic7902_setup
186 1.1 fvdl },
187 1.1 fvdl {
188 1.1 fvdl ID_AHA_39320D_HP,
189 1.1 fvdl ID_ALL_MASK,
190 1.1 fvdl "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
191 1.1 fvdl ahd_aic7902_setup
192 1.1 fvdl },
193 1.1 fvdl {
194 1.1 fvdl ID_AHA_39320D_B,
195 1.1 fvdl ID_ALL_MASK,
196 1.1 fvdl "Adaptec 39320D Ultra320 SCSI adapter",
197 1.1 fvdl ahd_aic7902_setup
198 1.1 fvdl },
199 1.1 fvdl {
200 1.1 fvdl ID_AHA_39320D_B_HP,
201 1.1 fvdl ID_ALL_MASK,
202 1.1 fvdl "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
203 1.1 fvdl ahd_aic7902_setup
204 1.1 fvdl },
205 1.1 fvdl {
206 1.1 fvdl ID_AHA_29320,
207 1.1 fvdl ID_ALL_MASK,
208 1.1 fvdl "Adaptec 29320 Ultra320 SCSI adapter",
209 1.1 fvdl ahd_aic7902_setup
210 1.1 fvdl },
211 1.1 fvdl {
212 1.1 fvdl ID_AHA_29320B,
213 1.1 fvdl ID_ALL_MASK,
214 1.1 fvdl "Adaptec 29320B Ultra320 SCSI adapter",
215 1.1 fvdl ahd_aic7902_setup
216 1.1 fvdl },
217 1.1 fvdl /* Generic chip probes for devices we don't know 'exactly' */
218 1.1 fvdl {
219 1.5 thorpej ID_AIC7901 & ID_DEV_VENDOR_MASK,
220 1.5 thorpej ID_DEV_VENDOR_MASK,
221 1.5 thorpej "Adaptec AIC7901 Ultra320 SCSI adapter",
222 1.5 thorpej ahd_aic7901_setup
223 1.5 thorpej },
224 1.5 thorpej {
225 1.1 fvdl ID_AIC7901A & ID_DEV_VENDOR_MASK,
226 1.1 fvdl ID_DEV_VENDOR_MASK,
227 1.1 fvdl "Adaptec AIC7901A Ultra320 SCSI adapter",
228 1.1 fvdl ahd_aic7901A_setup
229 1.1 fvdl },
230 1.1 fvdl {
231 1.1 fvdl ID_AIC7902 & ID_9005_GENERIC_MASK,
232 1.1 fvdl ID_9005_GENERIC_MASK,
233 1.1 fvdl "Adaptec AIC7902 Ultra320 SCSI adapter",
234 1.1 fvdl ahd_aic7902_setup
235 1.1 fvdl }
236 1.1 fvdl };
237 1.1 fvdl
238 1.1 fvdl const u_int ahd_num_pci_devs = NUM_ELEMENTS(ahd_pci_ident_table);
239 1.1 fvdl
240 1.1 fvdl #define DEVCONFIG 0x40
241 1.1 fvdl #define PCIXINITPAT 0x0000E000ul
242 1.1 fvdl #define PCIXINIT_PCI33_66 0x0000E000ul
243 1.1 fvdl #define PCIXINIT_PCIX50_66 0x0000C000ul
244 1.1 fvdl #define PCIXINIT_PCIX66_100 0x0000A000ul
245 1.1 fvdl #define PCIXINIT_PCIX100_133 0x00008000ul
246 1.1 fvdl #define PCI_BUS_MODES_INDEX(devconfig) \
247 1.1 fvdl (((devconfig) & PCIXINITPAT) >> 13)
248 1.1 fvdl
249 1.1 fvdl static const char *pci_bus_modes[] =
250 1.1 fvdl {
251 1.1 fvdl "PCI bus mode unknown",
252 1.1 fvdl "PCI bus mode unknown",
253 1.1 fvdl "PCI bus mode unknown",
254 1.1 fvdl "PCI bus mode unknown",
255 1.1 fvdl "PCI-X 101-133Mhz",
256 1.1 fvdl "PCI-X 67-100Mhz",
257 1.1 fvdl "PCI-X 50-66Mhz",
258 1.1 fvdl "PCI 33 or 66Mhz"
259 1.1 fvdl };
260 1.1 fvdl
261 1.1 fvdl #define TESTMODE 0x00000800ul
262 1.1 fvdl #define IRDY_RST 0x00000200ul
263 1.1 fvdl #define FRAME_RST 0x00000100ul
264 1.1 fvdl #define PCI64BIT 0x00000080ul
265 1.1 fvdl #define MRDCEN 0x00000040ul
266 1.1 fvdl #define ENDIANSEL 0x00000020ul
267 1.1 fvdl #define MIXQWENDIANEN 0x00000008ul
268 1.1 fvdl #define DACEN 0x00000004ul
269 1.1 fvdl #define STPWLEVEL 0x00000002ul
270 1.1 fvdl #define QWENDIANSEL 0x00000001ul
271 1.1 fvdl
272 1.1 fvdl #define DEVCONFIG1 0x44
273 1.1 fvdl #define PREQDIS 0x01
274 1.1 fvdl
275 1.1 fvdl #define LATTIME 0x0000ff00ul
276 1.1 fvdl
277 1.1 fvdl int ahd_pci_probe __P((struct device *, struct cfdata *, void *));
278 1.1 fvdl void ahd_pci_attach __P((struct device *, struct device *, void *));
279 1.1 fvdl
280 1.1 fvdl CFATTACH_DECL(ahd_pci, sizeof(struct ahd_softc),
281 1.1 fvdl ahd_pci_probe, ahd_pci_attach, NULL, NULL);
282 1.1 fvdl
283 1.1 fvdl static int ahd_check_extport(struct ahd_softc *ahd);
284 1.1 fvdl static void ahd_configure_termination(struct ahd_softc *ahd,
285 1.1 fvdl u_int adapter_control);
286 1.1 fvdl static void ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat);
287 1.1 fvdl
288 1.1 fvdl const struct ahd_pci_identity *
289 1.1 fvdl ahd_find_pci_device(id, subid)
290 1.1 fvdl pcireg_t id, subid;
291 1.1 fvdl {
292 1.1 fvdl u_int64_t full_id;
293 1.1 fvdl const struct ahd_pci_identity *entry;
294 1.1 fvdl u_int i;
295 1.1 fvdl
296 1.1 fvdl full_id = ahd_compose_id(PCI_PRODUCT(id), PCI_VENDOR(id),
297 1.1 fvdl PCI_PRODUCT(subid), PCI_VENDOR(subid));
298 1.1 fvdl
299 1.1 fvdl for (i = 0; i < ahd_num_pci_devs; i++) {
300 1.1 fvdl entry = &ahd_pci_ident_table[i];
301 1.1 fvdl if (entry->full_id == (full_id & entry->id_mask))
302 1.1 fvdl return (entry);
303 1.1 fvdl }
304 1.1 fvdl return (NULL);
305 1.1 fvdl }
306 1.1 fvdl
307 1.1 fvdl int
308 1.1 fvdl ahd_pci_probe(parent, match, aux)
309 1.1 fvdl struct device *parent;
310 1.1 fvdl struct cfdata *match;
311 1.1 fvdl void *aux;
312 1.1 fvdl {
313 1.1 fvdl struct pci_attach_args *pa = aux;
314 1.1 fvdl const struct ahd_pci_identity *entry;
315 1.1 fvdl pcireg_t subid;
316 1.1 fvdl
317 1.1 fvdl subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
318 1.1 fvdl entry = ahd_find_pci_device(pa->pa_id, subid);
319 1.1 fvdl return entry != NULL ? 1 : 0;
320 1.1 fvdl }
321 1.1 fvdl
322 1.1 fvdl void
323 1.1 fvdl ahd_pci_attach(parent, self, aux)
324 1.1 fvdl struct device *parent, *self;
325 1.1 fvdl void *aux;
326 1.1 fvdl {
327 1.1 fvdl struct pci_attach_args *pa = aux;
328 1.1 fvdl struct ahd_softc *ahd = (void *)self;
329 1.1 fvdl
330 1.1 fvdl const struct ahd_pci_identity *entry;
331 1.1 fvdl
332 1.1 fvdl uint32_t devconfig;
333 1.1 fvdl pcireg_t command;
334 1.1 fvdl int error;
335 1.1 fvdl pcireg_t subid;
336 1.1 fvdl uint16_t subvendor;
337 1.1 fvdl int pci_pwrmgmt_cap_reg;
338 1.1 fvdl int pci_pwrmgmt_csr_reg;
339 1.1 fvdl pcireg_t reg;
340 1.1 fvdl int ioh_valid, ioh2_valid, memh_valid;
341 1.1 fvdl pcireg_t memtype;
342 1.1 fvdl pci_intr_handle_t ih;
343 1.1 fvdl const char *intrstr;
344 1.1 fvdl struct ahd_pci_busdata *bd;
345 1.1 fvdl
346 1.1 fvdl ahd_set_name(ahd, ahd->sc_dev.dv_xname);
347 1.1 fvdl ahd->parent_dmat = pa->pa_dmat;
348 1.1 fvdl
349 1.1 fvdl command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
350 1.1 fvdl subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
351 1.1 fvdl entry = ahd_find_pci_device(pa->pa_id, subid);
352 1.1 fvdl if (entry == NULL)
353 1.1 fvdl return;
354 1.1 fvdl
355 1.1 fvdl /* Keep information about the PCI bus */
356 1.1 fvdl bd = malloc(sizeof (struct ahd_pci_busdata), M_DEVBUF, M_NOWAIT);
357 1.1 fvdl if (bd == NULL) {
358 1.1 fvdl printf("%s: unable to allocate bus-specific data\n", ahd_name(ahd));
359 1.1 fvdl return;
360 1.1 fvdl }
361 1.1 fvdl memset(bd, 0, sizeof(struct ahd_pci_busdata));
362 1.1 fvdl
363 1.1 fvdl bd->pc = pa->pa_pc;
364 1.1 fvdl bd->tag = pa->pa_tag;
365 1.1 fvdl bd->func = pa->pa_function;
366 1.1 fvdl bd->dev = pa->pa_device;
367 1.1 fvdl
368 1.1 fvdl ahd->bus_data = bd;
369 1.1 fvdl
370 1.1 fvdl ahd->description = entry->name;
371 1.1 fvdl
372 1.1 fvdl ahd->seep_config = malloc(sizeof(*ahd->seep_config),
373 1.1 fvdl M_DEVBUF, M_NOWAIT);
374 1.1 fvdl if (ahd->seep_config == NULL) {
375 1.1 fvdl printf("%s: cannot malloc seep_config!\n", ahd_name(ahd));
376 1.1 fvdl return;
377 1.1 fvdl }
378 1.1 fvdl memset(ahd->seep_config, 0, sizeof(*ahd->seep_config));
379 1.1 fvdl
380 1.1 fvdl LIST_INIT(&ahd->pending_scbs);
381 1.1 fvdl ahd_timer_init(&ahd->reset_timer);
382 1.1 fvdl ahd_timer_init(&ahd->stat_timer);
383 1.2 wiz ahd->int_coalescing_timer = AHD_INT_COALESCING_TIMER_DEFAULT;
384 1.2 wiz ahd->int_coalescing_maxcmds = AHD_INT_COALESCING_MAXCMDS_DEFAULT;
385 1.2 wiz ahd->int_coalescing_mincmds = AHD_INT_COALESCING_MINCMDS_DEFAULT;
386 1.2 wiz ahd->int_coalescing_threshold = AHD_INT_COALESCING_THRESHOLD_DEFAULT;
387 1.2 wiz ahd->int_coalescing_stop_threshold = AHD_INT_COALESCING_STOP_THRESHOLD_DEFAULT;
388 1.1 fvdl
389 1.1 fvdl if (ahd_platform_alloc(ahd, NULL) != 0) {
390 1.1 fvdl ahd_free(ahd);
391 1.1 fvdl return;
392 1.1 fvdl }
393 1.1 fvdl
394 1.1 fvdl /*
395 1.1 fvdl * Record if this is an HP board.
396 1.1 fvdl */
397 1.1 fvdl subvendor = PCI_VENDOR(subid);
398 1.1 fvdl if (subvendor == SUBID_HP)
399 1.1 fvdl ahd->flags |= AHD_HP_BOARD;
400 1.1 fvdl
401 1.1 fvdl error = entry->setup(ahd, pa);
402 1.1 fvdl if (error != 0)
403 1.1 fvdl return;
404 1.1 fvdl
405 1.1 fvdl devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
406 1.8 fvdl if ((devconfig & PCIXINITPAT) == PCIXINIT_PCI33_66) {
407 1.1 fvdl ahd->chip |= AHD_PCI;
408 1.1 fvdl /* Disable PCIX workarounds when running in PCI mode. */
409 1.1 fvdl ahd->bugs &= ~AHD_PCIX_BUG_MASK;
410 1.1 fvdl } else {
411 1.1 fvdl ahd->chip |= AHD_PCIX;
412 1.1 fvdl }
413 1.1 fvdl ahd->bus_description = pci_bus_modes[PCI_BUS_MODES_INDEX(devconfig)];
414 1.1 fvdl
415 1.1 fvdl memh_valid = ioh_valid = ioh2_valid = 0;
416 1.1 fvdl
417 1.1 fvdl if (!pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PCIX,
418 1.1 fvdl &bd->pcix_off, NULL)) {
419 1.1 fvdl if (ahd->chip & AHD_PCIX)
420 1.1 fvdl printf("%s: warning: can't find PCI-X capability\n",
421 1.1 fvdl ahd->sc_dev.dv_xname);
422 1.1 fvdl ahd->chip &= ~AHD_PCIX;
423 1.1 fvdl ahd->chip |= AHD_PCI;
424 1.1 fvdl ahd->bugs &= ~AHD_PCIX_BUG_MASK;
425 1.1 fvdl }
426 1.1 fvdl
427 1.1 fvdl /*
428 1.1 fvdl * Map PCI Registers
429 1.1 fvdl */
430 1.9 thorpej if ((ahd->bugs & AHD_PCIX_MMAPIO_BUG) == 0) {
431 1.9 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
432 1.9 thorpej AHD_PCI_MEMADDR);
433 1.1 fvdl switch (memtype) {
434 1.1 fvdl case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
435 1.1 fvdl case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
436 1.1 fvdl memh_valid = (pci_mapreg_map(pa, AHD_PCI_MEMADDR,
437 1.1 fvdl memtype, 0, &ahd->tags[0],
438 1.9 thorpej &ahd->bshs[0],
439 1.9 thorpej NULL, NULL) == 0);
440 1.9 thorpej if (memh_valid) {
441 1.9 thorpej ahd->tags[1] = ahd->tags[0];
442 1.9 thorpej bus_space_subregion(ahd->tags[0], ahd->bshs[0],
443 1.9 thorpej /*offset*/0x100,
444 1.9 thorpej /*size*/0x100,
445 1.9 thorpej &ahd->bshs[1]);
446 1.9 thorpej }
447 1.1 fvdl break;
448 1.1 fvdl default:
449 1.9 thorpej memh_valid = 0;
450 1.9 thorpej printf("%s: unknown memory type: 0x%x\n",
451 1.9 thorpej ahd_name(ahd), memtype);
452 1.9 thorpej break;
453 1.1 fvdl }
454 1.1 fvdl
455 1.1 fvdl if (memh_valid) {
456 1.1 fvdl command &= ~PCI_COMMAND_IO_ENABLE;
457 1.9 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
458 1.9 thorpej PCI_COMMAND_STATUS_REG, command);
459 1.1 fvdl }
460 1.1 fvdl #ifdef AHD_DEBUG
461 1.9 thorpej printf("%s: doing memory mapping tag0 0x%x, tag1 0x%x, "
462 1.9 thorpej "shs0 0x%lx, shs1 0x%lx\n",
463 1.9 thorpej ahd_name(ahd), ahd->tags[0], ahd->tags[1],
464 1.9 thorpej ahd->bshs[0], ahd->bshs[1]);
465 1.1 fvdl #endif
466 1.1 fvdl }
467 1.1 fvdl
468 1.9 thorpej if (command & PCI_COMMAND_IO_ENABLE) {
469 1.1 fvdl /* First BAR */
470 1.1 fvdl ioh_valid = (pci_mapreg_map(pa, AHD_PCI_IOADDR,
471 1.9 thorpej PCI_MAPREG_TYPE_IO, 0,
472 1.9 thorpej &ahd->tags[0], &ahd->bshs[0],
473 1.9 thorpej NULL, NULL) == 0);
474 1.1 fvdl
475 1.1 fvdl /* 2nd BAR */
476 1.1 fvdl ioh2_valid = (pci_mapreg_map(pa, AHD_PCI_IOADDR1,
477 1.9 thorpej PCI_MAPREG_TYPE_IO, 0,
478 1.9 thorpej &ahd->tags[1], &ahd->bshs[1],
479 1.9 thorpej NULL, NULL) == 0);
480 1.1 fvdl
481 1.1 fvdl if (ioh_valid && ioh2_valid) {
482 1.9 thorpej KASSERT(memh_valid == 0);
483 1.1 fvdl command &= ~PCI_COMMAND_MEM_ENABLE;
484 1.9 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
485 1.9 thorpej PCI_COMMAND_STATUS_REG, command);
486 1.1 fvdl }
487 1.1 fvdl #ifdef AHD_DEBUG
488 1.9 thorpej printf("%s: doing io mapping tag0 0x%x, tag1 0x%x, "
489 1.9 thorpej "shs0 0x%lx, shs1 0x%lx\n", ahd_name(ahd), ahd->tags[0],
490 1.9 thorpej ahd->tags[1], ahd->bshs[0], ahd->bshs[1]);
491 1.1 fvdl #endif
492 1.1 fvdl
493 1.1 fvdl }
494 1.1 fvdl
495 1.9 thorpej if (memh_valid == 0 && (ioh_valid == 0 || ioh2_valid == 0)) {
496 1.9 thorpej printf("%s: unable to map registers\n", ahd_name(ahd));
497 1.1 fvdl return;
498 1.1 fvdl }
499 1.1 fvdl
500 1.1 fvdl printf("\n");
501 1.1 fvdl
502 1.1 fvdl /*
503 1.1 fvdl * Set Power State D0.
504 1.1 fvdl */
505 1.1 fvdl if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
506 1.1 fvdl &pci_pwrmgmt_cap_reg, 0)) {
507 1.1 fvdl
508 1.1 fvdl pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + 4;
509 1.1 fvdl reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
510 1.1 fvdl pci_pwrmgmt_csr_reg);
511 1.1 fvdl if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
512 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
513 1.1 fvdl (reg & ~PCI_PMCSR_STATE_MASK) |
514 1.1 fvdl PCI_PMCSR_STATE_D0);
515 1.1 fvdl }
516 1.1 fvdl }
517 1.1 fvdl
518 1.1 fvdl /*
519 1.1 fvdl * Should we bother disabling 39Bit addressing
520 1.1 fvdl * based on installed memory?
521 1.1 fvdl */
522 1.1 fvdl if (sizeof(bus_addr_t) > 4)
523 1.1 fvdl ahd->flags |= AHD_39BIT_ADDRESSING;
524 1.1 fvdl
525 1.1 fvdl /*
526 1.1 fvdl * If we need to support high memory, enable dual
527 1.1 fvdl * address cycles. This bit must be set to enable
528 1.1 fvdl * high address bit generation even if we are on a
529 1.1 fvdl * 64bit bus (PCI64BIT set in devconfig).
530 1.1 fvdl */
531 1.1 fvdl if ((ahd->flags & (AHD_39BIT_ADDRESSING|AHD_64BIT_ADDRESSING)) != 0) {
532 1.1 fvdl uint32_t devconfig;
533 1.1 fvdl
534 1.1 fvdl printf("%s: Enabling 39Bit Addressing\n", ahd_name(ahd));
535 1.1 fvdl devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
536 1.1 fvdl devconfig |= DACEN;
537 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, DEVCONFIG, devconfig);
538 1.1 fvdl }
539 1.1 fvdl
540 1.1 fvdl /* Ensure busmastering is enabled */
541 1.1 fvdl reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
542 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
543 1.1 fvdl reg | PCI_COMMAND_MASTER_ENABLE);
544 1.1 fvdl
545 1.1 fvdl ahd_softc_init(ahd);
546 1.1 fvdl
547 1.1 fvdl /*
548 1.1 fvdl * Map the interrupt routines
549 1.1 fvdl */
550 1.1 fvdl ahd->bus_intr = ahd_pci_intr;
551 1.1 fvdl
552 1.1 fvdl if (pci_intr_map(pa, &ih)) {
553 1.1 fvdl printf("%s: couldn't map interrupt\n", ahd_name(ahd));
554 1.1 fvdl ahd_free(ahd);
555 1.1 fvdl return;
556 1.1 fvdl }
557 1.1 fvdl intrstr = pci_intr_string(pa->pa_pc, ih);
558 1.1 fvdl ahd->ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO, ahd_intr, ahd);
559 1.1 fvdl if (ahd->ih == NULL) {
560 1.1 fvdl printf("%s: couldn't establish interrupt",
561 1.1 fvdl ahd_name(ahd));
562 1.1 fvdl if (intrstr != NULL)
563 1.1 fvdl printf(" at %s", intrstr);
564 1.1 fvdl printf("\n");
565 1.1 fvdl ahd_free(ahd);
566 1.1 fvdl return;
567 1.1 fvdl }
568 1.1 fvdl if (intrstr != NULL)
569 1.1 fvdl printf("%s: interrupting at %s\n", ahd_name(ahd),
570 1.1 fvdl intrstr);
571 1.1 fvdl
572 1.1 fvdl /* Get the size of the cache */
573 1.1 fvdl ahd->pci_cachesize = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
574 1.1 fvdl ahd->pci_cachesize *= 4;
575 1.1 fvdl
576 1.1 fvdl ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
577 1.1 fvdl /* See if we have a SEEPROM and perform auto-term */
578 1.1 fvdl error = ahd_check_extport(ahd);
579 1.1 fvdl if (error != 0)
580 1.1 fvdl return;
581 1.1 fvdl
582 1.1 fvdl /* Core initialization */
583 1.1 fvdl error = ahd_init(ahd);
584 1.1 fvdl if (error != 0)
585 1.1 fvdl return;
586 1.1 fvdl
587 1.1 fvdl /*
588 1.1 fvdl * Link this softc in with all other ahd instances.
589 1.1 fvdl */
590 1.1 fvdl ahd_attach(ahd);
591 1.1 fvdl }
592 1.1 fvdl
593 1.1 fvdl
594 1.1 fvdl /*
595 1.1 fvdl * Check the external port logic for a serial eeprom
596 1.1 fvdl * and termination/cable detection contrls.
597 1.1 fvdl */
598 1.1 fvdl static int
599 1.1 fvdl ahd_check_extport(struct ahd_softc *ahd)
600 1.1 fvdl {
601 1.4 thorpej struct vpd_config vpd;
602 1.1 fvdl struct seeprom_config *sc;
603 1.1 fvdl u_int adapter_control;
604 1.1 fvdl int have_seeprom;
605 1.1 fvdl int error;
606 1.1 fvdl
607 1.1 fvdl sc = ahd->seep_config;
608 1.1 fvdl have_seeprom = ahd_acquire_seeprom(ahd);
609 1.1 fvdl if (have_seeprom) {
610 1.1 fvdl u_int start_addr;
611 1.4 thorpej
612 1.4 thorpej /*
613 1.4 thorpej * Fetch VPD for this function and parse it.
614 1.4 thorpej */
615 1.4 thorpej #ifdef AHD_DEBUG
616 1.4 thorpej printf("%s: Reading VPD from SEEPROM...",
617 1.4 thorpej ahd_name(ahd));
618 1.4 thorpej #endif
619 1.4 thorpej /* Address is always in units of 16bit words */
620 1.4 thorpej start_addr = ((2 * sizeof(*sc))
621 1.4 thorpej + (sizeof(vpd) * (ahd->channel - 'A'))) / 2;
622 1.4 thorpej
623 1.4 thorpej error = ahd_read_seeprom(ahd, (uint16_t *)&vpd,
624 1.4 thorpej start_addr, sizeof(vpd)/2,
625 1.4 thorpej /*bytestream*/TRUE);
626 1.4 thorpej if (error == 0)
627 1.4 thorpej error = ahd_parse_vpddata(ahd, &vpd);
628 1.4 thorpej #ifdef AHD_DEBUG
629 1.4 thorpej printf("%s: VPD parsing %s\n",
630 1.4 thorpej ahd_name(ahd),
631 1.4 thorpej error == 0 ? "successful" : "failed");
632 1.4 thorpej #endif
633 1.4 thorpej
634 1.1 fvdl #ifdef AHD_DEBUG
635 1.1 fvdl printf("%s: Reading SEEPROM...", ahd_name(ahd));
636 1.1 fvdl #endif
637 1.1 fvdl
638 1.1 fvdl /* Address is always in units of 16bit words */
639 1.1 fvdl start_addr = (sizeof(*sc) / 2) * (ahd->channel - 'A');
640 1.1 fvdl
641 1.1 fvdl error = ahd_read_seeprom(ahd, (uint16_t *)sc,
642 1.4 thorpej start_addr, sizeof(*sc)/2,
643 1.4 thorpej /*bytestream*/FALSE);
644 1.1 fvdl
645 1.1 fvdl if (error != 0) {
646 1.1 fvdl #ifdef AHD_DEBUG
647 1.1 fvdl printf("Unable to read SEEPROM\n");
648 1.1 fvdl #endif
649 1.1 fvdl have_seeprom = 0;
650 1.1 fvdl } else {
651 1.1 fvdl have_seeprom = ahd_verify_cksum(sc);
652 1.1 fvdl #ifdef AHD_DEBUG
653 1.1 fvdl if (have_seeprom == 0)
654 1.1 fvdl printf ("checksum error\n");
655 1.1 fvdl else
656 1.1 fvdl printf ("done.\n");
657 1.1 fvdl #endif
658 1.1 fvdl }
659 1.1 fvdl ahd_release_seeprom(ahd);
660 1.1 fvdl }
661 1.1 fvdl
662 1.1 fvdl if (!have_seeprom) {
663 1.1 fvdl u_int nvram_scb;
664 1.1 fvdl
665 1.1 fvdl /*
666 1.1 fvdl * Pull scratch ram settings and treat them as
667 1.1 fvdl * if they are the contents of an seeprom if
668 1.1 fvdl * the 'ADPT', 'BIOS', or 'ASPI' signature is found
669 1.1 fvdl * in SCB 0xFF. We manually compose the data as 16bit
670 1.1 fvdl * values to avoid endian issues.
671 1.1 fvdl */
672 1.1 fvdl ahd_set_scbptr(ahd, 0xFF);
673 1.1 fvdl nvram_scb = ahd_inb_scbram(ahd, SCB_BASE + NVRAM_SCB_OFFSET);
674 1.1 fvdl if (nvram_scb != 0xFF
675 1.1 fvdl && ((ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
676 1.1 fvdl && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'D'
677 1.1 fvdl && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
678 1.1 fvdl && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'T')
679 1.1 fvdl || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'B'
680 1.1 fvdl && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'I'
681 1.1 fvdl && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'O'
682 1.1 fvdl && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'S')
683 1.1 fvdl || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
684 1.1 fvdl && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'S'
685 1.1 fvdl && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
686 1.1 fvdl && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'I'))) {
687 1.1 fvdl uint16_t *sc_data;
688 1.1 fvdl int i;
689 1.1 fvdl
690 1.1 fvdl ahd_set_scbptr(ahd, nvram_scb);
691 1.1 fvdl sc_data = (uint16_t *)sc;
692 1.1 fvdl for (i = 0; i < 64; i += 2)
693 1.1 fvdl *sc_data++ = ahd_inw_scbram(ahd, SCB_BASE+i);
694 1.1 fvdl have_seeprom = ahd_verify_cksum(sc);
695 1.1 fvdl if (have_seeprom)
696 1.1 fvdl ahd->flags |= AHD_SCB_CONFIG_USED;
697 1.1 fvdl }
698 1.1 fvdl }
699 1.1 fvdl
700 1.1 fvdl #ifdef AHD_DEBUG
701 1.1 fvdl if ((have_seeprom != 0) && (ahd_debug & AHD_DUMP_SEEPROM) != 0) {
702 1.4 thorpej uint16_t *sc_data;
703 1.4 thorpej int i;
704 1.1 fvdl
705 1.1 fvdl printf("%s: Seeprom Contents:", ahd_name(ahd));
706 1.4 thorpej sc_data = (uint16_t *)sc;
707 1.1 fvdl for (i = 0; i < (sizeof(*sc)); i += 2)
708 1.4 thorpej printf("\n\t0x%.4x", sc_data[i]);
709 1.1 fvdl printf("\n");
710 1.1 fvdl }
711 1.1 fvdl #endif
712 1.1 fvdl
713 1.1 fvdl if (!have_seeprom) {
714 1.1 fvdl printf("%s: No SEEPROM available.\n", ahd_name(ahd));
715 1.1 fvdl ahd->flags |= AHD_USEDEFAULTS;
716 1.1 fvdl error = ahd_default_config(ahd);
717 1.1 fvdl adapter_control = CFAUTOTERM|CFSEAUTOTERM;
718 1.1 fvdl free(ahd->seep_config, M_DEVBUF);
719 1.1 fvdl ahd->seep_config = NULL;
720 1.1 fvdl } else {
721 1.1 fvdl error = ahd_parse_cfgdata(ahd, sc);
722 1.1 fvdl adapter_control = sc->adapter_control;
723 1.1 fvdl }
724 1.1 fvdl if (error != 0)
725 1.1 fvdl return (error);
726 1.1 fvdl
727 1.1 fvdl ahd_configure_termination(ahd, adapter_control);
728 1.1 fvdl
729 1.1 fvdl return (0);
730 1.1 fvdl }
731 1.1 fvdl
732 1.1 fvdl static void
733 1.1 fvdl ahd_configure_termination(struct ahd_softc *ahd, u_int adapter_control)
734 1.1 fvdl {
735 1.1 fvdl int error;
736 1.1 fvdl u_int sxfrctl1;
737 1.1 fvdl uint8_t termctl;
738 1.1 fvdl uint32_t devconfig;
739 1.1 fvdl struct ahd_pci_busdata *bd = ahd->bus_data;
740 1.1 fvdl
741 1.1 fvdl devconfig = pci_conf_read(bd->pc, bd->tag, DEVCONFIG);
742 1.1 fvdl devconfig &= ~STPWLEVEL;
743 1.1 fvdl if ((ahd->flags & AHD_STPWLEVEL_A) != 0)
744 1.1 fvdl devconfig |= STPWLEVEL;
745 1.1 fvdl #ifdef AHD_DEBUG
746 1.1 fvdl printf("%s: STPWLEVEL is %s\n",
747 1.1 fvdl ahd_name(ahd), (devconfig & STPWLEVEL) ? "on" : "off");
748 1.1 fvdl #endif
749 1.1 fvdl pci_conf_write(bd->pc, bd->tag, DEVCONFIG, devconfig);
750 1.1 fvdl
751 1.1 fvdl /* Make sure current sensing is off. */
752 1.1 fvdl if ((ahd->flags & AHD_CURRENT_SENSING) != 0) {
753 1.1 fvdl (void)ahd_write_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, 0);
754 1.1 fvdl }
755 1.1 fvdl
756 1.1 fvdl /*
757 1.1 fvdl * Read to sense. Write to set.
758 1.1 fvdl */
759 1.1 fvdl error = ahd_read_flexport(ahd, FLXADDR_TERMCTL, &termctl);
760 1.1 fvdl if ((adapter_control & CFAUTOTERM) == 0) {
761 1.7 fvdl if (bootverbose)
762 1.7 fvdl printf("%s: Manual Primary Termination\n",
763 1.7 fvdl ahd_name(ahd));
764 1.1 fvdl termctl &= ~(FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH);
765 1.1 fvdl if ((adapter_control & CFSTERM) != 0)
766 1.1 fvdl termctl |= FLX_TERMCTL_ENPRILOW;
767 1.1 fvdl if ((adapter_control & CFWSTERM) != 0)
768 1.1 fvdl termctl |= FLX_TERMCTL_ENPRIHIGH;
769 1.1 fvdl } else if (error != 0) {
770 1.7 fvdl if (bootverbose)
771 1.7 fvdl printf("%s: Primary Auto-Term Sensing failed! "
772 1.7 fvdl "Using Defaults.\n", ahd_name(ahd));
773 1.1 fvdl termctl = FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH;
774 1.1 fvdl }
775 1.1 fvdl
776 1.1 fvdl if ((adapter_control & CFSEAUTOTERM) == 0) {
777 1.7 fvdl if (bootverbose)
778 1.7 fvdl printf("%s: Manual Secondary Termination\n",
779 1.7 fvdl ahd_name(ahd));
780 1.1 fvdl termctl &= ~(FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH);
781 1.1 fvdl if ((adapter_control & CFSELOWTERM) != 0)
782 1.1 fvdl termctl |= FLX_TERMCTL_ENSECLOW;
783 1.1 fvdl if ((adapter_control & CFSEHIGHTERM) != 0)
784 1.1 fvdl termctl |= FLX_TERMCTL_ENSECHIGH;
785 1.1 fvdl } else if (error != 0) {
786 1.7 fvdl if (bootverbose)
787 1.7 fvdl printf("%s: Secondary Auto-Term Sensing failed! "
788 1.7 fvdl "Using Defaults.\n", ahd_name(ahd));
789 1.1 fvdl termctl |= FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH;
790 1.1 fvdl }
791 1.1 fvdl
792 1.1 fvdl /*
793 1.1 fvdl * Now set the termination based on what we found.
794 1.1 fvdl */
795 1.1 fvdl sxfrctl1 = ahd_inb(ahd, SXFRCTL1) & ~STPWEN;
796 1.1 fvdl if ((termctl & FLX_TERMCTL_ENPRILOW) != 0) {
797 1.1 fvdl ahd->flags |= AHD_TERM_ENB_A;
798 1.1 fvdl sxfrctl1 |= STPWEN;
799 1.1 fvdl }
800 1.1 fvdl /* Must set the latch once in order to be effective. */
801 1.1 fvdl ahd_outb(ahd, SXFRCTL1, sxfrctl1|STPWEN);
802 1.1 fvdl ahd_outb(ahd, SXFRCTL1, sxfrctl1);
803 1.1 fvdl
804 1.1 fvdl error = ahd_write_flexport(ahd, FLXADDR_TERMCTL, termctl);
805 1.1 fvdl if (error != 0) {
806 1.1 fvdl printf("%s: Unable to set termination settings!\n",
807 1.1 fvdl ahd_name(ahd));
808 1.1 fvdl } else {
809 1.7 fvdl if (bootverbose) {
810 1.7 fvdl printf("%s: Primary High byte termination %sabled\n",
811 1.7 fvdl ahd_name(ahd),
812 1.7 fvdl (termctl & FLX_TERMCTL_ENPRIHIGH) ? "En" : "Dis");
813 1.7 fvdl
814 1.7 fvdl printf("%s: Primary Low byte termination %sabled\n",
815 1.7 fvdl ahd_name(ahd),
816 1.7 fvdl (termctl & FLX_TERMCTL_ENPRILOW) ? "En" : "Dis");
817 1.7 fvdl
818 1.7 fvdl printf("%s: Secondary High byte termination %sabled\n",
819 1.7 fvdl ahd_name(ahd),
820 1.7 fvdl (termctl & FLX_TERMCTL_ENSECHIGH) ? "En" : "Dis");
821 1.7 fvdl
822 1.7 fvdl printf("%s: Secondary Low byte termination %sabled\n",
823 1.7 fvdl ahd_name(ahd),
824 1.7 fvdl (termctl & FLX_TERMCTL_ENSECLOW) ? "En" : "Dis");
825 1.7 fvdl }
826 1.1 fvdl }
827 1.1 fvdl return;
828 1.1 fvdl }
829 1.1 fvdl
830 1.1 fvdl #define DPE 0x80
831 1.1 fvdl #define SSE 0x40
832 1.1 fvdl #define RMA 0x20
833 1.1 fvdl #define RTA 0x10
834 1.1 fvdl #define STA 0x08
835 1.1 fvdl #define DPR 0x01
836 1.1 fvdl
837 1.1 fvdl static const char *split_status_source[] =
838 1.1 fvdl {
839 1.1 fvdl "DFF0",
840 1.1 fvdl "DFF1",
841 1.1 fvdl "OVLY",
842 1.1 fvdl "CMC",
843 1.1 fvdl };
844 1.1 fvdl
845 1.1 fvdl static const char *pci_status_source[] =
846 1.1 fvdl {
847 1.1 fvdl "DFF0",
848 1.1 fvdl "DFF1",
849 1.1 fvdl "SG",
850 1.1 fvdl "CMC",
851 1.1 fvdl "OVLY",
852 1.1 fvdl "NONE",
853 1.1 fvdl "MSI",
854 1.1 fvdl "TARG"
855 1.1 fvdl };
856 1.1 fvdl
857 1.1 fvdl static const char *split_status_strings[] =
858 1.1 fvdl {
859 1.1 fvdl "%s: Received split response in %s.\n",
860 1.1 fvdl "%s: Received split completion error message in %s\n",
861 1.1 fvdl "%s: Receive overrun in %s\n",
862 1.1 fvdl "%s: Count not complete in %s\n",
863 1.1 fvdl "%s: Split completion data bucket in %s\n",
864 1.1 fvdl "%s: Split completion address error in %s\n",
865 1.1 fvdl "%s: Split completion byte count error in %s\n",
866 1.1 fvdl "%s: Signaled Target-abort to early terminate a split in %s\n"
867 1.1 fvdl };
868 1.1 fvdl
869 1.1 fvdl static const char *pci_status_strings[] =
870 1.1 fvdl {
871 1.1 fvdl "%s: Data Parity Error has been reported via PERR# in %s\n",
872 1.1 fvdl "%s: Target initial wait state error in %s\n",
873 1.1 fvdl "%s: Split completion read data parity error in %s\n",
874 1.1 fvdl "%s: Split completion address attribute parity error in %s\n",
875 1.1 fvdl "%s: Received a Target Abort in %s\n",
876 1.1 fvdl "%s: Received a Master Abort in %s\n",
877 1.1 fvdl "%s: Signal System Error Detected in %s\n",
878 1.1 fvdl "%s: Address or Write Phase Parity Error Detected in %s.\n"
879 1.1 fvdl };
880 1.1 fvdl
881 1.1 fvdl int
882 1.1 fvdl ahd_pci_intr(struct ahd_softc *ahd)
883 1.1 fvdl {
884 1.1 fvdl uint8_t pci_status[8];
885 1.1 fvdl ahd_mode_state saved_modes;
886 1.1 fvdl u_int pci_status1;
887 1.1 fvdl u_int intstat;
888 1.1 fvdl u_int i;
889 1.1 fvdl u_int reg;
890 1.1 fvdl struct ahd_pci_busdata *bd = ahd->bus_data;
891 1.1 fvdl
892 1.1 fvdl intstat = ahd_inb(ahd, INTSTAT);
893 1.1 fvdl
894 1.1 fvdl if ((intstat & SPLTINT) != 0)
895 1.1 fvdl ahd_pci_split_intr(ahd, intstat);
896 1.1 fvdl
897 1.1 fvdl if ((intstat & PCIINT) == 0)
898 1.1 fvdl return 0;
899 1.1 fvdl
900 1.1 fvdl printf("%s: PCI error Interrupt\n", ahd_name(ahd));
901 1.1 fvdl saved_modes = ahd_save_modes(ahd);
902 1.1 fvdl ahd_dump_card_state(ahd);
903 1.1 fvdl ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
904 1.1 fvdl for (i = 0, reg = DF0PCISTAT; i < 8; i++, reg++) {
905 1.1 fvdl
906 1.1 fvdl if (i == 5)
907 1.1 fvdl continue;
908 1.1 fvdl pci_status[i] = ahd_inb(ahd, reg);
909 1.1 fvdl /* Clear latched errors. So our interrupt deasserts. */
910 1.1 fvdl ahd_outb(ahd, reg, pci_status[i]);
911 1.1 fvdl }
912 1.1 fvdl
913 1.1 fvdl for (i = 0; i < 8; i++) {
914 1.1 fvdl u_int bit;
915 1.1 fvdl
916 1.1 fvdl if (i == 5)
917 1.1 fvdl continue;
918 1.1 fvdl
919 1.1 fvdl for (bit = 0; bit < 8; bit++) {
920 1.1 fvdl
921 1.1 fvdl if ((pci_status[i] & (0x1 << bit)) != 0) {
922 1.1 fvdl static const char *s;
923 1.1 fvdl
924 1.1 fvdl s = pci_status_strings[bit];
925 1.1 fvdl if (i == 7/*TARG*/ && bit == 3)
926 1.1 fvdl s = "%s: Signaled Target Abort\n";
927 1.1 fvdl printf(s, ahd_name(ahd), pci_status_source[i]);
928 1.1 fvdl }
929 1.1 fvdl }
930 1.1 fvdl }
931 1.1 fvdl pci_status1 = pci_conf_read(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG);
932 1.1 fvdl pci_conf_write(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG , pci_status1);
933 1.1 fvdl
934 1.1 fvdl ahd_restore_modes(ahd, saved_modes);
935 1.1 fvdl ahd_outb(ahd, CLRINT, CLRPCIINT);
936 1.1 fvdl ahd_unpause(ahd);
937 1.1 fvdl
938 1.1 fvdl return 1;
939 1.1 fvdl }
940 1.1 fvdl
941 1.1 fvdl static void
942 1.1 fvdl ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat)
943 1.1 fvdl {
944 1.1 fvdl uint8_t split_status[4];
945 1.1 fvdl uint8_t split_status1[4];
946 1.1 fvdl uint8_t sg_split_status[2];
947 1.1 fvdl uint8_t sg_split_status1[2];
948 1.1 fvdl ahd_mode_state saved_modes;
949 1.1 fvdl u_int i;
950 1.1 fvdl pcireg_t pcix_status;
951 1.1 fvdl struct ahd_pci_busdata *bd = ahd->bus_data;
952 1.1 fvdl
953 1.1 fvdl /*
954 1.1 fvdl * Check for splits in all modes. Modes 0 and 1
955 1.1 fvdl * additionally have SG engine splits to look at.
956 1.1 fvdl */
957 1.1 fvdl pcix_status = pci_conf_read(bd->pc, bd->tag,
958 1.1 fvdl bd->pcix_off + PCI_PCIX_STATUS);
959 1.1 fvdl printf("%s: PCI Split Interrupt - PCI-X status = 0x%x\n",
960 1.1 fvdl ahd_name(ahd), pcix_status);
961 1.1 fvdl
962 1.1 fvdl saved_modes = ahd_save_modes(ahd);
963 1.1 fvdl for (i = 0; i < 4; i++) {
964 1.1 fvdl ahd_set_modes(ahd, i, i);
965 1.1 fvdl
966 1.1 fvdl split_status[i] = ahd_inb(ahd, DCHSPLTSTAT0);
967 1.1 fvdl split_status1[i] = ahd_inb(ahd, DCHSPLTSTAT1);
968 1.1 fvdl /* Clear latched errors. So our interrupt deasserts. */
969 1.1 fvdl ahd_outb(ahd, DCHSPLTSTAT0, split_status[i]);
970 1.1 fvdl ahd_outb(ahd, DCHSPLTSTAT1, split_status1[i]);
971 1.4 thorpej if (i > 1)
972 1.1 fvdl continue;
973 1.1 fvdl sg_split_status[i] = ahd_inb(ahd, SGSPLTSTAT0);
974 1.1 fvdl sg_split_status1[i] = ahd_inb(ahd, SGSPLTSTAT1);
975 1.1 fvdl /* Clear latched errors. So our interrupt deasserts. */
976 1.1 fvdl ahd_outb(ahd, SGSPLTSTAT0, sg_split_status[i]);
977 1.1 fvdl ahd_outb(ahd, SGSPLTSTAT1, sg_split_status1[i]);
978 1.1 fvdl }
979 1.1 fvdl
980 1.1 fvdl for (i = 0; i < 4; i++) {
981 1.1 fvdl u_int bit;
982 1.1 fvdl
983 1.1 fvdl for (bit = 0; bit < 8; bit++) {
984 1.1 fvdl
985 1.1 fvdl if ((split_status[i] & (0x1 << bit)) != 0) {
986 1.1 fvdl static const char *s;
987 1.1 fvdl
988 1.1 fvdl s = split_status_strings[bit];
989 1.1 fvdl printf(s, ahd_name(ahd),
990 1.1 fvdl split_status_source[i]);
991 1.1 fvdl }
992 1.1 fvdl
993 1.4 thorpej if (i > 0)
994 1.1 fvdl continue;
995 1.1 fvdl
996 1.1 fvdl if ((sg_split_status[i] & (0x1 << bit)) != 0) {
997 1.1 fvdl static const char *s;
998 1.1 fvdl
999 1.1 fvdl s = split_status_strings[bit];
1000 1.1 fvdl printf(s, ahd_name(ahd), "SG");
1001 1.1 fvdl }
1002 1.1 fvdl }
1003 1.1 fvdl }
1004 1.1 fvdl /*
1005 1.1 fvdl * Clear PCI-X status bits.
1006 1.1 fvdl */
1007 1.1 fvdl pci_conf_write(bd->pc, bd->tag, bd->pcix_off + PCI_PCIX_STATUS,
1008 1.1 fvdl pcix_status);
1009 1.1 fvdl ahd_outb(ahd, CLRINT, CLRSPLTINT);
1010 1.1 fvdl ahd_restore_modes(ahd, saved_modes);
1011 1.5 thorpej }
1012 1.5 thorpej
1013 1.5 thorpej static int
1014 1.5 thorpej ahd_aic7901_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
1015 1.5 thorpej {
1016 1.5 thorpej
1017 1.5 thorpej ahd->chip = AHD_AIC7901;
1018 1.6 thorpej ahd->features = AHD_AIC7901_FE;
1019 1.6 thorpej return (ahd_aic790X_setup(ahd, pa));
1020 1.1 fvdl }
1021 1.1 fvdl
1022 1.1 fvdl static int
1023 1.1 fvdl ahd_aic7901A_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
1024 1.1 fvdl {
1025 1.1 fvdl
1026 1.1 fvdl ahd->chip = AHD_AIC7901A;
1027 1.6 thorpej ahd->features = AHD_AIC7901A_FE;
1028 1.6 thorpej return (ahd_aic790X_setup(ahd, pa));
1029 1.6 thorpej }
1030 1.6 thorpej
1031 1.6 thorpej static int
1032 1.6 thorpej ahd_aic7902_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
1033 1.6 thorpej {
1034 1.6 thorpej
1035 1.6 thorpej ahd->chip = AHD_AIC7902;
1036 1.6 thorpej ahd->features = AHD_AIC7902_FE;
1037 1.6 thorpej return (ahd_aic790X_setup(ahd, pa));
1038 1.1 fvdl }
1039 1.1 fvdl
1040 1.1 fvdl static int
1041 1.6 thorpej ahd_aic790X_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
1042 1.1 fvdl {
1043 1.1 fvdl u_int rev;
1044 1.1 fvdl
1045 1.1 fvdl rev = PCI_REVISION(pa->pa_class);
1046 1.1 fvdl #ifdef AHD_DEBUG
1047 1.1 fvdl printf("\n%s: aic7902 chip revision 0x%x\n", ahd_name(ahd), rev);
1048 1.1 fvdl #endif
1049 1.1 fvdl if (rev < ID_AIC7902_PCI_REV_A4) {
1050 1.1 fvdl printf("%s: Unable to attach to unsupported chip revision %d\n",
1051 1.1 fvdl ahd_name(ahd), rev);
1052 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, 0);
1053 1.1 fvdl return (ENXIO);
1054 1.1 fvdl }
1055 1.1 fvdl
1056 1.1 fvdl ahd->channel = (pa->pa_function == 1) ? 'B' : 'A';
1057 1.1 fvdl if (rev < ID_AIC7902_PCI_REV_B0) {
1058 1.1 fvdl /*
1059 1.1 fvdl * Enable A series workarounds.
1060 1.1 fvdl */
1061 1.1 fvdl ahd->bugs |= AHD_SENT_SCB_UPDATE_BUG|AHD_ABORT_LQI_BUG
1062 1.1 fvdl | AHD_PKT_BITBUCKET_BUG|AHD_LONG_SETIMO_BUG
1063 1.1 fvdl | AHD_NLQICRC_DELAYED_BUG|AHD_SCSIRST_BUG
1064 1.1 fvdl | AHD_LQO_ATNO_BUG|AHD_AUTOFLUSH_BUG
1065 1.1 fvdl | AHD_CLRLQO_AUTOCLR_BUG|AHD_PCIX_MMAPIO_BUG
1066 1.1 fvdl | AHD_PCIX_CHIPRST_BUG|AHD_PCIX_SCBRAM_RD_BUG
1067 1.1 fvdl | AHD_PKTIZED_STATUS_BUG|AHD_PKT_LUN_BUG
1068 1.1 fvdl | AHD_MDFF_WSCBPTR_BUG|AHD_REG_SLOW_SETTLE_BUG
1069 1.1 fvdl | AHD_SET_MODE_BUG|AHD_BUSFREEREV_BUG
1070 1.4 thorpej | AHD_NONPACKFIFO_BUG|AHD_PACED_NEGTABLE_BUG
1071 1.4 thorpej | AHD_FAINT_LED_BUG;
1072 1.1 fvdl
1073 1.1 fvdl
1074 1.1 fvdl /*
1075 1.1 fvdl * IO Cell paramter setup.
1076 1.1 fvdl */
1077 1.1 fvdl AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
1078 1.1 fvdl
1079 1.1 fvdl if ((ahd->flags & AHD_HP_BOARD) == 0)
1080 1.1 fvdl AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVA);
1081 1.1 fvdl } else {
1082 1.1 fvdl u_int devconfig1;
1083 1.1 fvdl
1084 1.1 fvdl ahd->features |= AHD_RTI|AHD_NEW_IOCELL_OPTS
1085 1.1 fvdl | AHD_NEW_DFCNTRL_OPTS;
1086 1.6 thorpej ahd->bugs |= AHD_LQOOVERRUN_BUG|AHD_EARLY_REQ_BUG;
1087 1.6 thorpej
1088 1.6 thorpej /*
1089 1.6 thorpej * Some issues have been resolved in the 7901B.
1090 1.6 thorpej */
1091 1.6 thorpej if ((ahd->features & AHD_MULTI_FUNC) != 0)
1092 1.6 thorpej ahd->bugs |= AHD_INTCOLLISION_BUG|AHD_ABORT_LQI_BUG;
1093 1.1 fvdl
1094 1.1 fvdl /*
1095 1.1 fvdl * IO Cell paramter setup.
1096 1.1 fvdl */
1097 1.1 fvdl AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
1098 1.1 fvdl AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVB);
1099 1.1 fvdl AHD_SET_AMPLITUDE(ahd, AHD_AMPLITUDE_DEF);
1100 1.1 fvdl
1101 1.1 fvdl /*
1102 1.1 fvdl * Set the PREQDIS bit for H2B which disables some workaround
1103 1.1 fvdl * that doesn't work on regular PCI busses.
1104 1.1 fvdl * XXX - Find out exactly what this does from the hardware
1105 1.1 fvdl * folks!
1106 1.1 fvdl */
1107 1.1 fvdl devconfig1 = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG1);
1108 1.1 fvdl pci_conf_write(pa->pa_pc, pa->pa_tag, DEVCONFIG1, devconfig1|PREQDIS);
1109 1.1 fvdl devconfig1 = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG1);
1110 1.1 fvdl }
1111 1.1 fvdl
1112 1.1 fvdl return (0);
1113 1.1 fvdl }
1114 1.1 fvdl
1115