ahd_pci.c revision 1.9 1 /* $NetBSD: ahd_pci.c,v 1.9 2003/10/10 05:57:26 thorpej Exp $ */
2
3 /*
4 * Product specific probe and attach routines for:
5 * aic7901 and aic7902 SCSI controllers
6 *
7 * Copyright (c) 1994-2001 Justin T. Gibbs.
8 * Copyright (c) 2000-2002 Adaptec Inc.
9 * All rights reserved.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions, and the following disclaimer,
16 * without modification.
17 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
18 * substantially similar to the "NO WARRANTY" disclaimer below
19 * ("Disclaimer") and any redistribution must be conditioned upon
20 * including a substantially similar Disclaimer requirement for further
21 * binary redistribution.
22 * 3. Neither the names of the above-listed copyright holders nor the names
23 * of any contributors may be used to endorse or promote products derived
24 * from this software without specific prior written permission.
25 *
26 * Alternatively, this software may be distributed under the terms of the
27 * GNU General Public License ("GPL") version 2 as published by the Free
28 * Software Foundation.
29 *
30 * NO WARRANTY
31 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
32 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
33 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
34 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
35 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
36 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
37 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
38 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
39 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
40 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
41 * POSSIBILITY OF SUCH DAMAGES.
42 *
43 * Id: //depot/aic7xxx/aic7xxx/aic79xx_pci.c#80 $
44 *
45 * $FreeBSD: src/sys/dev/aic7xxx/aic79xx_pci.c,v 1.16 2003/06/28 04:39:49 gibbs Exp $
46 */
47 /*
48 * Ported from FreeBSD by Pascal Renauld, Network Storage Solutions, Inc. - April 2003
49 */
50
51 #include <sys/cdefs.h>
52 __KERNEL_RCSID(0, "$NetBSD: ahd_pci.c,v 1.9 2003/10/10 05:57:26 thorpej Exp $");
53
54 #define AHD_PCI_IOADDR PCI_MAPREG_START /* I/O Address */
55 #define AHD_PCI_MEMADDR (PCI_MAPREG_START + 4) /* Mem I/O Address */
56
57 #include <dev/ic/aic79xx_osm.h>
58 #include <dev/ic/aic79xx_inline.h>
59
60 static __inline uint64_t
61 ahd_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
62 {
63 uint64_t id;
64
65 id = subvendor
66 | (subdevice << 16)
67 | ((uint64_t)vendor << 32)
68 | ((uint64_t)device << 48);
69
70 return (id);
71 }
72
73 #define ID_ALL_MASK 0xFFFFFFFFFFFFFFFFull
74 #define ID_ALL_IROC_MASK 0xFFFFFF7FFFFFFFFFull
75 #define ID_DEV_VENDOR_MASK 0xFFFFFFFF00000000ull
76 #define ID_9005_GENERIC_MASK 0xFFF0FFFF00000000ull
77 #define ID_9005_GENERIC_IROC_MASK 0xFFF0FF7F00000000ull
78
79 #define ID_AIC7901 0x800F9005FFFF9005ull
80 #define ID_AHA_29320A 0x8000900500609005ull
81 #define ID_AHA_29320ALP 0x8017900500449005ull
82
83 #define ID_AIC7901A 0x801E9005FFFF9005ull
84 #define ID_AHA_29320 0x8012900500429005ull
85 #define ID_AHA_29320B 0x8013900500439005ull
86 #define ID_AHA_29320LP 0x8014900500449005ull
87
88 #define ID_AIC7902 0x801F9005FFFF9005ull
89 #define ID_AIC7902_B 0x801D9005FFFF9005ull
90 #define ID_AHA_39320 0x8010900500409005ull
91 #define ID_AHA_39320_B 0x8015900500409005ull
92 #define ID_AHA_39320A 0x8016900500409005ull
93 #define ID_AHA_39320D 0x8011900500419005ull
94 #define ID_AHA_39320D_B 0x801C900500419005ull
95 #define ID_AHA_39320D_HP 0x8011900500AC0E11ull
96 #define ID_AHA_39320D_B_HP 0x801C900500AC0E11ull
97 #define ID_AIC7902_PCI_REV_A4 0x3
98 #define ID_AIC7902_PCI_REV_B0 0x10
99 #define SUBID_HP 0x0E11
100
101 #define DEVID_9005_TYPE(id) ((id) & 0xF)
102 #define DEVID_9005_TYPE_HBA 0x0 /* Standard Card */
103 #define DEVID_9005_TYPE_HBA_2EXT 0x1 /* 2 External Ports */
104 #define DEVID_9005_TYPE_IROC 0x8 /* Raid(0,1,10) Card */
105 #define DEVID_9005_TYPE_MB 0xF /* On Motherboard */
106
107 #define DEVID_9005_MFUNC(id) ((id) & 0x10)
108
109 #define DEVID_9005_PACKETIZED(id) ((id) & 0x8000)
110
111 #define SUBID_9005_TYPE(id) ((id) & 0xF)
112 #define SUBID_9005_TYPE_HBA 0x0 /* Standard Card */
113 #define SUBID_9005_TYPE_MB 0xF /* On Motherboard */
114
115 #define SUBID_9005_AUTOTERM(id) (((id) & 0x10) == 0)
116
117 #define SUBID_9005_LEGACYCONN_FUNC(id) ((id) & 0x20)
118
119 #define SUBID_9005_SEEPTYPE(id) ((id) & 0x0C0) >> 6)
120 #define SUBID_9005_SEEPTYPE_NONE 0x0
121 #define SUBID_9005_SEEPTYPE_4K 0x1
122
123 static ahd_device_setup_t ahd_aic7901_setup;
124 static ahd_device_setup_t ahd_aic7901A_setup;
125 static ahd_device_setup_t ahd_aic7902_setup;
126 static ahd_device_setup_t ahd_aic790X_setup;
127
128 struct ahd_pci_identity ahd_pci_ident_table [] =
129 {
130 /* aic7901 based controllers */
131 {
132 ID_AHA_29320A,
133 ID_ALL_MASK,
134 "Adaptec 29320A Ultra320 SCSI adapter",
135 ahd_aic7901_setup
136 },
137 {
138 ID_AHA_29320ALP,
139 ID_ALL_MASK,
140 "Adaptec 29320ALP Ultra320 SCSI adapter",
141 ahd_aic7901_setup
142 },
143 /* aic7901A based controllers */
144 {
145 ID_AHA_29320,
146 ID_ALL_MASK,
147 "Adaptec 29320 Ultra320 SCSI adapter",
148 ahd_aic7901A_setup
149 },
150 {
151 ID_AHA_29320B,
152 ID_ALL_MASK,
153 "Adaptec 29320B Ultra320 SCSI adapter",
154 ahd_aic7901A_setup
155 },
156 {
157 ID_AHA_29320LP,
158 ID_ALL_MASK,
159 "Adaptec 29320LP Ultra320 SCSI adapter",
160 ahd_aic7901A_setup
161 },
162 /* aic7902 based controllers */
163 {
164 ID_AHA_39320,
165 ID_ALL_MASK,
166 "Adaptec 39320 Ultra320 SCSI adapter",
167 ahd_aic7902_setup
168 },
169 {
170 ID_AHA_39320_B,
171 ID_ALL_MASK,
172 "Adaptec 39320 Ultra320 SCSI adapter",
173 ahd_aic7902_setup
174 },
175 {
176 ID_AHA_39320A,
177 ID_ALL_MASK,
178 "Adaptec 39320A Ultra320 SCSI adapter",
179 ahd_aic7902_setup
180 },
181 {
182 ID_AHA_39320D,
183 ID_ALL_MASK,
184 "Adaptec 39320D Ultra320 SCSI adapter",
185 ahd_aic7902_setup
186 },
187 {
188 ID_AHA_39320D_HP,
189 ID_ALL_MASK,
190 "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
191 ahd_aic7902_setup
192 },
193 {
194 ID_AHA_39320D_B,
195 ID_ALL_MASK,
196 "Adaptec 39320D Ultra320 SCSI adapter",
197 ahd_aic7902_setup
198 },
199 {
200 ID_AHA_39320D_B_HP,
201 ID_ALL_MASK,
202 "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
203 ahd_aic7902_setup
204 },
205 {
206 ID_AHA_29320,
207 ID_ALL_MASK,
208 "Adaptec 29320 Ultra320 SCSI adapter",
209 ahd_aic7902_setup
210 },
211 {
212 ID_AHA_29320B,
213 ID_ALL_MASK,
214 "Adaptec 29320B Ultra320 SCSI adapter",
215 ahd_aic7902_setup
216 },
217 /* Generic chip probes for devices we don't know 'exactly' */
218 {
219 ID_AIC7901 & ID_DEV_VENDOR_MASK,
220 ID_DEV_VENDOR_MASK,
221 "Adaptec AIC7901 Ultra320 SCSI adapter",
222 ahd_aic7901_setup
223 },
224 {
225 ID_AIC7901A & ID_DEV_VENDOR_MASK,
226 ID_DEV_VENDOR_MASK,
227 "Adaptec AIC7901A Ultra320 SCSI adapter",
228 ahd_aic7901A_setup
229 },
230 {
231 ID_AIC7902 & ID_9005_GENERIC_MASK,
232 ID_9005_GENERIC_MASK,
233 "Adaptec AIC7902 Ultra320 SCSI adapter",
234 ahd_aic7902_setup
235 }
236 };
237
238 const u_int ahd_num_pci_devs = NUM_ELEMENTS(ahd_pci_ident_table);
239
240 #define DEVCONFIG 0x40
241 #define PCIXINITPAT 0x0000E000ul
242 #define PCIXINIT_PCI33_66 0x0000E000ul
243 #define PCIXINIT_PCIX50_66 0x0000C000ul
244 #define PCIXINIT_PCIX66_100 0x0000A000ul
245 #define PCIXINIT_PCIX100_133 0x00008000ul
246 #define PCI_BUS_MODES_INDEX(devconfig) \
247 (((devconfig) & PCIXINITPAT) >> 13)
248
249 static const char *pci_bus_modes[] =
250 {
251 "PCI bus mode unknown",
252 "PCI bus mode unknown",
253 "PCI bus mode unknown",
254 "PCI bus mode unknown",
255 "PCI-X 101-133Mhz",
256 "PCI-X 67-100Mhz",
257 "PCI-X 50-66Mhz",
258 "PCI 33 or 66Mhz"
259 };
260
261 #define TESTMODE 0x00000800ul
262 #define IRDY_RST 0x00000200ul
263 #define FRAME_RST 0x00000100ul
264 #define PCI64BIT 0x00000080ul
265 #define MRDCEN 0x00000040ul
266 #define ENDIANSEL 0x00000020ul
267 #define MIXQWENDIANEN 0x00000008ul
268 #define DACEN 0x00000004ul
269 #define STPWLEVEL 0x00000002ul
270 #define QWENDIANSEL 0x00000001ul
271
272 #define DEVCONFIG1 0x44
273 #define PREQDIS 0x01
274
275 #define LATTIME 0x0000ff00ul
276
277 int ahd_pci_probe __P((struct device *, struct cfdata *, void *));
278 void ahd_pci_attach __P((struct device *, struct device *, void *));
279
280 CFATTACH_DECL(ahd_pci, sizeof(struct ahd_softc),
281 ahd_pci_probe, ahd_pci_attach, NULL, NULL);
282
283 static int ahd_check_extport(struct ahd_softc *ahd);
284 static void ahd_configure_termination(struct ahd_softc *ahd,
285 u_int adapter_control);
286 static void ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat);
287
288 const struct ahd_pci_identity *
289 ahd_find_pci_device(id, subid)
290 pcireg_t id, subid;
291 {
292 u_int64_t full_id;
293 const struct ahd_pci_identity *entry;
294 u_int i;
295
296 full_id = ahd_compose_id(PCI_PRODUCT(id), PCI_VENDOR(id),
297 PCI_PRODUCT(subid), PCI_VENDOR(subid));
298
299 for (i = 0; i < ahd_num_pci_devs; i++) {
300 entry = &ahd_pci_ident_table[i];
301 if (entry->full_id == (full_id & entry->id_mask))
302 return (entry);
303 }
304 return (NULL);
305 }
306
307 int
308 ahd_pci_probe(parent, match, aux)
309 struct device *parent;
310 struct cfdata *match;
311 void *aux;
312 {
313 struct pci_attach_args *pa = aux;
314 const struct ahd_pci_identity *entry;
315 pcireg_t subid;
316
317 subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
318 entry = ahd_find_pci_device(pa->pa_id, subid);
319 return entry != NULL ? 1 : 0;
320 }
321
322 void
323 ahd_pci_attach(parent, self, aux)
324 struct device *parent, *self;
325 void *aux;
326 {
327 struct pci_attach_args *pa = aux;
328 struct ahd_softc *ahd = (void *)self;
329
330 const struct ahd_pci_identity *entry;
331
332 uint32_t devconfig;
333 pcireg_t command;
334 int error;
335 pcireg_t subid;
336 uint16_t subvendor;
337 int pci_pwrmgmt_cap_reg;
338 int pci_pwrmgmt_csr_reg;
339 pcireg_t reg;
340 int ioh_valid, ioh2_valid, memh_valid;
341 pcireg_t memtype;
342 pci_intr_handle_t ih;
343 const char *intrstr;
344 struct ahd_pci_busdata *bd;
345
346 ahd_set_name(ahd, ahd->sc_dev.dv_xname);
347 ahd->parent_dmat = pa->pa_dmat;
348
349 command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
350 subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
351 entry = ahd_find_pci_device(pa->pa_id, subid);
352 if (entry == NULL)
353 return;
354
355 /* Keep information about the PCI bus */
356 bd = malloc(sizeof (struct ahd_pci_busdata), M_DEVBUF, M_NOWAIT);
357 if (bd == NULL) {
358 printf("%s: unable to allocate bus-specific data\n", ahd_name(ahd));
359 return;
360 }
361 memset(bd, 0, sizeof(struct ahd_pci_busdata));
362
363 bd->pc = pa->pa_pc;
364 bd->tag = pa->pa_tag;
365 bd->func = pa->pa_function;
366 bd->dev = pa->pa_device;
367
368 ahd->bus_data = bd;
369
370 ahd->description = entry->name;
371
372 ahd->seep_config = malloc(sizeof(*ahd->seep_config),
373 M_DEVBUF, M_NOWAIT);
374 if (ahd->seep_config == NULL) {
375 printf("%s: cannot malloc seep_config!\n", ahd_name(ahd));
376 return;
377 }
378 memset(ahd->seep_config, 0, sizeof(*ahd->seep_config));
379
380 LIST_INIT(&ahd->pending_scbs);
381 ahd_timer_init(&ahd->reset_timer);
382 ahd_timer_init(&ahd->stat_timer);
383 ahd->int_coalescing_timer = AHD_INT_COALESCING_TIMER_DEFAULT;
384 ahd->int_coalescing_maxcmds = AHD_INT_COALESCING_MAXCMDS_DEFAULT;
385 ahd->int_coalescing_mincmds = AHD_INT_COALESCING_MINCMDS_DEFAULT;
386 ahd->int_coalescing_threshold = AHD_INT_COALESCING_THRESHOLD_DEFAULT;
387 ahd->int_coalescing_stop_threshold = AHD_INT_COALESCING_STOP_THRESHOLD_DEFAULT;
388
389 if (ahd_platform_alloc(ahd, NULL) != 0) {
390 ahd_free(ahd);
391 return;
392 }
393
394 /*
395 * Record if this is an HP board.
396 */
397 subvendor = PCI_VENDOR(subid);
398 if (subvendor == SUBID_HP)
399 ahd->flags |= AHD_HP_BOARD;
400
401 error = entry->setup(ahd, pa);
402 if (error != 0)
403 return;
404
405 devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
406 if ((devconfig & PCIXINITPAT) == PCIXINIT_PCI33_66) {
407 ahd->chip |= AHD_PCI;
408 /* Disable PCIX workarounds when running in PCI mode. */
409 ahd->bugs &= ~AHD_PCIX_BUG_MASK;
410 } else {
411 ahd->chip |= AHD_PCIX;
412 }
413 ahd->bus_description = pci_bus_modes[PCI_BUS_MODES_INDEX(devconfig)];
414
415 memh_valid = ioh_valid = ioh2_valid = 0;
416
417 if (!pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PCIX,
418 &bd->pcix_off, NULL)) {
419 if (ahd->chip & AHD_PCIX)
420 printf("%s: warning: can't find PCI-X capability\n",
421 ahd->sc_dev.dv_xname);
422 ahd->chip &= ~AHD_PCIX;
423 ahd->chip |= AHD_PCI;
424 ahd->bugs &= ~AHD_PCIX_BUG_MASK;
425 }
426
427 /*
428 * Map PCI Registers
429 */
430 if ((ahd->bugs & AHD_PCIX_MMAPIO_BUG) == 0) {
431 memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
432 AHD_PCI_MEMADDR);
433 switch (memtype) {
434 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
435 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
436 memh_valid = (pci_mapreg_map(pa, AHD_PCI_MEMADDR,
437 memtype, 0, &ahd->tags[0],
438 &ahd->bshs[0],
439 NULL, NULL) == 0);
440 if (memh_valid) {
441 ahd->tags[1] = ahd->tags[0];
442 bus_space_subregion(ahd->tags[0], ahd->bshs[0],
443 /*offset*/0x100,
444 /*size*/0x100,
445 &ahd->bshs[1]);
446 }
447 break;
448 default:
449 memh_valid = 0;
450 printf("%s: unknown memory type: 0x%x\n",
451 ahd_name(ahd), memtype);
452 break;
453 }
454
455 if (memh_valid) {
456 command &= ~PCI_COMMAND_IO_ENABLE;
457 pci_conf_write(pa->pa_pc, pa->pa_tag,
458 PCI_COMMAND_STATUS_REG, command);
459 }
460 #ifdef AHD_DEBUG
461 printf("%s: doing memory mapping tag0 0x%x, tag1 0x%x, "
462 "shs0 0x%lx, shs1 0x%lx\n",
463 ahd_name(ahd), ahd->tags[0], ahd->tags[1],
464 ahd->bshs[0], ahd->bshs[1]);
465 #endif
466 }
467
468 if (command & PCI_COMMAND_IO_ENABLE) {
469 /* First BAR */
470 ioh_valid = (pci_mapreg_map(pa, AHD_PCI_IOADDR,
471 PCI_MAPREG_TYPE_IO, 0,
472 &ahd->tags[0], &ahd->bshs[0],
473 NULL, NULL) == 0);
474
475 /* 2nd BAR */
476 ioh2_valid = (pci_mapreg_map(pa, AHD_PCI_IOADDR1,
477 PCI_MAPREG_TYPE_IO, 0,
478 &ahd->tags[1], &ahd->bshs[1],
479 NULL, NULL) == 0);
480
481 if (ioh_valid && ioh2_valid) {
482 KASSERT(memh_valid == 0);
483 command &= ~PCI_COMMAND_MEM_ENABLE;
484 pci_conf_write(pa->pa_pc, pa->pa_tag,
485 PCI_COMMAND_STATUS_REG, command);
486 }
487 #ifdef AHD_DEBUG
488 printf("%s: doing io mapping tag0 0x%x, tag1 0x%x, "
489 "shs0 0x%lx, shs1 0x%lx\n", ahd_name(ahd), ahd->tags[0],
490 ahd->tags[1], ahd->bshs[0], ahd->bshs[1]);
491 #endif
492
493 }
494
495 if (memh_valid == 0 && (ioh_valid == 0 || ioh2_valid == 0)) {
496 printf("%s: unable to map registers\n", ahd_name(ahd));
497 return;
498 }
499
500 printf("\n");
501
502 /*
503 * Set Power State D0.
504 */
505 if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
506 &pci_pwrmgmt_cap_reg, 0)) {
507
508 pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + 4;
509 reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
510 pci_pwrmgmt_csr_reg);
511 if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
512 pci_conf_write(pa->pa_pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
513 (reg & ~PCI_PMCSR_STATE_MASK) |
514 PCI_PMCSR_STATE_D0);
515 }
516 }
517
518 /*
519 * Should we bother disabling 39Bit addressing
520 * based on installed memory?
521 */
522 if (sizeof(bus_addr_t) > 4)
523 ahd->flags |= AHD_39BIT_ADDRESSING;
524
525 /*
526 * If we need to support high memory, enable dual
527 * address cycles. This bit must be set to enable
528 * high address bit generation even if we are on a
529 * 64bit bus (PCI64BIT set in devconfig).
530 */
531 if ((ahd->flags & (AHD_39BIT_ADDRESSING|AHD_64BIT_ADDRESSING)) != 0) {
532 uint32_t devconfig;
533
534 printf("%s: Enabling 39Bit Addressing\n", ahd_name(ahd));
535 devconfig = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG);
536 devconfig |= DACEN;
537 pci_conf_write(pa->pa_pc, pa->pa_tag, DEVCONFIG, devconfig);
538 }
539
540 /* Ensure busmastering is enabled */
541 reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
542 pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
543 reg | PCI_COMMAND_MASTER_ENABLE);
544
545 ahd_softc_init(ahd);
546
547 /*
548 * Map the interrupt routines
549 */
550 ahd->bus_intr = ahd_pci_intr;
551
552 if (pci_intr_map(pa, &ih)) {
553 printf("%s: couldn't map interrupt\n", ahd_name(ahd));
554 ahd_free(ahd);
555 return;
556 }
557 intrstr = pci_intr_string(pa->pa_pc, ih);
558 ahd->ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO, ahd_intr, ahd);
559 if (ahd->ih == NULL) {
560 printf("%s: couldn't establish interrupt",
561 ahd_name(ahd));
562 if (intrstr != NULL)
563 printf(" at %s", intrstr);
564 printf("\n");
565 ahd_free(ahd);
566 return;
567 }
568 if (intrstr != NULL)
569 printf("%s: interrupting at %s\n", ahd_name(ahd),
570 intrstr);
571
572 /* Get the size of the cache */
573 ahd->pci_cachesize = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
574 ahd->pci_cachesize *= 4;
575
576 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
577 /* See if we have a SEEPROM and perform auto-term */
578 error = ahd_check_extport(ahd);
579 if (error != 0)
580 return;
581
582 /* Core initialization */
583 error = ahd_init(ahd);
584 if (error != 0)
585 return;
586
587 /*
588 * Link this softc in with all other ahd instances.
589 */
590 ahd_attach(ahd);
591 }
592
593
594 /*
595 * Check the external port logic for a serial eeprom
596 * and termination/cable detection contrls.
597 */
598 static int
599 ahd_check_extport(struct ahd_softc *ahd)
600 {
601 struct vpd_config vpd;
602 struct seeprom_config *sc;
603 u_int adapter_control;
604 int have_seeprom;
605 int error;
606
607 sc = ahd->seep_config;
608 have_seeprom = ahd_acquire_seeprom(ahd);
609 if (have_seeprom) {
610 u_int start_addr;
611
612 /*
613 * Fetch VPD for this function and parse it.
614 */
615 #ifdef AHD_DEBUG
616 printf("%s: Reading VPD from SEEPROM...",
617 ahd_name(ahd));
618 #endif
619 /* Address is always in units of 16bit words */
620 start_addr = ((2 * sizeof(*sc))
621 + (sizeof(vpd) * (ahd->channel - 'A'))) / 2;
622
623 error = ahd_read_seeprom(ahd, (uint16_t *)&vpd,
624 start_addr, sizeof(vpd)/2,
625 /*bytestream*/TRUE);
626 if (error == 0)
627 error = ahd_parse_vpddata(ahd, &vpd);
628 #ifdef AHD_DEBUG
629 printf("%s: VPD parsing %s\n",
630 ahd_name(ahd),
631 error == 0 ? "successful" : "failed");
632 #endif
633
634 #ifdef AHD_DEBUG
635 printf("%s: Reading SEEPROM...", ahd_name(ahd));
636 #endif
637
638 /* Address is always in units of 16bit words */
639 start_addr = (sizeof(*sc) / 2) * (ahd->channel - 'A');
640
641 error = ahd_read_seeprom(ahd, (uint16_t *)sc,
642 start_addr, sizeof(*sc)/2,
643 /*bytestream*/FALSE);
644
645 if (error != 0) {
646 #ifdef AHD_DEBUG
647 printf("Unable to read SEEPROM\n");
648 #endif
649 have_seeprom = 0;
650 } else {
651 have_seeprom = ahd_verify_cksum(sc);
652 #ifdef AHD_DEBUG
653 if (have_seeprom == 0)
654 printf ("checksum error\n");
655 else
656 printf ("done.\n");
657 #endif
658 }
659 ahd_release_seeprom(ahd);
660 }
661
662 if (!have_seeprom) {
663 u_int nvram_scb;
664
665 /*
666 * Pull scratch ram settings and treat them as
667 * if they are the contents of an seeprom if
668 * the 'ADPT', 'BIOS', or 'ASPI' signature is found
669 * in SCB 0xFF. We manually compose the data as 16bit
670 * values to avoid endian issues.
671 */
672 ahd_set_scbptr(ahd, 0xFF);
673 nvram_scb = ahd_inb_scbram(ahd, SCB_BASE + NVRAM_SCB_OFFSET);
674 if (nvram_scb != 0xFF
675 && ((ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
676 && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'D'
677 && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
678 && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'T')
679 || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'B'
680 && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'I'
681 && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'O'
682 && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'S')
683 || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
684 && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'S'
685 && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
686 && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'I'))) {
687 uint16_t *sc_data;
688 int i;
689
690 ahd_set_scbptr(ahd, nvram_scb);
691 sc_data = (uint16_t *)sc;
692 for (i = 0; i < 64; i += 2)
693 *sc_data++ = ahd_inw_scbram(ahd, SCB_BASE+i);
694 have_seeprom = ahd_verify_cksum(sc);
695 if (have_seeprom)
696 ahd->flags |= AHD_SCB_CONFIG_USED;
697 }
698 }
699
700 #ifdef AHD_DEBUG
701 if ((have_seeprom != 0) && (ahd_debug & AHD_DUMP_SEEPROM) != 0) {
702 uint16_t *sc_data;
703 int i;
704
705 printf("%s: Seeprom Contents:", ahd_name(ahd));
706 sc_data = (uint16_t *)sc;
707 for (i = 0; i < (sizeof(*sc)); i += 2)
708 printf("\n\t0x%.4x", sc_data[i]);
709 printf("\n");
710 }
711 #endif
712
713 if (!have_seeprom) {
714 printf("%s: No SEEPROM available.\n", ahd_name(ahd));
715 ahd->flags |= AHD_USEDEFAULTS;
716 error = ahd_default_config(ahd);
717 adapter_control = CFAUTOTERM|CFSEAUTOTERM;
718 free(ahd->seep_config, M_DEVBUF);
719 ahd->seep_config = NULL;
720 } else {
721 error = ahd_parse_cfgdata(ahd, sc);
722 adapter_control = sc->adapter_control;
723 }
724 if (error != 0)
725 return (error);
726
727 ahd_configure_termination(ahd, adapter_control);
728
729 return (0);
730 }
731
732 static void
733 ahd_configure_termination(struct ahd_softc *ahd, u_int adapter_control)
734 {
735 int error;
736 u_int sxfrctl1;
737 uint8_t termctl;
738 uint32_t devconfig;
739 struct ahd_pci_busdata *bd = ahd->bus_data;
740
741 devconfig = pci_conf_read(bd->pc, bd->tag, DEVCONFIG);
742 devconfig &= ~STPWLEVEL;
743 if ((ahd->flags & AHD_STPWLEVEL_A) != 0)
744 devconfig |= STPWLEVEL;
745 #ifdef AHD_DEBUG
746 printf("%s: STPWLEVEL is %s\n",
747 ahd_name(ahd), (devconfig & STPWLEVEL) ? "on" : "off");
748 #endif
749 pci_conf_write(bd->pc, bd->tag, DEVCONFIG, devconfig);
750
751 /* Make sure current sensing is off. */
752 if ((ahd->flags & AHD_CURRENT_SENSING) != 0) {
753 (void)ahd_write_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, 0);
754 }
755
756 /*
757 * Read to sense. Write to set.
758 */
759 error = ahd_read_flexport(ahd, FLXADDR_TERMCTL, &termctl);
760 if ((adapter_control & CFAUTOTERM) == 0) {
761 if (bootverbose)
762 printf("%s: Manual Primary Termination\n",
763 ahd_name(ahd));
764 termctl &= ~(FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH);
765 if ((adapter_control & CFSTERM) != 0)
766 termctl |= FLX_TERMCTL_ENPRILOW;
767 if ((adapter_control & CFWSTERM) != 0)
768 termctl |= FLX_TERMCTL_ENPRIHIGH;
769 } else if (error != 0) {
770 if (bootverbose)
771 printf("%s: Primary Auto-Term Sensing failed! "
772 "Using Defaults.\n", ahd_name(ahd));
773 termctl = FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH;
774 }
775
776 if ((adapter_control & CFSEAUTOTERM) == 0) {
777 if (bootverbose)
778 printf("%s: Manual Secondary Termination\n",
779 ahd_name(ahd));
780 termctl &= ~(FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH);
781 if ((adapter_control & CFSELOWTERM) != 0)
782 termctl |= FLX_TERMCTL_ENSECLOW;
783 if ((adapter_control & CFSEHIGHTERM) != 0)
784 termctl |= FLX_TERMCTL_ENSECHIGH;
785 } else if (error != 0) {
786 if (bootverbose)
787 printf("%s: Secondary Auto-Term Sensing failed! "
788 "Using Defaults.\n", ahd_name(ahd));
789 termctl |= FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH;
790 }
791
792 /*
793 * Now set the termination based on what we found.
794 */
795 sxfrctl1 = ahd_inb(ahd, SXFRCTL1) & ~STPWEN;
796 if ((termctl & FLX_TERMCTL_ENPRILOW) != 0) {
797 ahd->flags |= AHD_TERM_ENB_A;
798 sxfrctl1 |= STPWEN;
799 }
800 /* Must set the latch once in order to be effective. */
801 ahd_outb(ahd, SXFRCTL1, sxfrctl1|STPWEN);
802 ahd_outb(ahd, SXFRCTL1, sxfrctl1);
803
804 error = ahd_write_flexport(ahd, FLXADDR_TERMCTL, termctl);
805 if (error != 0) {
806 printf("%s: Unable to set termination settings!\n",
807 ahd_name(ahd));
808 } else {
809 if (bootverbose) {
810 printf("%s: Primary High byte termination %sabled\n",
811 ahd_name(ahd),
812 (termctl & FLX_TERMCTL_ENPRIHIGH) ? "En" : "Dis");
813
814 printf("%s: Primary Low byte termination %sabled\n",
815 ahd_name(ahd),
816 (termctl & FLX_TERMCTL_ENPRILOW) ? "En" : "Dis");
817
818 printf("%s: Secondary High byte termination %sabled\n",
819 ahd_name(ahd),
820 (termctl & FLX_TERMCTL_ENSECHIGH) ? "En" : "Dis");
821
822 printf("%s: Secondary Low byte termination %sabled\n",
823 ahd_name(ahd),
824 (termctl & FLX_TERMCTL_ENSECLOW) ? "En" : "Dis");
825 }
826 }
827 return;
828 }
829
830 #define DPE 0x80
831 #define SSE 0x40
832 #define RMA 0x20
833 #define RTA 0x10
834 #define STA 0x08
835 #define DPR 0x01
836
837 static const char *split_status_source[] =
838 {
839 "DFF0",
840 "DFF1",
841 "OVLY",
842 "CMC",
843 };
844
845 static const char *pci_status_source[] =
846 {
847 "DFF0",
848 "DFF1",
849 "SG",
850 "CMC",
851 "OVLY",
852 "NONE",
853 "MSI",
854 "TARG"
855 };
856
857 static const char *split_status_strings[] =
858 {
859 "%s: Received split response in %s.\n",
860 "%s: Received split completion error message in %s\n",
861 "%s: Receive overrun in %s\n",
862 "%s: Count not complete in %s\n",
863 "%s: Split completion data bucket in %s\n",
864 "%s: Split completion address error in %s\n",
865 "%s: Split completion byte count error in %s\n",
866 "%s: Signaled Target-abort to early terminate a split in %s\n"
867 };
868
869 static const char *pci_status_strings[] =
870 {
871 "%s: Data Parity Error has been reported via PERR# in %s\n",
872 "%s: Target initial wait state error in %s\n",
873 "%s: Split completion read data parity error in %s\n",
874 "%s: Split completion address attribute parity error in %s\n",
875 "%s: Received a Target Abort in %s\n",
876 "%s: Received a Master Abort in %s\n",
877 "%s: Signal System Error Detected in %s\n",
878 "%s: Address or Write Phase Parity Error Detected in %s.\n"
879 };
880
881 int
882 ahd_pci_intr(struct ahd_softc *ahd)
883 {
884 uint8_t pci_status[8];
885 ahd_mode_state saved_modes;
886 u_int pci_status1;
887 u_int intstat;
888 u_int i;
889 u_int reg;
890 struct ahd_pci_busdata *bd = ahd->bus_data;
891
892 intstat = ahd_inb(ahd, INTSTAT);
893
894 if ((intstat & SPLTINT) != 0)
895 ahd_pci_split_intr(ahd, intstat);
896
897 if ((intstat & PCIINT) == 0)
898 return 0;
899
900 printf("%s: PCI error Interrupt\n", ahd_name(ahd));
901 saved_modes = ahd_save_modes(ahd);
902 ahd_dump_card_state(ahd);
903 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
904 for (i = 0, reg = DF0PCISTAT; i < 8; i++, reg++) {
905
906 if (i == 5)
907 continue;
908 pci_status[i] = ahd_inb(ahd, reg);
909 /* Clear latched errors. So our interrupt deasserts. */
910 ahd_outb(ahd, reg, pci_status[i]);
911 }
912
913 for (i = 0; i < 8; i++) {
914 u_int bit;
915
916 if (i == 5)
917 continue;
918
919 for (bit = 0; bit < 8; bit++) {
920
921 if ((pci_status[i] & (0x1 << bit)) != 0) {
922 static const char *s;
923
924 s = pci_status_strings[bit];
925 if (i == 7/*TARG*/ && bit == 3)
926 s = "%s: Signaled Target Abort\n";
927 printf(s, ahd_name(ahd), pci_status_source[i]);
928 }
929 }
930 }
931 pci_status1 = pci_conf_read(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG);
932 pci_conf_write(bd->pc, bd->tag, PCI_COMMAND_STATUS_REG , pci_status1);
933
934 ahd_restore_modes(ahd, saved_modes);
935 ahd_outb(ahd, CLRINT, CLRPCIINT);
936 ahd_unpause(ahd);
937
938 return 1;
939 }
940
941 static void
942 ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat)
943 {
944 uint8_t split_status[4];
945 uint8_t split_status1[4];
946 uint8_t sg_split_status[2];
947 uint8_t sg_split_status1[2];
948 ahd_mode_state saved_modes;
949 u_int i;
950 pcireg_t pcix_status;
951 struct ahd_pci_busdata *bd = ahd->bus_data;
952
953 /*
954 * Check for splits in all modes. Modes 0 and 1
955 * additionally have SG engine splits to look at.
956 */
957 pcix_status = pci_conf_read(bd->pc, bd->tag,
958 bd->pcix_off + PCI_PCIX_STATUS);
959 printf("%s: PCI Split Interrupt - PCI-X status = 0x%x\n",
960 ahd_name(ahd), pcix_status);
961
962 saved_modes = ahd_save_modes(ahd);
963 for (i = 0; i < 4; i++) {
964 ahd_set_modes(ahd, i, i);
965
966 split_status[i] = ahd_inb(ahd, DCHSPLTSTAT0);
967 split_status1[i] = ahd_inb(ahd, DCHSPLTSTAT1);
968 /* Clear latched errors. So our interrupt deasserts. */
969 ahd_outb(ahd, DCHSPLTSTAT0, split_status[i]);
970 ahd_outb(ahd, DCHSPLTSTAT1, split_status1[i]);
971 if (i > 1)
972 continue;
973 sg_split_status[i] = ahd_inb(ahd, SGSPLTSTAT0);
974 sg_split_status1[i] = ahd_inb(ahd, SGSPLTSTAT1);
975 /* Clear latched errors. So our interrupt deasserts. */
976 ahd_outb(ahd, SGSPLTSTAT0, sg_split_status[i]);
977 ahd_outb(ahd, SGSPLTSTAT1, sg_split_status1[i]);
978 }
979
980 for (i = 0; i < 4; i++) {
981 u_int bit;
982
983 for (bit = 0; bit < 8; bit++) {
984
985 if ((split_status[i] & (0x1 << bit)) != 0) {
986 static const char *s;
987
988 s = split_status_strings[bit];
989 printf(s, ahd_name(ahd),
990 split_status_source[i]);
991 }
992
993 if (i > 0)
994 continue;
995
996 if ((sg_split_status[i] & (0x1 << bit)) != 0) {
997 static const char *s;
998
999 s = split_status_strings[bit];
1000 printf(s, ahd_name(ahd), "SG");
1001 }
1002 }
1003 }
1004 /*
1005 * Clear PCI-X status bits.
1006 */
1007 pci_conf_write(bd->pc, bd->tag, bd->pcix_off + PCI_PCIX_STATUS,
1008 pcix_status);
1009 ahd_outb(ahd, CLRINT, CLRSPLTINT);
1010 ahd_restore_modes(ahd, saved_modes);
1011 }
1012
1013 static int
1014 ahd_aic7901_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
1015 {
1016
1017 ahd->chip = AHD_AIC7901;
1018 ahd->features = AHD_AIC7901_FE;
1019 return (ahd_aic790X_setup(ahd, pa));
1020 }
1021
1022 static int
1023 ahd_aic7901A_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
1024 {
1025
1026 ahd->chip = AHD_AIC7901A;
1027 ahd->features = AHD_AIC7901A_FE;
1028 return (ahd_aic790X_setup(ahd, pa));
1029 }
1030
1031 static int
1032 ahd_aic7902_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
1033 {
1034
1035 ahd->chip = AHD_AIC7902;
1036 ahd->features = AHD_AIC7902_FE;
1037 return (ahd_aic790X_setup(ahd, pa));
1038 }
1039
1040 static int
1041 ahd_aic790X_setup(struct ahd_softc *ahd, struct pci_attach_args *pa)
1042 {
1043 u_int rev;
1044
1045 rev = PCI_REVISION(pa->pa_class);
1046 #ifdef AHD_DEBUG
1047 printf("\n%s: aic7902 chip revision 0x%x\n", ahd_name(ahd), rev);
1048 #endif
1049 if (rev < ID_AIC7902_PCI_REV_A4) {
1050 printf("%s: Unable to attach to unsupported chip revision %d\n",
1051 ahd_name(ahd), rev);
1052 pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, 0);
1053 return (ENXIO);
1054 }
1055
1056 ahd->channel = (pa->pa_function == 1) ? 'B' : 'A';
1057 if (rev < ID_AIC7902_PCI_REV_B0) {
1058 /*
1059 * Enable A series workarounds.
1060 */
1061 ahd->bugs |= AHD_SENT_SCB_UPDATE_BUG|AHD_ABORT_LQI_BUG
1062 | AHD_PKT_BITBUCKET_BUG|AHD_LONG_SETIMO_BUG
1063 | AHD_NLQICRC_DELAYED_BUG|AHD_SCSIRST_BUG
1064 | AHD_LQO_ATNO_BUG|AHD_AUTOFLUSH_BUG
1065 | AHD_CLRLQO_AUTOCLR_BUG|AHD_PCIX_MMAPIO_BUG
1066 | AHD_PCIX_CHIPRST_BUG|AHD_PCIX_SCBRAM_RD_BUG
1067 | AHD_PKTIZED_STATUS_BUG|AHD_PKT_LUN_BUG
1068 | AHD_MDFF_WSCBPTR_BUG|AHD_REG_SLOW_SETTLE_BUG
1069 | AHD_SET_MODE_BUG|AHD_BUSFREEREV_BUG
1070 | AHD_NONPACKFIFO_BUG|AHD_PACED_NEGTABLE_BUG
1071 | AHD_FAINT_LED_BUG;
1072
1073
1074 /*
1075 * IO Cell paramter setup.
1076 */
1077 AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
1078
1079 if ((ahd->flags & AHD_HP_BOARD) == 0)
1080 AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVA);
1081 } else {
1082 u_int devconfig1;
1083
1084 ahd->features |= AHD_RTI|AHD_NEW_IOCELL_OPTS
1085 | AHD_NEW_DFCNTRL_OPTS;
1086 ahd->bugs |= AHD_LQOOVERRUN_BUG|AHD_EARLY_REQ_BUG;
1087
1088 /*
1089 * Some issues have been resolved in the 7901B.
1090 */
1091 if ((ahd->features & AHD_MULTI_FUNC) != 0)
1092 ahd->bugs |= AHD_INTCOLLISION_BUG|AHD_ABORT_LQI_BUG;
1093
1094 /*
1095 * IO Cell paramter setup.
1096 */
1097 AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
1098 AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVB);
1099 AHD_SET_AMPLITUDE(ahd, AHD_AMPLITUDE_DEF);
1100
1101 /*
1102 * Set the PREQDIS bit for H2B which disables some workaround
1103 * that doesn't work on regular PCI busses.
1104 * XXX - Find out exactly what this does from the hardware
1105 * folks!
1106 */
1107 devconfig1 = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG1);
1108 pci_conf_write(pa->pa_pc, pa->pa_tag, DEVCONFIG1, devconfig1|PREQDIS);
1109 devconfig1 = pci_conf_read(pa->pa_pc, pa->pa_tag, DEVCONFIG1);
1110 }
1111
1112 return (0);
1113 }
1114
1115