amdpm_smbus.c revision 1.1 1 1.1 tls /* $NetBSD: amdpm_smbus.c,v 1.1 2006/02/19 02:24:20 tls Exp $ */
2 1.1 tls
3 1.1 tls /*
4 1.1 tls * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
5 1.1 tls * All rights reserved.
6 1.1 tls *
7 1.1 tls * Redistribution and use in source and binary forms, with or without
8 1.1 tls * modification, are permitted provided that the following conditions
9 1.1 tls * are met:
10 1.1 tls * 1. Redistributions of source code must retain the above copyright
11 1.1 tls * notice, this list of conditions and the following disclaimer.
12 1.1 tls * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 tls * notice, this list of conditions and the following disclaimer in the
14 1.1 tls * documentation and/or other materials provided with the distribution.
15 1.1 tls * 3. The name of the author may not be used to endorse or promote products
16 1.1 tls * derived from this software without specific prior written permission.
17 1.1 tls *
18 1.1 tls * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 tls * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 tls * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 tls * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 tls * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.1 tls * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.1 tls * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.1 tls * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.1 tls * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 tls * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 tls * SUCH DAMAGE.
29 1.1 tls */
30 1.1 tls
31 1.1 tls /* driver for SMBUS 1.0 host controller found in the
32 1.1 tls * AMD-8111 HyperTransport I/O Hub
33 1.1 tls */
34 1.1 tls #include <sys/param.h>
35 1.1 tls #include <sys/systm.h>
36 1.1 tls #include <sys/kernel.h>
37 1.1 tls #include <sys/device.h>
38 1.1 tls #include <sys/rnd.h>
39 1.1 tls #include <dev/pci/pcireg.h>
40 1.1 tls #include <dev/pci/pcivar.h>
41 1.1 tls #include <dev/pci/pcidevs.h>
42 1.1 tls
43 1.1 tls #include <dev/i2c/i2cvar.h>
44 1.1 tls #include <dev/i2c/i2c_bitbang.h>
45 1.1 tls
46 1.1 tls #include <dev/pci/amdpmreg.h>
47 1.1 tls #include <dev/pci/amdpmvar.h>
48 1.1 tls
49 1.1 tls #include <dev/pci/amdpm_smbusreg.h>
50 1.1 tls
51 1.1 tls static int amdpm_smbus_acquire_bus(void *cookie, int flags);
52 1.1 tls static void amdpm_smbus_release_bus(void *cookie, int flags);
53 1.1 tls static int amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
54 1.1 tls const void *cmd, size_t cmdlen, void *vbuf,
55 1.1 tls size_t buflen, int flags);
56 1.1 tls static int amdpm_smbus_check_done(struct amdpm_softc *sc);
57 1.1 tls static void amdpm_smbus_clear_gsr(struct amdpm_softc *sc);
58 1.1 tls static u_int16_t amdpm_smbus_get_gsr(struct amdpm_softc *sc);
59 1.1 tls static int amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val);
60 1.1 tls static int amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t data);
61 1.1 tls static int amdpm_smbus_receive_1(struct amdpm_softc *sc);
62 1.1 tls static int amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd);
63 1.1 tls
64 1.1 tls
65 1.1 tls void
66 1.1 tls amdpm_smbus_attach(struct amdpm_softc *sc)
67 1.1 tls {
68 1.1 tls struct i2cbus_attach_args iba;
69 1.1 tls
70 1.1 tls // register with iic
71 1.1 tls sc->sc_i2c.ic_cookie = sc;
72 1.1 tls sc->sc_i2c.ic_acquire_bus = amdpm_smbus_acquire_bus;
73 1.1 tls sc->sc_i2c.ic_release_bus = amdpm_smbus_release_bus;
74 1.1 tls sc->sc_i2c.ic_send_start = NULL;
75 1.1 tls sc->sc_i2c.ic_send_stop = NULL;
76 1.1 tls sc->sc_i2c.ic_initiate_xfer = NULL;
77 1.1 tls sc->sc_i2c.ic_read_byte = NULL;
78 1.1 tls sc->sc_i2c.ic_write_byte = NULL;
79 1.1 tls sc->sc_i2c.ic_exec = amdpm_smbus_exec;
80 1.1 tls
81 1.1 tls iba.iba_name = "iic";
82 1.1 tls iba.iba_tag = &sc->sc_i2c;
83 1.1 tls (void) config_found(&sc->sc_dev, &iba, iicbus_print);
84 1.1 tls }
85 1.1 tls
86 1.1 tls static int
87 1.1 tls amdpm_smbus_acquire_bus(void *cookie, int flags)
88 1.1 tls {
89 1.1 tls return (0);
90 1.1 tls }
91 1.1 tls
92 1.1 tls static void
93 1.1 tls amdpm_smbus_release_bus(void *cookie, int flags)
94 1.1 tls {
95 1.1 tls }
96 1.1 tls
97 1.1 tls static int
98 1.1 tls amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
99 1.1 tls size_t cmdlen, void *vbuf, size_t buflen, int flags)
100 1.1 tls {
101 1.1 tls struct amdpm_softc *sc = (struct amdpm_softc *) cookie;
102 1.1 tls sc->sc_smbus_slaveaddr = addr;
103 1.1 tls
104 1.1 tls if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
105 1.1 tls return (amdpm_smbus_receive_1(sc));
106 1.1 tls }
107 1.1 tls
108 1.1 tls if ( (I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
109 1.1 tls return (amdpm_smbus_read_1(sc, *(const uint8_t*)cmd));
110 1.1 tls }
111 1.1 tls
112 1.1 tls if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1)) {
113 1.1 tls return (amdpm_smbus_send_1(sc, *(uint8_t*)vbuf));
114 1.1 tls }
115 1.1 tls
116 1.1 tls if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1)) {
117 1.1 tls return (amdpm_smbus_write_1(sc, *(const uint8_t*)cmd, *(uint8_t*)vbuf));
118 1.1 tls }
119 1.1 tls
120 1.1 tls return (-1);
121 1.1 tls }
122 1.1 tls
123 1.1 tls static int
124 1.1 tls amdpm_smbus_check_done(struct amdpm_softc *sc)
125 1.1 tls {
126 1.1 tls int i = 0;
127 1.1 tls for (i = 0; i < 1000; i++) {
128 1.1 tls /* check gsr and wait till cycle is done */
129 1.1 tls u_int16_t data = amdpm_smbus_get_gsr(sc);
130 1.1 tls if (data & AMDPM_8111_GSR_CYCLE_DONE) {
131 1.1 tls return (0);
132 1.1 tls }
133 1.1 tls delay(1);
134 1.1 tls }
135 1.1 tls return (-1);
136 1.1 tls }
137 1.1 tls
138 1.1 tls
139 1.1 tls static void
140 1.1 tls amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
141 1.1 tls {
142 1.1 tls /* clear register */
143 1.1 tls u_int16_t data = 0xFFFF;
144 1.1 tls bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_STAT, data);
145 1.1 tls }
146 1.1 tls
147 1.1 tls static u_int16_t
148 1.1 tls amdpm_smbus_get_gsr(struct amdpm_softc *sc)
149 1.1 tls {
150 1.1 tls return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_STAT));
151 1.1 tls }
152 1.1 tls
153 1.1 tls static int
154 1.1 tls amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val)
155 1.1 tls {
156 1.1 tls /* first clear gsr */
157 1.1 tls amdpm_smbus_clear_gsr(sc);
158 1.1 tls
159 1.1 tls /* write smbus slave address to register */
160 1.1 tls u_int16_t data = 0;
161 1.1 tls data = sc->sc_smbus_slaveaddr;
162 1.1 tls data <<= 1;
163 1.1 tls data |= AMDPM_8111_SMBUS_SEND;
164 1.1 tls bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
165 1.1 tls
166 1.1 tls data = val;
167 1.1 tls /* store data */
168 1.1 tls bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA, data);
169 1.1 tls /* host start */
170 1.1 tls bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL,
171 1.1 tls AMDPM_8111_SMBUS_GSR_SB);
172 1.1 tls return(amdpm_smbus_check_done(sc));
173 1.1 tls }
174 1.1 tls
175 1.1 tls
176 1.1 tls static int
177 1.1 tls amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t val)
178 1.1 tls {
179 1.1 tls /* first clear gsr */
180 1.1 tls amdpm_smbus_clear_gsr(sc);
181 1.1 tls
182 1.1 tls u_int16_t data = 0;
183 1.1 tls data = sc->sc_smbus_slaveaddr;
184 1.1 tls data <<= 1;
185 1.1 tls data |= AMDPM_8111_SMBUS_WRITE;
186 1.1 tls bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
187 1.1 tls
188 1.1 tls data = val;
189 1.1 tls /* store cmd */
190 1.1 tls bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTCMD, cmd);
191 1.1 tls /* store data */
192 1.1 tls bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA, data);
193 1.1 tls /* host start */
194 1.1 tls bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_WB);
195 1.1 tls
196 1.1 tls return (amdpm_smbus_check_done(sc));
197 1.1 tls }
198 1.1 tls
199 1.1 tls static int
200 1.1 tls amdpm_smbus_receive_1(struct amdpm_softc *sc)
201 1.1 tls {
202 1.1 tls /* first clear gsr */
203 1.1 tls amdpm_smbus_clear_gsr(sc);
204 1.1 tls
205 1.1 tls /* write smbus slave address to register */
206 1.1 tls u_int16_t data = 0;
207 1.1 tls data = sc->sc_smbus_slaveaddr;
208 1.1 tls data <<= 1;
209 1.1 tls data |= AMDPM_8111_SMBUS_RX;
210 1.1 tls bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
211 1.1 tls
212 1.1 tls /* start smbus cycle */
213 1.1 tls bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_RXB);
214 1.1 tls
215 1.1 tls /* check for errors */
216 1.1 tls if (amdpm_smbus_check_done(sc) < 0)
217 1.1 tls return (-1);
218 1.1 tls
219 1.1 tls /* read data */
220 1.1 tls data = bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA);
221 1.1 tls u_int8_t ret = (u_int8_t)(data & 0x00FF);
222 1.1 tls return (ret);
223 1.1 tls }
224 1.1 tls
225 1.1 tls static int
226 1.1 tls amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd)
227 1.1 tls {
228 1.1 tls /* first clear gsr */
229 1.1 tls amdpm_smbus_clear_gsr(sc);
230 1.1 tls
231 1.1 tls /* write smbus slave address to register */
232 1.1 tls u_int16_t data = 0;
233 1.1 tls data = sc->sc_smbus_slaveaddr;
234 1.1 tls data <<= 1;
235 1.1 tls data |= AMDPM_8111_SMBUS_READ;
236 1.1 tls bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
237 1.1 tls
238 1.1 tls /* store cmd */
239 1.1 tls bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTCMD, cmd);
240 1.1 tls /* host start */
241 1.1 tls bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_RB);
242 1.1 tls
243 1.1 tls /* check for errors */
244 1.1 tls if (amdpm_smbus_check_done(sc) < 0)
245 1.1 tls return (-1);
246 1.1 tls
247 1.1 tls /* store data */
248 1.1 tls data = bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA);
249 1.1 tls u_int8_t ret = (u_int8_t)(data & 0x00FF);
250 1.1 tls return (ret);
251 1.1 tls }
252