amdpm_smbus.c revision 1.11 1 1.11 jmcneill /* $NetBSD: amdpm_smbus.c,v 1.11 2007/02/06 02:07:36 jmcneill Exp $ */
2 1.1 tls
3 1.1 tls /*
4 1.1 tls * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
5 1.1 tls * All rights reserved.
6 1.1 tls *
7 1.1 tls * Redistribution and use in source and binary forms, with or without
8 1.1 tls * modification, are permitted provided that the following conditions
9 1.1 tls * are met:
10 1.1 tls * 1. Redistributions of source code must retain the above copyright
11 1.1 tls * notice, this list of conditions and the following disclaimer.
12 1.1 tls * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 tls * notice, this list of conditions and the following disclaimer in the
14 1.1 tls * documentation and/or other materials provided with the distribution.
15 1.1 tls * 3. The name of the author may not be used to endorse or promote products
16 1.1 tls * derived from this software without specific prior written permission.
17 1.1 tls *
18 1.1 tls * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 tls * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 tls * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 tls * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 tls * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.1 tls * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.1 tls * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.1 tls * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.1 tls * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 tls * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 tls * SUCH DAMAGE.
29 1.1 tls */
30 1.1 tls
31 1.1 tls /* driver for SMBUS 1.0 host controller found in the
32 1.1 tls * AMD-8111 HyperTransport I/O Hub
33 1.1 tls */
34 1.2 xtraeme #include <sys/cdefs.h>
35 1.11 jmcneill __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.11 2007/02/06 02:07:36 jmcneill Exp $");
36 1.2 xtraeme
37 1.1 tls #include <sys/param.h>
38 1.1 tls #include <sys/systm.h>
39 1.1 tls #include <sys/kernel.h>
40 1.1 tls #include <sys/device.h>
41 1.1 tls #include <sys/rnd.h>
42 1.1 tls #include <dev/pci/pcireg.h>
43 1.1 tls #include <dev/pci/pcivar.h>
44 1.1 tls #include <dev/pci/pcidevs.h>
45 1.1 tls
46 1.1 tls #include <dev/i2c/i2cvar.h>
47 1.1 tls #include <dev/i2c/i2c_bitbang.h>
48 1.1 tls
49 1.1 tls #include <dev/pci/amdpmreg.h>
50 1.1 tls #include <dev/pci/amdpmvar.h>
51 1.1 tls
52 1.1 tls #include <dev/pci/amdpm_smbusreg.h>
53 1.1 tls
54 1.10 jmcneill #ifdef __i386__
55 1.10 jmcneill #include "opt_xbox.h"
56 1.10 jmcneill #endif
57 1.10 jmcneill
58 1.10 jmcneill #ifdef XBOX
59 1.10 jmcneill extern int arch_i386_is_xbox;
60 1.10 jmcneill #endif
61 1.10 jmcneill
62 1.1 tls static int amdpm_smbus_acquire_bus(void *cookie, int flags);
63 1.1 tls static void amdpm_smbus_release_bus(void *cookie, int flags);
64 1.1 tls static int amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
65 1.1 tls const void *cmd, size_t cmdlen, void *vbuf,
66 1.1 tls size_t buflen, int flags);
67 1.10 jmcneill static int amdpm_smbus_check_done(struct amdpm_softc *sc, i2c_op_t op);
68 1.1 tls static void amdpm_smbus_clear_gsr(struct amdpm_softc *sc);
69 1.1 tls static u_int16_t amdpm_smbus_get_gsr(struct amdpm_softc *sc);
70 1.10 jmcneill static int amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val, i2c_op_t op);
71 1.10 jmcneill static int amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t data, i2c_op_t op);
72 1.10 jmcneill static int amdpm_smbus_receive_1(struct amdpm_softc *sc, i2c_op_t op);
73 1.10 jmcneill static int amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd, i2c_op_t op);
74 1.1 tls
75 1.10 jmcneill static int amdpm_smbus_intr(void *);
76 1.1 tls
77 1.1 tls void
78 1.1 tls amdpm_smbus_attach(struct amdpm_softc *sc)
79 1.1 tls {
80 1.1 tls struct i2cbus_attach_args iba;
81 1.10 jmcneill pci_intr_handle_t ih;
82 1.10 jmcneill const char *intrstr;
83 1.1 tls
84 1.5 jmcneill /* register with iic */
85 1.1 tls sc->sc_i2c.ic_cookie = sc;
86 1.1 tls sc->sc_i2c.ic_acquire_bus = amdpm_smbus_acquire_bus;
87 1.1 tls sc->sc_i2c.ic_release_bus = amdpm_smbus_release_bus;
88 1.1 tls sc->sc_i2c.ic_send_start = NULL;
89 1.1 tls sc->sc_i2c.ic_send_stop = NULL;
90 1.1 tls sc->sc_i2c.ic_initiate_xfer = NULL;
91 1.1 tls sc->sc_i2c.ic_read_byte = NULL;
92 1.1 tls sc->sc_i2c.ic_write_byte = NULL;
93 1.1 tls sc->sc_i2c.ic_exec = amdpm_smbus_exec;
94 1.3 xtraeme
95 1.3 xtraeme lockinit(&sc->sc_lock, PZERO, "amdpm_smbus", 0, 0);
96 1.3 xtraeme
97 1.10 jmcneill #ifdef XBOX
98 1.10 jmcneill #define XBOX_SMBA 0x8000
99 1.10 jmcneill #define XBOX_SMSIZE 256
100 1.10 jmcneill #define XBOX_INTRLINE 12
101 1.11 jmcneill #define XBOX_REG_ACPI_PM1a_EN 0x02
102 1.11 jmcneill #define XBOX_REG_ACPI_PM1a_EN_TIMER 0x01
103 1.10 jmcneill /* XXX pci0 dev 1 function 2 "System Management" doesn't probe */
104 1.10 jmcneill if (arch_i386_is_xbox) {
105 1.11 jmcneill uint16_t val;
106 1.10 jmcneill sc->sc_pa->pa_intrline = XBOX_INTRLINE;
107 1.10 jmcneill
108 1.10 jmcneill if (bus_space_map(sc->sc_iot, XBOX_SMBA, XBOX_SMSIZE,
109 1.11 jmcneill 0, &sc->sc_sm_ioh) == 0) {
110 1.10 jmcneill aprint_normal("%s: system management at 0x%04x\n",
111 1.10 jmcneill sc->sc_dev.dv_xname, XBOX_SMBA);
112 1.10 jmcneill
113 1.11 jmcneill /* Disable PM ACPI timer SCI interrupt */
114 1.11 jmcneill val = bus_space_read_2(sc->sc_iot, sc->sc_sm_ioh,
115 1.11 jmcneill XBOX_REG_ACPI_PM1a_EN);
116 1.11 jmcneill bus_space_write_2(sc->sc_iot, sc->sc_sm_ioh,
117 1.11 jmcneill XBOX_REG_ACPI_PM1a_EN,
118 1.11 jmcneill val & ~XBOX_REG_ACPI_PM1a_EN_TIMER);
119 1.11 jmcneill }
120 1.10 jmcneill }
121 1.10 jmcneill
122 1.10 jmcneill if (pci_intr_map(sc->sc_pa, &ih))
123 1.10 jmcneill aprint_error("%s: couldn't map interrupt\n",
124 1.10 jmcneill sc->sc_dev.dv_xname);
125 1.10 jmcneill else {
126 1.10 jmcneill intrstr = pci_intr_string(sc->sc_pc, ih);
127 1.10 jmcneill sc->sc_ih = pci_intr_establish(sc->sc_pc, ih, IPL_BIO,
128 1.10 jmcneill amdpm_smbus_intr, sc);
129 1.10 jmcneill if (sc->sc_ih != NULL)
130 1.10 jmcneill aprint_normal("%s: interrupting at %s\n",
131 1.10 jmcneill sc->sc_dev.dv_xname, intrstr);
132 1.10 jmcneill }
133 1.10 jmcneill #endif
134 1.10 jmcneill
135 1.1 tls iba.iba_tag = &sc->sc_i2c;
136 1.4 drochner (void) config_found_ia(&sc->sc_dev, "i2cbus", &iba, iicbus_print);
137 1.1 tls }
138 1.1 tls
139 1.1 tls static int
140 1.10 jmcneill amdpm_smbus_intr(void *cookie)
141 1.10 jmcneill {
142 1.10 jmcneill #ifdef XBOX
143 1.10 jmcneill struct amdpm_softc *sc;
144 1.10 jmcneill uint32_t status;
145 1.10 jmcneill
146 1.10 jmcneill sc = (struct amdpm_softc *)cookie;
147 1.10 jmcneill
148 1.10 jmcneill if (arch_i386_is_xbox) {
149 1.10 jmcneill status = bus_space_read_4(sc->sc_iot, sc->sc_sm_ioh, 0x20);
150 1.10 jmcneill bus_space_write_4(sc->sc_iot, sc->sc_sm_ioh, 0x20, status);
151 1.10 jmcneill
152 1.10 jmcneill if (status & 2)
153 1.10 jmcneill return iic_smbus_intr(&sc->sc_i2c);
154 1.10 jmcneill }
155 1.10 jmcneill #endif
156 1.10 jmcneill return 0;
157 1.10 jmcneill }
158 1.10 jmcneill
159 1.10 jmcneill static int
160 1.7 christos amdpm_smbus_acquire_bus(void *cookie, int flags)
161 1.1 tls {
162 1.3 xtraeme struct amdpm_softc *sc = cookie;
163 1.3 xtraeme int err;
164 1.3 xtraeme
165 1.3 xtraeme err = lockmgr(&sc->sc_lock, LK_EXCLUSIVE, NULL);
166 1.3 xtraeme
167 1.3 xtraeme return err;
168 1.1 tls }
169 1.1 tls
170 1.1 tls static void
171 1.7 christos amdpm_smbus_release_bus(void *cookie, int flags)
172 1.1 tls {
173 1.3 xtraeme struct amdpm_softc *sc = cookie;
174 1.3 xtraeme
175 1.3 xtraeme lockmgr(&sc->sc_lock, LK_RELEASE, NULL);
176 1.3 xtraeme
177 1.3 xtraeme return;
178 1.1 tls }
179 1.1 tls
180 1.1 tls static int
181 1.1 tls amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
182 1.7 christos size_t cmdlen, void *vbuf, size_t buflen, int flags)
183 1.1 tls {
184 1.1 tls struct amdpm_softc *sc = (struct amdpm_softc *) cookie;
185 1.1 tls sc->sc_smbus_slaveaddr = addr;
186 1.9 jmcneill u_int8_t *p = vbuf;
187 1.9 jmcneill int rv;
188 1.1 tls
189 1.1 tls if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
190 1.10 jmcneill rv = amdpm_smbus_receive_1(sc, op);
191 1.9 jmcneill if (rv == -1)
192 1.9 jmcneill return -1;
193 1.9 jmcneill *p = (u_int8_t)rv;
194 1.9 jmcneill return 0;
195 1.1 tls }
196 1.1 tls
197 1.1 tls if ( (I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
198 1.10 jmcneill rv = amdpm_smbus_read_1(sc, *(const uint8_t*)cmd, op);
199 1.9 jmcneill if (rv == -1)
200 1.9 jmcneill return -1;
201 1.9 jmcneill *p = (u_int8_t)rv;
202 1.9 jmcneill return 0;
203 1.1 tls }
204 1.1 tls
205 1.1 tls if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1)) {
206 1.10 jmcneill return amdpm_smbus_send_1(sc, *(uint8_t*)vbuf, op);
207 1.1 tls }
208 1.1 tls
209 1.1 tls if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1)) {
210 1.10 jmcneill return amdpm_smbus_write_1(sc, *(const uint8_t*)cmd, *(uint8_t*)vbuf, op);
211 1.1 tls }
212 1.1 tls
213 1.1 tls return (-1);
214 1.1 tls }
215 1.1 tls
216 1.1 tls static int
217 1.10 jmcneill amdpm_smbus_check_done(struct amdpm_softc *sc, i2c_op_t op)
218 1.1 tls {
219 1.1 tls int i = 0;
220 1.1 tls for (i = 0; i < 1000; i++) {
221 1.1 tls /* check gsr and wait till cycle is done */
222 1.1 tls u_int16_t data = amdpm_smbus_get_gsr(sc);
223 1.1 tls if (data & AMDPM_8111_GSR_CYCLE_DONE) {
224 1.1 tls return (0);
225 1.1 tls }
226 1.10 jmcneill if (!(op & I2C_F_POLL))
227 1.10 jmcneill delay(1);
228 1.1 tls }
229 1.1 tls return (-1);
230 1.1 tls }
231 1.1 tls
232 1.1 tls
233 1.1 tls static void
234 1.1 tls amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
235 1.1 tls {
236 1.1 tls /* clear register */
237 1.8 jmcneill u_int16_t data = 0xFFFF;
238 1.8 jmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
239 1.8 jmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
240 1.8 jmcneill AMDPM_8111_SMBUS_STAT - off, data);
241 1.1 tls }
242 1.1 tls
243 1.1 tls static u_int16_t
244 1.1 tls amdpm_smbus_get_gsr(struct amdpm_softc *sc)
245 1.1 tls {
246 1.8 jmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
247 1.8 jmcneill return (bus_space_read_2(sc->sc_iot, sc->sc_ioh,
248 1.8 jmcneill AMDPM_8111_SMBUS_STAT - off));
249 1.1 tls }
250 1.1 tls
251 1.1 tls static int
252 1.10 jmcneill amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val, i2c_op_t op)
253 1.1 tls {
254 1.8 jmcneill u_int16_t data = 0;
255 1.8 jmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
256 1.8 jmcneill
257 1.1 tls /* first clear gsr */
258 1.1 tls amdpm_smbus_clear_gsr(sc);
259 1.1 tls
260 1.1 tls /* write smbus slave address to register */
261 1.1 tls data = sc->sc_smbus_slaveaddr;
262 1.1 tls data <<= 1;
263 1.1 tls data |= AMDPM_8111_SMBUS_SEND;
264 1.8 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
265 1.8 jmcneill AMDPM_8111_SMBUS_HOSTADDR - off, data);
266 1.1 tls
267 1.1 tls data = val;
268 1.1 tls /* store data */
269 1.8 jmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
270 1.8 jmcneill AMDPM_8111_SMBUS_HOSTDATA - off, data);
271 1.1 tls /* host start */
272 1.8 jmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
273 1.8 jmcneill AMDPM_8111_SMBUS_CTRL - off,
274 1.8 jmcneill AMDPM_8111_SMBUS_GSR_SB);
275 1.8 jmcneill
276 1.10 jmcneill return(amdpm_smbus_check_done(sc, op));
277 1.1 tls }
278 1.1 tls
279 1.1 tls
280 1.1 tls static int
281 1.10 jmcneill amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t val, i2c_op_t op)
282 1.1 tls {
283 1.8 jmcneill u_int16_t data = 0;
284 1.8 jmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
285 1.8 jmcneill
286 1.1 tls /* first clear gsr */
287 1.1 tls amdpm_smbus_clear_gsr(sc);
288 1.1 tls
289 1.1 tls data = sc->sc_smbus_slaveaddr;
290 1.1 tls data <<= 1;
291 1.1 tls data |= AMDPM_8111_SMBUS_WRITE;
292 1.8 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
293 1.8 jmcneill AMDPM_8111_SMBUS_HOSTADDR - off, data);
294 1.1 tls
295 1.1 tls data = val;
296 1.1 tls /* store cmd */
297 1.8 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
298 1.8 jmcneill AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
299 1.1 tls /* store data */
300 1.8 jmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
301 1.8 jmcneill AMDPM_8111_SMBUS_HOSTDATA - off, data);
302 1.1 tls /* host start */
303 1.8 jmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
304 1.8 jmcneill AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_WB);
305 1.1 tls
306 1.10 jmcneill return (amdpm_smbus_check_done(sc, op));
307 1.1 tls }
308 1.1 tls
309 1.1 tls static int
310 1.10 jmcneill amdpm_smbus_receive_1(struct amdpm_softc *sc, i2c_op_t op)
311 1.1 tls {
312 1.8 jmcneill u_int16_t data = 0;
313 1.8 jmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
314 1.8 jmcneill
315 1.1 tls /* first clear gsr */
316 1.1 tls amdpm_smbus_clear_gsr(sc);
317 1.1 tls
318 1.1 tls /* write smbus slave address to register */
319 1.1 tls data = sc->sc_smbus_slaveaddr;
320 1.1 tls data <<= 1;
321 1.1 tls data |= AMDPM_8111_SMBUS_RX;
322 1.8 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
323 1.8 jmcneill AMDPM_8111_SMBUS_HOSTADDR - off, data);
324 1.1 tls
325 1.1 tls /* start smbus cycle */
326 1.8 jmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
327 1.8 jmcneill AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RXB);
328 1.1 tls
329 1.1 tls /* check for errors */
330 1.10 jmcneill if (amdpm_smbus_check_done(sc, op) < 0)
331 1.1 tls return (-1);
332 1.1 tls
333 1.1 tls /* read data */
334 1.8 jmcneill data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
335 1.8 jmcneill AMDPM_8111_SMBUS_HOSTDATA - off);
336 1.1 tls u_int8_t ret = (u_int8_t)(data & 0x00FF);
337 1.1 tls return (ret);
338 1.1 tls }
339 1.1 tls
340 1.1 tls static int
341 1.10 jmcneill amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd, i2c_op_t op)
342 1.8 jmcneill {
343 1.8 jmcneill u_int16_t data = 0;
344 1.9 jmcneill u_int8_t ret;
345 1.8 jmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
346 1.8 jmcneill
347 1.1 tls /* first clear gsr */
348 1.1 tls amdpm_smbus_clear_gsr(sc);
349 1.1 tls
350 1.1 tls /* write smbus slave address to register */
351 1.1 tls data = sc->sc_smbus_slaveaddr;
352 1.1 tls data <<= 1;
353 1.1 tls data |= AMDPM_8111_SMBUS_READ;
354 1.8 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
355 1.8 jmcneill AMDPM_8111_SMBUS_HOSTADDR - off, data);
356 1.1 tls
357 1.1 tls /* store cmd */
358 1.8 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
359 1.8 jmcneill AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
360 1.1 tls /* host start */
361 1.8 jmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
362 1.8 jmcneill AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RB);
363 1.1 tls
364 1.1 tls /* check for errors */
365 1.10 jmcneill if (amdpm_smbus_check_done(sc, op) < 0)
366 1.1 tls return (-1);
367 1.1 tls
368 1.1 tls /* store data */
369 1.8 jmcneill data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
370 1.8 jmcneill AMDPM_8111_SMBUS_HOSTDATA - off);
371 1.9 jmcneill ret = (u_int8_t)(data & 0x00FF);
372 1.1 tls return (ret);
373 1.1 tls }
374