Home | History | Annotate | Line # | Download | only in pci
amdpm_smbus.c revision 1.18.6.2
      1  1.18.6.2       tls /*	$NetBSD: amdpm_smbus.c,v 1.18.6.2 2013/06/23 06:20:18 tls Exp $ */
      2       1.1       tls 
      3       1.1       tls /*
      4       1.1       tls  * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
      5       1.1       tls  * All rights reserved.
      6       1.1       tls  *
      7       1.1       tls  * Redistribution and use in source and binary forms, with or without
      8       1.1       tls  * modification, are permitted provided that the following conditions
      9       1.1       tls  * are met:
     10       1.1       tls  * 1. Redistributions of source code must retain the above copyright
     11       1.1       tls  *    notice, this list of conditions and the following disclaimer.
     12       1.1       tls  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1       tls  *    notice, this list of conditions and the following disclaimer in the
     14       1.1       tls  *    documentation and/or other materials provided with the distribution.
     15       1.1       tls  * 3. The name of the author may not be used to endorse or promote products
     16       1.1       tls  *    derived from this software without specific prior written permission.
     17       1.1       tls  *
     18       1.1       tls  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19       1.1       tls  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20       1.1       tls  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21       1.1       tls  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22       1.1       tls  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     23       1.1       tls  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     24       1.1       tls  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     25       1.1       tls  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     26       1.1       tls  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27       1.1       tls  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28       1.1       tls  * SUCH DAMAGE.
     29       1.1       tls  */
     30       1.1       tls 
     31       1.1       tls /* driver for SMBUS 1.0 host controller found in the
     32       1.1       tls  * AMD-8111 HyperTransport I/O Hub
     33       1.1       tls  */
     34       1.2   xtraeme #include <sys/cdefs.h>
     35  1.18.6.2       tls __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.18.6.2 2013/06/23 06:20:18 tls Exp $");
     36       1.2   xtraeme 
     37       1.1       tls #include <sys/param.h>
     38       1.1       tls #include <sys/systm.h>
     39       1.1       tls #include <sys/kernel.h>
     40       1.1       tls #include <sys/device.h>
     41       1.1       tls #include <sys/rnd.h>
     42      1.18  pgoyette #include <sys/mutex.h>
     43      1.14   xtraeme 
     44       1.1       tls #include <dev/pci/pcireg.h>
     45       1.1       tls #include <dev/pci/pcivar.h>
     46       1.1       tls #include <dev/pci/pcidevs.h>
     47       1.1       tls 
     48       1.1       tls #include <dev/i2c/i2cvar.h>
     49       1.1       tls #include <dev/i2c/i2c_bitbang.h>
     50       1.1       tls 
     51       1.1       tls #include <dev/pci/amdpmreg.h>
     52       1.1       tls #include <dev/pci/amdpmvar.h>
     53       1.1       tls 
     54       1.1       tls #include <dev/pci/amdpm_smbusreg.h>
     55       1.1       tls 
     56      1.13   xtraeme static int       amdpm_smbus_acquire_bus(void *, int);
     57      1.13   xtraeme static void      amdpm_smbus_release_bus(void *, int);
     58      1.13   xtraeme static int       amdpm_smbus_exec(void *, i2c_op_t, i2c_addr_t, const void *,
     59      1.13   xtraeme 				  size_t, void *, size_t, int);
     60      1.13   xtraeme static int       amdpm_smbus_check_done(struct amdpm_softc *, i2c_op_t);
     61      1.13   xtraeme static void      amdpm_smbus_clear_gsr(struct amdpm_softc *);
     62      1.13   xtraeme static uint16_t	amdpm_smbus_get_gsr(struct amdpm_softc *);
     63      1.16  pgoyette static int       amdpm_smbus_quick(struct amdpm_softc *, i2c_op_t);
     64      1.13   xtraeme static int       amdpm_smbus_send_1(struct amdpm_softc *, uint8_t, i2c_op_t);
     65      1.13   xtraeme static int       amdpm_smbus_write_1(struct amdpm_softc *, uint8_t,
     66      1.13   xtraeme 				     uint8_t, i2c_op_t);
     67      1.13   xtraeme static int       amdpm_smbus_receive_1(struct amdpm_softc *, i2c_op_t);
     68      1.13   xtraeme static int       amdpm_smbus_read_1(struct amdpm_softc *sc, uint8_t, i2c_op_t);
     69       1.1       tls 
     70       1.1       tls void
     71       1.1       tls amdpm_smbus_attach(struct amdpm_softc *sc)
     72       1.1       tls {
     73       1.1       tls         struct i2cbus_attach_args iba;
     74       1.1       tls 
     75       1.5  jmcneill 	/* register with iic */
     76       1.1       tls 	sc->sc_i2c.ic_cookie = sc;
     77       1.1       tls 	sc->sc_i2c.ic_acquire_bus = amdpm_smbus_acquire_bus;
     78       1.1       tls 	sc->sc_i2c.ic_release_bus = amdpm_smbus_release_bus;
     79       1.1       tls 	sc->sc_i2c.ic_send_start = NULL;
     80       1.1       tls 	sc->sc_i2c.ic_send_stop = NULL;
     81       1.1       tls 	sc->sc_i2c.ic_initiate_xfer = NULL;
     82       1.1       tls 	sc->sc_i2c.ic_read_byte = NULL;
     83       1.1       tls 	sc->sc_i2c.ic_write_byte = NULL;
     84       1.1       tls 	sc->sc_i2c.ic_exec = amdpm_smbus_exec;
     85       1.3   xtraeme 
     86       1.1       tls 	iba.iba_tag = &sc->sc_i2c;
     87  1.18.6.1       tls 	(void)config_found_ia(sc->sc_dev, "i2cbus", &iba, iicbus_print);
     88       1.1       tls }
     89       1.1       tls 
     90      1.10  jmcneill static int
     91       1.7  christos amdpm_smbus_acquire_bus(void *cookie, int flags)
     92       1.1       tls {
     93       1.3   xtraeme 	struct amdpm_softc *sc = cookie;
     94       1.3   xtraeme 
     95      1.18  pgoyette 	mutex_enter(&sc->sc_mutex);
     96      1.14   xtraeme 	return 0;
     97       1.1       tls }
     98       1.1       tls 
     99       1.1       tls static void
    100       1.7  christos amdpm_smbus_release_bus(void *cookie, int flags)
    101       1.1       tls {
    102       1.3   xtraeme 	struct amdpm_softc *sc = cookie;
    103       1.3   xtraeme 
    104      1.18  pgoyette 	mutex_exit(&sc->sc_mutex);
    105       1.1       tls }
    106       1.1       tls 
    107       1.1       tls static int
    108       1.1       tls amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
    109      1.13   xtraeme 		 size_t cmdlen, void *vbuf, size_t buflen, int flags)
    110       1.1       tls {
    111       1.1       tls         struct amdpm_softc *sc  = (struct amdpm_softc *) cookie;
    112       1.1       tls 	sc->sc_smbus_slaveaddr  = addr;
    113      1.13   xtraeme 	uint8_t *p = vbuf;
    114       1.9  jmcneill 	int rv;
    115       1.1       tls 
    116      1.16  pgoyette 	if ((cmdlen == 0) && (buflen == 0))
    117      1.16  pgoyette 		return amdpm_smbus_quick(sc, op);
    118      1.16  pgoyette 
    119       1.1       tls 	if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
    120      1.13   xtraeme 		rv = amdpm_smbus_receive_1(sc, op);
    121      1.13   xtraeme 		if (rv == -1)
    122      1.13   xtraeme 			return -1;
    123      1.13   xtraeme 		*p = (uint8_t)rv;
    124      1.13   xtraeme 		return 0;
    125       1.1       tls 	}
    126       1.1       tls 
    127      1.13   xtraeme 	if ((I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
    128      1.13   xtraeme 		rv = amdpm_smbus_read_1(sc, *(const uint8_t *)cmd, op);
    129      1.13   xtraeme 		if (rv == -1)
    130      1.13   xtraeme 			return -1;
    131      1.13   xtraeme 		*p = (uint8_t)rv;
    132      1.13   xtraeme 		return 0;
    133       1.1       tls 	}
    134       1.1       tls 
    135      1.13   xtraeme 	if ((I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1))
    136      1.13   xtraeme 		return amdpm_smbus_send_1(sc, *(uint8_t*)vbuf, op);
    137       1.1       tls 
    138      1.13   xtraeme 	if ((I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1))
    139      1.13   xtraeme 		return amdpm_smbus_write_1(sc,
    140      1.13   xtraeme 					   *(const uint8_t*)cmd,
    141      1.13   xtraeme 					   *(uint8_t*)vbuf,
    142      1.13   xtraeme 					   op);
    143       1.1       tls 
    144      1.13   xtraeme 	return -1;
    145       1.1       tls }
    146       1.1       tls 
    147       1.1       tls static int
    148      1.10  jmcneill amdpm_smbus_check_done(struct amdpm_softc *sc, i2c_op_t op)
    149       1.1       tls {
    150      1.13   xtraeme         int i;
    151      1.13   xtraeme 
    152       1.1       tls 	for (i = 0; i < 1000; i++) {
    153      1.13   xtraeme 	/* check gsr and wait till cycle is done */
    154      1.13   xtraeme 		uint16_t data = amdpm_smbus_get_gsr(sc);
    155      1.13   xtraeme 		if (data & AMDPM_8111_GSR_CYCLE_DONE)
    156      1.13   xtraeme 			return 0;
    157      1.13   xtraeme 	}
    158      1.13   xtraeme 
    159      1.13   xtraeme 	if (!(op & I2C_F_POLL))
    160      1.10  jmcneill 	    delay(1);
    161      1.13   xtraeme 
    162      1.13   xtraeme 	return -1;
    163       1.1       tls }
    164       1.1       tls 
    165       1.1       tls 
    166       1.1       tls static void
    167       1.1       tls amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
    168       1.1       tls {
    169       1.1       tls         /* clear register */
    170      1.13   xtraeme         uint16_t data = 0xFFFF;
    171       1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    172       1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    173       1.8  jmcneill 	    AMDPM_8111_SMBUS_STAT - off, data);
    174       1.1       tls }
    175       1.1       tls 
    176      1.13   xtraeme static uint16_t
    177       1.1       tls amdpm_smbus_get_gsr(struct amdpm_softc *sc)
    178       1.1       tls {
    179       1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    180      1.13   xtraeme         return bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    181      1.13   xtraeme 	    AMDPM_8111_SMBUS_STAT - off);
    182       1.1       tls }
    183       1.1       tls 
    184       1.1       tls static int
    185      1.16  pgoyette amdpm_smbus_quick(struct amdpm_softc *sc, i2c_op_t op)
    186      1.16  pgoyette {
    187      1.16  pgoyette 	uint16_t data = 0;
    188      1.16  pgoyette 	int off = (sc->sc_nforce ? 0xe0 : 0);
    189      1.16  pgoyette 
    190      1.16  pgoyette 	/* first clear gsr */
    191      1.16  pgoyette 	amdpm_smbus_clear_gsr(sc);
    192      1.16  pgoyette 
    193      1.16  pgoyette 	/* write smbus slave address and read/write bit to register */
    194      1.16  pgoyette 	data = sc->sc_smbus_slaveaddr;
    195      1.16  pgoyette 	data <<= 1;
    196      1.16  pgoyette 	if (I2C_OP_READ_P(op))
    197      1.16  pgoyette 		data |= AMDPM_8111_SMBUS_READ;
    198      1.16  pgoyette 
    199      1.16  pgoyette 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    200      1.16  pgoyette 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    201      1.16  pgoyette 
    202      1.16  pgoyette 	/* host start */
    203      1.16  pgoyette 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    204      1.16  pgoyette 	    AMDPM_8111_SMBUS_CTRL - off,
    205      1.16  pgoyette 	    AMDPM_8111_SMBUS_GSR_QUICK);
    206      1.16  pgoyette 
    207      1.16  pgoyette 	return amdpm_smbus_check_done(sc, op);
    208      1.16  pgoyette }
    209      1.16  pgoyette 
    210      1.16  pgoyette static int
    211      1.13   xtraeme amdpm_smbus_send_1(struct amdpm_softc *sc, uint8_t val, i2c_op_t op)
    212       1.1       tls {
    213      1.13   xtraeme 	uint16_t data = 0;
    214       1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    215       1.8  jmcneill 
    216      1.13   xtraeme 	/* first clear gsr */
    217      1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    218       1.1       tls 
    219       1.1       tls 	/* write smbus slave address to register */
    220       1.1       tls 	data = sc->sc_smbus_slaveaddr;
    221       1.1       tls 	data <<= 1;
    222       1.1       tls 	data |= AMDPM_8111_SMBUS_SEND;
    223       1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    224       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    225       1.1       tls 
    226       1.1       tls 	data = val;
    227       1.1       tls 	/* store data */
    228       1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    229       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    230       1.1       tls 	/* host start */
    231       1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    232       1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off,
    233       1.8  jmcneill 	    AMDPM_8111_SMBUS_GSR_SB);
    234       1.8  jmcneill 
    235      1.13   xtraeme 	return amdpm_smbus_check_done(sc, op);
    236       1.1       tls }
    237       1.1       tls 
    238       1.1       tls 
    239       1.1       tls static int
    240      1.13   xtraeme amdpm_smbus_write_1(struct amdpm_softc *sc, uint8_t cmd, uint8_t val,
    241      1.13   xtraeme 		    i2c_op_t op)
    242       1.1       tls {
    243      1.13   xtraeme 	uint16_t data = 0;
    244       1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    245       1.8  jmcneill 
    246      1.13   xtraeme 	/* first clear gsr */
    247      1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    248       1.1       tls 
    249       1.1       tls 	data = sc->sc_smbus_slaveaddr;
    250       1.1       tls 	data <<= 1;
    251       1.1       tls 	data |= AMDPM_8111_SMBUS_WRITE;
    252       1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    253       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    254       1.1       tls 
    255       1.1       tls 	data = val;
    256       1.1       tls 	/* store cmd */
    257       1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    258       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    259       1.1       tls 	/* store data */
    260       1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    261       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    262       1.1       tls 	/* host start */
    263       1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    264       1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_WB);
    265       1.1       tls 
    266      1.13   xtraeme 	return amdpm_smbus_check_done(sc, op);
    267       1.1       tls }
    268       1.1       tls 
    269       1.1       tls static int
    270      1.10  jmcneill amdpm_smbus_receive_1(struct amdpm_softc *sc, i2c_op_t op)
    271       1.1       tls {
    272      1.13   xtraeme 	uint16_t data = 0;
    273       1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    274       1.8  jmcneill 
    275      1.13   xtraeme 	/* first clear gsr */
    276      1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    277       1.1       tls 
    278       1.1       tls 	/* write smbus slave address to register */
    279       1.1       tls 	data = sc->sc_smbus_slaveaddr;
    280       1.1       tls 	data <<= 1;
    281       1.1       tls 	data |= AMDPM_8111_SMBUS_RX;
    282       1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    283       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    284       1.1       tls 
    285       1.1       tls 	/* start smbus cycle */
    286       1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    287       1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RXB);
    288       1.1       tls 
    289       1.1       tls 	/* check for errors */
    290      1.10  jmcneill 	if (amdpm_smbus_check_done(sc, op) < 0)
    291      1.13   xtraeme 		return -1;
    292       1.1       tls 
    293       1.1       tls 	/* read data */
    294       1.8  jmcneill 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    295       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    296      1.13   xtraeme 	uint8_t ret = (uint8_t)(data & 0x00FF);
    297      1.13   xtraeme 	return ret;
    298       1.1       tls }
    299       1.1       tls 
    300       1.1       tls static int
    301      1.13   xtraeme amdpm_smbus_read_1(struct amdpm_softc *sc, uint8_t cmd, i2c_op_t op)
    302       1.8  jmcneill {
    303      1.13   xtraeme 	uint16_t data = 0;
    304      1.13   xtraeme 	uint8_t ret;
    305       1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    306       1.8  jmcneill 
    307      1.13   xtraeme 	/* first clear gsr */
    308      1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    309       1.1       tls 
    310       1.1       tls 	/* write smbus slave address to register */
    311       1.1       tls 	data = sc->sc_smbus_slaveaddr;
    312       1.1       tls 	data <<= 1;
    313       1.1       tls 	data |= AMDPM_8111_SMBUS_READ;
    314       1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    315       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    316       1.1       tls 
    317       1.1       tls 	/* store cmd */
    318       1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    319       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    320       1.1       tls 	/* host start */
    321       1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    322       1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RB);
    323       1.1       tls 
    324       1.1       tls 	/* check for errors */
    325      1.10  jmcneill 	if (amdpm_smbus_check_done(sc, op) < 0)
    326      1.13   xtraeme 		return -1;
    327       1.1       tls 
    328       1.1       tls 	/* store data */
    329       1.8  jmcneill 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    330       1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    331      1.13   xtraeme 	ret = (uint8_t)(data & 0x00FF);
    332      1.13   xtraeme 	return ret;
    333       1.1       tls }
    334