amdpm_smbus.c revision 1.2.12.3 1 1.2.12.3 kardel /* $NetBSD: amdpm_smbus.c,v 1.2.12.3 2006/06/01 22:36:43 kardel Exp $ */
2 1.2.12.2 simonb
3 1.2.12.2 simonb /*
4 1.2.12.2 simonb * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
5 1.2.12.2 simonb * All rights reserved.
6 1.2.12.2 simonb *
7 1.2.12.2 simonb * Redistribution and use in source and binary forms, with or without
8 1.2.12.2 simonb * modification, are permitted provided that the following conditions
9 1.2.12.2 simonb * are met:
10 1.2.12.2 simonb * 1. Redistributions of source code must retain the above copyright
11 1.2.12.2 simonb * notice, this list of conditions and the following disclaimer.
12 1.2.12.2 simonb * 2. Redistributions in binary form must reproduce the above copyright
13 1.2.12.2 simonb * notice, this list of conditions and the following disclaimer in the
14 1.2.12.2 simonb * documentation and/or other materials provided with the distribution.
15 1.2.12.2 simonb * 3. The name of the author may not be used to endorse or promote products
16 1.2.12.2 simonb * derived from this software without specific prior written permission.
17 1.2.12.2 simonb *
18 1.2.12.2 simonb * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.2.12.2 simonb * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.2.12.2 simonb * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.2.12.2 simonb * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.2.12.2 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.2.12.2 simonb * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.2.12.2 simonb * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.2.12.2 simonb * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.2.12.2 simonb * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.2.12.2 simonb * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.2.12.2 simonb * SUCH DAMAGE.
29 1.2.12.2 simonb */
30 1.2.12.2 simonb
31 1.2.12.2 simonb /* driver for SMBUS 1.0 host controller found in the
32 1.2.12.2 simonb * AMD-8111 HyperTransport I/O Hub
33 1.2.12.2 simonb */
34 1.2.12.2 simonb #include <sys/cdefs.h>
35 1.2.12.3 kardel __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.2.12.3 2006/06/01 22:36:43 kardel Exp $");
36 1.2.12.2 simonb
37 1.2.12.2 simonb #include <sys/param.h>
38 1.2.12.2 simonb #include <sys/systm.h>
39 1.2.12.2 simonb #include <sys/kernel.h>
40 1.2.12.2 simonb #include <sys/device.h>
41 1.2.12.2 simonb #include <sys/rnd.h>
42 1.2.12.2 simonb #include <dev/pci/pcireg.h>
43 1.2.12.2 simonb #include <dev/pci/pcivar.h>
44 1.2.12.2 simonb #include <dev/pci/pcidevs.h>
45 1.2.12.2 simonb
46 1.2.12.2 simonb #include <dev/i2c/i2cvar.h>
47 1.2.12.2 simonb #include <dev/i2c/i2c_bitbang.h>
48 1.2.12.2 simonb
49 1.2.12.2 simonb #include <dev/pci/amdpmreg.h>
50 1.2.12.2 simonb #include <dev/pci/amdpmvar.h>
51 1.2.12.2 simonb
52 1.2.12.2 simonb #include <dev/pci/amdpm_smbusreg.h>
53 1.2.12.2 simonb
54 1.2.12.2 simonb static int amdpm_smbus_acquire_bus(void *cookie, int flags);
55 1.2.12.2 simonb static void amdpm_smbus_release_bus(void *cookie, int flags);
56 1.2.12.2 simonb static int amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
57 1.2.12.2 simonb const void *cmd, size_t cmdlen, void *vbuf,
58 1.2.12.2 simonb size_t buflen, int flags);
59 1.2.12.2 simonb static int amdpm_smbus_check_done(struct amdpm_softc *sc);
60 1.2.12.2 simonb static void amdpm_smbus_clear_gsr(struct amdpm_softc *sc);
61 1.2.12.2 simonb static u_int16_t amdpm_smbus_get_gsr(struct amdpm_softc *sc);
62 1.2.12.2 simonb static int amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val);
63 1.2.12.2 simonb static int amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t data);
64 1.2.12.2 simonb static int amdpm_smbus_receive_1(struct amdpm_softc *sc);
65 1.2.12.2 simonb static int amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd);
66 1.2.12.2 simonb
67 1.2.12.2 simonb
68 1.2.12.2 simonb void
69 1.2.12.2 simonb amdpm_smbus_attach(struct amdpm_softc *sc)
70 1.2.12.2 simonb {
71 1.2.12.2 simonb struct i2cbus_attach_args iba;
72 1.2.12.2 simonb
73 1.2.12.2 simonb // register with iic
74 1.2.12.2 simonb sc->sc_i2c.ic_cookie = sc;
75 1.2.12.2 simonb sc->sc_i2c.ic_acquire_bus = amdpm_smbus_acquire_bus;
76 1.2.12.2 simonb sc->sc_i2c.ic_release_bus = amdpm_smbus_release_bus;
77 1.2.12.2 simonb sc->sc_i2c.ic_send_start = NULL;
78 1.2.12.2 simonb sc->sc_i2c.ic_send_stop = NULL;
79 1.2.12.2 simonb sc->sc_i2c.ic_initiate_xfer = NULL;
80 1.2.12.2 simonb sc->sc_i2c.ic_read_byte = NULL;
81 1.2.12.2 simonb sc->sc_i2c.ic_write_byte = NULL;
82 1.2.12.2 simonb sc->sc_i2c.ic_exec = amdpm_smbus_exec;
83 1.2.12.3 kardel
84 1.2.12.3 kardel lockinit(&sc->sc_lock, PZERO, "amdpm_smbus", 0, 0);
85 1.2.12.3 kardel
86 1.2.12.2 simonb iba.iba_name = "iic";
87 1.2.12.2 simonb iba.iba_tag = &sc->sc_i2c;
88 1.2.12.2 simonb (void) config_found(&sc->sc_dev, &iba, iicbus_print);
89 1.2.12.2 simonb }
90 1.2.12.2 simonb
91 1.2.12.2 simonb static int
92 1.2.12.2 simonb amdpm_smbus_acquire_bus(void *cookie, int flags)
93 1.2.12.2 simonb {
94 1.2.12.3 kardel struct amdpm_softc *sc = cookie;
95 1.2.12.3 kardel int err;
96 1.2.12.3 kardel
97 1.2.12.3 kardel err = lockmgr(&sc->sc_lock, LK_EXCLUSIVE, NULL);
98 1.2.12.3 kardel
99 1.2.12.3 kardel return err;
100 1.2.12.2 simonb }
101 1.2.12.2 simonb
102 1.2.12.2 simonb static void
103 1.2.12.2 simonb amdpm_smbus_release_bus(void *cookie, int flags)
104 1.2.12.2 simonb {
105 1.2.12.3 kardel struct amdpm_softc *sc = cookie;
106 1.2.12.3 kardel
107 1.2.12.3 kardel lockmgr(&sc->sc_lock, LK_RELEASE, NULL);
108 1.2.12.3 kardel
109 1.2.12.3 kardel return;
110 1.2.12.2 simonb }
111 1.2.12.2 simonb
112 1.2.12.2 simonb static int
113 1.2.12.2 simonb amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
114 1.2.12.2 simonb size_t cmdlen, void *vbuf, size_t buflen, int flags)
115 1.2.12.2 simonb {
116 1.2.12.2 simonb struct amdpm_softc *sc = (struct amdpm_softc *) cookie;
117 1.2.12.2 simonb sc->sc_smbus_slaveaddr = addr;
118 1.2.12.2 simonb
119 1.2.12.2 simonb if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
120 1.2.12.2 simonb return (amdpm_smbus_receive_1(sc));
121 1.2.12.2 simonb }
122 1.2.12.2 simonb
123 1.2.12.2 simonb if ( (I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
124 1.2.12.2 simonb return (amdpm_smbus_read_1(sc, *(const uint8_t*)cmd));
125 1.2.12.2 simonb }
126 1.2.12.2 simonb
127 1.2.12.2 simonb if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1)) {
128 1.2.12.2 simonb return (amdpm_smbus_send_1(sc, *(uint8_t*)vbuf));
129 1.2.12.2 simonb }
130 1.2.12.2 simonb
131 1.2.12.2 simonb if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1)) {
132 1.2.12.2 simonb return (amdpm_smbus_write_1(sc, *(const uint8_t*)cmd, *(uint8_t*)vbuf));
133 1.2.12.2 simonb }
134 1.2.12.2 simonb
135 1.2.12.2 simonb return (-1);
136 1.2.12.2 simonb }
137 1.2.12.2 simonb
138 1.2.12.2 simonb static int
139 1.2.12.2 simonb amdpm_smbus_check_done(struct amdpm_softc *sc)
140 1.2.12.2 simonb {
141 1.2.12.2 simonb int i = 0;
142 1.2.12.2 simonb for (i = 0; i < 1000; i++) {
143 1.2.12.2 simonb /* check gsr and wait till cycle is done */
144 1.2.12.2 simonb u_int16_t data = amdpm_smbus_get_gsr(sc);
145 1.2.12.2 simonb if (data & AMDPM_8111_GSR_CYCLE_DONE) {
146 1.2.12.2 simonb return (0);
147 1.2.12.2 simonb }
148 1.2.12.2 simonb delay(1);
149 1.2.12.2 simonb }
150 1.2.12.2 simonb return (-1);
151 1.2.12.2 simonb }
152 1.2.12.2 simonb
153 1.2.12.2 simonb
154 1.2.12.2 simonb static void
155 1.2.12.2 simonb amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
156 1.2.12.2 simonb {
157 1.2.12.2 simonb /* clear register */
158 1.2.12.2 simonb u_int16_t data = 0xFFFF;
159 1.2.12.2 simonb bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_STAT, data);
160 1.2.12.2 simonb }
161 1.2.12.2 simonb
162 1.2.12.2 simonb static u_int16_t
163 1.2.12.2 simonb amdpm_smbus_get_gsr(struct amdpm_softc *sc)
164 1.2.12.2 simonb {
165 1.2.12.2 simonb return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_STAT));
166 1.2.12.2 simonb }
167 1.2.12.2 simonb
168 1.2.12.2 simonb static int
169 1.2.12.2 simonb amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val)
170 1.2.12.2 simonb {
171 1.2.12.2 simonb /* first clear gsr */
172 1.2.12.2 simonb amdpm_smbus_clear_gsr(sc);
173 1.2.12.2 simonb
174 1.2.12.2 simonb /* write smbus slave address to register */
175 1.2.12.2 simonb u_int16_t data = 0;
176 1.2.12.2 simonb data = sc->sc_smbus_slaveaddr;
177 1.2.12.2 simonb data <<= 1;
178 1.2.12.2 simonb data |= AMDPM_8111_SMBUS_SEND;
179 1.2.12.2 simonb bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
180 1.2.12.2 simonb
181 1.2.12.2 simonb data = val;
182 1.2.12.2 simonb /* store data */
183 1.2.12.2 simonb bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA, data);
184 1.2.12.2 simonb /* host start */
185 1.2.12.2 simonb bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL,
186 1.2.12.2 simonb AMDPM_8111_SMBUS_GSR_SB);
187 1.2.12.2 simonb return(amdpm_smbus_check_done(sc));
188 1.2.12.2 simonb }
189 1.2.12.2 simonb
190 1.2.12.2 simonb
191 1.2.12.2 simonb static int
192 1.2.12.2 simonb amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t val)
193 1.2.12.2 simonb {
194 1.2.12.2 simonb /* first clear gsr */
195 1.2.12.2 simonb amdpm_smbus_clear_gsr(sc);
196 1.2.12.2 simonb
197 1.2.12.2 simonb u_int16_t data = 0;
198 1.2.12.2 simonb data = sc->sc_smbus_slaveaddr;
199 1.2.12.2 simonb data <<= 1;
200 1.2.12.2 simonb data |= AMDPM_8111_SMBUS_WRITE;
201 1.2.12.2 simonb bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
202 1.2.12.2 simonb
203 1.2.12.2 simonb data = val;
204 1.2.12.2 simonb /* store cmd */
205 1.2.12.2 simonb bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTCMD, cmd);
206 1.2.12.2 simonb /* store data */
207 1.2.12.2 simonb bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA, data);
208 1.2.12.2 simonb /* host start */
209 1.2.12.2 simonb bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_WB);
210 1.2.12.2 simonb
211 1.2.12.2 simonb return (amdpm_smbus_check_done(sc));
212 1.2.12.2 simonb }
213 1.2.12.2 simonb
214 1.2.12.2 simonb static int
215 1.2.12.2 simonb amdpm_smbus_receive_1(struct amdpm_softc *sc)
216 1.2.12.2 simonb {
217 1.2.12.2 simonb /* first clear gsr */
218 1.2.12.2 simonb amdpm_smbus_clear_gsr(sc);
219 1.2.12.2 simonb
220 1.2.12.2 simonb /* write smbus slave address to register */
221 1.2.12.2 simonb u_int16_t data = 0;
222 1.2.12.2 simonb data = sc->sc_smbus_slaveaddr;
223 1.2.12.2 simonb data <<= 1;
224 1.2.12.2 simonb data |= AMDPM_8111_SMBUS_RX;
225 1.2.12.2 simonb bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
226 1.2.12.2 simonb
227 1.2.12.2 simonb /* start smbus cycle */
228 1.2.12.2 simonb bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_RXB);
229 1.2.12.2 simonb
230 1.2.12.2 simonb /* check for errors */
231 1.2.12.2 simonb if (amdpm_smbus_check_done(sc) < 0)
232 1.2.12.2 simonb return (-1);
233 1.2.12.2 simonb
234 1.2.12.2 simonb /* read data */
235 1.2.12.2 simonb data = bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA);
236 1.2.12.2 simonb u_int8_t ret = (u_int8_t)(data & 0x00FF);
237 1.2.12.2 simonb return (ret);
238 1.2.12.2 simonb }
239 1.2.12.2 simonb
240 1.2.12.2 simonb static int
241 1.2.12.2 simonb amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd)
242 1.2.12.2 simonb {
243 1.2.12.2 simonb /* first clear gsr */
244 1.2.12.2 simonb amdpm_smbus_clear_gsr(sc);
245 1.2.12.2 simonb
246 1.2.12.2 simonb /* write smbus slave address to register */
247 1.2.12.2 simonb u_int16_t data = 0;
248 1.2.12.2 simonb data = sc->sc_smbus_slaveaddr;
249 1.2.12.2 simonb data <<= 1;
250 1.2.12.2 simonb data |= AMDPM_8111_SMBUS_READ;
251 1.2.12.2 simonb bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
252 1.2.12.2 simonb
253 1.2.12.2 simonb /* store cmd */
254 1.2.12.2 simonb bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTCMD, cmd);
255 1.2.12.2 simonb /* host start */
256 1.2.12.2 simonb bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_RB);
257 1.2.12.2 simonb
258 1.2.12.2 simonb /* check for errors */
259 1.2.12.2 simonb if (amdpm_smbus_check_done(sc) < 0)
260 1.2.12.2 simonb return (-1);
261 1.2.12.2 simonb
262 1.2.12.2 simonb /* store data */
263 1.2.12.2 simonb data = bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA);
264 1.2.12.2 simonb u_int8_t ret = (u_int8_t)(data & 0x00FF);
265 1.2.12.2 simonb return (ret);
266 1.2.12.2 simonb }
267