Home | History | Annotate | Line # | Download | only in pci
amdpm_smbus.c revision 1.2.6.1
      1  1.2.6.1     yamt /*	$NetBSD: amdpm_smbus.c,v 1.2.6.1 2006/05/24 10:58:00 yamt Exp $ */
      2      1.1      tls 
      3      1.1      tls /*
      4      1.1      tls  * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
      5      1.1      tls  * All rights reserved.
      6      1.1      tls  *
      7      1.1      tls  * Redistribution and use in source and binary forms, with or without
      8      1.1      tls  * modification, are permitted provided that the following conditions
      9      1.1      tls  * are met:
     10      1.1      tls  * 1. Redistributions of source code must retain the above copyright
     11      1.1      tls  *    notice, this list of conditions and the following disclaimer.
     12      1.1      tls  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1      tls  *    notice, this list of conditions and the following disclaimer in the
     14      1.1      tls  *    documentation and/or other materials provided with the distribution.
     15      1.1      tls  * 3. The name of the author may not be used to endorse or promote products
     16      1.1      tls  *    derived from this software without specific prior written permission.
     17      1.1      tls  *
     18      1.1      tls  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19      1.1      tls  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20      1.1      tls  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21      1.1      tls  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22      1.1      tls  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     23      1.1      tls  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     24      1.1      tls  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     25      1.1      tls  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     26      1.1      tls  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27      1.1      tls  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28      1.1      tls  * SUCH DAMAGE.
     29      1.1      tls  */
     30      1.1      tls 
     31      1.1      tls /* driver for SMBUS 1.0 host controller found in the
     32      1.1      tls  * AMD-8111 HyperTransport I/O Hub
     33      1.1      tls  */
     34      1.2  xtraeme #include <sys/cdefs.h>
     35  1.2.6.1     yamt __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.2.6.1 2006/05/24 10:58:00 yamt Exp $");
     36      1.2  xtraeme 
     37      1.1      tls #include <sys/param.h>
     38      1.1      tls #include <sys/systm.h>
     39      1.1      tls #include <sys/kernel.h>
     40      1.1      tls #include <sys/device.h>
     41      1.1      tls #include <sys/rnd.h>
     42      1.1      tls #include <dev/pci/pcireg.h>
     43      1.1      tls #include <dev/pci/pcivar.h>
     44      1.1      tls #include <dev/pci/pcidevs.h>
     45      1.1      tls 
     46      1.1      tls #include <dev/i2c/i2cvar.h>
     47      1.1      tls #include <dev/i2c/i2c_bitbang.h>
     48      1.1      tls 
     49      1.1      tls #include <dev/pci/amdpmreg.h>
     50      1.1      tls #include <dev/pci/amdpmvar.h>
     51      1.1      tls 
     52      1.1      tls #include <dev/pci/amdpm_smbusreg.h>
     53      1.1      tls 
     54      1.1      tls static int       amdpm_smbus_acquire_bus(void *cookie, int flags);
     55      1.1      tls static void      amdpm_smbus_release_bus(void *cookie, int flags);
     56      1.1      tls static int       amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
     57      1.1      tls 				  const void *cmd, size_t cmdlen, void *vbuf,
     58      1.1      tls 				  size_t buflen, int flags);
     59      1.1      tls static int       amdpm_smbus_check_done(struct amdpm_softc *sc);
     60      1.1      tls static void      amdpm_smbus_clear_gsr(struct amdpm_softc *sc);
     61      1.1      tls static u_int16_t amdpm_smbus_get_gsr(struct amdpm_softc *sc);
     62      1.1      tls static int       amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val);
     63      1.1      tls static int       amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t data);
     64      1.1      tls static int       amdpm_smbus_receive_1(struct amdpm_softc *sc);
     65      1.1      tls static int       amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd);
     66      1.1      tls 
     67      1.1      tls 
     68      1.1      tls void
     69      1.1      tls amdpm_smbus_attach(struct amdpm_softc *sc)
     70      1.1      tls {
     71      1.1      tls         struct i2cbus_attach_args iba;
     72      1.1      tls 
     73      1.1      tls 	// register with iic
     74      1.1      tls 	sc->sc_i2c.ic_cookie = sc;
     75      1.1      tls 	sc->sc_i2c.ic_acquire_bus = amdpm_smbus_acquire_bus;
     76      1.1      tls 	sc->sc_i2c.ic_release_bus = amdpm_smbus_release_bus;
     77      1.1      tls 	sc->sc_i2c.ic_send_start = NULL;
     78      1.1      tls 	sc->sc_i2c.ic_send_stop = NULL;
     79      1.1      tls 	sc->sc_i2c.ic_initiate_xfer = NULL;
     80      1.1      tls 	sc->sc_i2c.ic_read_byte = NULL;
     81      1.1      tls 	sc->sc_i2c.ic_write_byte = NULL;
     82      1.1      tls 	sc->sc_i2c.ic_exec = amdpm_smbus_exec;
     83  1.2.6.1     yamt 
     84  1.2.6.1     yamt 	lockinit(&sc->sc_lock, PZERO, "amdpm_smbus", 0, 0);
     85  1.2.6.1     yamt 
     86      1.1      tls 	iba.iba_name = "iic";
     87      1.1      tls 	iba.iba_tag = &sc->sc_i2c;
     88      1.1      tls 	(void) config_found(&sc->sc_dev, &iba, iicbus_print);
     89      1.1      tls }
     90      1.1      tls 
     91      1.1      tls static int
     92      1.1      tls amdpm_smbus_acquire_bus(void *cookie, int flags)
     93      1.1      tls {
     94  1.2.6.1     yamt 	struct amdpm_softc *sc = cookie;
     95  1.2.6.1     yamt 	int err;
     96  1.2.6.1     yamt 
     97  1.2.6.1     yamt 	err = lockmgr(&sc->sc_lock, LK_EXCLUSIVE, NULL);
     98  1.2.6.1     yamt 
     99  1.2.6.1     yamt 	return err;
    100      1.1      tls }
    101      1.1      tls 
    102      1.1      tls static void
    103      1.1      tls amdpm_smbus_release_bus(void *cookie, int flags)
    104      1.1      tls {
    105  1.2.6.1     yamt 	struct amdpm_softc *sc = cookie;
    106  1.2.6.1     yamt 
    107  1.2.6.1     yamt 	lockmgr(&sc->sc_lock, LK_RELEASE, NULL);
    108  1.2.6.1     yamt 
    109  1.2.6.1     yamt 	return;
    110      1.1      tls }
    111      1.1      tls 
    112      1.1      tls static int
    113      1.1      tls amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
    114      1.1      tls     size_t cmdlen, void *vbuf, size_t buflen, int flags)
    115      1.1      tls {
    116      1.1      tls         struct amdpm_softc *sc  = (struct amdpm_softc *) cookie;
    117      1.1      tls 	sc->sc_smbus_slaveaddr  = addr;
    118      1.1      tls 
    119      1.1      tls 	if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
    120      1.1      tls 	  return (amdpm_smbus_receive_1(sc));
    121      1.1      tls 	}
    122      1.1      tls 
    123      1.1      tls 	if ( (I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
    124      1.1      tls 	  return (amdpm_smbus_read_1(sc, *(const uint8_t*)cmd));
    125      1.1      tls 	}
    126      1.1      tls 
    127      1.1      tls 	if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1)) {
    128      1.1      tls 	  return (amdpm_smbus_send_1(sc, *(uint8_t*)vbuf));
    129      1.1      tls 	}
    130      1.1      tls 
    131      1.1      tls 	if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1)) {
    132      1.1      tls 	  return (amdpm_smbus_write_1(sc,  *(const uint8_t*)cmd, *(uint8_t*)vbuf));
    133      1.1      tls 	}
    134      1.1      tls 
    135      1.1      tls 	return (-1);
    136      1.1      tls }
    137      1.1      tls 
    138      1.1      tls static int
    139      1.1      tls amdpm_smbus_check_done(struct amdpm_softc *sc)
    140      1.1      tls {
    141      1.1      tls         int i = 0;
    142      1.1      tls 	for (i = 0; i < 1000; i++) {
    143      1.1      tls 	  /* check gsr and wait till cycle is done */
    144      1.1      tls 	  u_int16_t data = amdpm_smbus_get_gsr(sc);
    145      1.1      tls 	  if (data & AMDPM_8111_GSR_CYCLE_DONE) {
    146      1.1      tls 	    return (0);
    147      1.1      tls 	  }
    148      1.1      tls 	  delay(1);
    149      1.1      tls 	}
    150      1.1      tls 	return (-1);
    151      1.1      tls }
    152      1.1      tls 
    153      1.1      tls 
    154      1.1      tls static void
    155      1.1      tls amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
    156      1.1      tls {
    157      1.1      tls         /* clear register */
    158      1.1      tls         u_int16_t data = 0xFFFF;
    159      1.1      tls 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_STAT, data);
    160      1.1      tls }
    161      1.1      tls 
    162      1.1      tls static u_int16_t
    163      1.1      tls amdpm_smbus_get_gsr(struct amdpm_softc *sc)
    164      1.1      tls {
    165      1.1      tls         return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_STAT));
    166      1.1      tls }
    167      1.1      tls 
    168      1.1      tls static int
    169      1.1      tls amdpm_smbus_send_1(struct amdpm_softc *sc,  u_int8_t val)
    170      1.1      tls {
    171      1.1      tls         /* first clear gsr */
    172      1.1      tls         amdpm_smbus_clear_gsr(sc);
    173      1.1      tls 
    174      1.1      tls 	/* write smbus slave address to register */
    175      1.1      tls 	u_int16_t data = 0;
    176      1.1      tls 	data = sc->sc_smbus_slaveaddr;
    177      1.1      tls 	data <<= 1;
    178      1.1      tls 	data |= AMDPM_8111_SMBUS_SEND;
    179      1.1      tls 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
    180      1.1      tls 
    181      1.1      tls 	data = val;
    182      1.1      tls 	/* store data */
    183      1.1      tls 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA, data);
    184      1.1      tls 	/* host start */
    185      1.1      tls 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL,
    186      1.1      tls 			  AMDPM_8111_SMBUS_GSR_SB);
    187      1.1      tls 	return(amdpm_smbus_check_done(sc));
    188      1.1      tls }
    189      1.1      tls 
    190      1.1      tls 
    191      1.1      tls static int
    192      1.1      tls amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t val)
    193      1.1      tls {
    194      1.1      tls         /* first clear gsr */
    195      1.1      tls         amdpm_smbus_clear_gsr(sc);
    196      1.1      tls 
    197      1.1      tls 	u_int16_t data = 0;
    198      1.1      tls 	data = sc->sc_smbus_slaveaddr;
    199      1.1      tls 	data <<= 1;
    200      1.1      tls 	data |= AMDPM_8111_SMBUS_WRITE;
    201      1.1      tls 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
    202      1.1      tls 
    203      1.1      tls 	data = val;
    204      1.1      tls 	/* store cmd */
    205      1.1      tls 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTCMD, cmd);
    206      1.1      tls 	/* store data */
    207      1.1      tls 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA, data);
    208      1.1      tls 	/* host start */
    209      1.1      tls 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_WB);
    210      1.1      tls 
    211      1.1      tls 	return (amdpm_smbus_check_done(sc));
    212      1.1      tls }
    213      1.1      tls 
    214      1.1      tls static int
    215      1.1      tls amdpm_smbus_receive_1(struct amdpm_softc *sc)
    216      1.1      tls {
    217      1.1      tls         /* first clear gsr */
    218      1.1      tls         amdpm_smbus_clear_gsr(sc);
    219      1.1      tls 
    220      1.1      tls 	/* write smbus slave address to register */
    221      1.1      tls 	u_int16_t data = 0;
    222      1.1      tls 	data = sc->sc_smbus_slaveaddr;
    223      1.1      tls 	data <<= 1;
    224      1.1      tls 	data |= AMDPM_8111_SMBUS_RX;
    225      1.1      tls 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
    226      1.1      tls 
    227      1.1      tls 	/* start smbus cycle */
    228      1.1      tls 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_RXB);
    229      1.1      tls 
    230      1.1      tls 	/* check for errors */
    231      1.1      tls 	if (amdpm_smbus_check_done(sc) < 0)
    232      1.1      tls 	  return (-1);
    233      1.1      tls 
    234      1.1      tls 	/* read data */
    235      1.1      tls 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA);
    236      1.1      tls 	u_int8_t ret = (u_int8_t)(data & 0x00FF);
    237      1.1      tls 	return (ret);
    238      1.1      tls }
    239      1.1      tls 
    240      1.1      tls static int
    241      1.1      tls amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd)
    242      1.1      tls {
    243      1.1      tls         /* first clear gsr */
    244      1.1      tls         amdpm_smbus_clear_gsr(sc);
    245      1.1      tls 
    246      1.1      tls 	/* write smbus slave address to register */
    247      1.1      tls 	u_int16_t data = 0;
    248      1.1      tls 	data = sc->sc_smbus_slaveaddr;
    249      1.1      tls 	data <<= 1;
    250      1.1      tls 	data |= AMDPM_8111_SMBUS_READ;
    251      1.1      tls 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
    252      1.1      tls 
    253      1.1      tls 	/* store cmd */
    254      1.1      tls 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTCMD, cmd);
    255      1.1      tls 	/* host start */
    256      1.1      tls 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_RB);
    257      1.1      tls 
    258      1.1      tls 	/* check for errors */
    259      1.1      tls 	if (amdpm_smbus_check_done(sc) < 0)
    260      1.1      tls 	  return (-1);
    261      1.1      tls 
    262      1.1      tls 	/* store data */
    263      1.1      tls 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA);
    264      1.1      tls 	u_int8_t ret = (u_int8_t)(data & 0x00FF);
    265      1.1      tls 	return (ret);
    266      1.1      tls }
    267