Home | History | Annotate | Line # | Download | only in pci
amdpm_smbus.c revision 1.20.10.1
      1  1.20.10.1     skrll /*	$NetBSD: amdpm_smbus.c,v 1.20.10.1 2015/06/06 14:40:09 skrll Exp $ */
      2        1.1       tls 
      3        1.1       tls /*
      4        1.1       tls  * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
      5        1.1       tls  * All rights reserved.
      6        1.1       tls  *
      7        1.1       tls  * Redistribution and use in source and binary forms, with or without
      8        1.1       tls  * modification, are permitted provided that the following conditions
      9        1.1       tls  * are met:
     10        1.1       tls  * 1. Redistributions of source code must retain the above copyright
     11        1.1       tls  *    notice, this list of conditions and the following disclaimer.
     12        1.1       tls  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1       tls  *    notice, this list of conditions and the following disclaimer in the
     14        1.1       tls  *    documentation and/or other materials provided with the distribution.
     15        1.1       tls  * 3. The name of the author may not be used to endorse or promote products
     16        1.1       tls  *    derived from this software without specific prior written permission.
     17        1.1       tls  *
     18        1.1       tls  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19        1.1       tls  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20        1.1       tls  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21        1.1       tls  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22        1.1       tls  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     23        1.1       tls  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     24        1.1       tls  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     25        1.1       tls  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     26        1.1       tls  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27        1.1       tls  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28        1.1       tls  * SUCH DAMAGE.
     29        1.1       tls  */
     30        1.1       tls 
     31        1.1       tls /* driver for SMBUS 1.0 host controller found in the
     32        1.1       tls  * AMD-8111 HyperTransport I/O Hub
     33        1.1       tls  */
     34        1.2   xtraeme #include <sys/cdefs.h>
     35  1.20.10.1     skrll __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.20.10.1 2015/06/06 14:40:09 skrll Exp $");
     36        1.2   xtraeme 
     37        1.1       tls #include <sys/param.h>
     38        1.1       tls #include <sys/systm.h>
     39        1.1       tls #include <sys/kernel.h>
     40        1.1       tls #include <sys/device.h>
     41       1.18  pgoyette #include <sys/mutex.h>
     42       1.14   xtraeme 
     43        1.1       tls #include <dev/pci/pcireg.h>
     44        1.1       tls #include <dev/pci/pcivar.h>
     45        1.1       tls #include <dev/pci/pcidevs.h>
     46        1.1       tls 
     47        1.1       tls #include <dev/i2c/i2cvar.h>
     48        1.1       tls #include <dev/i2c/i2c_bitbang.h>
     49        1.1       tls 
     50        1.1       tls #include <dev/pci/amdpmreg.h>
     51        1.1       tls #include <dev/pci/amdpmvar.h>
     52        1.1       tls 
     53        1.1       tls #include <dev/pci/amdpm_smbusreg.h>
     54        1.1       tls 
     55       1.13   xtraeme static int       amdpm_smbus_acquire_bus(void *, int);
     56       1.13   xtraeme static void      amdpm_smbus_release_bus(void *, int);
     57       1.13   xtraeme static int       amdpm_smbus_exec(void *, i2c_op_t, i2c_addr_t, const void *,
     58       1.13   xtraeme 				  size_t, void *, size_t, int);
     59       1.13   xtraeme static int       amdpm_smbus_check_done(struct amdpm_softc *, i2c_op_t);
     60       1.13   xtraeme static void      amdpm_smbus_clear_gsr(struct amdpm_softc *);
     61       1.13   xtraeme static uint16_t	amdpm_smbus_get_gsr(struct amdpm_softc *);
     62       1.16  pgoyette static int       amdpm_smbus_quick(struct amdpm_softc *, i2c_op_t);
     63       1.13   xtraeme static int       amdpm_smbus_send_1(struct amdpm_softc *, uint8_t, i2c_op_t);
     64       1.13   xtraeme static int       amdpm_smbus_write_1(struct amdpm_softc *, uint8_t,
     65       1.13   xtraeme 				     uint8_t, i2c_op_t);
     66       1.13   xtraeme static int       amdpm_smbus_receive_1(struct amdpm_softc *, i2c_op_t);
     67       1.13   xtraeme static int       amdpm_smbus_read_1(struct amdpm_softc *sc, uint8_t, i2c_op_t);
     68        1.1       tls 
     69        1.1       tls void
     70        1.1       tls amdpm_smbus_attach(struct amdpm_softc *sc)
     71        1.1       tls {
     72        1.1       tls         struct i2cbus_attach_args iba;
     73        1.1       tls 
     74        1.5  jmcneill 	/* register with iic */
     75        1.1       tls 	sc->sc_i2c.ic_cookie = sc;
     76        1.1       tls 	sc->sc_i2c.ic_acquire_bus = amdpm_smbus_acquire_bus;
     77        1.1       tls 	sc->sc_i2c.ic_release_bus = amdpm_smbus_release_bus;
     78        1.1       tls 	sc->sc_i2c.ic_send_start = NULL;
     79        1.1       tls 	sc->sc_i2c.ic_send_stop = NULL;
     80        1.1       tls 	sc->sc_i2c.ic_initiate_xfer = NULL;
     81        1.1       tls 	sc->sc_i2c.ic_read_byte = NULL;
     82        1.1       tls 	sc->sc_i2c.ic_write_byte = NULL;
     83        1.1       tls 	sc->sc_i2c.ic_exec = amdpm_smbus_exec;
     84        1.3   xtraeme 
     85        1.1       tls 	iba.iba_tag = &sc->sc_i2c;
     86       1.19       chs 	(void)config_found_ia(sc->sc_dev, "i2cbus", &iba, iicbus_print);
     87        1.1       tls }
     88        1.1       tls 
     89       1.10  jmcneill static int
     90        1.7  christos amdpm_smbus_acquire_bus(void *cookie, int flags)
     91        1.1       tls {
     92        1.3   xtraeme 	struct amdpm_softc *sc = cookie;
     93        1.3   xtraeme 
     94       1.18  pgoyette 	mutex_enter(&sc->sc_mutex);
     95       1.14   xtraeme 	return 0;
     96        1.1       tls }
     97        1.1       tls 
     98        1.1       tls static void
     99        1.7  christos amdpm_smbus_release_bus(void *cookie, int flags)
    100        1.1       tls {
    101        1.3   xtraeme 	struct amdpm_softc *sc = cookie;
    102        1.3   xtraeme 
    103       1.18  pgoyette 	mutex_exit(&sc->sc_mutex);
    104        1.1       tls }
    105        1.1       tls 
    106        1.1       tls static int
    107        1.1       tls amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
    108       1.13   xtraeme 		 size_t cmdlen, void *vbuf, size_t buflen, int flags)
    109        1.1       tls {
    110        1.1       tls         struct amdpm_softc *sc  = (struct amdpm_softc *) cookie;
    111        1.1       tls 	sc->sc_smbus_slaveaddr  = addr;
    112       1.13   xtraeme 	uint8_t *p = vbuf;
    113        1.9  jmcneill 	int rv;
    114        1.1       tls 
    115       1.16  pgoyette 	if ((cmdlen == 0) && (buflen == 0))
    116       1.16  pgoyette 		return amdpm_smbus_quick(sc, op);
    117       1.16  pgoyette 
    118        1.1       tls 	if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
    119       1.13   xtraeme 		rv = amdpm_smbus_receive_1(sc, op);
    120       1.13   xtraeme 		if (rv == -1)
    121       1.13   xtraeme 			return -1;
    122       1.13   xtraeme 		*p = (uint8_t)rv;
    123       1.13   xtraeme 		return 0;
    124        1.1       tls 	}
    125        1.1       tls 
    126       1.13   xtraeme 	if ((I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
    127       1.13   xtraeme 		rv = amdpm_smbus_read_1(sc, *(const uint8_t *)cmd, op);
    128       1.13   xtraeme 		if (rv == -1)
    129       1.13   xtraeme 			return -1;
    130       1.13   xtraeme 		*p = (uint8_t)rv;
    131       1.13   xtraeme 		return 0;
    132        1.1       tls 	}
    133        1.1       tls 
    134       1.13   xtraeme 	if ((I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1))
    135       1.13   xtraeme 		return amdpm_smbus_send_1(sc, *(uint8_t*)vbuf, op);
    136        1.1       tls 
    137       1.13   xtraeme 	if ((I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1))
    138       1.13   xtraeme 		return amdpm_smbus_write_1(sc,
    139       1.13   xtraeme 					   *(const uint8_t*)cmd,
    140       1.13   xtraeme 					   *(uint8_t*)vbuf,
    141       1.13   xtraeme 					   op);
    142        1.1       tls 
    143       1.13   xtraeme 	return -1;
    144        1.1       tls }
    145        1.1       tls 
    146        1.1       tls static int
    147       1.10  jmcneill amdpm_smbus_check_done(struct amdpm_softc *sc, i2c_op_t op)
    148        1.1       tls {
    149       1.13   xtraeme         int i;
    150       1.13   xtraeme 
    151        1.1       tls 	for (i = 0; i < 1000; i++) {
    152       1.13   xtraeme 	/* check gsr and wait till cycle is done */
    153       1.13   xtraeme 		uint16_t data = amdpm_smbus_get_gsr(sc);
    154       1.13   xtraeme 		if (data & AMDPM_8111_GSR_CYCLE_DONE)
    155       1.13   xtraeme 			return 0;
    156       1.13   xtraeme 	}
    157       1.13   xtraeme 
    158       1.13   xtraeme 	if (!(op & I2C_F_POLL))
    159       1.10  jmcneill 	    delay(1);
    160       1.13   xtraeme 
    161       1.13   xtraeme 	return -1;
    162        1.1       tls }
    163        1.1       tls 
    164        1.1       tls 
    165        1.1       tls static void
    166        1.1       tls amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
    167        1.1       tls {
    168        1.1       tls         /* clear register */
    169       1.13   xtraeme         uint16_t data = 0xFFFF;
    170        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    171        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    172        1.8  jmcneill 	    AMDPM_8111_SMBUS_STAT - off, data);
    173        1.1       tls }
    174        1.1       tls 
    175       1.13   xtraeme static uint16_t
    176        1.1       tls amdpm_smbus_get_gsr(struct amdpm_softc *sc)
    177        1.1       tls {
    178        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    179       1.13   xtraeme         return bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    180       1.13   xtraeme 	    AMDPM_8111_SMBUS_STAT - off);
    181        1.1       tls }
    182        1.1       tls 
    183        1.1       tls static int
    184       1.16  pgoyette amdpm_smbus_quick(struct amdpm_softc *sc, i2c_op_t op)
    185       1.16  pgoyette {
    186       1.16  pgoyette 	uint16_t data = 0;
    187       1.16  pgoyette 	int off = (sc->sc_nforce ? 0xe0 : 0);
    188       1.16  pgoyette 
    189       1.16  pgoyette 	/* first clear gsr */
    190       1.16  pgoyette 	amdpm_smbus_clear_gsr(sc);
    191       1.16  pgoyette 
    192       1.16  pgoyette 	/* write smbus slave address and read/write bit to register */
    193       1.16  pgoyette 	data = sc->sc_smbus_slaveaddr;
    194       1.16  pgoyette 	data <<= 1;
    195       1.16  pgoyette 	if (I2C_OP_READ_P(op))
    196       1.16  pgoyette 		data |= AMDPM_8111_SMBUS_READ;
    197       1.16  pgoyette 
    198       1.16  pgoyette 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    199       1.16  pgoyette 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    200       1.16  pgoyette 
    201       1.16  pgoyette 	/* host start */
    202       1.16  pgoyette 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    203       1.16  pgoyette 	    AMDPM_8111_SMBUS_CTRL - off,
    204       1.16  pgoyette 	    AMDPM_8111_SMBUS_GSR_QUICK);
    205       1.16  pgoyette 
    206       1.16  pgoyette 	return amdpm_smbus_check_done(sc, op);
    207       1.16  pgoyette }
    208       1.16  pgoyette 
    209       1.16  pgoyette static int
    210       1.13   xtraeme amdpm_smbus_send_1(struct amdpm_softc *sc, uint8_t val, i2c_op_t op)
    211        1.1       tls {
    212       1.13   xtraeme 	uint16_t data = 0;
    213        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    214        1.8  jmcneill 
    215       1.13   xtraeme 	/* first clear gsr */
    216       1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    217        1.1       tls 
    218        1.1       tls 	/* write smbus slave address to register */
    219        1.1       tls 	data = sc->sc_smbus_slaveaddr;
    220        1.1       tls 	data <<= 1;
    221        1.1       tls 	data |= AMDPM_8111_SMBUS_SEND;
    222        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    223        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    224        1.1       tls 
    225        1.1       tls 	data = val;
    226        1.1       tls 	/* store data */
    227        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    228        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    229        1.1       tls 	/* host start */
    230        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    231        1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off,
    232        1.8  jmcneill 	    AMDPM_8111_SMBUS_GSR_SB);
    233        1.8  jmcneill 
    234       1.13   xtraeme 	return amdpm_smbus_check_done(sc, op);
    235        1.1       tls }
    236        1.1       tls 
    237        1.1       tls 
    238        1.1       tls static int
    239       1.13   xtraeme amdpm_smbus_write_1(struct amdpm_softc *sc, uint8_t cmd, uint8_t val,
    240       1.13   xtraeme 		    i2c_op_t op)
    241        1.1       tls {
    242       1.13   xtraeme 	uint16_t data = 0;
    243        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    244        1.8  jmcneill 
    245       1.13   xtraeme 	/* first clear gsr */
    246       1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    247        1.1       tls 
    248        1.1       tls 	data = sc->sc_smbus_slaveaddr;
    249        1.1       tls 	data <<= 1;
    250        1.1       tls 	data |= AMDPM_8111_SMBUS_WRITE;
    251        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    252        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    253        1.1       tls 
    254        1.1       tls 	data = val;
    255        1.1       tls 	/* store cmd */
    256        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    257        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    258        1.1       tls 	/* store data */
    259        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    260        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    261        1.1       tls 	/* host start */
    262        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    263        1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_WB);
    264        1.1       tls 
    265       1.13   xtraeme 	return amdpm_smbus_check_done(sc, op);
    266        1.1       tls }
    267        1.1       tls 
    268        1.1       tls static int
    269       1.10  jmcneill amdpm_smbus_receive_1(struct amdpm_softc *sc, i2c_op_t op)
    270        1.1       tls {
    271       1.13   xtraeme 	uint16_t data = 0;
    272        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    273        1.8  jmcneill 
    274       1.13   xtraeme 	/* first clear gsr */
    275       1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    276        1.1       tls 
    277        1.1       tls 	/* write smbus slave address to register */
    278        1.1       tls 	data = sc->sc_smbus_slaveaddr;
    279        1.1       tls 	data <<= 1;
    280        1.1       tls 	data |= AMDPM_8111_SMBUS_RX;
    281        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    282        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    283        1.1       tls 
    284        1.1       tls 	/* start smbus cycle */
    285        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    286        1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RXB);
    287        1.1       tls 
    288        1.1       tls 	/* check for errors */
    289       1.10  jmcneill 	if (amdpm_smbus_check_done(sc, op) < 0)
    290       1.13   xtraeme 		return -1;
    291        1.1       tls 
    292        1.1       tls 	/* read data */
    293        1.8  jmcneill 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    294        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    295       1.13   xtraeme 	uint8_t ret = (uint8_t)(data & 0x00FF);
    296       1.13   xtraeme 	return ret;
    297        1.1       tls }
    298        1.1       tls 
    299        1.1       tls static int
    300       1.13   xtraeme amdpm_smbus_read_1(struct amdpm_softc *sc, uint8_t cmd, i2c_op_t op)
    301        1.8  jmcneill {
    302       1.13   xtraeme 	uint16_t data = 0;
    303       1.13   xtraeme 	uint8_t ret;
    304        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    305        1.8  jmcneill 
    306       1.13   xtraeme 	/* first clear gsr */
    307       1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    308        1.1       tls 
    309        1.1       tls 	/* write smbus slave address to register */
    310        1.1       tls 	data = sc->sc_smbus_slaveaddr;
    311        1.1       tls 	data <<= 1;
    312        1.1       tls 	data |= AMDPM_8111_SMBUS_READ;
    313        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    314        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    315        1.1       tls 
    316        1.1       tls 	/* store cmd */
    317        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    318        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    319        1.1       tls 	/* host start */
    320        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    321        1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RB);
    322        1.1       tls 
    323        1.1       tls 	/* check for errors */
    324       1.10  jmcneill 	if (amdpm_smbus_check_done(sc, op) < 0)
    325       1.13   xtraeme 		return -1;
    326        1.1       tls 
    327        1.1       tls 	/* store data */
    328        1.8  jmcneill 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    329        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    330       1.13   xtraeme 	ret = (uint8_t)(data & 0x00FF);
    331       1.13   xtraeme 	return ret;
    332        1.1       tls }
    333