Home | History | Annotate | Line # | Download | only in pci
amdpm_smbus.c revision 1.23.10.1
      1  1.23.10.1   thorpej /*	$NetBSD: amdpm_smbus.c,v 1.23.10.1 2021/03/23 07:14:53 thorpej Exp $ */
      2        1.1       tls 
      3        1.1       tls /*
      4        1.1       tls  * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
      5        1.1       tls  * All rights reserved.
      6        1.1       tls  *
      7        1.1       tls  * Redistribution and use in source and binary forms, with or without
      8        1.1       tls  * modification, are permitted provided that the following conditions
      9        1.1       tls  * are met:
     10        1.1       tls  * 1. Redistributions of source code must retain the above copyright
     11        1.1       tls  *    notice, this list of conditions and the following disclaimer.
     12        1.1       tls  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1       tls  *    notice, this list of conditions and the following disclaimer in the
     14        1.1       tls  *    documentation and/or other materials provided with the distribution.
     15        1.1       tls  * 3. The name of the author may not be used to endorse or promote products
     16        1.1       tls  *    derived from this software without specific prior written permission.
     17        1.1       tls  *
     18        1.1       tls  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19        1.1       tls  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20        1.1       tls  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21        1.1       tls  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22        1.1       tls  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     23        1.1       tls  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     24        1.1       tls  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     25        1.1       tls  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     26        1.1       tls  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27        1.1       tls  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28        1.1       tls  * SUCH DAMAGE.
     29        1.1       tls  */
     30        1.1       tls 
     31        1.1       tls /* driver for SMBUS 1.0 host controller found in the
     32        1.1       tls  * AMD-8111 HyperTransport I/O Hub
     33        1.1       tls  */
     34        1.2   xtraeme #include <sys/cdefs.h>
     35  1.23.10.1   thorpej __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.23.10.1 2021/03/23 07:14:53 thorpej Exp $");
     36        1.2   xtraeme 
     37        1.1       tls #include <sys/param.h>
     38        1.1       tls #include <sys/systm.h>
     39        1.1       tls #include <sys/kernel.h>
     40        1.1       tls #include <sys/device.h>
     41       1.14   xtraeme 
     42        1.1       tls #include <dev/pci/pcireg.h>
     43        1.1       tls #include <dev/pci/pcivar.h>
     44        1.1       tls #include <dev/pci/pcidevs.h>
     45        1.1       tls 
     46        1.1       tls #include <dev/i2c/i2cvar.h>
     47        1.1       tls #include <dev/i2c/i2c_bitbang.h>
     48        1.1       tls 
     49        1.1       tls #include <dev/pci/amdpmreg.h>
     50        1.1       tls #include <dev/pci/amdpmvar.h>
     51        1.1       tls 
     52        1.1       tls #include <dev/pci/amdpm_smbusreg.h>
     53        1.1       tls 
     54       1.13   xtraeme static int       amdpm_smbus_exec(void *, i2c_op_t, i2c_addr_t, const void *,
     55       1.13   xtraeme 				  size_t, void *, size_t, int);
     56       1.13   xtraeme static int       amdpm_smbus_check_done(struct amdpm_softc *, i2c_op_t);
     57       1.13   xtraeme static void      amdpm_smbus_clear_gsr(struct amdpm_softc *);
     58       1.13   xtraeme static uint16_t	amdpm_smbus_get_gsr(struct amdpm_softc *);
     59       1.16  pgoyette static int       amdpm_smbus_quick(struct amdpm_softc *, i2c_op_t);
     60       1.13   xtraeme static int       amdpm_smbus_send_1(struct amdpm_softc *, uint8_t, i2c_op_t);
     61       1.13   xtraeme static int       amdpm_smbus_write_1(struct amdpm_softc *, uint8_t,
     62       1.13   xtraeme 				     uint8_t, i2c_op_t);
     63       1.13   xtraeme static int       amdpm_smbus_receive_1(struct amdpm_softc *, i2c_op_t);
     64       1.13   xtraeme static int       amdpm_smbus_read_1(struct amdpm_softc *sc, uint8_t, i2c_op_t);
     65        1.1       tls 
     66        1.1       tls void
     67        1.1       tls amdpm_smbus_attach(struct amdpm_softc *sc)
     68        1.1       tls {
     69        1.1       tls         struct i2cbus_attach_args iba;
     70        1.1       tls 
     71        1.5  jmcneill 	/* register with iic */
     72       1.23   thorpej 	iic_tag_init(&sc->sc_i2c);
     73        1.1       tls 	sc->sc_i2c.ic_cookie = sc;
     74        1.1       tls 	sc->sc_i2c.ic_exec = amdpm_smbus_exec;
     75        1.3   xtraeme 
     76       1.22       chs 	memset(&iba, 0, sizeof(iba));
     77        1.1       tls 	iba.iba_tag = &sc->sc_i2c;
     78  1.23.10.1   thorpej 	config_found(sc->sc_dev, &iba, iicbus_print, CFARG_EOL);
     79        1.1       tls }
     80        1.1       tls 
     81       1.10  jmcneill static int
     82        1.1       tls amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
     83       1.13   xtraeme 		 size_t cmdlen, void *vbuf, size_t buflen, int flags)
     84        1.1       tls {
     85        1.1       tls         struct amdpm_softc *sc  = (struct amdpm_softc *) cookie;
     86        1.1       tls 	sc->sc_smbus_slaveaddr  = addr;
     87       1.13   xtraeme 	uint8_t *p = vbuf;
     88        1.9  jmcneill 	int rv;
     89        1.1       tls 
     90       1.16  pgoyette 	if ((cmdlen == 0) && (buflen == 0))
     91       1.16  pgoyette 		return amdpm_smbus_quick(sc, op);
     92       1.16  pgoyette 
     93        1.1       tls 	if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
     94       1.13   xtraeme 		rv = amdpm_smbus_receive_1(sc, op);
     95       1.13   xtraeme 		if (rv == -1)
     96       1.13   xtraeme 			return -1;
     97       1.13   xtraeme 		*p = (uint8_t)rv;
     98       1.13   xtraeme 		return 0;
     99        1.1       tls 	}
    100        1.1       tls 
    101       1.13   xtraeme 	if ((I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
    102       1.13   xtraeme 		rv = amdpm_smbus_read_1(sc, *(const uint8_t *)cmd, op);
    103       1.13   xtraeme 		if (rv == -1)
    104       1.13   xtraeme 			return -1;
    105       1.13   xtraeme 		*p = (uint8_t)rv;
    106       1.13   xtraeme 		return 0;
    107        1.1       tls 	}
    108        1.1       tls 
    109       1.13   xtraeme 	if ((I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1))
    110       1.13   xtraeme 		return amdpm_smbus_send_1(sc, *(uint8_t*)vbuf, op);
    111        1.1       tls 
    112       1.13   xtraeme 	if ((I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1))
    113       1.13   xtraeme 		return amdpm_smbus_write_1(sc,
    114       1.13   xtraeme 					   *(const uint8_t*)cmd,
    115       1.13   xtraeme 					   *(uint8_t*)vbuf,
    116       1.13   xtraeme 					   op);
    117        1.1       tls 
    118       1.13   xtraeme 	return -1;
    119        1.1       tls }
    120        1.1       tls 
    121        1.1       tls static int
    122       1.10  jmcneill amdpm_smbus_check_done(struct amdpm_softc *sc, i2c_op_t op)
    123        1.1       tls {
    124       1.13   xtraeme         int i;
    125       1.13   xtraeme 
    126        1.1       tls 	for (i = 0; i < 1000; i++) {
    127       1.13   xtraeme 	/* check gsr and wait till cycle is done */
    128       1.13   xtraeme 		uint16_t data = amdpm_smbus_get_gsr(sc);
    129       1.13   xtraeme 		if (data & AMDPM_8111_GSR_CYCLE_DONE)
    130       1.13   xtraeme 			return 0;
    131       1.13   xtraeme 	}
    132       1.13   xtraeme 
    133       1.13   xtraeme 	if (!(op & I2C_F_POLL))
    134       1.10  jmcneill 	    delay(1);
    135       1.13   xtraeme 
    136       1.13   xtraeme 	return -1;
    137        1.1       tls }
    138        1.1       tls 
    139        1.1       tls 
    140        1.1       tls static void
    141        1.1       tls amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
    142        1.1       tls {
    143        1.1       tls         /* clear register */
    144       1.13   xtraeme         uint16_t data = 0xFFFF;
    145        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    146        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    147        1.8  jmcneill 	    AMDPM_8111_SMBUS_STAT - off, data);
    148        1.1       tls }
    149        1.1       tls 
    150       1.13   xtraeme static uint16_t
    151        1.1       tls amdpm_smbus_get_gsr(struct amdpm_softc *sc)
    152        1.1       tls {
    153        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    154       1.13   xtraeme         return bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    155       1.13   xtraeme 	    AMDPM_8111_SMBUS_STAT - off);
    156        1.1       tls }
    157        1.1       tls 
    158        1.1       tls static int
    159       1.16  pgoyette amdpm_smbus_quick(struct amdpm_softc *sc, i2c_op_t op)
    160       1.16  pgoyette {
    161       1.16  pgoyette 	uint16_t data = 0;
    162       1.16  pgoyette 	int off = (sc->sc_nforce ? 0xe0 : 0);
    163       1.16  pgoyette 
    164       1.16  pgoyette 	/* first clear gsr */
    165       1.16  pgoyette 	amdpm_smbus_clear_gsr(sc);
    166       1.16  pgoyette 
    167       1.16  pgoyette 	/* write smbus slave address and read/write bit to register */
    168       1.16  pgoyette 	data = sc->sc_smbus_slaveaddr;
    169       1.16  pgoyette 	data <<= 1;
    170       1.16  pgoyette 	if (I2C_OP_READ_P(op))
    171       1.16  pgoyette 		data |= AMDPM_8111_SMBUS_READ;
    172       1.16  pgoyette 
    173       1.16  pgoyette 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    174       1.16  pgoyette 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    175       1.16  pgoyette 
    176       1.16  pgoyette 	/* host start */
    177       1.16  pgoyette 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    178       1.16  pgoyette 	    AMDPM_8111_SMBUS_CTRL - off,
    179       1.16  pgoyette 	    AMDPM_8111_SMBUS_GSR_QUICK);
    180       1.16  pgoyette 
    181       1.16  pgoyette 	return amdpm_smbus_check_done(sc, op);
    182       1.16  pgoyette }
    183       1.16  pgoyette 
    184       1.16  pgoyette static int
    185       1.13   xtraeme amdpm_smbus_send_1(struct amdpm_softc *sc, uint8_t val, i2c_op_t op)
    186        1.1       tls {
    187       1.13   xtraeme 	uint16_t data = 0;
    188        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    189        1.8  jmcneill 
    190       1.13   xtraeme 	/* first clear gsr */
    191       1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    192        1.1       tls 
    193        1.1       tls 	/* write smbus slave address to register */
    194        1.1       tls 	data = sc->sc_smbus_slaveaddr;
    195        1.1       tls 	data <<= 1;
    196        1.1       tls 	data |= AMDPM_8111_SMBUS_SEND;
    197        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    198        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    199        1.1       tls 
    200        1.1       tls 	data = val;
    201        1.1       tls 	/* store data */
    202        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    203        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    204        1.1       tls 	/* host start */
    205        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    206        1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off,
    207        1.8  jmcneill 	    AMDPM_8111_SMBUS_GSR_SB);
    208        1.8  jmcneill 
    209       1.13   xtraeme 	return amdpm_smbus_check_done(sc, op);
    210        1.1       tls }
    211        1.1       tls 
    212        1.1       tls 
    213        1.1       tls static int
    214       1.13   xtraeme amdpm_smbus_write_1(struct amdpm_softc *sc, uint8_t cmd, uint8_t val,
    215       1.13   xtraeme 		    i2c_op_t op)
    216        1.1       tls {
    217       1.13   xtraeme 	uint16_t data = 0;
    218        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    219        1.8  jmcneill 
    220       1.13   xtraeme 	/* first clear gsr */
    221       1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    222        1.1       tls 
    223        1.1       tls 	data = sc->sc_smbus_slaveaddr;
    224        1.1       tls 	data <<= 1;
    225        1.1       tls 	data |= AMDPM_8111_SMBUS_WRITE;
    226        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    227        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    228        1.1       tls 
    229        1.1       tls 	data = val;
    230        1.1       tls 	/* store cmd */
    231        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    232        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    233        1.1       tls 	/* store data */
    234        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    235        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    236        1.1       tls 	/* host start */
    237        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    238        1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_WB);
    239        1.1       tls 
    240       1.13   xtraeme 	return amdpm_smbus_check_done(sc, op);
    241        1.1       tls }
    242        1.1       tls 
    243        1.1       tls static int
    244       1.10  jmcneill amdpm_smbus_receive_1(struct amdpm_softc *sc, i2c_op_t op)
    245        1.1       tls {
    246       1.13   xtraeme 	uint16_t data = 0;
    247        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    248        1.8  jmcneill 
    249       1.13   xtraeme 	/* first clear gsr */
    250       1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    251        1.1       tls 
    252        1.1       tls 	/* write smbus slave address to register */
    253        1.1       tls 	data = sc->sc_smbus_slaveaddr;
    254        1.1       tls 	data <<= 1;
    255        1.1       tls 	data |= AMDPM_8111_SMBUS_RX;
    256        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    257        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    258        1.1       tls 
    259        1.1       tls 	/* start smbus cycle */
    260        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    261        1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RXB);
    262        1.1       tls 
    263        1.1       tls 	/* check for errors */
    264       1.10  jmcneill 	if (amdpm_smbus_check_done(sc, op) < 0)
    265       1.13   xtraeme 		return -1;
    266        1.1       tls 
    267        1.1       tls 	/* read data */
    268        1.8  jmcneill 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    269        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    270       1.13   xtraeme 	uint8_t ret = (uint8_t)(data & 0x00FF);
    271       1.13   xtraeme 	return ret;
    272        1.1       tls }
    273        1.1       tls 
    274        1.1       tls static int
    275       1.13   xtraeme amdpm_smbus_read_1(struct amdpm_softc *sc, uint8_t cmd, i2c_op_t op)
    276        1.8  jmcneill {
    277       1.13   xtraeme 	uint16_t data = 0;
    278       1.13   xtraeme 	uint8_t ret;
    279        1.8  jmcneill 	int off = (sc->sc_nforce ? 0xe0 : 0);
    280        1.8  jmcneill 
    281       1.13   xtraeme 	/* first clear gsr */
    282       1.13   xtraeme 	amdpm_smbus_clear_gsr(sc);
    283        1.1       tls 
    284        1.1       tls 	/* write smbus slave address to register */
    285        1.1       tls 	data = sc->sc_smbus_slaveaddr;
    286        1.1       tls 	data <<= 1;
    287        1.1       tls 	data |= AMDPM_8111_SMBUS_READ;
    288        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    289        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    290        1.1       tls 
    291        1.1       tls 	/* store cmd */
    292        1.8  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    293        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    294        1.1       tls 	/* host start */
    295        1.8  jmcneill 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    296        1.8  jmcneill 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RB);
    297        1.1       tls 
    298        1.1       tls 	/* check for errors */
    299       1.10  jmcneill 	if (amdpm_smbus_check_done(sc, op) < 0)
    300       1.13   xtraeme 		return -1;
    301        1.1       tls 
    302        1.1       tls 	/* store data */
    303        1.8  jmcneill 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    304        1.8  jmcneill 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    305       1.13   xtraeme 	ret = (uint8_t)(data & 0x00FF);
    306       1.13   xtraeme 	return ret;
    307        1.1       tls }
    308