Home | History | Annotate | Line # | Download | only in pci
amdpm_smbus.c revision 1.4.4.2
      1  1.4.4.2        ad /*	$NetBSD: amdpm_smbus.c,v 1.4.4.2 2007/01/12 00:57:40 ad Exp $ */
      2      1.1       tls 
      3      1.1       tls /*
      4      1.1       tls  * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
      5      1.1       tls  * All rights reserved.
      6      1.1       tls  *
      7      1.1       tls  * Redistribution and use in source and binary forms, with or without
      8      1.1       tls  * modification, are permitted provided that the following conditions
      9      1.1       tls  * are met:
     10      1.1       tls  * 1. Redistributions of source code must retain the above copyright
     11      1.1       tls  *    notice, this list of conditions and the following disclaimer.
     12      1.1       tls  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1       tls  *    notice, this list of conditions and the following disclaimer in the
     14      1.1       tls  *    documentation and/or other materials provided with the distribution.
     15      1.1       tls  * 3. The name of the author may not be used to endorse or promote products
     16      1.1       tls  *    derived from this software without specific prior written permission.
     17      1.1       tls  *
     18      1.1       tls  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19      1.1       tls  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20      1.1       tls  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21      1.1       tls  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22      1.1       tls  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     23      1.1       tls  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     24      1.1       tls  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     25      1.1       tls  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     26      1.1       tls  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27      1.1       tls  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28      1.1       tls  * SUCH DAMAGE.
     29      1.1       tls  */
     30      1.1       tls 
     31      1.1       tls /* driver for SMBUS 1.0 host controller found in the
     32      1.1       tls  * AMD-8111 HyperTransport I/O Hub
     33      1.1       tls  */
     34      1.2   xtraeme #include <sys/cdefs.h>
     35  1.4.4.2        ad __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.4.4.2 2007/01/12 00:57:40 ad Exp $");
     36      1.2   xtraeme 
     37      1.1       tls #include <sys/param.h>
     38      1.1       tls #include <sys/systm.h>
     39      1.1       tls #include <sys/kernel.h>
     40      1.1       tls #include <sys/device.h>
     41      1.1       tls #include <sys/rnd.h>
     42      1.1       tls #include <dev/pci/pcireg.h>
     43      1.1       tls #include <dev/pci/pcivar.h>
     44      1.1       tls #include <dev/pci/pcidevs.h>
     45      1.1       tls 
     46      1.1       tls #include <dev/i2c/i2cvar.h>
     47      1.1       tls #include <dev/i2c/i2c_bitbang.h>
     48      1.1       tls 
     49      1.1       tls #include <dev/pci/amdpmreg.h>
     50      1.1       tls #include <dev/pci/amdpmvar.h>
     51      1.1       tls 
     52      1.1       tls #include <dev/pci/amdpm_smbusreg.h>
     53      1.1       tls 
     54      1.1       tls static int       amdpm_smbus_acquire_bus(void *cookie, int flags);
     55      1.1       tls static void      amdpm_smbus_release_bus(void *cookie, int flags);
     56      1.1       tls static int       amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
     57      1.1       tls 				  const void *cmd, size_t cmdlen, void *vbuf,
     58      1.1       tls 				  size_t buflen, int flags);
     59      1.1       tls static int       amdpm_smbus_check_done(struct amdpm_softc *sc);
     60      1.1       tls static void      amdpm_smbus_clear_gsr(struct amdpm_softc *sc);
     61      1.1       tls static u_int16_t amdpm_smbus_get_gsr(struct amdpm_softc *sc);
     62      1.1       tls static int       amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val);
     63      1.1       tls static int       amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t data);
     64      1.1       tls static int       amdpm_smbus_receive_1(struct amdpm_softc *sc);
     65      1.1       tls static int       amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd);
     66      1.1       tls 
     67      1.1       tls 
     68      1.1       tls void
     69      1.1       tls amdpm_smbus_attach(struct amdpm_softc *sc)
     70      1.1       tls {
     71      1.1       tls         struct i2cbus_attach_args iba;
     72      1.1       tls 
     73  1.4.4.1        ad 	/* register with iic */
     74      1.1       tls 	sc->sc_i2c.ic_cookie = sc;
     75      1.1       tls 	sc->sc_i2c.ic_acquire_bus = amdpm_smbus_acquire_bus;
     76      1.1       tls 	sc->sc_i2c.ic_release_bus = amdpm_smbus_release_bus;
     77      1.1       tls 	sc->sc_i2c.ic_send_start = NULL;
     78      1.1       tls 	sc->sc_i2c.ic_send_stop = NULL;
     79      1.1       tls 	sc->sc_i2c.ic_initiate_xfer = NULL;
     80      1.1       tls 	sc->sc_i2c.ic_read_byte = NULL;
     81      1.1       tls 	sc->sc_i2c.ic_write_byte = NULL;
     82      1.1       tls 	sc->sc_i2c.ic_exec = amdpm_smbus_exec;
     83      1.3   xtraeme 
     84      1.3   xtraeme 	lockinit(&sc->sc_lock, PZERO, "amdpm_smbus", 0, 0);
     85      1.3   xtraeme 
     86      1.1       tls 	iba.iba_tag = &sc->sc_i2c;
     87      1.4  drochner 	(void) config_found_ia(&sc->sc_dev, "i2cbus", &iba, iicbus_print);
     88      1.1       tls }
     89      1.1       tls 
     90      1.1       tls static int
     91      1.1       tls amdpm_smbus_acquire_bus(void *cookie, int flags)
     92      1.1       tls {
     93      1.3   xtraeme 	struct amdpm_softc *sc = cookie;
     94      1.3   xtraeme 	int err;
     95      1.3   xtraeme 
     96      1.3   xtraeme 	err = lockmgr(&sc->sc_lock, LK_EXCLUSIVE, NULL);
     97      1.3   xtraeme 
     98      1.3   xtraeme 	return err;
     99      1.1       tls }
    100      1.1       tls 
    101      1.1       tls static void
    102      1.1       tls amdpm_smbus_release_bus(void *cookie, int flags)
    103      1.1       tls {
    104      1.3   xtraeme 	struct amdpm_softc *sc = cookie;
    105      1.3   xtraeme 
    106      1.3   xtraeme 	lockmgr(&sc->sc_lock, LK_RELEASE, NULL);
    107      1.3   xtraeme 
    108      1.3   xtraeme 	return;
    109      1.1       tls }
    110      1.1       tls 
    111      1.1       tls static int
    112      1.1       tls amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
    113      1.1       tls     size_t cmdlen, void *vbuf, size_t buflen, int flags)
    114      1.1       tls {
    115      1.1       tls         struct amdpm_softc *sc  = (struct amdpm_softc *) cookie;
    116      1.1       tls 	sc->sc_smbus_slaveaddr  = addr;
    117  1.4.4.2        ad 	u_int8_t *p = vbuf;
    118  1.4.4.2        ad 	int rv;
    119      1.1       tls 
    120      1.1       tls 	if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
    121  1.4.4.2        ad 	  rv = amdpm_smbus_receive_1(sc);
    122  1.4.4.2        ad 	  if (rv == -1)
    123  1.4.4.2        ad 		return -1;
    124  1.4.4.2        ad 	  *p = (u_int8_t)rv;
    125  1.4.4.2        ad 	  return 0;
    126      1.1       tls 	}
    127      1.1       tls 
    128      1.1       tls 	if ( (I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
    129  1.4.4.2        ad 	  rv = amdpm_smbus_read_1(sc, *(const uint8_t*)cmd);
    130  1.4.4.2        ad 	  if (rv == -1)
    131  1.4.4.2        ad 		return -1;
    132  1.4.4.2        ad 	  *p = (u_int8_t)rv;
    133  1.4.4.2        ad 	  return 0;
    134      1.1       tls 	}
    135      1.1       tls 
    136      1.1       tls 	if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1)) {
    137  1.4.4.2        ad 	  return amdpm_smbus_send_1(sc, *(uint8_t*)vbuf);
    138      1.1       tls 	}
    139      1.1       tls 
    140      1.1       tls 	if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1)) {
    141  1.4.4.2        ad 	  return amdpm_smbus_write_1(sc,  *(const uint8_t*)cmd, *(uint8_t*)vbuf);
    142      1.1       tls 	}
    143      1.1       tls 
    144      1.1       tls 	return (-1);
    145      1.1       tls }
    146      1.1       tls 
    147      1.1       tls static int
    148      1.1       tls amdpm_smbus_check_done(struct amdpm_softc *sc)
    149      1.1       tls {
    150      1.1       tls         int i = 0;
    151      1.1       tls 	for (i = 0; i < 1000; i++) {
    152      1.1       tls 	  /* check gsr and wait till cycle is done */
    153      1.1       tls 	  u_int16_t data = amdpm_smbus_get_gsr(sc);
    154      1.1       tls 	  if (data & AMDPM_8111_GSR_CYCLE_DONE) {
    155      1.1       tls 	    return (0);
    156      1.1       tls 	  }
    157      1.1       tls 	  delay(1);
    158      1.1       tls 	}
    159      1.1       tls 	return (-1);
    160      1.1       tls }
    161      1.1       tls 
    162      1.1       tls 
    163      1.1       tls static void
    164      1.1       tls amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
    165      1.1       tls {
    166      1.1       tls         /* clear register */
    167  1.4.4.2        ad         u_int16_t data = 0xFFFF;
    168  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    169  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    170  1.4.4.2        ad 	    AMDPM_8111_SMBUS_STAT - off, data);
    171      1.1       tls }
    172      1.1       tls 
    173      1.1       tls static u_int16_t
    174      1.1       tls amdpm_smbus_get_gsr(struct amdpm_softc *sc)
    175      1.1       tls {
    176  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    177  1.4.4.2        ad         return (bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    178  1.4.4.2        ad 	    AMDPM_8111_SMBUS_STAT - off));
    179      1.1       tls }
    180      1.1       tls 
    181      1.1       tls static int
    182      1.1       tls amdpm_smbus_send_1(struct amdpm_softc *sc,  u_int8_t val)
    183      1.1       tls {
    184  1.4.4.2        ad 	u_int16_t data = 0;
    185  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    186  1.4.4.2        ad 
    187      1.1       tls         /* first clear gsr */
    188      1.1       tls         amdpm_smbus_clear_gsr(sc);
    189      1.1       tls 
    190      1.1       tls 	/* write smbus slave address to register */
    191      1.1       tls 	data = sc->sc_smbus_slaveaddr;
    192      1.1       tls 	data <<= 1;
    193      1.1       tls 	data |= AMDPM_8111_SMBUS_SEND;
    194  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    195  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    196      1.1       tls 
    197      1.1       tls 	data = val;
    198      1.1       tls 	/* store data */
    199  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    200  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    201      1.1       tls 	/* host start */
    202  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    203  1.4.4.2        ad 	    AMDPM_8111_SMBUS_CTRL - off,
    204  1.4.4.2        ad 	    AMDPM_8111_SMBUS_GSR_SB);
    205  1.4.4.2        ad 
    206      1.1       tls 	return(amdpm_smbus_check_done(sc));
    207      1.1       tls }
    208      1.1       tls 
    209      1.1       tls 
    210      1.1       tls static int
    211      1.1       tls amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t val)
    212      1.1       tls {
    213  1.4.4.2        ad 	u_int16_t data = 0;
    214  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    215  1.4.4.2        ad 
    216      1.1       tls         /* first clear gsr */
    217      1.1       tls         amdpm_smbus_clear_gsr(sc);
    218      1.1       tls 
    219      1.1       tls 	data = sc->sc_smbus_slaveaddr;
    220      1.1       tls 	data <<= 1;
    221      1.1       tls 	data |= AMDPM_8111_SMBUS_WRITE;
    222  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    223  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    224      1.1       tls 
    225      1.1       tls 	data = val;
    226      1.1       tls 	/* store cmd */
    227  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    228  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    229      1.1       tls 	/* store data */
    230  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    231  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    232      1.1       tls 	/* host start */
    233  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    234  1.4.4.2        ad 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_WB);
    235      1.1       tls 
    236      1.1       tls 	return (amdpm_smbus_check_done(sc));
    237      1.1       tls }
    238      1.1       tls 
    239      1.1       tls static int
    240      1.1       tls amdpm_smbus_receive_1(struct amdpm_softc *sc)
    241      1.1       tls {
    242  1.4.4.2        ad 	u_int16_t data = 0;
    243  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    244  1.4.4.2        ad 
    245      1.1       tls         /* first clear gsr */
    246      1.1       tls         amdpm_smbus_clear_gsr(sc);
    247      1.1       tls 
    248      1.1       tls 	/* write smbus slave address to register */
    249      1.1       tls 	data = sc->sc_smbus_slaveaddr;
    250      1.1       tls 	data <<= 1;
    251      1.1       tls 	data |= AMDPM_8111_SMBUS_RX;
    252  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    253  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    254      1.1       tls 
    255      1.1       tls 	/* start smbus cycle */
    256  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    257  1.4.4.2        ad 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RXB);
    258      1.1       tls 
    259      1.1       tls 	/* check for errors */
    260      1.1       tls 	if (amdpm_smbus_check_done(sc) < 0)
    261      1.1       tls 	  return (-1);
    262      1.1       tls 
    263      1.1       tls 	/* read data */
    264  1.4.4.2        ad 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    265  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    266      1.1       tls 	u_int8_t ret = (u_int8_t)(data & 0x00FF);
    267      1.1       tls 	return (ret);
    268      1.1       tls }
    269      1.1       tls 
    270      1.1       tls static int
    271      1.1       tls amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd)
    272  1.4.4.2        ad {
    273  1.4.4.2        ad 	u_int16_t data = 0;
    274  1.4.4.2        ad 	u_int8_t ret;
    275  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    276  1.4.4.2        ad 
    277      1.1       tls         /* first clear gsr */
    278      1.1       tls         amdpm_smbus_clear_gsr(sc);
    279      1.1       tls 
    280      1.1       tls 	/* write smbus slave address to register */
    281      1.1       tls 	data = sc->sc_smbus_slaveaddr;
    282      1.1       tls 	data <<= 1;
    283      1.1       tls 	data |= AMDPM_8111_SMBUS_READ;
    284  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    285  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    286      1.1       tls 
    287      1.1       tls 	/* store cmd */
    288  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    289  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    290      1.1       tls 	/* host start */
    291  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    292  1.4.4.2        ad 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RB);
    293      1.1       tls 
    294      1.1       tls 	/* check for errors */
    295      1.1       tls 	if (amdpm_smbus_check_done(sc) < 0)
    296      1.1       tls 	  return (-1);
    297      1.1       tls 
    298      1.1       tls 	/* store data */
    299  1.4.4.2        ad 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    300  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    301  1.4.4.2        ad 	ret = (u_int8_t)(data & 0x00FF);
    302      1.1       tls 	return (ret);
    303      1.1       tls }
    304