Home | History | Annotate | Line # | Download | only in pci
amdpm_smbus.c revision 1.4.4.3
      1  1.4.4.3        ad /*	$NetBSD: amdpm_smbus.c,v 1.4.4.3 2007/02/09 21:03:51 ad Exp $ */
      2      1.1       tls 
      3      1.1       tls /*
      4      1.1       tls  * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
      5      1.1       tls  * All rights reserved.
      6      1.1       tls  *
      7      1.1       tls  * Redistribution and use in source and binary forms, with or without
      8      1.1       tls  * modification, are permitted provided that the following conditions
      9      1.1       tls  * are met:
     10      1.1       tls  * 1. Redistributions of source code must retain the above copyright
     11      1.1       tls  *    notice, this list of conditions and the following disclaimer.
     12      1.1       tls  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1       tls  *    notice, this list of conditions and the following disclaimer in the
     14      1.1       tls  *    documentation and/or other materials provided with the distribution.
     15      1.1       tls  * 3. The name of the author may not be used to endorse or promote products
     16      1.1       tls  *    derived from this software without specific prior written permission.
     17      1.1       tls  *
     18      1.1       tls  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19      1.1       tls  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20      1.1       tls  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21      1.1       tls  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22      1.1       tls  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     23      1.1       tls  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     24      1.1       tls  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     25      1.1       tls  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     26      1.1       tls  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27      1.1       tls  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28      1.1       tls  * SUCH DAMAGE.
     29      1.1       tls  */
     30      1.1       tls 
     31      1.1       tls /* driver for SMBUS 1.0 host controller found in the
     32      1.1       tls  * AMD-8111 HyperTransport I/O Hub
     33      1.1       tls  */
     34      1.2   xtraeme #include <sys/cdefs.h>
     35  1.4.4.3        ad __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.4.4.3 2007/02/09 21:03:51 ad Exp $");
     36      1.2   xtraeme 
     37      1.1       tls #include <sys/param.h>
     38      1.1       tls #include <sys/systm.h>
     39      1.1       tls #include <sys/kernel.h>
     40      1.1       tls #include <sys/device.h>
     41      1.1       tls #include <sys/rnd.h>
     42      1.1       tls #include <dev/pci/pcireg.h>
     43      1.1       tls #include <dev/pci/pcivar.h>
     44      1.1       tls #include <dev/pci/pcidevs.h>
     45      1.1       tls 
     46      1.1       tls #include <dev/i2c/i2cvar.h>
     47      1.1       tls #include <dev/i2c/i2c_bitbang.h>
     48      1.1       tls 
     49      1.1       tls #include <dev/pci/amdpmreg.h>
     50      1.1       tls #include <dev/pci/amdpmvar.h>
     51      1.1       tls 
     52      1.1       tls #include <dev/pci/amdpm_smbusreg.h>
     53      1.1       tls 
     54  1.4.4.3        ad #ifdef __i386__
     55  1.4.4.3        ad #include "opt_xbox.h"
     56  1.4.4.3        ad #endif
     57  1.4.4.3        ad 
     58  1.4.4.3        ad #ifdef XBOX
     59  1.4.4.3        ad extern int arch_i386_is_xbox;
     60  1.4.4.3        ad #endif
     61  1.4.4.3        ad 
     62      1.1       tls static int       amdpm_smbus_acquire_bus(void *cookie, int flags);
     63      1.1       tls static void      amdpm_smbus_release_bus(void *cookie, int flags);
     64      1.1       tls static int       amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
     65      1.1       tls 				  const void *cmd, size_t cmdlen, void *vbuf,
     66      1.1       tls 				  size_t buflen, int flags);
     67  1.4.4.3        ad static int       amdpm_smbus_check_done(struct amdpm_softc *sc, i2c_op_t op);
     68      1.1       tls static void      amdpm_smbus_clear_gsr(struct amdpm_softc *sc);
     69      1.1       tls static u_int16_t amdpm_smbus_get_gsr(struct amdpm_softc *sc);
     70  1.4.4.3        ad static int       amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val, i2c_op_t op);
     71  1.4.4.3        ad static int       amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t data, i2c_op_t op);
     72  1.4.4.3        ad static int       amdpm_smbus_receive_1(struct amdpm_softc *sc, i2c_op_t op);
     73  1.4.4.3        ad static int       amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd, i2c_op_t op);
     74  1.4.4.3        ad 
     75  1.4.4.3        ad #ifdef XBOX
     76  1.4.4.3        ad static int	 amdpm_smbus_intr(void *);
     77  1.4.4.3        ad #endif
     78      1.1       tls 
     79      1.1       tls void
     80      1.1       tls amdpm_smbus_attach(struct amdpm_softc *sc)
     81      1.1       tls {
     82      1.1       tls         struct i2cbus_attach_args iba;
     83  1.4.4.3        ad #ifdef XBOX
     84  1.4.4.3        ad 	pci_intr_handle_t ih;
     85  1.4.4.3        ad 	const char *intrstr;
     86  1.4.4.3        ad #endif
     87      1.1       tls 
     88  1.4.4.1        ad 	/* register with iic */
     89      1.1       tls 	sc->sc_i2c.ic_cookie = sc;
     90      1.1       tls 	sc->sc_i2c.ic_acquire_bus = amdpm_smbus_acquire_bus;
     91      1.1       tls 	sc->sc_i2c.ic_release_bus = amdpm_smbus_release_bus;
     92      1.1       tls 	sc->sc_i2c.ic_send_start = NULL;
     93      1.1       tls 	sc->sc_i2c.ic_send_stop = NULL;
     94      1.1       tls 	sc->sc_i2c.ic_initiate_xfer = NULL;
     95      1.1       tls 	sc->sc_i2c.ic_read_byte = NULL;
     96      1.1       tls 	sc->sc_i2c.ic_write_byte = NULL;
     97      1.1       tls 	sc->sc_i2c.ic_exec = amdpm_smbus_exec;
     98      1.3   xtraeme 
     99      1.3   xtraeme 	lockinit(&sc->sc_lock, PZERO, "amdpm_smbus", 0, 0);
    100      1.3   xtraeme 
    101  1.4.4.3        ad #ifdef XBOX
    102  1.4.4.3        ad #define XBOX_SMBA	0x8000
    103  1.4.4.3        ad #define XBOX_SMSIZE	256
    104  1.4.4.3        ad #define XBOX_INTRLINE	12
    105  1.4.4.3        ad #define XBOX_REG_ACPI_PM1a_EN		0x02
    106  1.4.4.3        ad #define XBOX_REG_ACPI_PM1a_EN_TIMER		0x01
    107  1.4.4.3        ad 	/* XXX pci0 dev 1 function 2 "System Management" doesn't probe */
    108  1.4.4.3        ad 	if (arch_i386_is_xbox) {
    109  1.4.4.3        ad 		uint16_t val;
    110  1.4.4.3        ad 		sc->sc_pa->pa_intrline = XBOX_INTRLINE;
    111  1.4.4.3        ad 
    112  1.4.4.3        ad 		if (bus_space_map(sc->sc_iot, XBOX_SMBA, XBOX_SMSIZE,
    113  1.4.4.3        ad 		    0, &sc->sc_sm_ioh) == 0) {
    114  1.4.4.3        ad 			aprint_normal("%s: system management at 0x%04x\n",
    115  1.4.4.3        ad 			    sc->sc_dev.dv_xname, XBOX_SMBA);
    116  1.4.4.3        ad 
    117  1.4.4.3        ad 			/* Disable PM ACPI timer SCI interrupt */
    118  1.4.4.3        ad 			val = bus_space_read_2(sc->sc_iot, sc->sc_sm_ioh,
    119  1.4.4.3        ad 			    XBOX_REG_ACPI_PM1a_EN);
    120  1.4.4.3        ad 			bus_space_write_2(sc->sc_iot, sc->sc_sm_ioh,
    121  1.4.4.3        ad 			    XBOX_REG_ACPI_PM1a_EN,
    122  1.4.4.3        ad 			    val & ~XBOX_REG_ACPI_PM1a_EN_TIMER);
    123  1.4.4.3        ad 		}
    124  1.4.4.3        ad 	}
    125  1.4.4.3        ad 
    126  1.4.4.3        ad 	if (pci_intr_map(sc->sc_pa, &ih))
    127  1.4.4.3        ad 		aprint_error("%s: couldn't map interrupt\n",
    128  1.4.4.3        ad 		    sc->sc_dev.dv_xname);
    129  1.4.4.3        ad 	else {
    130  1.4.4.3        ad 		intrstr = pci_intr_string(sc->sc_pc, ih);
    131  1.4.4.3        ad 		sc->sc_ih = pci_intr_establish(sc->sc_pc, ih, IPL_BIO,
    132  1.4.4.3        ad 		    amdpm_smbus_intr, sc);
    133  1.4.4.3        ad 		if (sc->sc_ih != NULL)
    134  1.4.4.3        ad 			aprint_normal("%s: interrupting at %s\n",
    135  1.4.4.3        ad 			    sc->sc_dev.dv_xname, intrstr);
    136  1.4.4.3        ad 	}
    137  1.4.4.3        ad #endif
    138  1.4.4.3        ad 
    139      1.1       tls 	iba.iba_tag = &sc->sc_i2c;
    140      1.4  drochner 	(void) config_found_ia(&sc->sc_dev, "i2cbus", &iba, iicbus_print);
    141      1.1       tls }
    142      1.1       tls 
    143  1.4.4.3        ad #ifdef XBOX
    144  1.4.4.3        ad static int
    145  1.4.4.3        ad amdpm_smbus_intr(void *cookie)
    146  1.4.4.3        ad {
    147  1.4.4.3        ad 	struct amdpm_softc *sc;
    148  1.4.4.3        ad 	uint32_t status;
    149  1.4.4.3        ad 
    150  1.4.4.3        ad 	sc = (struct amdpm_softc *)cookie;
    151  1.4.4.3        ad 
    152  1.4.4.3        ad 	if (arch_i386_is_xbox) {
    153  1.4.4.3        ad 		status = bus_space_read_4(sc->sc_iot, sc->sc_sm_ioh, 0x20);
    154  1.4.4.3        ad 		bus_space_write_4(sc->sc_iot, sc->sc_sm_ioh, 0x20, status);
    155  1.4.4.3        ad 
    156  1.4.4.3        ad 		if (status & 2)
    157  1.4.4.3        ad 			return iic_smbus_intr(&sc->sc_i2c);
    158  1.4.4.3        ad 	}
    159  1.4.4.3        ad 
    160  1.4.4.3        ad 	return 0;
    161  1.4.4.3        ad }
    162  1.4.4.3        ad #endif
    163  1.4.4.3        ad 
    164      1.1       tls static int
    165      1.1       tls amdpm_smbus_acquire_bus(void *cookie, int flags)
    166      1.1       tls {
    167      1.3   xtraeme 	struct amdpm_softc *sc = cookie;
    168      1.3   xtraeme 	int err;
    169      1.3   xtraeme 
    170      1.3   xtraeme 	err = lockmgr(&sc->sc_lock, LK_EXCLUSIVE, NULL);
    171      1.3   xtraeme 
    172      1.3   xtraeme 	return err;
    173      1.1       tls }
    174      1.1       tls 
    175      1.1       tls static void
    176      1.1       tls amdpm_smbus_release_bus(void *cookie, int flags)
    177      1.1       tls {
    178      1.3   xtraeme 	struct amdpm_softc *sc = cookie;
    179      1.3   xtraeme 
    180      1.3   xtraeme 	lockmgr(&sc->sc_lock, LK_RELEASE, NULL);
    181      1.3   xtraeme 
    182      1.3   xtraeme 	return;
    183      1.1       tls }
    184      1.1       tls 
    185      1.1       tls static int
    186      1.1       tls amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
    187      1.1       tls     size_t cmdlen, void *vbuf, size_t buflen, int flags)
    188      1.1       tls {
    189      1.1       tls         struct amdpm_softc *sc  = (struct amdpm_softc *) cookie;
    190      1.1       tls 	sc->sc_smbus_slaveaddr  = addr;
    191  1.4.4.2        ad 	u_int8_t *p = vbuf;
    192  1.4.4.2        ad 	int rv;
    193      1.1       tls 
    194      1.1       tls 	if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
    195  1.4.4.3        ad 	  rv = amdpm_smbus_receive_1(sc, op);
    196  1.4.4.2        ad 	  if (rv == -1)
    197  1.4.4.2        ad 		return -1;
    198  1.4.4.2        ad 	  *p = (u_int8_t)rv;
    199  1.4.4.2        ad 	  return 0;
    200      1.1       tls 	}
    201      1.1       tls 
    202      1.1       tls 	if ( (I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
    203  1.4.4.3        ad 	  rv = amdpm_smbus_read_1(sc, *(const uint8_t*)cmd, op);
    204  1.4.4.2        ad 	  if (rv == -1)
    205  1.4.4.2        ad 		return -1;
    206  1.4.4.2        ad 	  *p = (u_int8_t)rv;
    207  1.4.4.2        ad 	  return 0;
    208      1.1       tls 	}
    209      1.1       tls 
    210      1.1       tls 	if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1)) {
    211  1.4.4.3        ad 	  return amdpm_smbus_send_1(sc, *(uint8_t*)vbuf, op);
    212      1.1       tls 	}
    213      1.1       tls 
    214      1.1       tls 	if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1)) {
    215  1.4.4.3        ad 	  return amdpm_smbus_write_1(sc,  *(const uint8_t*)cmd, *(uint8_t*)vbuf, op);
    216      1.1       tls 	}
    217      1.1       tls 
    218      1.1       tls 	return (-1);
    219      1.1       tls }
    220      1.1       tls 
    221      1.1       tls static int
    222  1.4.4.3        ad amdpm_smbus_check_done(struct amdpm_softc *sc, i2c_op_t op)
    223      1.1       tls {
    224      1.1       tls         int i = 0;
    225      1.1       tls 	for (i = 0; i < 1000; i++) {
    226      1.1       tls 	  /* check gsr and wait till cycle is done */
    227      1.1       tls 	  u_int16_t data = amdpm_smbus_get_gsr(sc);
    228      1.1       tls 	  if (data & AMDPM_8111_GSR_CYCLE_DONE) {
    229      1.1       tls 	    return (0);
    230      1.1       tls 	  }
    231  1.4.4.3        ad 	  if (!(op & I2C_F_POLL))
    232  1.4.4.3        ad 	    delay(1);
    233      1.1       tls 	}
    234      1.1       tls 	return (-1);
    235      1.1       tls }
    236      1.1       tls 
    237      1.1       tls 
    238      1.1       tls static void
    239      1.1       tls amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
    240      1.1       tls {
    241      1.1       tls         /* clear register */
    242  1.4.4.2        ad         u_int16_t data = 0xFFFF;
    243  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    244  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    245  1.4.4.2        ad 	    AMDPM_8111_SMBUS_STAT - off, data);
    246      1.1       tls }
    247      1.1       tls 
    248      1.1       tls static u_int16_t
    249      1.1       tls amdpm_smbus_get_gsr(struct amdpm_softc *sc)
    250      1.1       tls {
    251  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    252  1.4.4.2        ad         return (bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    253  1.4.4.2        ad 	    AMDPM_8111_SMBUS_STAT - off));
    254      1.1       tls }
    255      1.1       tls 
    256      1.1       tls static int
    257  1.4.4.3        ad amdpm_smbus_send_1(struct amdpm_softc *sc,  u_int8_t val, i2c_op_t op)
    258      1.1       tls {
    259  1.4.4.2        ad 	u_int16_t data = 0;
    260  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    261  1.4.4.2        ad 
    262      1.1       tls         /* first clear gsr */
    263      1.1       tls         amdpm_smbus_clear_gsr(sc);
    264      1.1       tls 
    265      1.1       tls 	/* write smbus slave address to register */
    266      1.1       tls 	data = sc->sc_smbus_slaveaddr;
    267      1.1       tls 	data <<= 1;
    268      1.1       tls 	data |= AMDPM_8111_SMBUS_SEND;
    269  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    270  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    271      1.1       tls 
    272      1.1       tls 	data = val;
    273      1.1       tls 	/* store data */
    274  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    275  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    276      1.1       tls 	/* host start */
    277  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    278  1.4.4.2        ad 	    AMDPM_8111_SMBUS_CTRL - off,
    279  1.4.4.2        ad 	    AMDPM_8111_SMBUS_GSR_SB);
    280  1.4.4.2        ad 
    281  1.4.4.3        ad 	return(amdpm_smbus_check_done(sc, op));
    282      1.1       tls }
    283      1.1       tls 
    284      1.1       tls 
    285      1.1       tls static int
    286  1.4.4.3        ad amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t val, i2c_op_t op)
    287      1.1       tls {
    288  1.4.4.2        ad 	u_int16_t data = 0;
    289  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    290  1.4.4.2        ad 
    291      1.1       tls         /* first clear gsr */
    292      1.1       tls         amdpm_smbus_clear_gsr(sc);
    293      1.1       tls 
    294      1.1       tls 	data = sc->sc_smbus_slaveaddr;
    295      1.1       tls 	data <<= 1;
    296      1.1       tls 	data |= AMDPM_8111_SMBUS_WRITE;
    297  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    298  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    299      1.1       tls 
    300      1.1       tls 	data = val;
    301      1.1       tls 	/* store cmd */
    302  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    303  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    304      1.1       tls 	/* store data */
    305  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    306  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTDATA - off, data);
    307      1.1       tls 	/* host start */
    308  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    309  1.4.4.2        ad 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_WB);
    310      1.1       tls 
    311  1.4.4.3        ad 	return (amdpm_smbus_check_done(sc, op));
    312      1.1       tls }
    313      1.1       tls 
    314      1.1       tls static int
    315  1.4.4.3        ad amdpm_smbus_receive_1(struct amdpm_softc *sc, i2c_op_t op)
    316      1.1       tls {
    317  1.4.4.2        ad 	u_int16_t data = 0;
    318  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    319  1.4.4.2        ad 
    320      1.1       tls         /* first clear gsr */
    321      1.1       tls         amdpm_smbus_clear_gsr(sc);
    322      1.1       tls 
    323      1.1       tls 	/* write smbus slave address to register */
    324      1.1       tls 	data = sc->sc_smbus_slaveaddr;
    325      1.1       tls 	data <<= 1;
    326      1.1       tls 	data |= AMDPM_8111_SMBUS_RX;
    327  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    328  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    329      1.1       tls 
    330      1.1       tls 	/* start smbus cycle */
    331  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    332  1.4.4.2        ad 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RXB);
    333      1.1       tls 
    334      1.1       tls 	/* check for errors */
    335  1.4.4.3        ad 	if (amdpm_smbus_check_done(sc, op) < 0)
    336      1.1       tls 	  return (-1);
    337      1.1       tls 
    338      1.1       tls 	/* read data */
    339  1.4.4.2        ad 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    340  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    341      1.1       tls 	u_int8_t ret = (u_int8_t)(data & 0x00FF);
    342      1.1       tls 	return (ret);
    343      1.1       tls }
    344      1.1       tls 
    345      1.1       tls static int
    346  1.4.4.3        ad amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd, i2c_op_t op)
    347  1.4.4.2        ad {
    348  1.4.4.2        ad 	u_int16_t data = 0;
    349  1.4.4.2        ad 	u_int8_t ret;
    350  1.4.4.2        ad 	int off = (sc->sc_nforce ? 0xe0 : 0);
    351  1.4.4.2        ad 
    352      1.1       tls         /* first clear gsr */
    353      1.1       tls         amdpm_smbus_clear_gsr(sc);
    354      1.1       tls 
    355      1.1       tls 	/* write smbus slave address to register */
    356      1.1       tls 	data = sc->sc_smbus_slaveaddr;
    357      1.1       tls 	data <<= 1;
    358      1.1       tls 	data |= AMDPM_8111_SMBUS_READ;
    359  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    360  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTADDR - off, data);
    361      1.1       tls 
    362      1.1       tls 	/* store cmd */
    363  1.4.4.2        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    364  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
    365      1.1       tls 	/* host start */
    366  1.4.4.2        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    367  1.4.4.2        ad 	    AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RB);
    368      1.1       tls 
    369      1.1       tls 	/* check for errors */
    370  1.4.4.3        ad 	if (amdpm_smbus_check_done(sc, op) < 0)
    371      1.1       tls 	  return (-1);
    372      1.1       tls 
    373      1.1       tls 	/* store data */
    374  1.4.4.2        ad 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    375  1.4.4.2        ad 	    AMDPM_8111_SMBUS_HOSTDATA - off);
    376  1.4.4.2        ad 	ret = (u_int8_t)(data & 0x00FF);
    377      1.1       tls 	return (ret);
    378      1.1       tls }
    379