amdpm_smbus.c revision 1.4.6.2 1 1.4.6.2 rpaulo /* $NetBSD: amdpm_smbus.c,v 1.4.6.2 2006/09/09 02:52:16 rpaulo Exp $ */
2 1.4.6.2 rpaulo
3 1.4.6.2 rpaulo /*
4 1.4.6.2 rpaulo * Copyright (c) 2005 Anil Gopinath (anil_public (at) yahoo.com)
5 1.4.6.2 rpaulo * All rights reserved.
6 1.4.6.2 rpaulo *
7 1.4.6.2 rpaulo * Redistribution and use in source and binary forms, with or without
8 1.4.6.2 rpaulo * modification, are permitted provided that the following conditions
9 1.4.6.2 rpaulo * are met:
10 1.4.6.2 rpaulo * 1. Redistributions of source code must retain the above copyright
11 1.4.6.2 rpaulo * notice, this list of conditions and the following disclaimer.
12 1.4.6.2 rpaulo * 2. Redistributions in binary form must reproduce the above copyright
13 1.4.6.2 rpaulo * notice, this list of conditions and the following disclaimer in the
14 1.4.6.2 rpaulo * documentation and/or other materials provided with the distribution.
15 1.4.6.2 rpaulo * 3. The name of the author may not be used to endorse or promote products
16 1.4.6.2 rpaulo * derived from this software without specific prior written permission.
17 1.4.6.2 rpaulo *
18 1.4.6.2 rpaulo * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.4.6.2 rpaulo * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.4.6.2 rpaulo * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.4.6.2 rpaulo * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.4.6.2 rpaulo * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 1.4.6.2 rpaulo * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 1.4.6.2 rpaulo * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 1.4.6.2 rpaulo * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 1.4.6.2 rpaulo * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.4.6.2 rpaulo * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.4.6.2 rpaulo * SUCH DAMAGE.
29 1.4.6.2 rpaulo */
30 1.4.6.2 rpaulo
31 1.4.6.2 rpaulo /* driver for SMBUS 1.0 host controller found in the
32 1.4.6.2 rpaulo * AMD-8111 HyperTransport I/O Hub
33 1.4.6.2 rpaulo */
34 1.4.6.2 rpaulo #include <sys/cdefs.h>
35 1.4.6.2 rpaulo __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.4.6.2 2006/09/09 02:52:16 rpaulo Exp $");
36 1.4.6.2 rpaulo
37 1.4.6.2 rpaulo #include <sys/param.h>
38 1.4.6.2 rpaulo #include <sys/systm.h>
39 1.4.6.2 rpaulo #include <sys/kernel.h>
40 1.4.6.2 rpaulo #include <sys/device.h>
41 1.4.6.2 rpaulo #include <sys/rnd.h>
42 1.4.6.2 rpaulo #include <dev/pci/pcireg.h>
43 1.4.6.2 rpaulo #include <dev/pci/pcivar.h>
44 1.4.6.2 rpaulo #include <dev/pci/pcidevs.h>
45 1.4.6.2 rpaulo
46 1.4.6.2 rpaulo #include <dev/i2c/i2cvar.h>
47 1.4.6.2 rpaulo #include <dev/i2c/i2c_bitbang.h>
48 1.4.6.2 rpaulo
49 1.4.6.2 rpaulo #include <dev/pci/amdpmreg.h>
50 1.4.6.2 rpaulo #include <dev/pci/amdpmvar.h>
51 1.4.6.2 rpaulo
52 1.4.6.2 rpaulo #include <dev/pci/amdpm_smbusreg.h>
53 1.4.6.2 rpaulo
54 1.4.6.2 rpaulo static int amdpm_smbus_acquire_bus(void *cookie, int flags);
55 1.4.6.2 rpaulo static void amdpm_smbus_release_bus(void *cookie, int flags);
56 1.4.6.2 rpaulo static int amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
57 1.4.6.2 rpaulo const void *cmd, size_t cmdlen, void *vbuf,
58 1.4.6.2 rpaulo size_t buflen, int flags);
59 1.4.6.2 rpaulo static int amdpm_smbus_check_done(struct amdpm_softc *sc);
60 1.4.6.2 rpaulo static void amdpm_smbus_clear_gsr(struct amdpm_softc *sc);
61 1.4.6.2 rpaulo static u_int16_t amdpm_smbus_get_gsr(struct amdpm_softc *sc);
62 1.4.6.2 rpaulo static int amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val);
63 1.4.6.2 rpaulo static int amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t data);
64 1.4.6.2 rpaulo static int amdpm_smbus_receive_1(struct amdpm_softc *sc);
65 1.4.6.2 rpaulo static int amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd);
66 1.4.6.2 rpaulo
67 1.4.6.2 rpaulo
68 1.4.6.2 rpaulo void
69 1.4.6.2 rpaulo amdpm_smbus_attach(struct amdpm_softc *sc)
70 1.4.6.2 rpaulo {
71 1.4.6.2 rpaulo struct i2cbus_attach_args iba;
72 1.4.6.2 rpaulo
73 1.4.6.2 rpaulo // register with iic
74 1.4.6.2 rpaulo sc->sc_i2c.ic_cookie = sc;
75 1.4.6.2 rpaulo sc->sc_i2c.ic_acquire_bus = amdpm_smbus_acquire_bus;
76 1.4.6.2 rpaulo sc->sc_i2c.ic_release_bus = amdpm_smbus_release_bus;
77 1.4.6.2 rpaulo sc->sc_i2c.ic_send_start = NULL;
78 1.4.6.2 rpaulo sc->sc_i2c.ic_send_stop = NULL;
79 1.4.6.2 rpaulo sc->sc_i2c.ic_initiate_xfer = NULL;
80 1.4.6.2 rpaulo sc->sc_i2c.ic_read_byte = NULL;
81 1.4.6.2 rpaulo sc->sc_i2c.ic_write_byte = NULL;
82 1.4.6.2 rpaulo sc->sc_i2c.ic_exec = amdpm_smbus_exec;
83 1.4.6.2 rpaulo
84 1.4.6.2 rpaulo lockinit(&sc->sc_lock, PZERO, "amdpm_smbus", 0, 0);
85 1.4.6.2 rpaulo
86 1.4.6.2 rpaulo iba.iba_tag = &sc->sc_i2c;
87 1.4.6.2 rpaulo (void) config_found_ia(&sc->sc_dev, "i2cbus", &iba, iicbus_print);
88 1.4.6.2 rpaulo }
89 1.4.6.2 rpaulo
90 1.4.6.2 rpaulo static int
91 1.4.6.2 rpaulo amdpm_smbus_acquire_bus(void *cookie, int flags)
92 1.4.6.2 rpaulo {
93 1.4.6.2 rpaulo struct amdpm_softc *sc = cookie;
94 1.4.6.2 rpaulo int err;
95 1.4.6.2 rpaulo
96 1.4.6.2 rpaulo err = lockmgr(&sc->sc_lock, LK_EXCLUSIVE, NULL);
97 1.4.6.2 rpaulo
98 1.4.6.2 rpaulo return err;
99 1.4.6.2 rpaulo }
100 1.4.6.2 rpaulo
101 1.4.6.2 rpaulo static void
102 1.4.6.2 rpaulo amdpm_smbus_release_bus(void *cookie, int flags)
103 1.4.6.2 rpaulo {
104 1.4.6.2 rpaulo struct amdpm_softc *sc = cookie;
105 1.4.6.2 rpaulo
106 1.4.6.2 rpaulo lockmgr(&sc->sc_lock, LK_RELEASE, NULL);
107 1.4.6.2 rpaulo
108 1.4.6.2 rpaulo return;
109 1.4.6.2 rpaulo }
110 1.4.6.2 rpaulo
111 1.4.6.2 rpaulo static int
112 1.4.6.2 rpaulo amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
113 1.4.6.2 rpaulo size_t cmdlen, void *vbuf, size_t buflen, int flags)
114 1.4.6.2 rpaulo {
115 1.4.6.2 rpaulo struct amdpm_softc *sc = (struct amdpm_softc *) cookie;
116 1.4.6.2 rpaulo sc->sc_smbus_slaveaddr = addr;
117 1.4.6.2 rpaulo
118 1.4.6.2 rpaulo if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
119 1.4.6.2 rpaulo return (amdpm_smbus_receive_1(sc));
120 1.4.6.2 rpaulo }
121 1.4.6.2 rpaulo
122 1.4.6.2 rpaulo if ( (I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
123 1.4.6.2 rpaulo return (amdpm_smbus_read_1(sc, *(const uint8_t*)cmd));
124 1.4.6.2 rpaulo }
125 1.4.6.2 rpaulo
126 1.4.6.2 rpaulo if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1)) {
127 1.4.6.2 rpaulo return (amdpm_smbus_send_1(sc, *(uint8_t*)vbuf));
128 1.4.6.2 rpaulo }
129 1.4.6.2 rpaulo
130 1.4.6.2 rpaulo if ( (I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1)) {
131 1.4.6.2 rpaulo return (amdpm_smbus_write_1(sc, *(const uint8_t*)cmd, *(uint8_t*)vbuf));
132 1.4.6.2 rpaulo }
133 1.4.6.2 rpaulo
134 1.4.6.2 rpaulo return (-1);
135 1.4.6.2 rpaulo }
136 1.4.6.2 rpaulo
137 1.4.6.2 rpaulo static int
138 1.4.6.2 rpaulo amdpm_smbus_check_done(struct amdpm_softc *sc)
139 1.4.6.2 rpaulo {
140 1.4.6.2 rpaulo int i = 0;
141 1.4.6.2 rpaulo for (i = 0; i < 1000; i++) {
142 1.4.6.2 rpaulo /* check gsr and wait till cycle is done */
143 1.4.6.2 rpaulo u_int16_t data = amdpm_smbus_get_gsr(sc);
144 1.4.6.2 rpaulo if (data & AMDPM_8111_GSR_CYCLE_DONE) {
145 1.4.6.2 rpaulo return (0);
146 1.4.6.2 rpaulo }
147 1.4.6.2 rpaulo delay(1);
148 1.4.6.2 rpaulo }
149 1.4.6.2 rpaulo return (-1);
150 1.4.6.2 rpaulo }
151 1.4.6.2 rpaulo
152 1.4.6.2 rpaulo
153 1.4.6.2 rpaulo static void
154 1.4.6.2 rpaulo amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
155 1.4.6.2 rpaulo {
156 1.4.6.2 rpaulo /* clear register */
157 1.4.6.2 rpaulo u_int16_t data = 0xFFFF;
158 1.4.6.2 rpaulo bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_STAT, data);
159 1.4.6.2 rpaulo }
160 1.4.6.2 rpaulo
161 1.4.6.2 rpaulo static u_int16_t
162 1.4.6.2 rpaulo amdpm_smbus_get_gsr(struct amdpm_softc *sc)
163 1.4.6.2 rpaulo {
164 1.4.6.2 rpaulo return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_STAT));
165 1.4.6.2 rpaulo }
166 1.4.6.2 rpaulo
167 1.4.6.2 rpaulo static int
168 1.4.6.2 rpaulo amdpm_smbus_send_1(struct amdpm_softc *sc, u_int8_t val)
169 1.4.6.2 rpaulo {
170 1.4.6.2 rpaulo /* first clear gsr */
171 1.4.6.2 rpaulo amdpm_smbus_clear_gsr(sc);
172 1.4.6.2 rpaulo
173 1.4.6.2 rpaulo /* write smbus slave address to register */
174 1.4.6.2 rpaulo u_int16_t data = 0;
175 1.4.6.2 rpaulo data = sc->sc_smbus_slaveaddr;
176 1.4.6.2 rpaulo data <<= 1;
177 1.4.6.2 rpaulo data |= AMDPM_8111_SMBUS_SEND;
178 1.4.6.2 rpaulo bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
179 1.4.6.2 rpaulo
180 1.4.6.2 rpaulo data = val;
181 1.4.6.2 rpaulo /* store data */
182 1.4.6.2 rpaulo bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA, data);
183 1.4.6.2 rpaulo /* host start */
184 1.4.6.2 rpaulo bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL,
185 1.4.6.2 rpaulo AMDPM_8111_SMBUS_GSR_SB);
186 1.4.6.2 rpaulo return(amdpm_smbus_check_done(sc));
187 1.4.6.2 rpaulo }
188 1.4.6.2 rpaulo
189 1.4.6.2 rpaulo
190 1.4.6.2 rpaulo static int
191 1.4.6.2 rpaulo amdpm_smbus_write_1(struct amdpm_softc *sc, u_int8_t cmd, u_int8_t val)
192 1.4.6.2 rpaulo {
193 1.4.6.2 rpaulo /* first clear gsr */
194 1.4.6.2 rpaulo amdpm_smbus_clear_gsr(sc);
195 1.4.6.2 rpaulo
196 1.4.6.2 rpaulo u_int16_t data = 0;
197 1.4.6.2 rpaulo data = sc->sc_smbus_slaveaddr;
198 1.4.6.2 rpaulo data <<= 1;
199 1.4.6.2 rpaulo data |= AMDPM_8111_SMBUS_WRITE;
200 1.4.6.2 rpaulo bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
201 1.4.6.2 rpaulo
202 1.4.6.2 rpaulo data = val;
203 1.4.6.2 rpaulo /* store cmd */
204 1.4.6.2 rpaulo bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTCMD, cmd);
205 1.4.6.2 rpaulo /* store data */
206 1.4.6.2 rpaulo bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA, data);
207 1.4.6.2 rpaulo /* host start */
208 1.4.6.2 rpaulo bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_WB);
209 1.4.6.2 rpaulo
210 1.4.6.2 rpaulo return (amdpm_smbus_check_done(sc));
211 1.4.6.2 rpaulo }
212 1.4.6.2 rpaulo
213 1.4.6.2 rpaulo static int
214 1.4.6.2 rpaulo amdpm_smbus_receive_1(struct amdpm_softc *sc)
215 1.4.6.2 rpaulo {
216 1.4.6.2 rpaulo /* first clear gsr */
217 1.4.6.2 rpaulo amdpm_smbus_clear_gsr(sc);
218 1.4.6.2 rpaulo
219 1.4.6.2 rpaulo /* write smbus slave address to register */
220 1.4.6.2 rpaulo u_int16_t data = 0;
221 1.4.6.2 rpaulo data = sc->sc_smbus_slaveaddr;
222 1.4.6.2 rpaulo data <<= 1;
223 1.4.6.2 rpaulo data |= AMDPM_8111_SMBUS_RX;
224 1.4.6.2 rpaulo bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
225 1.4.6.2 rpaulo
226 1.4.6.2 rpaulo /* start smbus cycle */
227 1.4.6.2 rpaulo bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_RXB);
228 1.4.6.2 rpaulo
229 1.4.6.2 rpaulo /* check for errors */
230 1.4.6.2 rpaulo if (amdpm_smbus_check_done(sc) < 0)
231 1.4.6.2 rpaulo return (-1);
232 1.4.6.2 rpaulo
233 1.4.6.2 rpaulo /* read data */
234 1.4.6.2 rpaulo data = bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA);
235 1.4.6.2 rpaulo u_int8_t ret = (u_int8_t)(data & 0x00FF);
236 1.4.6.2 rpaulo return (ret);
237 1.4.6.2 rpaulo }
238 1.4.6.2 rpaulo
239 1.4.6.2 rpaulo static int
240 1.4.6.2 rpaulo amdpm_smbus_read_1(struct amdpm_softc *sc, u_int8_t cmd)
241 1.4.6.2 rpaulo {
242 1.4.6.2 rpaulo /* first clear gsr */
243 1.4.6.2 rpaulo amdpm_smbus_clear_gsr(sc);
244 1.4.6.2 rpaulo
245 1.4.6.2 rpaulo /* write smbus slave address to register */
246 1.4.6.2 rpaulo u_int16_t data = 0;
247 1.4.6.2 rpaulo data = sc->sc_smbus_slaveaddr;
248 1.4.6.2 rpaulo data <<= 1;
249 1.4.6.2 rpaulo data |= AMDPM_8111_SMBUS_READ;
250 1.4.6.2 rpaulo bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTADDR, data);
251 1.4.6.2 rpaulo
252 1.4.6.2 rpaulo /* store cmd */
253 1.4.6.2 rpaulo bus_space_write_1(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTCMD, cmd);
254 1.4.6.2 rpaulo /* host start */
255 1.4.6.2 rpaulo bus_space_write_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_CTRL, AMDPM_8111_SMBUS_GSR_RB);
256 1.4.6.2 rpaulo
257 1.4.6.2 rpaulo /* check for errors */
258 1.4.6.2 rpaulo if (amdpm_smbus_check_done(sc) < 0)
259 1.4.6.2 rpaulo return (-1);
260 1.4.6.2 rpaulo
261 1.4.6.2 rpaulo /* store data */
262 1.4.6.2 rpaulo data = bus_space_read_2(sc->sc_iot, sc->sc_ioh, AMDPM_8111_SMBUS_HOSTDATA);
263 1.4.6.2 rpaulo u_int8_t ret = (u_int8_t)(data & 0x00FF);
264 1.4.6.2 rpaulo return (ret);
265 1.4.6.2 rpaulo }
266