amdpmreg.h revision 1.4 1 1.4 martin /* $NetBSD: amdpmreg.h,v 1.4 2008/04/28 20:23:54 martin Exp $ */
2 1.1 enami
3 1.1 enami /*-
4 1.1 enami * Copyright (c) 2002 The NetBSD Foundation, Inc.
5 1.1 enami * All rights reserved.
6 1.1 enami *
7 1.1 enami * This code is derived from software contributed to The NetBSD Foundation
8 1.1 enami * by Enami Tsugutomo.
9 1.1 enami *
10 1.1 enami * Redistribution and use in source and binary forms, with or without
11 1.1 enami * modification, are permitted provided that the following conditions
12 1.1 enami * are met:
13 1.1 enami * 1. Redistributions of source code must retain the above copyright
14 1.1 enami * notice, this list of conditions and the following disclaimer.
15 1.1 enami * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 enami * notice, this list of conditions and the following disclaimer in the
17 1.1 enami * documentation and/or other materials provided with the distribution.
18 1.1 enami *
19 1.1 enami * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 enami * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 enami * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 enami * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 enami * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 enami * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 enami * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 enami * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 enami * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 enami * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 enami * POSSIBILITY OF SUCH DAMAGE.
30 1.1 enami */
31 1.1 enami
32 1.1 enami #define AMDPM_CONFREG 0x40
33 1.1 enami
34 1.1 enami /* 0x40: General Configuration 1 Register */
35 1.1 enami #define AMDPM_RNGEN 0x00000080 /* random number generator enable */
36 1.2 xtraeme #define AMDPM_STOPTMR 0x00000040 /* stop free-running timer */
37 1.1 enami
38 1.1 enami /* 0x41: General Configuration 2 Register */
39 1.1 enami #define AMDPM_PMIOEN 0x00008000 /* system management IO space enable */
40 1.2 xtraeme #define AMDPM_TMRRST 0x00004000 /* reset free-running timer */
41 1.2 xtraeme #define AMDPM_TMR32 0x00000800 /* extended (32 bit) timer enable */
42 1.1 enami
43 1.1 enami /* 0x42: SCI Interrupt Configuration Register */
44 1.1 enami /* 0x43: Previous Power State Register */
45 1.1 enami
46 1.1 enami #define AMDPM_PMPTR 0x58 /* PMxx System Management IO space
47 1.1 enami Pointer */
48 1.3 jmcneill #define NFORCE_PMPTR 0x14 /* nForce System Management IO space */
49 1.1 enami #define AMDPM_PMBASE(x) ((x) & 0xff00) /* PMxx base address */
50 1.3 jmcneill #define NFORCE_PMBASE(x) ((x) & 0xfffc) /* nForce base address */
51 1.1 enami #define AMDPM_PMSIZE 256 /* PMxx space size */
52 1.1 enami
53 1.1 enami /* Registers in PMxx space */
54 1.2 xtraeme #define AMDPM_TMR 0x08 /* 24/32 bit timer register */
55 1.2 xtraeme
56 1.1 enami #define AMDPM_RNGDATA 0xf0 /* 32 bit random data register */
57 1.1 enami #define AMDPM_RNGSTAT 0xf4 /* RNG status register */
58 1.1 enami #define AMDPM_RNGDONE 0x00000001 /* Random number generation complete */
59