amr.c revision 1.1.4.4 1 1.1.4.4 nathanw /* $NetBSD: amr.c,v 1.1.4.4 2002/10/18 02:42:54 nathanw Exp $ */
2 1.1.4.2 nathanw
3 1.1.4.2 nathanw /*-
4 1.1.4.2 nathanw * Copyright (c) 2002 The NetBSD Foundation, Inc.
5 1.1.4.2 nathanw * All rights reserved.
6 1.1.4.2 nathanw *
7 1.1.4.2 nathanw * This code is derived from software contributed to The NetBSD Foundation
8 1.1.4.2 nathanw * by Andrew Doran.
9 1.1.4.2 nathanw *
10 1.1.4.2 nathanw * Redistribution and use in source and binary forms, with or without
11 1.1.4.2 nathanw * modification, are permitted provided that the following conditions
12 1.1.4.2 nathanw * are met:
13 1.1.4.2 nathanw * 1. Redistributions of source code must retain the above copyright
14 1.1.4.2 nathanw * notice, this list of conditions and the following disclaimer.
15 1.1.4.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
16 1.1.4.2 nathanw * notice, this list of conditions and the following disclaimer in the
17 1.1.4.2 nathanw * documentation and/or other materials provided with the distribution.
18 1.1.4.2 nathanw * 3. All advertising materials mentioning features or use of this software
19 1.1.4.2 nathanw * must display the following acknowledgement:
20 1.1.4.2 nathanw * This product includes software developed by the NetBSD
21 1.1.4.2 nathanw * Foundation, Inc. and its contributors.
22 1.1.4.2 nathanw * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1.4.2 nathanw * contributors may be used to endorse or promote products derived
24 1.1.4.2 nathanw * from this software without specific prior written permission.
25 1.1.4.2 nathanw *
26 1.1.4.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1.4.2 nathanw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1.4.2 nathanw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1.4.2 nathanw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1.4.2 nathanw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1.4.2 nathanw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1.4.2 nathanw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1.4.2 nathanw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1.4.2 nathanw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1.4.2 nathanw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1.4.2 nathanw * POSSIBILITY OF SUCH DAMAGE.
37 1.1.4.2 nathanw */
38 1.1.4.2 nathanw
39 1.1.4.2 nathanw /*-
40 1.1.4.2 nathanw * Copyright (c) 1999,2000 Michael Smith
41 1.1.4.2 nathanw * Copyright (c) 2000 BSDi
42 1.1.4.2 nathanw * All rights reserved.
43 1.1.4.2 nathanw *
44 1.1.4.2 nathanw * Redistribution and use in source and binary forms, with or without
45 1.1.4.2 nathanw * modification, are permitted provided that the following conditions
46 1.1.4.2 nathanw * are met:
47 1.1.4.2 nathanw * 1. Redistributions of source code must retain the above copyright
48 1.1.4.2 nathanw * notice, this list of conditions and the following disclaimer.
49 1.1.4.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
50 1.1.4.2 nathanw * notice, this list of conditions and the following disclaimer in the
51 1.1.4.2 nathanw * documentation and/or other materials provided with the distribution.
52 1.1.4.2 nathanw *
53 1.1.4.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
54 1.1.4.2 nathanw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
55 1.1.4.2 nathanw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
56 1.1.4.2 nathanw * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
57 1.1.4.2 nathanw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
58 1.1.4.2 nathanw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
59 1.1.4.2 nathanw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.1.4.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.1.4.2 nathanw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.1.4.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.1.4.2 nathanw * SUCH DAMAGE.
64 1.1.4.2 nathanw *
65 1.1.4.2 nathanw * from FreeBSD: amr_pci.c,v 1.5 2000/08/30 07:52:40 msmith Exp
66 1.1.4.2 nathanw * from FreeBSD: amr.c,v 1.16 2000/08/30 07:52:40 msmith Exp
67 1.1.4.2 nathanw */
68 1.1.4.2 nathanw
69 1.1.4.2 nathanw /*
70 1.1.4.2 nathanw * Driver for AMI RAID controllers.
71 1.1.4.2 nathanw */
72 1.1.4.2 nathanw
73 1.1.4.2 nathanw #include <sys/cdefs.h>
74 1.1.4.4 nathanw __KERNEL_RCSID(0, "$NetBSD: amr.c,v 1.1.4.4 2002/10/18 02:42:54 nathanw Exp $");
75 1.1.4.2 nathanw
76 1.1.4.2 nathanw #include <sys/param.h>
77 1.1.4.2 nathanw #include <sys/systm.h>
78 1.1.4.2 nathanw #include <sys/kernel.h>
79 1.1.4.2 nathanw #include <sys/device.h>
80 1.1.4.2 nathanw #include <sys/queue.h>
81 1.1.4.2 nathanw #include <sys/proc.h>
82 1.1.4.2 nathanw #include <sys/buf.h>
83 1.1.4.2 nathanw #include <sys/malloc.h>
84 1.1.4.2 nathanw
85 1.1.4.2 nathanw #include <uvm/uvm_extern.h>
86 1.1.4.2 nathanw
87 1.1.4.2 nathanw #include <machine/endian.h>
88 1.1.4.2 nathanw #include <machine/bus.h>
89 1.1.4.2 nathanw
90 1.1.4.2 nathanw #include <dev/pci/pcidevs.h>
91 1.1.4.2 nathanw #include <dev/pci/pcivar.h>
92 1.1.4.2 nathanw #include <dev/pci/amrreg.h>
93 1.1.4.2 nathanw #include <dev/pci/amrvar.h>
94 1.1.4.2 nathanw
95 1.1.4.2 nathanw #if AMR_MAX_SEGS > 32
96 1.1.4.2 nathanw #error AMR_MAX_SEGS too high
97 1.1.4.2 nathanw #endif
98 1.1.4.2 nathanw
99 1.1.4.2 nathanw #define AMR_ENQUIRY_BUFSIZE 2048
100 1.1.4.2 nathanw #define AMR_SGL_SIZE (sizeof(struct amr_sgentry) * 32)
101 1.1.4.2 nathanw
102 1.1.4.2 nathanw void amr_attach(struct device *, struct device *, void *);
103 1.1.4.2 nathanw void *amr_enquire(struct amr_softc *, u_int8_t, u_int8_t, u_int8_t);
104 1.1.4.2 nathanw int amr_init(struct amr_softc *, const char *,
105 1.1.4.2 nathanw struct pci_attach_args *pa);
106 1.1.4.2 nathanw int amr_intr(void *);
107 1.1.4.2 nathanw int amr_match(struct device *, struct cfdata *, void *);
108 1.1.4.2 nathanw int amr_print(void *, const char *);
109 1.1.4.2 nathanw void amr_shutdown(void *);
110 1.1.4.2 nathanw int amr_submatch(struct device *, struct cfdata *, void *);
111 1.1.4.2 nathanw
112 1.1.4.2 nathanw int amr_mbox_wait(struct amr_softc *);
113 1.1.4.2 nathanw int amr_quartz_get_work(struct amr_softc *, struct amr_mailbox *);
114 1.1.4.2 nathanw int amr_quartz_submit(struct amr_softc *, struct amr_ccb *);
115 1.1.4.2 nathanw int amr_std_get_work(struct amr_softc *, struct amr_mailbox *);
116 1.1.4.2 nathanw int amr_std_submit(struct amr_softc *, struct amr_ccb *);
117 1.1.4.2 nathanw
118 1.1.4.2 nathanw static inline u_int8_t amr_inb(struct amr_softc *, int);
119 1.1.4.2 nathanw static inline u_int32_t amr_inl(struct amr_softc *, int);
120 1.1.4.2 nathanw static inline void amr_outb(struct amr_softc *, int, u_int8_t);
121 1.1.4.2 nathanw static inline void amr_outl(struct amr_softc *, int, u_int32_t);
122 1.1.4.2 nathanw
123 1.1.4.4 nathanw CFATTACH_DECL(amr, sizeof(struct amr_softc),
124 1.1.4.4 nathanw amr_match, amr_attach, NULL, NULL);
125 1.1.4.2 nathanw
126 1.1.4.2 nathanw #define AT_QUARTZ 0x01 /* `Quartz' chipset */
127 1.1.4.2 nathanw #define AT_SIG 0x02 /* Check for signature */
128 1.1.4.2 nathanw
129 1.1.4.2 nathanw struct amr_pci_type {
130 1.1.4.2 nathanw u_short apt_vendor;
131 1.1.4.2 nathanw u_short apt_product;
132 1.1.4.2 nathanw u_short apt_flags;
133 1.1.4.2 nathanw } static const amr_pci_type[] = {
134 1.1.4.2 nathanw { PCI_VENDOR_AMI, PCI_PRODUCT_AMI_MEGARAID, 0 },
135 1.1.4.2 nathanw { PCI_VENDOR_AMI, PCI_PRODUCT_AMI_MEGARAID2, 0 },
136 1.1.4.2 nathanw { PCI_VENDOR_AMI, PCI_PRODUCT_AMI_MEGARAID3, AT_QUARTZ },
137 1.1.4.2 nathanw { PCI_VENDOR_INTEL, PCI_PRODUCT_AMI_MEGARAID3, AT_QUARTZ | AT_SIG }
138 1.1.4.2 nathanw };
139 1.1.4.2 nathanw
140 1.1.4.2 nathanw struct amr_typestr {
141 1.1.4.2 nathanw const char *at_str;
142 1.1.4.2 nathanw int at_sig;
143 1.1.4.2 nathanw } static const amr_typestr[] = {
144 1.1.4.2 nathanw { "Series 431", AMR_SIG_431 },
145 1.1.4.2 nathanw { "Series 438", AMR_SIG_438 },
146 1.1.4.2 nathanw { "Series 466", AMR_SIG_466 },
147 1.1.4.2 nathanw { "Series 467", AMR_SIG_467 },
148 1.1.4.2 nathanw { "Series 490", AMR_SIG_490 },
149 1.1.4.2 nathanw { "Series 762", AMR_SIG_762 },
150 1.1.4.2 nathanw { "HP NetRAID (T5)", AMR_SIG_T5 },
151 1.1.4.2 nathanw { "HP NetRAID (T7)", AMR_SIG_T7 },
152 1.1.4.2 nathanw };
153 1.1.4.2 nathanw
154 1.1.4.2 nathanw static void *amr_sdh;
155 1.1.4.2 nathanw
156 1.1.4.2 nathanw static inline u_int8_t
157 1.1.4.2 nathanw amr_inb(struct amr_softc *amr, int off)
158 1.1.4.2 nathanw {
159 1.1.4.2 nathanw
160 1.1.4.2 nathanw bus_space_barrier(amr->amr_iot, amr->amr_ioh, off, 1,
161 1.1.4.2 nathanw BUS_SPACE_BARRIER_WRITE | BUS_SPACE_BARRIER_READ);
162 1.1.4.2 nathanw return (bus_space_read_1(amr->amr_iot, amr->amr_ioh, off));
163 1.1.4.2 nathanw }
164 1.1.4.2 nathanw
165 1.1.4.2 nathanw static inline u_int32_t
166 1.1.4.2 nathanw amr_inl(struct amr_softc *amr, int off)
167 1.1.4.2 nathanw {
168 1.1.4.2 nathanw
169 1.1.4.2 nathanw bus_space_barrier(amr->amr_iot, amr->amr_ioh, off, 4,
170 1.1.4.2 nathanw BUS_SPACE_BARRIER_WRITE | BUS_SPACE_BARRIER_READ);
171 1.1.4.2 nathanw return (bus_space_read_4(amr->amr_iot, amr->amr_ioh, off));
172 1.1.4.2 nathanw }
173 1.1.4.2 nathanw
174 1.1.4.2 nathanw static inline void
175 1.1.4.2 nathanw amr_outb(struct amr_softc *amr, int off, u_int8_t val)
176 1.1.4.2 nathanw {
177 1.1.4.2 nathanw
178 1.1.4.2 nathanw bus_space_write_1(amr->amr_iot, amr->amr_ioh, off, val);
179 1.1.4.2 nathanw bus_space_barrier(amr->amr_iot, amr->amr_ioh, off, 1,
180 1.1.4.2 nathanw BUS_SPACE_BARRIER_WRITE);
181 1.1.4.2 nathanw }
182 1.1.4.2 nathanw
183 1.1.4.2 nathanw static inline void
184 1.1.4.2 nathanw amr_outl(struct amr_softc *amr, int off, u_int32_t val)
185 1.1.4.2 nathanw {
186 1.1.4.2 nathanw
187 1.1.4.2 nathanw bus_space_write_4(amr->amr_iot, amr->amr_ioh, off, val);
188 1.1.4.2 nathanw bus_space_barrier(amr->amr_iot, amr->amr_ioh, off, 4,
189 1.1.4.2 nathanw BUS_SPACE_BARRIER_WRITE);
190 1.1.4.2 nathanw }
191 1.1.4.2 nathanw
192 1.1.4.2 nathanw /*
193 1.1.4.2 nathanw * Match a supported device.
194 1.1.4.2 nathanw */
195 1.1.4.2 nathanw int
196 1.1.4.2 nathanw amr_match(struct device *parent, struct cfdata *match, void *aux)
197 1.1.4.2 nathanw {
198 1.1.4.2 nathanw struct pci_attach_args *pa;
199 1.1.4.2 nathanw pcireg_t s;
200 1.1.4.2 nathanw int i;
201 1.1.4.2 nathanw
202 1.1.4.2 nathanw pa = (struct pci_attach_args *)aux;
203 1.1.4.2 nathanw
204 1.1.4.2 nathanw /*
205 1.1.4.2 nathanw * Don't match the device if it's operating in I2O mode. In this
206 1.1.4.2 nathanw * case it should be handled by the `iop' driver.
207 1.1.4.2 nathanw */
208 1.1.4.2 nathanw if (PCI_CLASS(pa->pa_class) == PCI_CLASS_I2O)
209 1.1.4.2 nathanw return (0);
210 1.1.4.2 nathanw
211 1.1.4.2 nathanw for (i = 0; i < sizeof(amr_pci_type) / sizeof(amr_pci_type[0]); i++)
212 1.1.4.2 nathanw if (PCI_VENDOR(pa->pa_id) == amr_pci_type[i].apt_vendor &&
213 1.1.4.2 nathanw PCI_PRODUCT(pa->pa_id) == amr_pci_type[i].apt_product)
214 1.1.4.2 nathanw break;
215 1.1.4.2 nathanw
216 1.1.4.2 nathanw if (i == sizeof(amr_pci_type) / sizeof(amr_pci_type[0]))
217 1.1.4.2 nathanw return (0);
218 1.1.4.2 nathanw
219 1.1.4.2 nathanw if ((amr_pci_type[i].apt_flags & AT_SIG) == 0)
220 1.1.4.2 nathanw return (1);
221 1.1.4.2 nathanw
222 1.1.4.2 nathanw s = pci_conf_read(pa->pa_pc, pa->pa_tag, AMR_QUARTZ_SIG_REG) & 0xffff;
223 1.1.4.2 nathanw return (s == AMR_QUARTZ_SIG0 || s == AMR_QUARTZ_SIG1);
224 1.1.4.2 nathanw }
225 1.1.4.2 nathanw
226 1.1.4.2 nathanw /*
227 1.1.4.2 nathanw * Attach a supported device. XXX This doesn't fail gracefully, and may
228 1.1.4.2 nathanw * over-allocate resources.
229 1.1.4.2 nathanw */
230 1.1.4.2 nathanw void
231 1.1.4.2 nathanw amr_attach(struct device *parent, struct device *self, void *aux)
232 1.1.4.2 nathanw {
233 1.1.4.2 nathanw bus_space_tag_t memt, iot;
234 1.1.4.2 nathanw bus_space_handle_t memh, ioh;
235 1.1.4.2 nathanw struct pci_attach_args *pa;
236 1.1.4.2 nathanw struct amr_attach_args amra;
237 1.1.4.2 nathanw const struct amr_pci_type *apt;
238 1.1.4.2 nathanw struct amr_softc *amr;
239 1.1.4.2 nathanw pci_chipset_tag_t pc;
240 1.1.4.2 nathanw pci_intr_handle_t ih;
241 1.1.4.2 nathanw const char *intrstr;
242 1.1.4.2 nathanw pcireg_t reg;
243 1.1.4.2 nathanw int rseg, i, size, rv, memreg, ioreg;
244 1.1.4.2 nathanw bus_dma_segment_t seg;
245 1.1.4.2 nathanw struct amr_ccb *ac;
246 1.1.4.2 nathanw
247 1.1.4.2 nathanw amr = (struct amr_softc *)self;
248 1.1.4.2 nathanw pa = (struct pci_attach_args *)aux;
249 1.1.4.2 nathanw pc = pa->pa_pc;
250 1.1.4.2 nathanw
251 1.1.4.2 nathanw for (i = 0; i < sizeof(amr_pci_type) / sizeof(amr_pci_type[0]); i++)
252 1.1.4.2 nathanw if (PCI_VENDOR(pa->pa_id) == amr_pci_type[i].apt_vendor &&
253 1.1.4.2 nathanw PCI_PRODUCT(pa->pa_id) == amr_pci_type[i].apt_product)
254 1.1.4.2 nathanw break;
255 1.1.4.2 nathanw apt = amr_pci_type + i;
256 1.1.4.2 nathanw
257 1.1.4.2 nathanw memreg = ioreg = 0;
258 1.1.4.2 nathanw for (i = 0x10; i <= 0x14; i += 4) {
259 1.1.4.2 nathanw reg = pci_conf_read(pc, pa->pa_tag, i);
260 1.1.4.2 nathanw switch (PCI_MAPREG_TYPE(reg)) {
261 1.1.4.2 nathanw case PCI_MAPREG_TYPE_MEM:
262 1.1.4.2 nathanw if (PCI_MAPREG_MEM_SIZE(reg) != 0)
263 1.1.4.2 nathanw memreg = i;
264 1.1.4.2 nathanw break;
265 1.1.4.2 nathanw case PCI_MAPREG_TYPE_IO:
266 1.1.4.2 nathanw if (PCI_MAPREG_IO_SIZE(reg) != 0)
267 1.1.4.2 nathanw ioreg = i;
268 1.1.4.2 nathanw break;
269 1.1.4.2 nathanw }
270 1.1.4.2 nathanw }
271 1.1.4.2 nathanw
272 1.1.4.2 nathanw if (memreg != 0)
273 1.1.4.2 nathanw if (pci_mapreg_map(pa, memreg, PCI_MAPREG_TYPE_MEM, 0,
274 1.1.4.2 nathanw &memt, &memh, NULL, NULL))
275 1.1.4.2 nathanw memreg = 0;
276 1.1.4.2 nathanw if (ioreg != 0)
277 1.1.4.2 nathanw if (pci_mapreg_map(pa, ioreg, PCI_MAPREG_TYPE_IO, 0,
278 1.1.4.2 nathanw &iot, &ioh, NULL, NULL))
279 1.1.4.2 nathanw ioreg = 0;
280 1.1.4.2 nathanw
281 1.1.4.2 nathanw if (memreg) {
282 1.1.4.2 nathanw amr->amr_iot = memt;
283 1.1.4.2 nathanw amr->amr_ioh = memh;
284 1.1.4.2 nathanw } else if (ioreg) {
285 1.1.4.2 nathanw amr->amr_iot = iot;
286 1.1.4.2 nathanw amr->amr_ioh = ioh;
287 1.1.4.2 nathanw } else {
288 1.1.4.2 nathanw printf("can't map control registers\n");
289 1.1.4.2 nathanw return;
290 1.1.4.2 nathanw }
291 1.1.4.2 nathanw
292 1.1.4.2 nathanw amr->amr_dmat = pa->pa_dmat;
293 1.1.4.2 nathanw
294 1.1.4.2 nathanw /* Enable the device. */
295 1.1.4.2 nathanw reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
296 1.1.4.2 nathanw pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
297 1.1.4.2 nathanw reg | PCI_COMMAND_MASTER_ENABLE);
298 1.1.4.2 nathanw
299 1.1.4.2 nathanw /* Map and establish the interrupt. */
300 1.1.4.2 nathanw if (pci_intr_map(pa, &ih)) {
301 1.1.4.2 nathanw printf("can't map interrupt\n");
302 1.1.4.2 nathanw return;
303 1.1.4.2 nathanw }
304 1.1.4.2 nathanw intrstr = pci_intr_string(pc, ih);
305 1.1.4.2 nathanw amr->amr_ih = pci_intr_establish(pc, ih, IPL_BIO, amr_intr, amr);
306 1.1.4.2 nathanw if (amr->amr_ih == NULL) {
307 1.1.4.2 nathanw printf("can't establish interrupt");
308 1.1.4.2 nathanw if (intrstr != NULL)
309 1.1.4.2 nathanw printf(" at %s", intrstr);
310 1.1.4.2 nathanw printf("\n");
311 1.1.4.2 nathanw return;
312 1.1.4.2 nathanw }
313 1.1.4.2 nathanw
314 1.1.4.2 nathanw /*
315 1.1.4.2 nathanw * Allocate space for the mailbox and S/G lists. Some controllers
316 1.1.4.2 nathanw * don't like S/G lists to be located below 0x2000, so we allocate
317 1.1.4.2 nathanw * enough slop to enable us to compensate.
318 1.1.4.2 nathanw *
319 1.1.4.2 nathanw * The standard mailbox structure needs to be aligned on a 16-byte
320 1.1.4.2 nathanw * boundary. The 64-bit mailbox has one extra field, 4 bytes in
321 1.1.4.2 nathanw * size, which preceeds the standard mailbox.
322 1.1.4.2 nathanw */
323 1.1.4.2 nathanw size = AMR_SGL_SIZE * AMR_MAX_CMDS + 0x2000;
324 1.1.4.2 nathanw
325 1.1.4.2 nathanw if ((rv = bus_dmamem_alloc(amr->amr_dmat, size, PAGE_SIZE, NULL, &seg,
326 1.1.4.2 nathanw 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
327 1.1.4.2 nathanw printf("%s: unable to allocate buffer, rv = %d\n",
328 1.1.4.2 nathanw amr->amr_dv.dv_xname, rv);
329 1.1.4.2 nathanw return;
330 1.1.4.2 nathanw }
331 1.1.4.2 nathanw
332 1.1.4.2 nathanw if ((rv = bus_dmamem_map(amr->amr_dmat, &seg, rseg, size,
333 1.1.4.2 nathanw (caddr_t *)&amr->amr_mbox,
334 1.1.4.2 nathanw BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
335 1.1.4.2 nathanw printf("%s: unable to map buffer, rv = %d\n",
336 1.1.4.2 nathanw amr->amr_dv.dv_xname, rv);
337 1.1.4.2 nathanw return;
338 1.1.4.2 nathanw }
339 1.1.4.2 nathanw
340 1.1.4.2 nathanw if ((rv = bus_dmamap_create(amr->amr_dmat, size, 1, size, 0,
341 1.1.4.2 nathanw BUS_DMA_NOWAIT, &amr->amr_dmamap)) != 0) {
342 1.1.4.2 nathanw printf("%s: unable to create buffer DMA map, rv = %d\n",
343 1.1.4.2 nathanw amr->amr_dv.dv_xname, rv);
344 1.1.4.2 nathanw return;
345 1.1.4.2 nathanw }
346 1.1.4.2 nathanw
347 1.1.4.2 nathanw if ((rv = bus_dmamap_load(amr->amr_dmat, amr->amr_dmamap,
348 1.1.4.2 nathanw amr->amr_mbox, size, NULL, BUS_DMA_NOWAIT)) != 0) {
349 1.1.4.2 nathanw printf("%s: unable to load buffer DMA map, rv = %d\n",
350 1.1.4.2 nathanw amr->amr_dv.dv_xname, rv);
351 1.1.4.2 nathanw return;
352 1.1.4.2 nathanw }
353 1.1.4.2 nathanw
354 1.1.4.2 nathanw memset(amr->amr_mbox, 0, size);
355 1.1.4.2 nathanw
356 1.1.4.2 nathanw amr->amr_mbox_paddr = amr->amr_dmamap->dm_segs[0].ds_addr + 16;
357 1.1.4.2 nathanw amr->amr_sgls_paddr = (amr->amr_mbox_paddr + 0x1fff) & ~0x1fff;
358 1.1.4.2 nathanw amr->amr_sgls = (struct amr_sgentry *)((caddr_t)amr->amr_mbox +
359 1.1.4.2 nathanw amr->amr_sgls_paddr - amr->amr_dmamap->dm_segs[0].ds_addr);
360 1.1.4.2 nathanw amr->amr_mbox = (struct amr_mailbox *)((caddr_t)amr->amr_mbox + 16);
361 1.1.4.2 nathanw
362 1.1.4.2 nathanw /*
363 1.1.4.2 nathanw * Allocate and initalise the command control blocks.
364 1.1.4.2 nathanw */
365 1.1.4.2 nathanw ac = malloc(sizeof(*ac) * AMR_MAX_CMDS, M_DEVBUF, M_NOWAIT | M_ZERO);
366 1.1.4.2 nathanw amr->amr_ccbs = ac;
367 1.1.4.2 nathanw SLIST_INIT(&amr->amr_ccb_freelist);
368 1.1.4.2 nathanw
369 1.1.4.2 nathanw for (i = 0; i < AMR_MAX_CMDS; i++, ac++) {
370 1.1.4.2 nathanw rv = bus_dmamap_create(amr->amr_dmat, AMR_MAX_XFER,
371 1.1.4.2 nathanw AMR_MAX_SEGS, AMR_MAX_XFER, 0,
372 1.1.4.2 nathanw BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
373 1.1.4.2 nathanw &ac->ac_xfer_map);
374 1.1.4.2 nathanw if (rv != 0)
375 1.1.4.2 nathanw break;
376 1.1.4.2 nathanw
377 1.1.4.2 nathanw ac->ac_ident = i;
378 1.1.4.2 nathanw SLIST_INSERT_HEAD(&amr->amr_ccb_freelist, ac, ac_chain.slist);
379 1.1.4.2 nathanw }
380 1.1.4.2 nathanw if (i != AMR_MAX_CMDS)
381 1.1.4.2 nathanw printf("%s: %d/%d CCBs created\n", amr->amr_dv.dv_xname,
382 1.1.4.2 nathanw i, AMR_MAX_CMDS);
383 1.1.4.2 nathanw
384 1.1.4.2 nathanw /*
385 1.1.4.2 nathanw * Take care of model-specific tasks.
386 1.1.4.2 nathanw */
387 1.1.4.2 nathanw if ((apt->apt_flags & AT_QUARTZ) != 0) {
388 1.1.4.2 nathanw amr->amr_submit = amr_quartz_submit;
389 1.1.4.2 nathanw amr->amr_get_work = amr_quartz_get_work;
390 1.1.4.2 nathanw } else {
391 1.1.4.2 nathanw amr->amr_submit = amr_std_submit;
392 1.1.4.2 nathanw amr->amr_get_work = amr_std_get_work;
393 1.1.4.2 nathanw
394 1.1.4.2 nathanw /* Notify the controller of the mailbox location. */
395 1.1.4.2 nathanw amr_outl(amr, AMR_SREG_MBOX, amr->amr_mbox_paddr);
396 1.1.4.2 nathanw amr_outb(amr, AMR_SREG_MBOX_ENABLE, AMR_SMBOX_ENABLE_ADDR);
397 1.1.4.2 nathanw
398 1.1.4.2 nathanw /* Clear outstanding interrupts and enable interrupts. */
399 1.1.4.2 nathanw amr_outb(amr, AMR_SREG_CMD, AMR_SCMD_ACKINTR);
400 1.1.4.2 nathanw amr_outb(amr, AMR_SREG_TOGL,
401 1.1.4.2 nathanw amr_inb(amr, AMR_SREG_TOGL) | AMR_STOGL_ENABLE);
402 1.1.4.2 nathanw }
403 1.1.4.2 nathanw
404 1.1.4.2 nathanw /*
405 1.1.4.2 nathanw * Retrieve parameters, and tell the world about us.
406 1.1.4.2 nathanw */
407 1.1.4.2 nathanw amr->amr_maxqueuecnt = i;
408 1.1.4.2 nathanw printf(": AMI RAID ");
409 1.1.4.2 nathanw if (amr_init(amr, intrstr, pa) != 0)
410 1.1.4.2 nathanw return;
411 1.1.4.2 nathanw
412 1.1.4.2 nathanw /*
413 1.1.4.2 nathanw * Cap the maximum number of outstanding commands. AMI's Linux
414 1.1.4.2 nathanw * driver doesn't trust the controller's reported value, and lockups
415 1.1.4.2 nathanw * have been seen when we do.
416 1.1.4.2 nathanw */
417 1.1.4.2 nathanw amr->amr_maxqueuecnt = min(amr->amr_maxqueuecnt, AMR_MAX_CMDS);
418 1.1.4.2 nathanw if (amr->amr_maxqueuecnt > i)
419 1.1.4.2 nathanw amr->amr_maxqueuecnt = i;
420 1.1.4.2 nathanw
421 1.1.4.2 nathanw /* Set our `shutdownhook' before we start any device activity. */
422 1.1.4.2 nathanw if (amr_sdh == NULL)
423 1.1.4.2 nathanw amr_sdh = shutdownhook_establish(amr_shutdown, NULL);
424 1.1.4.2 nathanw
425 1.1.4.2 nathanw /* Attach sub-devices. */
426 1.1.4.2 nathanw for (i = 0; i < amr->amr_numdrives; i++) {
427 1.1.4.2 nathanw if (amr->amr_drive[i].al_size == 0)
428 1.1.4.2 nathanw continue;
429 1.1.4.2 nathanw amra.amra_unit = i;
430 1.1.4.2 nathanw config_found_sm(&amr->amr_dv, &amra, amr_print, amr_submatch);
431 1.1.4.2 nathanw }
432 1.1.4.2 nathanw
433 1.1.4.2 nathanw SIMPLEQ_INIT(&amr->amr_ccb_queue);
434 1.1.4.2 nathanw }
435 1.1.4.2 nathanw
436 1.1.4.2 nathanw /*
437 1.1.4.2 nathanw * Print autoconfiguration message for a sub-device.
438 1.1.4.2 nathanw */
439 1.1.4.2 nathanw int
440 1.1.4.2 nathanw amr_print(void *aux, const char *pnp)
441 1.1.4.2 nathanw {
442 1.1.4.2 nathanw struct amr_attach_args *amra;
443 1.1.4.2 nathanw
444 1.1.4.2 nathanw amra = (struct amr_attach_args *)aux;
445 1.1.4.2 nathanw
446 1.1.4.2 nathanw if (pnp != NULL)
447 1.1.4.2 nathanw printf("block device at %s", pnp);
448 1.1.4.2 nathanw printf(" unit %d", amra->amra_unit);
449 1.1.4.2 nathanw return (UNCONF);
450 1.1.4.2 nathanw }
451 1.1.4.2 nathanw
452 1.1.4.2 nathanw /*
453 1.1.4.2 nathanw * Match a sub-device.
454 1.1.4.2 nathanw */
455 1.1.4.2 nathanw int
456 1.1.4.2 nathanw amr_submatch(struct device *parent, struct cfdata *cf, void *aux)
457 1.1.4.2 nathanw {
458 1.1.4.2 nathanw struct amr_attach_args *amra;
459 1.1.4.2 nathanw
460 1.1.4.2 nathanw amra = (struct amr_attach_args *)aux;
461 1.1.4.2 nathanw
462 1.1.4.2 nathanw if (cf->amracf_unit != AMRCF_UNIT_DEFAULT &&
463 1.1.4.2 nathanw cf->amracf_unit != amra->amra_unit)
464 1.1.4.2 nathanw return (0);
465 1.1.4.2 nathanw
466 1.1.4.4 nathanw return (config_match(parent, cf, aux));
467 1.1.4.2 nathanw }
468 1.1.4.2 nathanw
469 1.1.4.2 nathanw /*
470 1.1.4.2 nathanw * Retrieve operational parameters and describe the controller.
471 1.1.4.2 nathanw */
472 1.1.4.2 nathanw int
473 1.1.4.2 nathanw amr_init(struct amr_softc *amr, const char *intrstr,
474 1.1.4.2 nathanw struct pci_attach_args *pa)
475 1.1.4.2 nathanw {
476 1.1.4.2 nathanw struct amr_prodinfo *ap;
477 1.1.4.2 nathanw struct amr_enquiry *ae;
478 1.1.4.2 nathanw struct amr_enquiry3 *aex;
479 1.1.4.2 nathanw const char *prodstr;
480 1.1.4.2 nathanw u_int i, sig;
481 1.1.4.2 nathanw char buf[64];
482 1.1.4.2 nathanw
483 1.1.4.2 nathanw /*
484 1.1.4.2 nathanw * Try to get 40LD product info, which tells us what the card is
485 1.1.4.2 nathanw * labelled as.
486 1.1.4.2 nathanw */
487 1.1.4.2 nathanw ap = amr_enquire(amr, AMR_CMD_CONFIG, AMR_CONFIG_PRODUCT_INFO, 0);
488 1.1.4.2 nathanw if (ap != NULL) {
489 1.1.4.2 nathanw printf("<%.80s>\n", ap->ap_product);
490 1.1.4.2 nathanw if (intrstr != NULL)
491 1.1.4.2 nathanw printf("%s: interrupting at %s\n",
492 1.1.4.2 nathanw amr->amr_dv.dv_xname, intrstr);
493 1.1.4.2 nathanw printf("%s: firmware %.16s, BIOS %.16s, %dMB RAM\n",
494 1.1.4.2 nathanw amr->amr_dv.dv_xname, ap->ap_firmware, ap->ap_bios,
495 1.1.4.2 nathanw le16toh(ap->ap_memsize));
496 1.1.4.2 nathanw
497 1.1.4.2 nathanw amr->amr_maxqueuecnt = ap->ap_maxio;
498 1.1.4.2 nathanw free(ap, M_DEVBUF);
499 1.1.4.2 nathanw
500 1.1.4.2 nathanw /*
501 1.1.4.2 nathanw * Fetch and record state of logical drives.
502 1.1.4.2 nathanw */
503 1.1.4.2 nathanw aex = amr_enquire(amr, AMR_CMD_CONFIG, AMR_CONFIG_ENQ3,
504 1.1.4.2 nathanw AMR_CONFIG_ENQ3_SOLICITED_FULL);
505 1.1.4.2 nathanw if (aex == NULL) {
506 1.1.4.2 nathanw printf("%s ENQUIRY3 failed\n", amr->amr_dv.dv_xname);
507 1.1.4.2 nathanw return (-1);
508 1.1.4.2 nathanw }
509 1.1.4.2 nathanw
510 1.1.4.2 nathanw if (aex->ae_numldrives > AMR_MAX_UNITS) {
511 1.1.4.2 nathanw printf("%s: adjust AMR_MAX_UNITS to %d (currently %d)"
512 1.1.4.2 nathanw "\n", amr->amr_dv.dv_xname,
513 1.1.4.2 nathanw ae->ae_ldrv.al_numdrives, AMR_MAX_UNITS);
514 1.1.4.2 nathanw amr->amr_numdrives = AMR_MAX_UNITS;
515 1.1.4.2 nathanw } else
516 1.1.4.2 nathanw amr->amr_numdrives = aex->ae_numldrives;
517 1.1.4.2 nathanw
518 1.1.4.2 nathanw for (i = 0; i < amr->amr_numdrives; i++) {
519 1.1.4.2 nathanw amr->amr_drive[i].al_size =
520 1.1.4.2 nathanw le32toh(aex->ae_drivesize[i]);
521 1.1.4.2 nathanw amr->amr_drive[i].al_state = aex->ae_drivestate[i];
522 1.1.4.2 nathanw amr->amr_drive[i].al_properties = aex->ae_driveprop[i];
523 1.1.4.2 nathanw }
524 1.1.4.2 nathanw
525 1.1.4.2 nathanw free(aex, M_DEVBUF);
526 1.1.4.2 nathanw return (0);
527 1.1.4.2 nathanw }
528 1.1.4.2 nathanw
529 1.1.4.2 nathanw /*
530 1.1.4.2 nathanw * Try 8LD extended ENQUIRY to get the controller signature. Once
531 1.1.4.2 nathanw * found, search for a product description.
532 1.1.4.2 nathanw */
533 1.1.4.2 nathanw if ((ae = amr_enquire(amr, AMR_CMD_EXT_ENQUIRY2, 0, 0)) != NULL) {
534 1.1.4.2 nathanw i = 0;
535 1.1.4.2 nathanw sig = le32toh(ae->ae_signature);
536 1.1.4.2 nathanw
537 1.1.4.2 nathanw while (i < sizeof(amr_typestr) / sizeof(amr_typestr[0])) {
538 1.1.4.2 nathanw if (amr_typestr[i].at_sig == sig)
539 1.1.4.2 nathanw break;
540 1.1.4.2 nathanw i++;
541 1.1.4.2 nathanw }
542 1.1.4.2 nathanw if (i == sizeof(amr_typestr) / sizeof(amr_typestr[0])) {
543 1.1.4.2 nathanw sprintf(buf, "unknown ENQUIRY2 sig (0x%08x)", sig);
544 1.1.4.2 nathanw prodstr = buf;
545 1.1.4.2 nathanw } else
546 1.1.4.2 nathanw prodstr = amr_typestr[i].at_str;
547 1.1.4.2 nathanw } else {
548 1.1.4.2 nathanw if ((ae = amr_enquire(amr, AMR_CMD_ENQUIRY, 0, 0)) == NULL) {
549 1.1.4.2 nathanw printf("%s: unsupported controller\n",
550 1.1.4.2 nathanw amr->amr_dv.dv_xname);
551 1.1.4.2 nathanw return (-1);
552 1.1.4.2 nathanw }
553 1.1.4.2 nathanw
554 1.1.4.2 nathanw switch (PCI_PRODUCT(pa->pa_id)) {
555 1.1.4.2 nathanw case PCI_PRODUCT_AMI_MEGARAID:
556 1.1.4.2 nathanw prodstr = "Series 428";
557 1.1.4.2 nathanw break;
558 1.1.4.2 nathanw case PCI_PRODUCT_AMI_MEGARAID2:
559 1.1.4.2 nathanw prodstr = "Series 434";
560 1.1.4.2 nathanw break;
561 1.1.4.2 nathanw default:
562 1.1.4.2 nathanw sprintf(buf, "unknown PCI dev (0x%04x)",
563 1.1.4.2 nathanw PCI_PRODUCT(pa->pa_id));
564 1.1.4.2 nathanw prodstr = buf;
565 1.1.4.2 nathanw break;
566 1.1.4.2 nathanw }
567 1.1.4.2 nathanw }
568 1.1.4.2 nathanw
569 1.1.4.2 nathanw printf("<%s>\n", prodstr);
570 1.1.4.2 nathanw if (intrstr != NULL)
571 1.1.4.2 nathanw printf("%s: interrupting at %s\n", amr->amr_dv.dv_xname,
572 1.1.4.2 nathanw intrstr);
573 1.1.4.2 nathanw printf("%s: firmware <%.4s>, BIOS <%.4s>, %dMB RAM\n",
574 1.1.4.2 nathanw amr->amr_dv.dv_xname, ae->ae_adapter.aa_firmware,
575 1.1.4.2 nathanw ae->ae_adapter.aa_bios, ae->ae_adapter.aa_memorysize);
576 1.1.4.2 nathanw
577 1.1.4.2 nathanw amr->amr_maxqueuecnt = ae->ae_adapter.aa_maxio;
578 1.1.4.2 nathanw
579 1.1.4.2 nathanw /*
580 1.1.4.2 nathanw * Record state of logical drives.
581 1.1.4.2 nathanw */
582 1.1.4.2 nathanw if (ae->ae_ldrv.al_numdrives > AMR_MAX_UNITS) {
583 1.1.4.2 nathanw printf("%s: adjust AMR_MAX_UNITS to %d (currently %d)\n",
584 1.1.4.2 nathanw amr->amr_dv.dv_xname, ae->ae_ldrv.al_numdrives,
585 1.1.4.2 nathanw AMR_MAX_UNITS);
586 1.1.4.2 nathanw amr->amr_numdrives = AMR_MAX_UNITS;
587 1.1.4.2 nathanw } else
588 1.1.4.2 nathanw amr->amr_numdrives = ae->ae_ldrv.al_numdrives;
589 1.1.4.2 nathanw
590 1.1.4.2 nathanw for (i = 0; i < AMR_MAX_UNITS; i++) {
591 1.1.4.2 nathanw amr->amr_drive[i].al_size = le32toh(ae->ae_ldrv.al_size[i]);
592 1.1.4.2 nathanw amr->amr_drive[i].al_state = ae->ae_ldrv.al_state[i];
593 1.1.4.2 nathanw amr->amr_drive[i].al_properties = ae->ae_ldrv.al_properties[i];
594 1.1.4.2 nathanw }
595 1.1.4.2 nathanw
596 1.1.4.2 nathanw free(ae, M_DEVBUF);
597 1.1.4.2 nathanw return (0);
598 1.1.4.2 nathanw }
599 1.1.4.2 nathanw
600 1.1.4.2 nathanw /*
601 1.1.4.2 nathanw * Flush the internal cache on each configured controller. Called at
602 1.1.4.2 nathanw * shutdown time.
603 1.1.4.2 nathanw */
604 1.1.4.2 nathanw void
605 1.1.4.2 nathanw amr_shutdown(void *cookie)
606 1.1.4.2 nathanw {
607 1.1.4.2 nathanw extern struct cfdriver amr_cd;
608 1.1.4.2 nathanw struct amr_softc *amr;
609 1.1.4.2 nathanw struct amr_ccb *ac;
610 1.1.4.2 nathanw int i, rv;
611 1.1.4.2 nathanw
612 1.1.4.2 nathanw for (i = 0; i < amr_cd.cd_ndevs; i++) {
613 1.1.4.2 nathanw if ((amr = device_lookup(&amr_cd, i)) == NULL)
614 1.1.4.2 nathanw continue;
615 1.1.4.2 nathanw
616 1.1.4.2 nathanw if ((rv = amr_ccb_alloc(amr, &ac)) == 0) {
617 1.1.4.2 nathanw ac->ac_mbox.mb_command = AMR_CMD_FLUSH;
618 1.1.4.2 nathanw rv = amr_ccb_poll(amr, ac, 30000);
619 1.1.4.2 nathanw amr_ccb_free(amr, ac);
620 1.1.4.2 nathanw }
621 1.1.4.2 nathanw if (rv != 0)
622 1.1.4.2 nathanw printf("%s: unable to flush cache (%d)\n",
623 1.1.4.2 nathanw amr->amr_dv.dv_xname, rv);
624 1.1.4.2 nathanw }
625 1.1.4.2 nathanw }
626 1.1.4.2 nathanw
627 1.1.4.2 nathanw /*
628 1.1.4.2 nathanw * Interrupt service routine.
629 1.1.4.2 nathanw */
630 1.1.4.2 nathanw int
631 1.1.4.2 nathanw amr_intr(void *cookie)
632 1.1.4.2 nathanw {
633 1.1.4.2 nathanw struct amr_softc *amr;
634 1.1.4.2 nathanw struct amr_ccb *ac;
635 1.1.4.2 nathanw struct amr_mailbox mbox;
636 1.1.4.2 nathanw u_int i, forus, idx;
637 1.1.4.2 nathanw
638 1.1.4.2 nathanw amr = cookie;
639 1.1.4.2 nathanw forus = 0;
640 1.1.4.2 nathanw
641 1.1.4.2 nathanw while ((*amr->amr_get_work)(amr, &mbox) == 0) {
642 1.1.4.2 nathanw /* Iterate over completed commands in this result. */
643 1.1.4.2 nathanw for (i = 0; i < mbox.mb_nstatus; i++) {
644 1.1.4.2 nathanw idx = mbox.mb_completed[i] - 1;
645 1.1.4.2 nathanw ac = amr->amr_ccbs + idx;
646 1.1.4.2 nathanw
647 1.1.4.2 nathanw if (idx >= amr->amr_maxqueuecnt) {
648 1.1.4.2 nathanw printf("%s: bad status (bogus ID: %u=%u)\n",
649 1.1.4.2 nathanw amr->amr_dv.dv_xname, i, idx);
650 1.1.4.2 nathanw continue;
651 1.1.4.2 nathanw }
652 1.1.4.2 nathanw
653 1.1.4.2 nathanw if ((ac->ac_flags & AC_ACTIVE) == 0) {
654 1.1.4.2 nathanw printf("%s: bad status (not active; 0x04%x)\n",
655 1.1.4.2 nathanw amr->amr_dv.dv_xname, ac->ac_flags);
656 1.1.4.2 nathanw continue;
657 1.1.4.2 nathanw }
658 1.1.4.2 nathanw
659 1.1.4.2 nathanw ac->ac_status = mbox.mb_status;
660 1.1.4.2 nathanw ac->ac_flags = (ac->ac_flags & ~AC_ACTIVE) |
661 1.1.4.2 nathanw AC_COMPLETE;
662 1.1.4.2 nathanw
663 1.1.4.2 nathanw /* Pass notification to upper layers. */
664 1.1.4.2 nathanw if (ac->ac_handler != NULL)
665 1.1.4.2 nathanw (*ac->ac_handler)(ac);
666 1.1.4.2 nathanw }
667 1.1.4.2 nathanw forus = 1;
668 1.1.4.2 nathanw }
669 1.1.4.2 nathanw
670 1.1.4.2 nathanw if (forus)
671 1.1.4.2 nathanw amr_ccb_enqueue(amr, NULL);
672 1.1.4.2 nathanw return (forus);
673 1.1.4.2 nathanw }
674 1.1.4.2 nathanw
675 1.1.4.2 nathanw /*
676 1.1.4.2 nathanw * Run a generic enquiry-style command.
677 1.1.4.2 nathanw */
678 1.1.4.2 nathanw void *
679 1.1.4.2 nathanw amr_enquire(struct amr_softc *amr, u_int8_t cmd, u_int8_t cmdsub,
680 1.1.4.2 nathanw u_int8_t cmdqual)
681 1.1.4.2 nathanw {
682 1.1.4.2 nathanw struct amr_ccb *ac;
683 1.1.4.2 nathanw u_int8_t *mb;
684 1.1.4.2 nathanw void *buf;
685 1.1.4.2 nathanw int rv;
686 1.1.4.2 nathanw
687 1.1.4.2 nathanw if (amr_ccb_alloc(amr, &ac) != 0)
688 1.1.4.2 nathanw return (NULL);
689 1.1.4.2 nathanw buf = malloc(AMR_ENQUIRY_BUFSIZE, M_DEVBUF, M_NOWAIT);
690 1.1.4.2 nathanw
691 1.1.4.2 nathanw /* Build the command proper. */
692 1.1.4.2 nathanw mb = (u_int8_t *)&ac->ac_mbox;
693 1.1.4.2 nathanw mb[0] = cmd;
694 1.1.4.2 nathanw mb[2] = cmdsub;
695 1.1.4.2 nathanw mb[3] = cmdqual;
696 1.1.4.2 nathanw
697 1.1.4.2 nathanw if ((rv = amr_ccb_map(amr, ac, buf, AMR_ENQUIRY_BUFSIZE, 0)) == 0) {
698 1.1.4.2 nathanw rv = amr_ccb_poll(amr, ac, 2000);
699 1.1.4.2 nathanw amr_ccb_unmap(amr, ac);
700 1.1.4.2 nathanw }
701 1.1.4.2 nathanw
702 1.1.4.2 nathanw amr_ccb_free(amr, ac);
703 1.1.4.2 nathanw
704 1.1.4.2 nathanw if (rv != 0) {
705 1.1.4.2 nathanw free(buf, M_DEVBUF);
706 1.1.4.2 nathanw buf = NULL;
707 1.1.4.2 nathanw }
708 1.1.4.2 nathanw
709 1.1.4.2 nathanw return (buf);
710 1.1.4.2 nathanw }
711 1.1.4.2 nathanw
712 1.1.4.2 nathanw /*
713 1.1.4.2 nathanw * Allocate and initialise a CCB.
714 1.1.4.2 nathanw */
715 1.1.4.2 nathanw int
716 1.1.4.2 nathanw amr_ccb_alloc(struct amr_softc *amr, struct amr_ccb **acp)
717 1.1.4.2 nathanw {
718 1.1.4.2 nathanw struct amr_ccb *ac;
719 1.1.4.2 nathanw struct amr_mailbox *mb;
720 1.1.4.2 nathanw int s;
721 1.1.4.2 nathanw
722 1.1.4.2 nathanw s = splbio();
723 1.1.4.2 nathanw if ((ac = SLIST_FIRST(&amr->amr_ccb_freelist)) == NULL) {
724 1.1.4.2 nathanw splx(s);
725 1.1.4.2 nathanw return (EAGAIN);
726 1.1.4.2 nathanw }
727 1.1.4.2 nathanw SLIST_REMOVE_HEAD(&amr->amr_ccb_freelist, ac_chain.slist);
728 1.1.4.2 nathanw splx(s);
729 1.1.4.2 nathanw
730 1.1.4.2 nathanw ac->ac_handler = NULL;
731 1.1.4.2 nathanw mb = &ac->ac_mbox;
732 1.1.4.2 nathanw *acp = ac;
733 1.1.4.2 nathanw
734 1.1.4.2 nathanw memset(mb, 0, sizeof(*mb));
735 1.1.4.2 nathanw
736 1.1.4.2 nathanw mb->mb_ident = ac->ac_ident + 1;
737 1.1.4.2 nathanw mb->mb_busy = 1;
738 1.1.4.2 nathanw mb->mb_poll = 0;
739 1.1.4.2 nathanw mb->mb_ack = 0;
740 1.1.4.2 nathanw
741 1.1.4.2 nathanw return (0);
742 1.1.4.2 nathanw }
743 1.1.4.2 nathanw
744 1.1.4.2 nathanw /*
745 1.1.4.2 nathanw * Free a CCB.
746 1.1.4.2 nathanw */
747 1.1.4.2 nathanw void
748 1.1.4.2 nathanw amr_ccb_free(struct amr_softc *amr, struct amr_ccb *ac)
749 1.1.4.2 nathanw {
750 1.1.4.2 nathanw int s;
751 1.1.4.2 nathanw
752 1.1.4.2 nathanw ac->ac_flags = 0;
753 1.1.4.2 nathanw
754 1.1.4.2 nathanw s = splbio();
755 1.1.4.2 nathanw SLIST_INSERT_HEAD(&amr->amr_ccb_freelist, ac, ac_chain.slist);
756 1.1.4.2 nathanw splx(s);
757 1.1.4.2 nathanw }
758 1.1.4.2 nathanw
759 1.1.4.2 nathanw /*
760 1.1.4.2 nathanw * If a CCB is specified, enqueue it. Pull CCBs off the software queue in
761 1.1.4.2 nathanw * the order that they were enqueued and try to submit their command blocks
762 1.1.4.2 nathanw * to the controller for execution.
763 1.1.4.2 nathanw */
764 1.1.4.2 nathanw void
765 1.1.4.2 nathanw amr_ccb_enqueue(struct amr_softc *amr, struct amr_ccb *ac)
766 1.1.4.2 nathanw {
767 1.1.4.2 nathanw int s;
768 1.1.4.2 nathanw
769 1.1.4.2 nathanw s = splbio();
770 1.1.4.2 nathanw
771 1.1.4.2 nathanw if (ac != NULL)
772 1.1.4.2 nathanw SIMPLEQ_INSERT_TAIL(&amr->amr_ccb_queue, ac, ac_chain.simpleq);
773 1.1.4.2 nathanw
774 1.1.4.2 nathanw while ((ac = SIMPLEQ_FIRST(&amr->amr_ccb_queue)) != NULL) {
775 1.1.4.2 nathanw if ((*amr->amr_submit)(amr, ac) != 0)
776 1.1.4.2 nathanw break;
777 1.1.4.3 nathanw SIMPLEQ_REMOVE_HEAD(&amr->amr_ccb_queue, ac_chain.simpleq);
778 1.1.4.2 nathanw }
779 1.1.4.2 nathanw
780 1.1.4.2 nathanw splx(s);
781 1.1.4.2 nathanw }
782 1.1.4.2 nathanw
783 1.1.4.2 nathanw /*
784 1.1.4.2 nathanw * Map the specified CCB's data buffer onto the bus, and fill the
785 1.1.4.2 nathanw * scatter-gather list.
786 1.1.4.2 nathanw */
787 1.1.4.2 nathanw int
788 1.1.4.2 nathanw amr_ccb_map(struct amr_softc *amr, struct amr_ccb *ac, void *data, int size,
789 1.1.4.2 nathanw int out)
790 1.1.4.2 nathanw {
791 1.1.4.2 nathanw struct amr_sgentry *sge;
792 1.1.4.2 nathanw struct amr_mailbox *mb;
793 1.1.4.2 nathanw int nsegs, i, rv, sgloff;
794 1.1.4.2 nathanw bus_dmamap_t xfer;
795 1.1.4.2 nathanw
796 1.1.4.2 nathanw xfer = ac->ac_xfer_map;
797 1.1.4.2 nathanw
798 1.1.4.2 nathanw rv = bus_dmamap_load(amr->amr_dmat, xfer, data, size, NULL,
799 1.1.4.2 nathanw BUS_DMA_NOWAIT);
800 1.1.4.2 nathanw if (rv != 0)
801 1.1.4.2 nathanw return (rv);
802 1.1.4.2 nathanw
803 1.1.4.2 nathanw mb = &ac->ac_mbox;
804 1.1.4.2 nathanw ac->ac_xfer_size = size;
805 1.1.4.2 nathanw ac->ac_flags |= (out ? AC_XFER_OUT : AC_XFER_IN);
806 1.1.4.2 nathanw sgloff = AMR_SGL_SIZE * ac->ac_ident;
807 1.1.4.2 nathanw
808 1.1.4.2 nathanw /* We don't need to use a scatter/gather list for just 1 segment. */
809 1.1.4.2 nathanw nsegs = xfer->dm_nsegs;
810 1.1.4.2 nathanw if (nsegs == 1) {
811 1.1.4.2 nathanw mb->mb_nsgelem = 0;
812 1.1.4.2 nathanw mb->mb_physaddr = htole32(xfer->dm_segs[0].ds_addr);
813 1.1.4.2 nathanw ac->ac_flags |= AC_NOSGL;
814 1.1.4.2 nathanw } else {
815 1.1.4.2 nathanw mb->mb_nsgelem = nsegs;
816 1.1.4.2 nathanw mb->mb_physaddr = htole32(amr->amr_sgls_paddr + sgloff);
817 1.1.4.2 nathanw
818 1.1.4.2 nathanw sge = (struct amr_sgentry *)((caddr_t)amr->amr_sgls + sgloff);
819 1.1.4.2 nathanw for (i = 0; i < nsegs; i++, sge++) {
820 1.1.4.2 nathanw sge->sge_addr = htole32(xfer->dm_segs[i].ds_addr);
821 1.1.4.2 nathanw sge->sge_count = htole32(xfer->dm_segs[i].ds_len);
822 1.1.4.2 nathanw }
823 1.1.4.2 nathanw }
824 1.1.4.2 nathanw
825 1.1.4.2 nathanw bus_dmamap_sync(amr->amr_dmat, xfer, 0, ac->ac_xfer_size,
826 1.1.4.2 nathanw out ? BUS_DMASYNC_PREWRITE : BUS_DMASYNC_PREREAD);
827 1.1.4.2 nathanw
828 1.1.4.2 nathanw if ((ac->ac_flags & AC_NOSGL) == 0)
829 1.1.4.2 nathanw bus_dmamap_sync(amr->amr_dmat, amr->amr_dmamap, sgloff,
830 1.1.4.2 nathanw AMR_SGL_SIZE, BUS_DMASYNC_PREWRITE);
831 1.1.4.2 nathanw
832 1.1.4.2 nathanw return (0);
833 1.1.4.2 nathanw }
834 1.1.4.2 nathanw
835 1.1.4.2 nathanw /*
836 1.1.4.2 nathanw * Unmap the specified CCB's data buffer.
837 1.1.4.2 nathanw */
838 1.1.4.2 nathanw void
839 1.1.4.2 nathanw amr_ccb_unmap(struct amr_softc *amr, struct amr_ccb *ac)
840 1.1.4.2 nathanw {
841 1.1.4.2 nathanw
842 1.1.4.2 nathanw if ((ac->ac_flags & AC_NOSGL) == 0)
843 1.1.4.2 nathanw bus_dmamap_sync(amr->amr_dmat, amr->amr_dmamap,
844 1.1.4.2 nathanw AMR_SGL_SIZE * ac->ac_ident, AMR_SGL_SIZE,
845 1.1.4.2 nathanw BUS_DMASYNC_POSTWRITE);
846 1.1.4.2 nathanw bus_dmamap_sync(amr->amr_dmat, ac->ac_xfer_map, 0, ac->ac_xfer_size,
847 1.1.4.2 nathanw (ac->ac_flags & AC_XFER_IN) != 0 ?
848 1.1.4.2 nathanw BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
849 1.1.4.2 nathanw bus_dmamap_unload(amr->amr_dmat, ac->ac_xfer_map);
850 1.1.4.2 nathanw }
851 1.1.4.2 nathanw
852 1.1.4.2 nathanw /*
853 1.1.4.2 nathanw * Submit a command to the controller and poll on completion. Return
854 1.1.4.2 nathanw * non-zero on timeout or error. Must be called with interrupts blocked.
855 1.1.4.2 nathanw */
856 1.1.4.2 nathanw int
857 1.1.4.2 nathanw amr_ccb_poll(struct amr_softc *amr, struct amr_ccb *ac, int timo)
858 1.1.4.2 nathanw {
859 1.1.4.2 nathanw int rv;
860 1.1.4.2 nathanw
861 1.1.4.2 nathanw if ((rv = (*amr->amr_submit)(amr, ac)) != 0)
862 1.1.4.2 nathanw return (rv);
863 1.1.4.2 nathanw
864 1.1.4.2 nathanw for (timo *= 10; timo != 0; timo--) {
865 1.1.4.2 nathanw amr_intr(amr);
866 1.1.4.2 nathanw if ((ac->ac_flags & AC_COMPLETE) != 0)
867 1.1.4.2 nathanw break;
868 1.1.4.2 nathanw DELAY(100);
869 1.1.4.2 nathanw }
870 1.1.4.2 nathanw
871 1.1.4.2 nathanw return (timo == 0 || ac->ac_status != 0 ? EIO : 0);
872 1.1.4.2 nathanw }
873 1.1.4.2 nathanw
874 1.1.4.2 nathanw /*
875 1.1.4.2 nathanw * Wait for the mailbox to become available.
876 1.1.4.2 nathanw */
877 1.1.4.2 nathanw int
878 1.1.4.2 nathanw amr_mbox_wait(struct amr_softc *amr)
879 1.1.4.2 nathanw {
880 1.1.4.2 nathanw int timo;
881 1.1.4.2 nathanw
882 1.1.4.2 nathanw for (timo = 10000; timo != 0; timo--) {
883 1.1.4.2 nathanw if (amr->amr_mbox->mb_busy == 0)
884 1.1.4.2 nathanw break;
885 1.1.4.2 nathanw DELAY(100);
886 1.1.4.2 nathanw }
887 1.1.4.2 nathanw
888 1.1.4.2 nathanw #if 0
889 1.1.4.2 nathanw if (timo != 0)
890 1.1.4.2 nathanw printf("%s: controller wedged\n", amr->amr_dv.dv_xname);
891 1.1.4.2 nathanw #endif
892 1.1.4.2 nathanw
893 1.1.4.2 nathanw return (timo != 0 ? 0 : EIO);
894 1.1.4.2 nathanw }
895 1.1.4.2 nathanw
896 1.1.4.2 nathanw /*
897 1.1.4.2 nathanw * Tell the controller that the mailbox contains a valid command. Must be
898 1.1.4.2 nathanw * called with interrupts blocked.
899 1.1.4.2 nathanw */
900 1.1.4.2 nathanw int
901 1.1.4.2 nathanw amr_quartz_submit(struct amr_softc *amr, struct amr_ccb *ac)
902 1.1.4.2 nathanw {
903 1.1.4.2 nathanw u_int32_t v;
904 1.1.4.2 nathanw
905 1.1.4.2 nathanw v = amr_inl(amr, AMR_QREG_IDB);
906 1.1.4.2 nathanw if ((v & (AMR_QIDB_SUBMIT | AMR_QIDB_ACK)) != 0)
907 1.1.4.2 nathanw return (EBUSY);
908 1.1.4.2 nathanw
909 1.1.4.2 nathanw memcpy(amr->amr_mbox, &ac->ac_mbox, sizeof(ac->ac_mbox));
910 1.1.4.2 nathanw
911 1.1.4.2 nathanw ac->ac_flags |= AC_ACTIVE;
912 1.1.4.2 nathanw amr_outl(amr, AMR_QREG_IDB, amr->amr_mbox_paddr | AMR_QIDB_SUBMIT);
913 1.1.4.2 nathanw DELAY(10);
914 1.1.4.2 nathanw return (0);
915 1.1.4.2 nathanw }
916 1.1.4.2 nathanw
917 1.1.4.2 nathanw int
918 1.1.4.2 nathanw amr_std_submit(struct amr_softc *amr, struct amr_ccb *ac)
919 1.1.4.2 nathanw {
920 1.1.4.2 nathanw
921 1.1.4.2 nathanw if ((amr_inb(amr, AMR_SREG_MBOX_BUSY) & AMR_SMBOX_BUSY_FLAG) != 0)
922 1.1.4.2 nathanw return (EBUSY);
923 1.1.4.2 nathanw
924 1.1.4.2 nathanw memcpy(amr->amr_mbox, &ac->ac_mbox, sizeof(ac->ac_mbox));
925 1.1.4.2 nathanw
926 1.1.4.2 nathanw ac->ac_flags |= AC_ACTIVE;
927 1.1.4.2 nathanw amr_outb(amr, AMR_SREG_CMD, AMR_SCMD_POST);
928 1.1.4.2 nathanw return (0);
929 1.1.4.2 nathanw }
930 1.1.4.2 nathanw
931 1.1.4.2 nathanw /*
932 1.1.4.2 nathanw * Claim any work that the controller has completed; acknowledge completion,
933 1.1.4.2 nathanw * save details of the completion in (mbsave). Must be called with
934 1.1.4.2 nathanw * interrupts blocked.
935 1.1.4.2 nathanw */
936 1.1.4.2 nathanw int
937 1.1.4.2 nathanw amr_quartz_get_work(struct amr_softc *amr, struct amr_mailbox *mbsave)
938 1.1.4.2 nathanw {
939 1.1.4.2 nathanw u_int32_t v;
940 1.1.4.2 nathanw
941 1.1.4.2 nathanw if (amr_mbox_wait(amr))
942 1.1.4.2 nathanw return (EBUSY);
943 1.1.4.2 nathanw
944 1.1.4.2 nathanw v = amr_inl(amr, AMR_QREG_IDB);
945 1.1.4.2 nathanw if ((v & (AMR_QIDB_SUBMIT | AMR_QIDB_ACK)) != 0)
946 1.1.4.2 nathanw return (EBUSY);
947 1.1.4.2 nathanw
948 1.1.4.2 nathanw /* Work waiting for us? */
949 1.1.4.2 nathanw if (amr_inl(amr, AMR_QREG_ODB) != AMR_QODB_READY)
950 1.1.4.2 nathanw return (-1);
951 1.1.4.2 nathanw
952 1.1.4.2 nathanw /* Save the mailbox, which contains a list of completed commands. */
953 1.1.4.2 nathanw memcpy(mbsave, amr->amr_mbox, sizeof(*mbsave));
954 1.1.4.2 nathanw
955 1.1.4.2 nathanw /* Ack the interrupt and mailbox transfer. */
956 1.1.4.2 nathanw amr_outl(amr, AMR_QREG_ODB, AMR_QODB_READY);
957 1.1.4.2 nathanw amr_outl(amr, AMR_QREG_IDB, amr->amr_mbox_paddr | AMR_QIDB_ACK);
958 1.1.4.2 nathanw DELAY(10);
959 1.1.4.2 nathanw
960 1.1.4.2 nathanw #if 0
961 1.1.4.2 nathanw /*
962 1.1.4.2 nathanw * This waits for the controller to notice that we've taken the
963 1.1.4.2 nathanw * command from it. It's very inefficient, and we shouldn't do it,
964 1.1.4.2 nathanw * but if we remove this code, we stop completing commands under
965 1.1.4.2 nathanw * load.
966 1.1.4.2 nathanw *
967 1.1.4.2 nathanw * Peter J says we shouldn't do this. The documentation says we
968 1.1.4.2 nathanw * should. Who is right?
969 1.1.4.2 nathanw */
970 1.1.4.2 nathanw while ((amr_inl(amr, AMR_QREG_IDB) & AMR_QIDB_ACK) != 0)
971 1.1.4.2 nathanw ;
972 1.1.4.2 nathanw #endif
973 1.1.4.2 nathanw
974 1.1.4.2 nathanw return (0);
975 1.1.4.2 nathanw }
976 1.1.4.2 nathanw
977 1.1.4.2 nathanw int
978 1.1.4.2 nathanw amr_std_get_work(struct amr_softc *amr, struct amr_mailbox *mbsave)
979 1.1.4.2 nathanw {
980 1.1.4.2 nathanw u_int8_t istat;
981 1.1.4.2 nathanw
982 1.1.4.2 nathanw if (amr_mbox_wait(amr))
983 1.1.4.2 nathanw return (EBUSY);
984 1.1.4.2 nathanw
985 1.1.4.2 nathanw /* Puke if the mailbox is busy. */
986 1.1.4.2 nathanw if ((amr_inb(amr, AMR_SREG_MBOX_BUSY) & AMR_SMBOX_BUSY_FLAG) != 0)
987 1.1.4.2 nathanw return (-1);
988 1.1.4.2 nathanw
989 1.1.4.2 nathanw /* Check for valid interrupt status. */
990 1.1.4.2 nathanw if (((istat = amr_inb(amr, AMR_SREG_INTR)) & AMR_SINTR_VALID) == 0)
991 1.1.4.2 nathanw return (-1);
992 1.1.4.2 nathanw
993 1.1.4.2 nathanw /* Ack the interrupt. */
994 1.1.4.2 nathanw amr_outb(amr, AMR_SREG_INTR, istat);
995 1.1.4.2 nathanw
996 1.1.4.2 nathanw /* Save mailbox, which contains a list of completed commands. */
997 1.1.4.2 nathanw memcpy(mbsave, amr->amr_mbox, sizeof(*mbsave));
998 1.1.4.2 nathanw
999 1.1.4.2 nathanw /* Ack mailbox transfer. */
1000 1.1.4.2 nathanw amr_outb(amr, AMR_SREG_CMD, AMR_SCMD_ACKINTR);
1001 1.1.4.2 nathanw
1002 1.1.4.2 nathanw return (0);
1003 1.1.4.2 nathanw }
1004