arcmsrvar.h revision 1.16 1 1.16 andvar /* $NetBSD: arcmsrvar.h,v 1.16 2024/02/09 22:08:35 andvar Exp $ */
2 1.1 xtraeme /* Derived from $OpenBSD: arc.c,v 1.68 2007/10/27 03:28:27 dlg Exp $ */
3 1.1 xtraeme
4 1.1 xtraeme /*
5 1.7 xtraeme * Copyright (c) 2007 Juan Romero Pardines <xtraeme (at) netbsd.org>
6 1.1 xtraeme * Copyright (c) 2006 David Gwynne <dlg (at) openbsd.org>
7 1.1 xtraeme *
8 1.1 xtraeme * Permission to use, copy, modify, and distribute this software for any
9 1.1 xtraeme * purpose with or without fee is hereby granted, provided that the above
10 1.1 xtraeme * copyright notice and this permission notice appear in all copies.
11 1.1 xtraeme *
12 1.1 xtraeme * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 1.1 xtraeme * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 1.1 xtraeme * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 1.1 xtraeme * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 1.1 xtraeme * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 1.1 xtraeme * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 1.1 xtraeme * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 1.1 xtraeme */
20 1.1 xtraeme
21 1.1 xtraeme #ifndef _PCI_ARCMSRVAR_H_
22 1.1 xtraeme #define _PCI_ARCMSRVAR_H_
23 1.1 xtraeme
24 1.1 xtraeme #define ARC_PCI_BAR PCI_MAPREG_START
25 1.1 xtraeme
26 1.1 xtraeme #define ARC_REG_INB_MSG0 0x0010
27 1.1 xtraeme #define ARC_REG_INB_MSG0_NOP (0x00000000)
28 1.1 xtraeme #define ARC_REG_INB_MSG0_GET_CONFIG (0x00000001)
29 1.1 xtraeme #define ARC_REG_INB_MSG0_SET_CONFIG (0x00000002)
30 1.1 xtraeme #define ARC_REG_INB_MSG0_ABORT_CMD (0x00000003)
31 1.1 xtraeme #define ARC_REG_INB_MSG0_STOP_BGRB (0x00000004)
32 1.1 xtraeme #define ARC_REG_INB_MSG0_FLUSH_CACHE (0x00000005)
33 1.1 xtraeme #define ARC_REG_INB_MSG0_START_BGRB (0x00000006)
34 1.1 xtraeme #define ARC_REG_INB_MSG0_CHK331PENDING (0x00000007)
35 1.1 xtraeme #define ARC_REG_INB_MSG0_SYNC_TIMER (0x00000008)
36 1.1 xtraeme #define ARC_REG_INB_MSG1 0x0014
37 1.1 xtraeme #define ARC_REG_OUTB_ADDR0 0x0018
38 1.1 xtraeme #define ARC_REG_OUTB_ADDR1 0x001c
39 1.1 xtraeme #define ARC_REG_OUTB_ADDR1_FIRMWARE_OK (1<<31)
40 1.1 xtraeme #define ARC_REG_INB_DOORBELL 0x0020
41 1.1 xtraeme #define ARC_REG_INB_DOORBELL_WRITE_OK (1<<0)
42 1.1 xtraeme #define ARC_REG_INB_DOORBELL_READ_OK (1<<1)
43 1.1 xtraeme #define ARC_REG_OUTB_DOORBELL 0x002c
44 1.1 xtraeme #define ARC_REG_OUTB_DOORBELL_WRITE_OK (1<<0)
45 1.1 xtraeme #define ARC_REG_OUTB_DOORBELL_READ_OK (1<<1)
46 1.1 xtraeme #define ARC_REG_INTRSTAT 0x0030
47 1.1 xtraeme #define ARC_REG_INTRSTAT_MSG0 (1<<0)
48 1.1 xtraeme #define ARC_REG_INTRSTAT_MSG1 (1<<1)
49 1.1 xtraeme #define ARC_REG_INTRSTAT_DOORBELL (1<<2)
50 1.1 xtraeme #define ARC_REG_INTRSTAT_POSTQUEUE (1<<3)
51 1.1 xtraeme #define ARC_REG_INTRSTAT_PCI (1<<4)
52 1.1 xtraeme #define ARC_REG_INTRMASK 0x0034
53 1.1 xtraeme #define ARC_REG_INTRMASK_MSG0 (1<<0)
54 1.1 xtraeme #define ARC_REG_INTRMASK_MSG1 (1<<1)
55 1.1 xtraeme #define ARC_REG_INTRMASK_DOORBELL (1<<2)
56 1.1 xtraeme #define ARC_REG_INTRMASK_POSTQUEUE (1<<3)
57 1.1 xtraeme #define ARC_REG_INTRMASK_PCI (1<<4)
58 1.1 xtraeme #define ARC_REG_POST_QUEUE 0x0040
59 1.1 xtraeme #define ARC_REG_POST_QUEUE_ADDR_SHIFT 5
60 1.1 xtraeme #define ARC_REG_POST_QUEUE_IAMBIOS (1<<30)
61 1.1 xtraeme #define ARC_REG_POST_QUEUE_BIGFRAME (1<<31)
62 1.1 xtraeme #define ARC_REG_REPLY_QUEUE 0x0044
63 1.1 xtraeme #define ARC_REG_REPLY_QUEUE_ADDR_SHIFT 5
64 1.1 xtraeme #define ARC_REG_REPLY_QUEUE_ERR (1<<28)
65 1.1 xtraeme #define ARC_REG_REPLY_QUEUE_IAMBIOS (1<<30)
66 1.1 xtraeme #define ARC_REG_MSGBUF 0x0a00
67 1.1 xtraeme #define ARC_REG_MSGBUF_LEN 1024
68 1.1 xtraeme #define ARC_REG_IOC_WBUF_LEN 0x0e00
69 1.1 xtraeme #define ARC_REG_IOC_WBUF 0x0e04
70 1.1 xtraeme #define ARC_REG_IOC_RBUF_LEN 0x0f00
71 1.1 xtraeme #define ARC_REG_IOC_RBUF 0x0f04
72 1.1 xtraeme #define ARC_REG_IOC_RWBUF_MAXLEN 124 /* for both RBUF and WBUF */
73 1.1 xtraeme
74 1.1 xtraeme struct arc_msg_firmware_info {
75 1.1 xtraeme uint32_t signature;
76 1.1 xtraeme #define ARC_FWINFO_SIGNATURE_GET_CONFIG (0x87974060)
77 1.1 xtraeme uint32_t request_len;
78 1.1 xtraeme uint32_t queue_len;
79 1.1 xtraeme uint32_t sdram_size;
80 1.1 xtraeme uint32_t sata_ports;
81 1.1 xtraeme uint8_t vendor[40];
82 1.1 xtraeme uint8_t model[8];
83 1.1 xtraeme uint8_t fw_version[16];
84 1.1 xtraeme uint8_t device_map[16];
85 1.1 xtraeme } __packed;
86 1.1 xtraeme
87 1.1 xtraeme struct arc_msg_scsicmd {
88 1.1 xtraeme uint8_t bus;
89 1.1 xtraeme uint8_t target;
90 1.1 xtraeme uint8_t lun;
91 1.1 xtraeme uint8_t function;
92 1.1 xtraeme
93 1.1 xtraeme uint8_t cdb_len;
94 1.1 xtraeme uint8_t sgl_len;
95 1.1 xtraeme uint8_t flags;
96 1.1 xtraeme #define ARC_MSG_SCSICMD_FLAG_SGL_BSIZE_512 (1<<0)
97 1.1 xtraeme #define ARC_MSG_SCSICMD_FLAG_FROM_BIOS (1<<1)
98 1.1 xtraeme #define ARC_MSG_SCSICMD_FLAG_WRITE (1<<2)
99 1.1 xtraeme #define ARC_MSG_SCSICMD_FLAG_SIMPLEQ (0x00)
100 1.1 xtraeme #define ARC_MSG_SCSICMD_FLAG_HEADQ (0x08)
101 1.1 xtraeme #define ARC_MSG_SCSICMD_FLAG_ORDERQ (0x10)
102 1.1 xtraeme uint8_t reserved;
103 1.1 xtraeme
104 1.1 xtraeme uint32_t context;
105 1.1 xtraeme uint32_t data_len;
106 1.1 xtraeme
107 1.1 xtraeme #define ARC_MSG_CDBLEN 16
108 1.1 xtraeme uint8_t cdb[ARC_MSG_CDBLEN];
109 1.1 xtraeme
110 1.1 xtraeme uint8_t status;
111 1.1 xtraeme #define ARC_MSG_STATUS_SELTIMEOUT 0xf0
112 1.1 xtraeme #define ARC_MSG_STATUS_ABORTED 0xf1
113 1.1 xtraeme #define ARC_MSG_STATUS_INIT_FAIL 0xf2
114 1.1 xtraeme #define ARC_MSG_SENSELEN 15
115 1.1 xtraeme uint8_t sense_data[ARC_MSG_SENSELEN];
116 1.1 xtraeme
117 1.1 xtraeme /* followed by an sgl */
118 1.1 xtraeme } __packed;
119 1.1 xtraeme
120 1.1 xtraeme struct arc_sge {
121 1.1 xtraeme uint32_t sg_hdr;
122 1.1 xtraeme #define ARC_SGE_64BIT (1<<24)
123 1.1 xtraeme uint32_t sg_lo_addr;
124 1.1 xtraeme uint32_t sg_hi_addr;
125 1.1 xtraeme } __packed;
126 1.1 xtraeme
127 1.1 xtraeme #define ARC_MAX_TARGET 16
128 1.1 xtraeme #define ARC_MAX_LUN 8
129 1.1 xtraeme #define ARC_MAX_IOCMDLEN 512
130 1.1 xtraeme #define ARC_BLOCKSIZE 512
131 1.1 xtraeme
132 1.1 xtraeme /*
133 1.1 xtraeme * the firmware deals with up to 256 or 512 byte command frames.
134 1.1 xtraeme */
135 1.1 xtraeme
136 1.1 xtraeme /*
137 1.1 xtraeme * sizeof(struct arc_msg_scsicmd) + (sizeof(struct arc_sge) * 38) == 508.
138 1.1 xtraeme */
139 1.1 xtraeme #define ARC_SGL_MAXLEN 38
140 1.1 xtraeme /*
141 1.1 xtraeme * sizeof(struct arc_msg_scsicmd) + (sizeof(struct arc_sge) * 17) == 252.
142 1.1 xtraeme */
143 1.1 xtraeme #define ARC_SGL_256LEN 17
144 1.1 xtraeme
145 1.1 xtraeme struct arc_io_cmd {
146 1.1 xtraeme struct arc_msg_scsicmd cmd;
147 1.1 xtraeme struct arc_sge sgl[ARC_SGL_MAXLEN];
148 1.1 xtraeme } __packed;
149 1.1 xtraeme
150 1.1 xtraeme /*
151 1.1 xtraeme * definitions of the firmware commands sent via the doorbells.
152 1.1 xtraeme */
153 1.1 xtraeme struct arc_fw_hdr {
154 1.1 xtraeme uint8_t byte1;
155 1.1 xtraeme uint8_t byte2;
156 1.1 xtraeme uint8_t byte3;
157 1.1 xtraeme } __packed;
158 1.1 xtraeme
159 1.1 xtraeme struct arc_fw_bufhdr {
160 1.1 xtraeme struct arc_fw_hdr hdr;
161 1.1 xtraeme uint16_t len;
162 1.1 xtraeme } __packed;
163 1.1 xtraeme
164 1.5 xtraeme /* Firmware command codes */
165 1.5 xtraeme #define ARC_FW_CHECK_PASS 0x14 /* opcode + 1 byte length + password */
166 1.5 xtraeme #define ARC_FW_GETEVENTS 0x1a /* opcode + 1 byte for page 0/1/2/3 */
167 1.7 xtraeme #define ARC_FW_GETHWMON 0x1b /* opcode + arc_fw_hwmon */
168 1.1 xtraeme #define ARC_FW_RAIDINFO 0x20 /* opcode + raid# */
169 1.1 xtraeme #define ARC_FW_VOLINFO 0x21 /* opcode + vol# */
170 1.1 xtraeme #define ARC_FW_DISKINFO 0x22 /* opcode + physdisk# */
171 1.1 xtraeme #define ARC_FW_SYSINFO 0x23 /* opcode. reply is fw_sysinfo */
172 1.5 xtraeme #define ARC_FW_CLEAREVENTS 0x24 /* opcode only */
173 1.1 xtraeme #define ARC_FW_MUTE_ALARM 0x30 /* opcode only */
174 1.1 xtraeme #define ARC_FW_SET_ALARM 0x31 /* opcode + 1 byte for setting */
175 1.1 xtraeme #define ARC_FW_SET_ALARM_DISABLE 0x00
176 1.1 xtraeme #define ARC_FW_SET_ALARM_ENABLE 0x01
177 1.5 xtraeme #define ARC_FW_SET_PASS 0x32 /* opcode + 1 byte length + password */
178 1.5 xtraeme #define ARC_FW_REBUILD_PRIO 0x34 /* Rebuild priority for disks */
179 1.5 xtraeme #define ARC_FW_REBUILD_PRIO_ULTRALOW (1<<0)
180 1.5 xtraeme #define ARC_FW_REBUILD_PRIO_LOW (1<<1)
181 1.5 xtraeme #define ARC_FW_REBUILD_PRIO_NORMAL (1<<2)
182 1.5 xtraeme #define ARC_FW_REBUILD_PRIO_HIGH (1<<3)
183 1.5 xtraeme #define ARC_FW_SET_MAXATA_MODE 0x35 /* opcode + 1 byte mode */
184 1.5 xtraeme #define ARC_FW_SET_MAXATA_MODE_133 (1<<0)
185 1.5 xtraeme #define ARC_FW_SET_MAXATA_MODE_100 (1<<1)
186 1.6 xtraeme #define ARC_FW_SET_MAXATA_MODE_66 (1<<2)
187 1.6 xtraeme #define ARC_FW_SET_MAXATA_MODE_33 (1<<3)
188 1.1 xtraeme #define ARC_FW_NOP 0x38 /* opcode only */
189 1.7 xtraeme /*
190 1.7 xtraeme * Structure for ARC_FW_CREATE_PASSTHRU:
191 1.7 xtraeme *
192 1.7 xtraeme * byte 2 command code 0x40
193 1.7 xtraeme * byte 3 device #
194 1.7 xtraeme * byte 4 scsi channel (0/1)
195 1.7 xtraeme * byte 5 scsi id (0/15)
196 1.7 xtraeme * byte 6 scsi lun (0/7)
197 1.7 xtraeme * byte 7 tagged queue (1 enabled)
198 1.7 xtraeme * byte 8 cache mode (1 enabled)
199 1.7 xtraeme * byte 9 max speed ((0/1/2/3/4 -> 33/66/100/133/150)
200 1.7 xtraeme */
201 1.7 xtraeme #define ARC_FW_CREATE_PASSTHRU 0x40
202 1.7 xtraeme #define ARC_FW_DELETE_PASSTHRU 0x42 /* opcode + device# */
203 1.7 xtraeme
204 1.7 xtraeme /*
205 1.7 xtraeme * Structure for ARC_FW_CREATE_RAIDSET:
206 1.7 xtraeme *
207 1.7 xtraeme * byte 2 command code 0x50
208 1.7 xtraeme * byte 3-6 device mask
209 1.7 xtraeme * byte 7-22 raidset name (byte 7 == 0 use default)
210 1.7 xtraeme */
211 1.7 xtraeme #define ARC_FW_CREATE_RAIDSET 0x50
212 1.7 xtraeme #define ARC_FW_DELETE_RAIDSET 0x51 /* opcode + raidset# */
213 1.7 xtraeme #define ARC_FW_CREATE_HOTSPARE 0x54 /* opcode + 4 bytes device mask */
214 1.7 xtraeme #define ARC_FW_DELETE_HOTSPARE 0x55 /* opcode + 4 bytes device mask */
215 1.7 xtraeme
216 1.7 xtraeme /*
217 1.7 xtraeme * Structure for ARC_FW_CREATE_VOLUME/ARC_FW_MODIFY_VOLUME:
218 1.7 xtraeme *
219 1.7 xtraeme * byte 2 command code 0x60
220 1.7 xtraeme * byte 3 raidset#
221 1.7 xtraeme * byte 4-19 volume set name (byte 4 == 0 use default)
222 1.7 xtraeme * byte 20-27 volume capacity in blocks
223 1.7 xtraeme * byte 28 raid level
224 1.7 xtraeme * byte 29 stripe size
225 1.7 xtraeme * byte 30 channel
226 1.7 xtraeme * byte 31 ID
227 1.7 xtraeme * byte 32 LUN
228 1.7 xtraeme * byte 33 1 enable tag queuing
229 1.7 xtraeme * byte 33 1 enable cache
230 1.7 xtraeme * byte 35 speed 0/1/2/3/4 -> 33/66/100/133/150
231 1.7 xtraeme * byte 36 1 for quick init (only for CREATE_VOLUME)
232 1.7 xtraeme */
233 1.7 xtraeme #define ARC_FW_CREATE_VOLUME 0x60
234 1.7 xtraeme #define ARC_FW_MODIFY_VOLUME 0x61
235 1.7 xtraeme #define ARC_FW_DELETE_VOLUME 0x62 /* opcode + vol# */
236 1.7 xtraeme #define ARC_FW_START_CHECKVOL 0x63 /* opcode + vol# */
237 1.7 xtraeme #define ARC_FW_STOP_CHECKVOL 0x64 /* opcode only */
238 1.1 xtraeme
239 1.5 xtraeme /* Status codes for the firmware command codes */
240 1.1 xtraeme #define ARC_FW_CMD_OK 0x41
241 1.5 xtraeme #define ARC_FW_CMD_RAIDINVAL 0x42
242 1.5 xtraeme #define ARC_FW_CMD_VOLINVAL 0x43
243 1.5 xtraeme #define ARC_FW_CMD_NORAID 0x44
244 1.5 xtraeme #define ARC_FW_CMD_NOVOLUME 0x45
245 1.5 xtraeme #define ARC_FW_CMD_NOPHYSDRV 0x46
246 1.5 xtraeme #define ARC_FW_CMD_PARAM_ERR 0x47
247 1.5 xtraeme #define ARC_FW_CMD_UNSUPPORTED 0x48
248 1.5 xtraeme #define ARC_FW_CMD_DISKCFG_CHGD 0x49
249 1.5 xtraeme #define ARC_FW_CMD_PASS_INVAL 0x4a
250 1.5 xtraeme #define ARC_FW_CMD_NODISKSPACE 0x4b
251 1.7 xtraeme #define ARC_FW_CMD_CHECKSUM_ERR 0x4c
252 1.1 xtraeme #define ARC_FW_CMD_PASS_REQD 0x4d
253 1.7 xtraeme
254 1.7 xtraeme struct arc_fw_hwmon {
255 1.7 xtraeme uint8_t nfans;
256 1.7 xtraeme uint8_t nvoltages;
257 1.7 xtraeme uint8_t ntemps;
258 1.7 xtraeme uint8_t npower;
259 1.7 xtraeme uint16_t fan0; /* RPM */
260 1.7 xtraeme uint16_t fan1; /* RPM */
261 1.7 xtraeme uint16_t voltage_orig0; /* original value * 1000 */
262 1.7 xtraeme uint16_t voltage_val0; /* value */
263 1.7 xtraeme uint16_t voltage_orig1; /* original value * 1000 */
264 1.7 xtraeme uint16_t voltage_val1; /* value */
265 1.7 xtraeme uint16_t voltage_orig2;
266 1.7 xtraeme uint16_t voltage_val2;
267 1.7 xtraeme uint8_t temp0;
268 1.7 xtraeme uint8_t temp1;
269 1.7 xtraeme uint8_t pwr_indicator; /* (bit0 : power#0, bit1 : power#1) */
270 1.7 xtraeme uint8_t ups_indicator;
271 1.7 xtraeme } __packed;
272 1.1 xtraeme
273 1.1 xtraeme struct arc_fw_comminfo {
274 1.1 xtraeme uint8_t baud_rate;
275 1.1 xtraeme uint8_t data_bits;
276 1.1 xtraeme uint8_t stop_bits;
277 1.1 xtraeme uint8_t parity;
278 1.1 xtraeme uint8_t flow_control;
279 1.1 xtraeme } __packed;
280 1.1 xtraeme
281 1.1 xtraeme struct arc_fw_scsiattr {
282 1.1 xtraeme uint8_t channel; /* channel for SCSI target (0/1) */
283 1.1 xtraeme uint8_t target;
284 1.1 xtraeme uint8_t lun;
285 1.1 xtraeme uint8_t tagged;
286 1.1 xtraeme uint8_t cache;
287 1.1 xtraeme uint8_t speed;
288 1.1 xtraeme } __packed;
289 1.1 xtraeme
290 1.1 xtraeme struct arc_fw_raidinfo {
291 1.1 xtraeme uint8_t set_name[16];
292 1.1 xtraeme uint32_t capacity;
293 1.1 xtraeme uint32_t capacity2;
294 1.1 xtraeme uint32_t fail_mask;
295 1.1 xtraeme uint8_t device_array[32];
296 1.1 xtraeme uint8_t member_devices;
297 1.1 xtraeme uint8_t new_member_devices;
298 1.1 xtraeme uint8_t raid_state;
299 1.1 xtraeme uint8_t volumes;
300 1.1 xtraeme uint8_t volume_list[16];
301 1.1 xtraeme uint8_t reserved1[3];
302 1.1 xtraeme uint8_t free_segments;
303 1.1 xtraeme uint32_t raw_stripes[8];
304 1.1 xtraeme uint8_t reserved2[12];
305 1.1 xtraeme } __packed;
306 1.1 xtraeme
307 1.1 xtraeme struct arc_fw_volinfo {
308 1.1 xtraeme uint8_t set_name[16];
309 1.1 xtraeme uint32_t capacity;
310 1.1 xtraeme uint32_t capacity2;
311 1.1 xtraeme uint32_t fail_mask;
312 1.1 xtraeme uint32_t stripe_size; /* in blocks */
313 1.1 xtraeme uint32_t new_fail_mask;
314 1.1 xtraeme uint32_t new_stripe_size;
315 1.1 xtraeme uint32_t volume_status;
316 1.1 xtraeme #define ARC_FW_VOL_STATUS_NORMAL 0x00
317 1.1 xtraeme #define ARC_FW_VOL_STATUS_INITTING (1<<0)
318 1.1 xtraeme #define ARC_FW_VOL_STATUS_FAILED (1<<1)
319 1.1 xtraeme #define ARC_FW_VOL_STATUS_MIGRATING (1<<2)
320 1.1 xtraeme #define ARC_FW_VOL_STATUS_REBUILDING (1<<3)
321 1.1 xtraeme #define ARC_FW_VOL_STATUS_NEED_INIT (1<<4)
322 1.1 xtraeme #define ARC_FW_VOL_STATUS_NEED_MIGRATE (1<<5)
323 1.1 xtraeme #define ARC_FW_VOL_STATUS_INIT_FLAG (1<<6)
324 1.1 xtraeme #define ARC_FW_VOL_STATUS_NEED_REGEN (1<<7)
325 1.1 xtraeme #define ARC_FW_VOL_STATUS_CHECKING (1<<8)
326 1.1 xtraeme #define ARC_FW_VOL_STATUS_NEED_CHECK (1<<9)
327 1.1 xtraeme uint32_t progress;
328 1.1 xtraeme struct arc_fw_scsiattr scsi_attr;
329 1.1 xtraeme uint8_t member_disks;
330 1.1 xtraeme uint8_t raid_level;
331 1.1 xtraeme #define ARC_FW_VOL_RAIDLEVEL_0 0x00
332 1.1 xtraeme #define ARC_FW_VOL_RAIDLEVEL_1 0x01
333 1.1 xtraeme #define ARC_FW_VOL_RAIDLEVEL_3 0x02
334 1.1 xtraeme #define ARC_FW_VOL_RAIDLEVEL_5 0x03
335 1.1 xtraeme #define ARC_FW_VOL_RAIDLEVEL_6 0x04
336 1.1 xtraeme #define ARC_FW_VOL_RAIDLEVEL_PASSTHRU 0x05
337 1.1 xtraeme uint8_t new_member_disks;
338 1.1 xtraeme uint8_t new_raid_level;
339 1.1 xtraeme uint8_t raid_set_number;
340 1.1 xtraeme uint8_t reserved[5];
341 1.1 xtraeme } __packed;
342 1.1 xtraeme
343 1.1 xtraeme struct arc_fw_diskinfo {
344 1.1 xtraeme uint8_t model[40];
345 1.1 xtraeme uint8_t serial[20];
346 1.1 xtraeme uint8_t firmware_rev[8];
347 1.1 xtraeme uint32_t capacity;
348 1.1 xtraeme uint32_t capacity2;
349 1.1 xtraeme uint8_t device_state;
350 1.13 christos #define ARC_FW_DISK_NORMAL 0x88 /* disk attached/initialized */
351 1.13 christos #define ARC_FW_DISK_PASSTHRU 0x8a /* pass through disk in normal state */
352 1.13 christos #define ARC_FW_DISK_HOTSPARE 0xa8 /* hotspare disk in normal state */
353 1.13 christos #define ARC_FW_DISK_UNUSED 0xc8 /* free/unused disk in normal state */
354 1.13 christos #define ARC_FW_DISK_FAILED 0x10 /* disk in failed state */
355 1.1 xtraeme uint8_t pio_mode;
356 1.1 xtraeme uint8_t current_udma_mode;
357 1.1 xtraeme uint8_t udma_mode;
358 1.1 xtraeme uint8_t drive_select;
359 1.1 xtraeme uint8_t raid_number; /* 0xff unowned */
360 1.1 xtraeme struct arc_fw_scsiattr scsi_attr;
361 1.1 xtraeme uint8_t reserved[40];
362 1.1 xtraeme } __packed;
363 1.1 xtraeme
364 1.1 xtraeme struct arc_fw_sysinfo {
365 1.1 xtraeme uint8_t vendor_name[40];
366 1.1 xtraeme uint8_t serial_number[16];
367 1.1 xtraeme uint8_t firmware_version[16];
368 1.1 xtraeme uint8_t boot_version[16];
369 1.1 xtraeme uint8_t mb_version[16];
370 1.1 xtraeme uint8_t model_name[8];
371 1.1 xtraeme
372 1.1 xtraeme uint8_t local_ip[4];
373 1.1 xtraeme uint8_t current_ip[4];
374 1.1 xtraeme
375 1.1 xtraeme uint32_t time_tick;
376 1.1 xtraeme uint32_t cpu_speed;
377 1.1 xtraeme uint32_t icache;
378 1.1 xtraeme uint32_t dcache;
379 1.1 xtraeme uint32_t scache;
380 1.1 xtraeme uint32_t memory_size;
381 1.1 xtraeme uint32_t memory_speed;
382 1.1 xtraeme uint32_t events;
383 1.1 xtraeme
384 1.1 xtraeme uint8_t gsiMacAddress[6];
385 1.1 xtraeme uint8_t gsiDhcp;
386 1.1 xtraeme
387 1.1 xtraeme uint8_t alarm;
388 1.1 xtraeme uint8_t channel_usage;
389 1.1 xtraeme uint8_t max_ata_mode;
390 1.1 xtraeme uint8_t sdram_ecc;
391 1.1 xtraeme uint8_t rebuild_priority;
392 1.1 xtraeme struct arc_fw_comminfo comm_a;
393 1.1 xtraeme struct arc_fw_comminfo comm_b;
394 1.1 xtraeme uint8_t ide_channels;
395 1.1 xtraeme uint8_t scsi_host_channels;
396 1.1 xtraeme uint8_t ide_host_channels;
397 1.1 xtraeme uint8_t max_volume_set;
398 1.1 xtraeme uint8_t max_raid_set;
399 1.1 xtraeme uint8_t ether_port;
400 1.1 xtraeme uint8_t raid6_engine;
401 1.1 xtraeme uint8_t reserved[75];
402 1.1 xtraeme } __packed;
403 1.1 xtraeme
404 1.1 xtraeme /*
405 1.16 andvar * autoconf(9) glue.
406 1.1 xtraeme */
407 1.1 xtraeme struct arc_ccb;
408 1.1 xtraeme TAILQ_HEAD(arc_ccb_list, arc_ccb);
409 1.1 xtraeme
410 1.14 pgoyette typedef struct arc_edata {
411 1.14 pgoyette envsys_data_t arc_sensor;
412 1.14 pgoyette int arc_diskid;
413 1.14 pgoyette int arc_volid;
414 1.14 pgoyette } arc_edata_t;
415 1.14 pgoyette
416 1.1 xtraeme struct arc_softc {
417 1.1 xtraeme struct scsipi_channel sc_chan;
418 1.1 xtraeme struct scsipi_adapter sc_adapter;
419 1.1 xtraeme
420 1.1 xtraeme pci_chipset_tag_t sc_pc;
421 1.1 xtraeme pcitag_t sc_tag;
422 1.1 xtraeme
423 1.1 xtraeme bus_space_tag_t sc_iot;
424 1.1 xtraeme bus_space_handle_t sc_ioh;
425 1.1 xtraeme bus_size_t sc_ios;
426 1.1 xtraeme bus_dma_tag_t sc_dmat;
427 1.1 xtraeme
428 1.1 xtraeme void *sc_ih;
429 1.1 xtraeme
430 1.1 xtraeme int sc_req_count;
431 1.1 xtraeme
432 1.1 xtraeme struct arc_dmamem *sc_requests;
433 1.1 xtraeme struct arc_ccb *sc_ccbs;
434 1.1 xtraeme struct arc_ccb_list sc_ccb_free;
435 1.1 xtraeme
436 1.1 xtraeme struct lwp *sc_lwp;
437 1.1 xtraeme volatile int sc_talking;
438 1.3 xtraeme kmutex_t sc_mutex;
439 1.3 xtraeme kcondvar_t sc_condvar;
440 1.4 xtraeme krwlock_t sc_rwlock;
441 1.1 xtraeme
442 1.1 xtraeme struct sysmon_envsys *sc_sme;
443 1.14 pgoyette arc_edata_t *sc_arc_sensors;
444 1.1 xtraeme int sc_nsensors;
445 1.7 xtraeme
446 1.10 xtraeme size_t sc_maxraidset; /* max raid sets */
447 1.10 xtraeme size_t sc_maxvolset; /* max volume sets */
448 1.10 xtraeme size_t sc_cchans; /* connected channels */
449 1.10 xtraeme
450 1.11 xtraeme device_t sc_dev; /* self */
451 1.11 xtraeme device_t sc_scsibus_dv;
452 1.1 xtraeme };
453 1.1 xtraeme
454 1.1 xtraeme /*
455 1.1 xtraeme * wrap up the bus_dma api.
456 1.1 xtraeme */
457 1.1 xtraeme struct arc_dmamem {
458 1.1 xtraeme bus_dmamap_t adm_map;
459 1.1 xtraeme bus_dma_segment_t adm_seg;
460 1.1 xtraeme size_t adm_size;
461 1.1 xtraeme void *adm_kva;
462 1.1 xtraeme };
463 1.1 xtraeme #define ARC_DMA_MAP(_adm) ((_adm)->adm_map)
464 1.1 xtraeme #define ARC_DMA_DVA(_adm) ((_adm)->adm_map->dm_segs[0].ds_addr)
465 1.1 xtraeme #define ARC_DMA_KVA(_adm) ((void *)(_adm)->adm_kva)
466 1.1 xtraeme
467 1.1 xtraeme /*
468 1.1 xtraeme * stuff to manage a scsi command.
469 1.1 xtraeme */
470 1.1 xtraeme struct arc_ccb {
471 1.1 xtraeme struct arc_softc *ccb_sc;
472 1.1 xtraeme int ccb_id;
473 1.1 xtraeme
474 1.1 xtraeme struct scsipi_xfer *ccb_xs;
475 1.1 xtraeme
476 1.1 xtraeme bus_dmamap_t ccb_dmamap;
477 1.1 xtraeme bus_addr_t ccb_offset;
478 1.1 xtraeme struct arc_io_cmd *ccb_cmd;
479 1.1 xtraeme uint32_t ccb_cmd_post;
480 1.1 xtraeme
481 1.1 xtraeme TAILQ_ENTRY(arc_ccb) ccb_link;
482 1.1 xtraeme };
483 1.1 xtraeme
484 1.1 xtraeme #endif /* ! _PCI_ARCMSRVAR_H_ */
485