Home | History | Annotate | Line # | Download | only in pci
artsata.c revision 1.16.26.1
      1  1.16.26.1       mjf /*	$NetBSD: artsata.c,v 1.16.26.1 2008/04/03 12:42:48 mjf Exp $	*/
      2        1.1   thorpej 
      3        1.1   thorpej /*-
      4        1.1   thorpej  * Copyright (c) 2003 The NetBSD Foundation, Inc.
      5        1.1   thorpej  * All rights reserved.
      6        1.1   thorpej  *
      7        1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1   thorpej  * by Jason R. Thorpe of Wasabi Systems, Inc.
      9        1.1   thorpej  *
     10        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     11        1.1   thorpej  * modification, are permitted provided that the following conditions
     12        1.1   thorpej  * are met:
     13        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     14        1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     15        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     18        1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     19        1.1   thorpej  *    must display the following acknowledgement:
     20        1.1   thorpej  *	This product includes software developed by the NetBSD
     21        1.1   thorpej  *	Foundation, Inc. and its contributors.
     22        1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23        1.1   thorpej  *    contributors may be used to endorse or promote products derived
     24        1.1   thorpej  *    from this software without specific prior written permission.
     25        1.1   thorpej  *
     26        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27        1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28        1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29        1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30        1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31        1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32        1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33        1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34        1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35        1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36        1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37        1.1   thorpej  */
     38        1.1   thorpej 
     39       1.16       dsl #include <sys/cdefs.h>
     40  1.16.26.1       mjf __KERNEL_RCSID(0, "$NetBSD: artsata.c,v 1.16.26.1 2008/04/03 12:42:48 mjf Exp $");
     41       1.16       dsl 
     42        1.6  rearnsha #include "opt_pciide.h"
     43        1.6  rearnsha 
     44        1.1   thorpej #include <sys/param.h>
     45        1.1   thorpej #include <sys/systm.h>
     46        1.5  rearnsha #include <sys/malloc.h>
     47        1.1   thorpej 
     48        1.1   thorpej #include <dev/pci/pcivar.h>
     49        1.1   thorpej #include <dev/pci/pcidevs.h>
     50        1.1   thorpej #include <dev/pci/pciidereg.h>
     51        1.1   thorpej #include <dev/pci/pciidevar.h>
     52        1.5  rearnsha #include <dev/pci/pciide_i31244_reg.h>
     53        1.5  rearnsha 
     54        1.5  rearnsha #include <dev/ata/satareg.h>
     55        1.5  rearnsha #include <dev/ata/satavar.h>
     56        1.5  rearnsha #include <dev/ata/atareg.h>
     57        1.5  rearnsha #include <dev/ata/atavar.h>
     58        1.1   thorpej 
     59        1.1   thorpej static void artisea_chip_map(struct pciide_softc*, struct pci_attach_args *);
     60        1.1   thorpej 
     61  1.16.26.1       mjf static int  artsata_match(device_t, cfdata_t, void *);
     62  1.16.26.1       mjf static void artsata_attach(device_t, device_t, void *);
     63        1.1   thorpej 
     64        1.1   thorpej static const struct pciide_product_desc pciide_artsata_products[] =  {
     65        1.1   thorpej 	{ PCI_PRODUCT_INTEL_31244,
     66        1.1   thorpej 	  0,
     67        1.1   thorpej 	  "Intel 31244 Serial ATA Controller",
     68        1.1   thorpej 	  artisea_chip_map,
     69        1.1   thorpej 	},
     70        1.1   thorpej 	{ 0,
     71        1.1   thorpej 	  0,
     72        1.1   thorpej 	  NULL,
     73        1.1   thorpej 	  NULL
     74        1.1   thorpej 	}
     75        1.1   thorpej };
     76        1.1   thorpej 
     77        1.5  rearnsha struct artisea_cmd_map
     78        1.5  rearnsha {
     79        1.5  rearnsha 	u_int8_t offset;
     80        1.5  rearnsha 	u_int8_t size;
     81        1.5  rearnsha };
     82        1.5  rearnsha 
     83        1.5  rearnsha static const struct artisea_cmd_map artisea_dpa_cmd_map[] =
     84        1.7     perry {
     85        1.5  rearnsha 	{ARTISEA_SUPDDR, 4},	/* 0 Data */
     86        1.7     perry 	{ARTISEA_SUPDER, 1},	/* 1 Error */
     87        1.5  rearnsha 	{ARTISEA_SUPDCSR, 2},	/* 2 Sector Count */
     88        1.5  rearnsha 	{ARTISEA_SUPDSNR, 2},	/* 3 Sector Number */
     89        1.5  rearnsha 	{ARTISEA_SUPDCLR, 2},	/* 4 Cylinder Low */
     90        1.5  rearnsha 	{ARTISEA_SUPDCHR, 2},	/* 5 Cylinder High */
     91        1.5  rearnsha 	{ARTISEA_SUPDDHR, 1},	/* 6 Device/Head */
     92        1.5  rearnsha 	{ARTISEA_SUPDCR, 1},	/* 7 Command */
     93        1.5  rearnsha 	{ARTISEA_SUPDSR, 1},	/* 8 Status */
     94        1.5  rearnsha 	{ARTISEA_SUPDFR, 2}	/* 9 Feature */
     95        1.5  rearnsha };
     96        1.5  rearnsha 
     97        1.5  rearnsha #define ARTISEA_NUM_CHAN 4
     98        1.5  rearnsha 
     99  1.16.26.1       mjf CFATTACH_DECL_NEW(artsata, sizeof(struct pciide_softc),
    100        1.1   thorpej     artsata_match, artsata_attach, NULL, NULL);
    101        1.1   thorpej 
    102        1.1   thorpej static int
    103  1.16.26.1       mjf artsata_match(device_t parent, cfdata_t match, void *aux)
    104        1.1   thorpej {
    105        1.1   thorpej 	struct pci_attach_args *pa = aux;
    106        1.1   thorpej 
    107        1.1   thorpej 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    108        1.1   thorpej 		if (pciide_lookup_product(pa->pa_id, pciide_artsata_products))
    109        1.1   thorpej 			return (2);
    110        1.1   thorpej 	}
    111        1.1   thorpej 	return (0);
    112        1.1   thorpej }
    113        1.1   thorpej 
    114        1.1   thorpej static void
    115  1.16.26.1       mjf artsata_attach(device_t parent, device_t self, void *aux)
    116        1.1   thorpej {
    117        1.1   thorpej 	struct pci_attach_args *pa = aux;
    118  1.16.26.1       mjf 	struct pciide_softc *sc = device_private(self);
    119  1.16.26.1       mjf 
    120  1.16.26.1       mjf 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    121        1.1   thorpej 
    122        1.1   thorpej 	pciide_common_attach(sc, pa,
    123        1.1   thorpej 	    pciide_lookup_product(pa->pa_id, pciide_artsata_products));
    124        1.1   thorpej 
    125        1.1   thorpej }
    126        1.1   thorpej 
    127        1.1   thorpej static void
    128        1.5  rearnsha artisea_mapregs(struct pci_attach_args *pa, struct pciide_channel *cp,
    129       1.14  christos     bus_size_t *cmdsizep, bus_size_t *ctlsizep,
    130       1.12  christos     int (*pci_intr)(void *))
    131        1.5  rearnsha {
    132        1.5  rearnsha 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    133        1.5  rearnsha 	struct ata_channel *wdc_cp = &cp->ata_channel;
    134        1.5  rearnsha 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    135        1.5  rearnsha 	const char *intrstr;
    136        1.5  rearnsha 	pci_intr_handle_t intrhandle;
    137        1.5  rearnsha 	int i;
    138        1.5  rearnsha 
    139        1.5  rearnsha 	cp->compat = 0;
    140        1.5  rearnsha 
    141        1.5  rearnsha 	if (sc->sc_pci_ih == NULL) {
    142        1.5  rearnsha 		if (pci_intr_map(pa, &intrhandle) != 0) {
    143  1.16.26.1       mjf 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    144  1.16.26.1       mjf 			    "couldn't map native-PCI interrupt\n");
    145        1.5  rearnsha 			goto bad;
    146        1.7     perry 		}
    147        1.5  rearnsha 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    148        1.5  rearnsha 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    149        1.5  rearnsha 		    intrhandle, IPL_BIO, pci_intr, sc);
    150        1.5  rearnsha 		if (sc->sc_pci_ih != NULL) {
    151  1.16.26.1       mjf 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    152  1.16.26.1       mjf 			    "using %s for native-PCI interrupt\n",
    153        1.5  rearnsha 			    intrstr ? intrstr : "unknown interrupt");
    154        1.5  rearnsha 		} else {
    155  1.16.26.1       mjf 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    156  1.16.26.1       mjf 			    "couldn't establish native-PCI interrupt");
    157        1.5  rearnsha 			if (intrstr != NULL)
    158        1.5  rearnsha 				aprint_normal(" at %s", intrstr);
    159        1.5  rearnsha 			aprint_normal("\n");
    160        1.5  rearnsha 			goto bad;
    161        1.5  rearnsha 		}
    162        1.5  rearnsha 	}
    163        1.5  rearnsha 	cp->ih = sc->sc_pci_ih;
    164        1.5  rearnsha 	wdr->cmd_iot = sc->sc_ba5_st;
    165        1.5  rearnsha 	if (bus_space_subregion (sc->sc_ba5_st, sc->sc_ba5_sh,
    166        1.5  rearnsha 	    ARTISEA_DPA_PORT_BASE(wdc_cp->ch_channel), 0x200,
    167        1.5  rearnsha 	    &wdr->cmd_baseioh) != 0) {
    168  1.16.26.1       mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    169  1.16.26.1       mjf 		    "couldn't map %s channel cmd regs\n", cp->name);
    170        1.5  rearnsha 		goto bad;
    171        1.5  rearnsha 	}
    172        1.5  rearnsha 
    173        1.5  rearnsha 	wdr->ctl_iot = sc->sc_ba5_st;
    174        1.5  rearnsha 	if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
    175        1.5  rearnsha 	    ARTISEA_SUPDDCTLR, 1, &cp->ctl_baseioh) != 0) {
    176  1.16.26.1       mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    177  1.16.26.1       mjf 		    "couldn't map %s channel ctl regs\n", cp->name);
    178        1.5  rearnsha 		goto bad;
    179        1.5  rearnsha 	}
    180        1.5  rearnsha 	wdr->ctl_ioh = cp->ctl_baseioh;
    181        1.5  rearnsha 
    182        1.5  rearnsha 	for (i = 0; i < WDC_NREG + 2; i++) {
    183        1.5  rearnsha 
    184        1.7     perry 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
    185        1.5  rearnsha 		    artisea_dpa_cmd_map[i].offset, artisea_dpa_cmd_map[i].size,
    186        1.5  rearnsha 		    &wdr->cmd_iohs[i]) != 0) {
    187  1.16.26.1       mjf 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    188  1.16.26.1       mjf 			    "couldn't subregion %s channel cmd regs\n",
    189  1.16.26.1       mjf 			    cp->name);
    190        1.5  rearnsha 			goto bad;
    191        1.5  rearnsha 		}
    192        1.5  rearnsha 	}
    193        1.5  rearnsha 	wdr->data32iot = wdr->cmd_iot;
    194        1.5  rearnsha 	wdr->data32ioh = wdr->cmd_iohs[0];
    195        1.5  rearnsha 
    196       1.13    bouyer 	wdr->sata_iot = wdr->cmd_iot;
    197       1.13    bouyer 	wdr->sata_baseioh = wdr->cmd_baseioh;
    198       1.13    bouyer 
    199       1.13    bouyer 	if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    200       1.13    bouyer 	    ARTISEA_SUPERSET_DPA_OFF + ARTISEA_SUPDSSSR, 1,
    201       1.13    bouyer 	    &wdr->sata_status) != 0) {
    202  1.16.26.1       mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    203  1.16.26.1       mjf 		    "couldn't map channel %d sata_status regs\n",
    204       1.13    bouyer 		    wdc_cp->ch_channel);
    205       1.13    bouyer 		goto bad;
    206       1.13    bouyer 	}
    207       1.13    bouyer 	if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    208       1.13    bouyer 	    ARTISEA_SUPERSET_DPA_OFF + ARTISEA_SUPDSSER, 1,
    209       1.13    bouyer 	    &wdr->sata_error) != 0) {
    210  1.16.26.1       mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    211  1.16.26.1       mjf 		    "couldn't map channel %d sata_error regs\n",
    212       1.13    bouyer 		    wdc_cp->ch_channel);
    213       1.13    bouyer 		goto bad;
    214       1.13    bouyer 	}
    215       1.13    bouyer 	if (bus_space_subregion(wdr->sata_iot, wdr->sata_baseioh,
    216       1.13    bouyer 	    ARTISEA_SUPERSET_DPA_OFF + ARTISEA_SUPDSSCR, 1,
    217       1.13    bouyer 	    &wdr->sata_control) != 0) {
    218  1.16.26.1       mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    219  1.16.26.1       mjf 		    "couldn't map channel %d sata_control regs\n",
    220       1.13    bouyer 		    wdc_cp->ch_channel);
    221       1.13    bouyer 		goto bad;
    222       1.13    bouyer 	}
    223       1.13    bouyer 
    224        1.5  rearnsha 	wdcattach(wdc_cp);
    225        1.5  rearnsha 	return;
    226        1.5  rearnsha 
    227        1.5  rearnsha bad:
    228       1.13    bouyer 	wdc_cp->ch_flags |= ATACH_DISABLED;
    229        1.5  rearnsha 	return;
    230        1.5  rearnsha }
    231        1.5  rearnsha 
    232        1.5  rearnsha static int
    233       1.12  christos artisea_chansetup(struct pciide_softc *sc, int channel,
    234       1.14  christos     pcireg_t interface)
    235        1.5  rearnsha {
    236        1.5  rearnsha 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    237        1.5  rearnsha 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    238        1.5  rearnsha 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    239        1.5  rearnsha 	cp->ata_channel.ch_channel = channel;
    240        1.5  rearnsha 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    241        1.5  rearnsha 	cp->ata_channel.ch_queue =
    242        1.5  rearnsha 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    243        1.9    bouyer 	cp->ata_channel.ch_ndrive = 2;
    244        1.5  rearnsha 	if (cp->ata_channel.ch_queue == NULL) {
    245        1.5  rearnsha 		aprint_error("%s %s channel: "
    246        1.5  rearnsha 		    "can't allocate memory for command queue",
    247  1.16.26.1       mjf 		device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    248        1.5  rearnsha 		return 0;
    249        1.5  rearnsha 	}
    250        1.5  rearnsha 	return 1;
    251        1.5  rearnsha }
    252        1.5  rearnsha 
    253        1.5  rearnsha static void
    254        1.5  rearnsha artisea_mapreg_dma(struct pciide_softc *sc, struct pci_attach_args *pa)
    255        1.5  rearnsha {
    256        1.5  rearnsha 	struct pciide_channel *pc;
    257        1.5  rearnsha 	int chan;
    258        1.5  rearnsha 	u_int32_t dma_ctl;
    259        1.5  rearnsha 	u_int32_t cacheline_len;
    260        1.5  rearnsha 
    261  1.16.26.1       mjf 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    262  1.16.26.1       mjf 	    "bus-master DMA support present");
    263        1.5  rearnsha 
    264        1.5  rearnsha 	sc->sc_dma_ok = 1;
    265        1.5  rearnsha 
    266        1.5  rearnsha 	/*
    267        1.7     perry 	 * Errata #4 says that if the cacheline length is not set correctly,
    268        1.5  rearnsha 	 * we can get corrupt MWI and Memory-Block-Write transactions.
    269        1.5  rearnsha 	 */
    270        1.5  rearnsha 	cacheline_len = PCI_CACHELINE(pci_conf_read (pa->pa_pc, pa->pa_tag,
    271        1.5  rearnsha 	    PCI_BHLC_REG));
    272        1.5  rearnsha 	if (cacheline_len == 0) {
    273       1.15        ad 		aprint_verbose(", but unused (cacheline size not set in PCI conf)\n");
    274        1.5  rearnsha 		sc->sc_dma_ok = 0;
    275        1.5  rearnsha 		return;
    276        1.5  rearnsha 	}
    277        1.5  rearnsha 
    278        1.5  rearnsha 	/*
    279        1.5  rearnsha 	 * Final step of the work-around is to force the DMA engine to use
    280        1.5  rearnsha 	 * the cache-line length information.
    281        1.5  rearnsha 	 */
    282        1.5  rearnsha 	dma_ctl = pci_conf_read(pa->pa_pc, pa->pa_tag, ARTISEA_PCI_SUDCSCR);
    283        1.5  rearnsha 	dma_ctl |= SUDCSCR_DMA_WCAE | SUDCSCR_DMA_RCAE;
    284        1.5  rearnsha 	pci_conf_write(pa->pa_pc, pa->pa_tag, ARTISEA_PCI_SUDCSCR, dma_ctl);
    285        1.5  rearnsha 
    286        1.5  rearnsha 	sc->sc_wdcdev.dma_arg = sc;
    287        1.5  rearnsha 	sc->sc_wdcdev.dma_init = pciide_dma_init;
    288        1.5  rearnsha 	sc->sc_wdcdev.dma_start = pciide_dma_start;
    289        1.5  rearnsha 	sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    290        1.5  rearnsha 	sc->sc_dma_iot = sc->sc_ba5_st;
    291        1.5  rearnsha 	sc->sc_dmat = pa->pa_dmat;
    292        1.5  rearnsha 
    293  1.16.26.1       mjf 	if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    294        1.5  rearnsha 	    PCIIDE_OPTIONS_NODMA) {
    295       1.15        ad 		aprint_verbose(
    296        1.5  rearnsha 		    ", but unused (forced off by config file)\n");
    297        1.5  rearnsha 		sc->sc_dma_ok = 0;
    298        1.5  rearnsha 		return;
    299        1.5  rearnsha 	}
    300        1.5  rearnsha 
    301        1.5  rearnsha 	/*
    302        1.5  rearnsha 	 * Set up the default handles for the DMA registers.
    303        1.5  rearnsha 	 * Just reserve 32 bits for each handle, unless space
    304        1.5  rearnsha 	 * doesn't permit it.
    305        1.5  rearnsha 	 */
    306        1.5  rearnsha 	for (chan = 0; chan < ARTISEA_NUM_CHAN; chan++) {
    307        1.5  rearnsha 		pc = &sc->pciide_channels[chan];
    308        1.5  rearnsha 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    309        1.5  rearnsha 		    ARTISEA_DPA_PORT_BASE(chan) + ARTISEA_SUPDDCMDR, 2,
    310        1.5  rearnsha 		    &pc->dma_iohs[IDEDMA_CMD]) != 0 ||
    311        1.5  rearnsha 		    bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    312        1.5  rearnsha 		    ARTISEA_DPA_PORT_BASE(chan) + ARTISEA_SUPDDSR, 1,
    313        1.5  rearnsha 		    &pc->dma_iohs[IDEDMA_CTL]) != 0 ||
    314        1.5  rearnsha 		    bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    315        1.5  rearnsha 		    ARTISEA_DPA_PORT_BASE(chan) + ARTISEA_SUPDDDTPR, 4,
    316        1.5  rearnsha 		    &pc->dma_iohs[IDEDMA_TBL]) != 0) {
    317        1.5  rearnsha 			sc->sc_dma_ok = 0;
    318       1.15        ad 			aprint_verbose(", but can't subregion registers\n");
    319        1.5  rearnsha 			return;
    320        1.5  rearnsha 		}
    321        1.5  rearnsha 	}
    322        1.5  rearnsha 
    323       1.15        ad 	aprint_verbose("\n");
    324        1.5  rearnsha }
    325        1.5  rearnsha 
    326        1.5  rearnsha static void
    327        1.5  rearnsha artisea_chip_map_dpa(struct pciide_softc *sc, struct pci_attach_args *pa)
    328        1.5  rearnsha {
    329        1.5  rearnsha 	struct pciide_channel *cp;
    330        1.5  rearnsha 	bus_size_t cmdsize, ctlsize;
    331        1.5  rearnsha 	pcireg_t interface;
    332        1.5  rearnsha 	int channel;
    333        1.5  rearnsha 
    334        1.5  rearnsha 	interface = PCI_INTERFACE(pa->pa_class);
    335        1.5  rearnsha 
    336  1.16.26.1       mjf 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    337  1.16.26.1       mjf 	    "interface wired in DPA mode\n");
    338        1.5  rearnsha 
    339        1.5  rearnsha 	if (pci_mapreg_map(pa, ARTISEA_PCI_DPA_BASE, PCI_MAPREG_MEM_TYPE_64BIT,
    340        1.5  rearnsha 	    0, &sc->sc_ba5_st, &sc->sc_ba5_sh, NULL, NULL) != 0)
    341        1.5  rearnsha 		return;
    342        1.5  rearnsha 
    343        1.5  rearnsha 	artisea_mapreg_dma(sc, pa);
    344        1.7     perry 
    345        1.5  rearnsha 	sc->sc_wdcdev.cap = WDC_CAPABILITY_WIDEREGS;
    346        1.5  rearnsha 
    347        1.5  rearnsha 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    348        1.5  rearnsha 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    349        1.5  rearnsha 	if (sc->sc_dma_ok) {
    350        1.5  rearnsha 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    351        1.5  rearnsha 		sc->sc_wdcdev.irqack = pciide_irqack;
    352        1.5  rearnsha 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    353        1.5  rearnsha 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    354        1.5  rearnsha 	}
    355        1.5  rearnsha 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    356        1.5  rearnsha 
    357        1.5  rearnsha 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    358        1.5  rearnsha 	sc->sc_wdcdev.sc_atac.atac_nchannels = ARTISEA_NUM_CHAN;
    359       1.13    bouyer 	sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
    360        1.5  rearnsha 
    361        1.5  rearnsha 	wdc_allocate_regs(&sc->sc_wdcdev);
    362        1.5  rearnsha 
    363        1.7     perry 	/*
    364        1.5  rearnsha 	 * Perform a quick check to ensure that the device isn't configured
    365        1.5  rearnsha 	 * in Spread-spectrum clocking mode.  This feature is buggy and has
    366        1.5  rearnsha 	 * been removed from the latest documentation.
    367        1.5  rearnsha 	 *
    368        1.5  rearnsha 	 * Note that although this bit is in the Channel regs, it's the same
    369        1.5  rearnsha 	 * for all channels, so we check it just once here.
    370        1.5  rearnsha 	 */
    371        1.5  rearnsha 	if ((bus_space_read_4 (sc->sc_ba5_st, sc->sc_ba5_sh,
    372        1.5  rearnsha 	    ARTISEA_DPA_PORT_BASE(0) + ARTISEA_SUPERSET_DPA_OFF +
    373        1.5  rearnsha 	    ARTISEA_SUPDPFR) & SUPDPFR_SSCEN) != 0) {
    374  1.16.26.1       mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    375  1.16.26.1       mjf 		    "Spread-specturm clocking not supported by device\n");
    376        1.5  rearnsha 		return;
    377        1.5  rearnsha 	}
    378        1.5  rearnsha 
    379        1.5  rearnsha 	/* Clear the LED0-only bit.  */
    380        1.5  rearnsha 	pci_conf_write (pa->pa_pc, pa->pa_tag, ARTISEA_PCI_SUECSR0,
    381        1.5  rearnsha 	    pci_conf_read (pa->pa_pc, pa->pa_tag, ARTISEA_PCI_SUECSR0) &
    382        1.5  rearnsha 	    ~SUECSR0_LED0_ONLY);
    383        1.5  rearnsha 
    384        1.5  rearnsha 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    385        1.5  rearnsha 	     channel++) {
    386        1.5  rearnsha 		cp = &sc->pciide_channels[channel];
    387        1.5  rearnsha 		if (artisea_chansetup(sc, channel, interface) == 0)
    388        1.5  rearnsha 			continue;
    389        1.5  rearnsha 		/* XXX We can probably do interrupts more efficiently.  */
    390        1.5  rearnsha 		artisea_mapregs(pa, cp, &cmdsize, &ctlsize, pciide_pci_intr);
    391        1.5  rearnsha 	}
    392        1.5  rearnsha }
    393        1.5  rearnsha 
    394        1.5  rearnsha static void
    395        1.1   thorpej artisea_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    396        1.1   thorpej {
    397        1.1   thorpej 	struct pciide_channel *cp;
    398        1.1   thorpej 	bus_size_t cmdsize, ctlsize;
    399        1.1   thorpej 	pcireg_t interface;
    400        1.1   thorpej 	int channel;
    401        1.1   thorpej 
    402        1.1   thorpej 	if (pciide_chipen(sc, pa) == 0)
    403        1.1   thorpej 		return;
    404        1.1   thorpej 
    405        1.5  rearnsha 	interface = PCI_INTERFACE(pa->pa_class);
    406        1.5  rearnsha 
    407        1.5  rearnsha 	if (interface == 0) {
    408        1.5  rearnsha 		artisea_chip_map_dpa (sc, pa);
    409        1.5  rearnsha 		return;
    410        1.5  rearnsha 	}
    411        1.5  rearnsha 
    412  1.16.26.1       mjf 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    413  1.16.26.1       mjf 	    "bus-master DMA support present");
    414        1.6  rearnsha #ifdef PCIIDE_I31244_DISABLEDMA
    415        1.1   thorpej 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_31244 &&
    416        1.1   thorpej 	    PCI_REVISION(pa->pa_class) == 0) {
    417       1.15        ad 		aprint_verbose(" but disabled due to rev. 0");
    418        1.1   thorpej 		sc->sc_dma_ok = 0;
    419        1.1   thorpej 	} else
    420        1.1   thorpej #endif
    421        1.1   thorpej 		pciide_mapreg_dma(sc, pa);
    422       1.15        ad 	aprint_verbose("\n");
    423        1.1   thorpej 
    424        1.1   thorpej 	/*
    425        1.1   thorpej 	 * XXX Configure LEDs to show activity.
    426        1.1   thorpej 	 */
    427        1.1   thorpej 
    428        1.4   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    429        1.4   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    430        1.1   thorpej 	if (sc->sc_dma_ok) {
    431        1.4   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    432        1.1   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
    433        1.4   thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    434        1.4   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    435        1.1   thorpej 	}
    436        1.4   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    437        1.1   thorpej 
    438        1.4   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    439        1.4   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    440        1.1   thorpej 
    441        1.3   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    442        1.3   thorpej 
    443        1.4   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    444        1.4   thorpej 	     channel++) {
    445        1.1   thorpej 		cp = &sc->pciide_channels[channel];
    446        1.1   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
    447        1.1   thorpej 			continue;
    448        1.1   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    449        1.1   thorpej 		    pciide_pci_intr);
    450        1.1   thorpej 	}
    451        1.1   thorpej }
    452