auich.c revision 1.102 1 1.102 jmcneill /* $NetBSD: auich.c,v 1.102 2006/03/07 15:18:59 jmcneill Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.90 mycroft * Copyright (c) 2000, 2004, 2005 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.72 mycroft * by Jason R. Thorpe and by Charles M. Hannum.
9 1.1 thorpej *
10 1.1 thorpej * Redistribution and use in source and binary forms, with or without
11 1.1 thorpej * modification, are permitted provided that the following conditions
12 1.1 thorpej * are met:
13 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
14 1.1 thorpej * notice, this list of conditions and the following disclaimer.
15 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
17 1.1 thorpej * documentation and/or other materials provided with the distribution.
18 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
19 1.1 thorpej * must display the following acknowledgement:
20 1.1 thorpej * This product includes software developed by the NetBSD
21 1.1 thorpej * Foundation, Inc. and its contributors.
22 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 thorpej * contributors may be used to endorse or promote products derived
24 1.1 thorpej * from this software without specific prior written permission.
25 1.1 thorpej *
26 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
37 1.1 thorpej */
38 1.1 thorpej
39 1.1 thorpej /*
40 1.1 thorpej * Copyright (c) 2000 Michael Shalayeff
41 1.1 thorpej * All rights reserved.
42 1.1 thorpej *
43 1.1 thorpej * Redistribution and use in source and binary forms, with or without
44 1.1 thorpej * modification, are permitted provided that the following conditions
45 1.1 thorpej * are met:
46 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
47 1.1 thorpej * notice, this list of conditions and the following disclaimer.
48 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
50 1.1 thorpej * documentation and/or other materials provided with the distribution.
51 1.1 thorpej * 3. The name of the author may not be used to endorse or promote products
52 1.1 thorpej * derived from this software without specific prior written permission.
53 1.1 thorpej *
54 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
55 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
58 1.1 thorpej * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
59 1.1 thorpej * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
60 1.1 thorpej * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
61 1.1 thorpej * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
62 1.1 thorpej * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
63 1.1 thorpej * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
64 1.1 thorpej * THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 thorpej *
66 1.1 thorpej * from OpenBSD: ich.c,v 1.3 2000/08/11 06:17:18 mickey Exp
67 1.1 thorpej */
68 1.1 thorpej
69 1.18 kent /*
70 1.18 kent * Copyright (c) 2000 Katsurajima Naoto <raven (at) katsurajima.seya.yokohama.jp>
71 1.18 kent * Copyright (c) 2001 Cameron Grant <cg (at) freebsd.org>
72 1.18 kent * All rights reserved.
73 1.18 kent *
74 1.18 kent * Redistribution and use in source and binary forms, with or without
75 1.18 kent * modification, are permitted provided that the following conditions
76 1.18 kent * are met:
77 1.18 kent * 1. Redistributions of source code must retain the above copyright
78 1.18 kent * notice, this list of conditions and the following disclaimer.
79 1.18 kent * 2. Redistributions in binary form must reproduce the above copyright
80 1.18 kent * notice, this list of conditions and the following disclaimer in the
81 1.18 kent * documentation and/or other materials provided with the distribution.
82 1.18 kent *
83 1.18 kent * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
84 1.18 kent * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
85 1.18 kent * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
86 1.18 kent * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
87 1.18 kent * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
88 1.18 kent * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
89 1.18 kent * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
90 1.18 kent * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHERIN CONTRACT, STRICT
91 1.18 kent * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
92 1.18 kent * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THEPOSSIBILITY OF
93 1.18 kent * SUCH DAMAGE.
94 1.18 kent *
95 1.89 perry * auich_calibrate() was from FreeBSD: ich.c,v 1.22 2002/06/27 22:36:01 scottl Exp
96 1.18 kent */
97 1.18 kent
98 1.18 kent
99 1.61 soren /* #define AUICH_DEBUG */
100 1.1 thorpej /*
101 1.1 thorpej * AC'97 audio found on Intel 810/820/440MX chipsets.
102 1.1 thorpej * http://developer.intel.com/design/chipsets/datashts/290655.htm
103 1.1 thorpej * http://developer.intel.com/design/chipsets/manuals/298028.htm
104 1.18 kent * ICH3:http://www.intel.com/design/chipsets/datashts/290716.htm
105 1.18 kent * ICH4:http://www.intel.com/design/chipsets/datashts/290744.htm
106 1.41 kent * ICH5:http://www.intel.com/design/chipsets/datashts/252516.htm
107 1.52 kent * AMD8111:
108 1.52 kent * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/24674.pdf
109 1.52 kent * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25720.pdf
110 1.1 thorpej *
111 1.1 thorpej * TODO:
112 1.29 kent * - Add support for the dedicated microphone input.
113 1.33 kent *
114 1.33 kent * NOTE:
115 1.33 kent * - The 440MX B-stepping at running 100MHz has a hardware erratum.
116 1.33 kent * It causes PCI master abort and hangups until cold reboot.
117 1.33 kent * http://www.intel.com/design/chipsets/specupdt/245051.htm
118 1.1 thorpej */
119 1.5 lukem
120 1.5 lukem #include <sys/cdefs.h>
121 1.102 jmcneill __KERNEL_RCSID(0, "$NetBSD: auich.c,v 1.102 2006/03/07 15:18:59 jmcneill Exp $");
122 1.1 thorpej
123 1.1 thorpej #include <sys/param.h>
124 1.1 thorpej #include <sys/systm.h>
125 1.1 thorpej #include <sys/kernel.h>
126 1.1 thorpej #include <sys/malloc.h>
127 1.1 thorpej #include <sys/device.h>
128 1.1 thorpej #include <sys/fcntl.h>
129 1.1 thorpej #include <sys/proc.h>
130 1.64 kent #include <sys/sysctl.h>
131 1.1 thorpej
132 1.1 thorpej #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
133 1.1 thorpej
134 1.1 thorpej #include <dev/pci/pcidevs.h>
135 1.1 thorpej #include <dev/pci/pcivar.h>
136 1.1 thorpej #include <dev/pci/auichreg.h>
137 1.1 thorpej
138 1.1 thorpej #include <sys/audioio.h>
139 1.1 thorpej #include <dev/audio_if.h>
140 1.1 thorpej #include <dev/mulaw.h>
141 1.1 thorpej #include <dev/auconv.h>
142 1.1 thorpej
143 1.1 thorpej #include <machine/bus.h>
144 1.1 thorpej
145 1.2 thorpej #include <dev/ic/ac97reg.h>
146 1.1 thorpej #include <dev/ic/ac97var.h>
147 1.1 thorpej
148 1.1 thorpej struct auich_dma {
149 1.1 thorpej bus_dmamap_t map;
150 1.1 thorpej caddr_t addr;
151 1.1 thorpej bus_dma_segment_t segs[1];
152 1.1 thorpej int nsegs;
153 1.1 thorpej size_t size;
154 1.1 thorpej struct auich_dma *next;
155 1.1 thorpej };
156 1.1 thorpej
157 1.1 thorpej #define DMAADDR(p) ((p)->map->dm_segs[0].ds_addr)
158 1.1 thorpej #define KERNADDR(p) ((void *)((p)->addr))
159 1.1 thorpej
160 1.1 thorpej struct auich_cdata {
161 1.1 thorpej struct auich_dmalist ic_dmalist_pcmo[ICH_DMALIST_MAX];
162 1.1 thorpej struct auich_dmalist ic_dmalist_pcmi[ICH_DMALIST_MAX];
163 1.1 thorpej struct auich_dmalist ic_dmalist_mici[ICH_DMALIST_MAX];
164 1.1 thorpej };
165 1.1 thorpej
166 1.1 thorpej #define ICH_CDOFF(x) offsetof(struct auich_cdata, x)
167 1.1 thorpej #define ICH_PCMO_OFF(x) ICH_CDOFF(ic_dmalist_pcmo[(x)])
168 1.1 thorpej #define ICH_PCMI_OFF(x) ICH_CDOFF(ic_dmalist_pcmi[(x)])
169 1.1 thorpej #define ICH_MICI_OFF(x) ICH_CDOFF(ic_dmalist_mici[(x)])
170 1.1 thorpej
171 1.1 thorpej struct auich_softc {
172 1.1 thorpej struct device sc_dev;
173 1.1 thorpej void *sc_ih;
174 1.1 thorpej
175 1.64 kent struct device *sc_audiodev;
176 1.1 thorpej audio_device_t sc_audev;
177 1.1 thorpej
178 1.82 kent pci_chipset_tag_t sc_pc;
179 1.82 kent pcitag_t sc_pt;
180 1.1 thorpej bus_space_tag_t iot;
181 1.1 thorpej bus_space_handle_t mix_ioh;
182 1.82 kent bus_size_t mix_size;
183 1.1 thorpej bus_space_handle_t aud_ioh;
184 1.82 kent bus_size_t aud_size;
185 1.1 thorpej bus_dma_tag_t dmat;
186 1.102 jmcneill pci_intr_handle_t intrh;
187 1.1 thorpej
188 1.1 thorpej struct ac97_codec_if *codec_if;
189 1.1 thorpej struct ac97_host_if host_if;
190 1.94 jmcneill int sc_codecnum;
191 1.94 jmcneill int sc_codectype;
192 1.1 thorpej
193 1.1 thorpej /* DMA scatter-gather lists. */
194 1.1 thorpej bus_dmamap_t sc_cddmamap;
195 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
196 1.1 thorpej
197 1.1 thorpej struct auich_cdata *sc_cdata;
198 1.1 thorpej
199 1.73 mycroft struct auich_ring {
200 1.73 mycroft int qptr;
201 1.73 mycroft struct auich_dmalist *dmalist;
202 1.73 mycroft
203 1.85 kent uint32_t start, p, end;
204 1.73 mycroft int blksize;
205 1.73 mycroft
206 1.73 mycroft void (*intr)(void *);
207 1.73 mycroft void *arg;
208 1.73 mycroft } pcmo, pcmi, mici;
209 1.1 thorpej
210 1.1 thorpej struct auich_dma *sc_dmas;
211 1.1 thorpej
212 1.18 kent /* SiS 7012 hack */
213 1.70 mycroft int sc_sample_shift;
214 1.18 kent int sc_sts_reg;
215 1.34 kent /* 440MX workaround */
216 1.34 kent int sc_dmamap_flags;
217 1.9 augustss
218 1.9 augustss /* Power Management */
219 1.9 augustss void *sc_powerhook;
220 1.9 augustss int sc_suspend;
221 1.102 jmcneill int sc_powerstate;
222 1.86 jmcneill struct pci_conf_state sc_pciconf;
223 1.64 kent
224 1.64 kent /* sysctl */
225 1.64 kent struct sysctllog *sc_log;
226 1.64 kent uint32_t sc_ac97_clock;
227 1.64 kent int sc_ac97_clock_mib;
228 1.80 kent
229 1.91 jmcneill int sc_modem_offset;
230 1.91 jmcneill
231 1.91 jmcneill #define AUICH_AUDIO_NFORMATS 3
232 1.91 jmcneill #define AUICH_MODEM_NFORMATS 1
233 1.91 jmcneill struct audio_format sc_audio_formats[AUICH_AUDIO_NFORMATS];
234 1.91 jmcneill struct audio_format sc_modem_formats[AUICH_MODEM_NFORMATS];
235 1.80 kent struct audio_encoding_set *sc_encodings;
236 1.1 thorpej };
237 1.1 thorpej
238 1.1 thorpej /* Debug */
239 1.61 soren #ifdef AUICH_DEBUG
240 1.1 thorpej #define DPRINTF(l,x) do { if (auich_debug & (l)) printf x; } while(0)
241 1.1 thorpej int auich_debug = 0xfffe;
242 1.1 thorpej #define ICH_DEBUG_CODECIO 0x0001
243 1.1 thorpej #define ICH_DEBUG_DMA 0x0002
244 1.61 soren #define ICH_DEBUG_INTR 0x0004
245 1.1 thorpej #else
246 1.1 thorpej #define DPRINTF(x,y) /* nothing */
247 1.1 thorpej #endif
248 1.1 thorpej
249 1.81 kent static int auich_match(struct device *, struct cfdata *, void *);
250 1.81 kent static void auich_attach(struct device *, struct device *, void *);
251 1.82 kent static int auich_detach(struct device *, int);
252 1.82 kent static int auich_activate(struct device *, enum devact);
253 1.81 kent static int auich_intr(void *);
254 1.1 thorpej
255 1.22 thorpej CFATTACH_DECL(auich, sizeof(struct auich_softc),
256 1.82 kent auich_match, auich_attach, auich_detach, auich_activate);
257 1.1 thorpej
258 1.81 kent static int auich_query_encoding(void *, struct audio_encoding *);
259 1.84 kent static int auich_set_params(void *, int, int, audio_params_t *,
260 1.84 kent audio_params_t *, stream_filter_list_t *,
261 1.84 kent stream_filter_list_t *);
262 1.84 kent static int auich_round_blocksize(void *, int, int, const audio_params_t *);
263 1.90 mycroft static void auich_halt_pipe(struct auich_softc *, int);
264 1.81 kent static int auich_halt_output(void *);
265 1.81 kent static int auich_halt_input(void *);
266 1.81 kent static int auich_getdev(void *, struct audio_device *);
267 1.81 kent static int auich_set_port(void *, mixer_ctrl_t *);
268 1.81 kent static int auich_get_port(void *, mixer_ctrl_t *);
269 1.81 kent static int auich_query_devinfo(void *, mixer_devinfo_t *);
270 1.81 kent static void *auich_allocm(void *, int, size_t, struct malloc_type *, int);
271 1.81 kent static void auich_freem(void *, void *, struct malloc_type *);
272 1.81 kent static size_t auich_round_buffersize(void *, int, size_t);
273 1.81 kent static paddr_t auich_mappage(void *, void *, off_t, int);
274 1.81 kent static int auich_get_props(void *);
275 1.90 mycroft static void auich_trigger_pipe(struct auich_softc *, int, struct auich_ring *);
276 1.90 mycroft static void auich_intr_pipe(struct auich_softc *, int, struct auich_ring *);
277 1.81 kent static int auich_trigger_output(void *, void *, void *, int,
278 1.84 kent void (*)(void *), void *, const audio_params_t *);
279 1.81 kent static int auich_trigger_input(void *, void *, void *, int,
280 1.84 kent void (*)(void *), void *, const audio_params_t *);
281 1.102 jmcneill static int auich_powerstate(void *, int);
282 1.81 kent
283 1.81 kent static int auich_alloc_cdata(struct auich_softc *);
284 1.81 kent
285 1.81 kent static int auich_allocmem(struct auich_softc *, size_t, size_t,
286 1.81 kent struct auich_dma *);
287 1.81 kent static int auich_freemem(struct auich_softc *, struct auich_dma *);
288 1.1 thorpej
289 1.81 kent static void auich_powerhook(int, void *);
290 1.81 kent static int auich_set_rate(struct auich_softc *, int, u_long);
291 1.64 kent static int auich_sysctl_verify(SYSCTLFN_ARGS);
292 1.81 kent static void auich_finish_attach(struct device *);
293 1.81 kent static void auich_calibrate(struct auich_softc *);
294 1.95 jmcneill static void auich_clear_cas(struct auich_softc *);
295 1.17 augustss
296 1.81 kent static int auich_attach_codec(void *, struct ac97_codec_if *);
297 1.85 kent static int auich_read_codec(void *, uint8_t, uint16_t *);
298 1.85 kent static int auich_write_codec(void *, uint8_t, uint16_t);
299 1.81 kent static int auich_reset_codec(void *);
300 1.9 augustss
301 1.97 thorpej static const struct audio_hw_if auich_hw_if = {
302 1.102 jmcneill NULL, /* open */
303 1.102 jmcneill NULL, /* close */
304 1.1 thorpej NULL, /* drain */
305 1.1 thorpej auich_query_encoding,
306 1.1 thorpej auich_set_params,
307 1.1 thorpej auich_round_blocksize,
308 1.1 thorpej NULL, /* commit_setting */
309 1.1 thorpej NULL, /* init_output */
310 1.1 thorpej NULL, /* init_input */
311 1.1 thorpej NULL, /* start_output */
312 1.1 thorpej NULL, /* start_input */
313 1.1 thorpej auich_halt_output,
314 1.1 thorpej auich_halt_input,
315 1.1 thorpej NULL, /* speaker_ctl */
316 1.1 thorpej auich_getdev,
317 1.1 thorpej NULL, /* getfd */
318 1.1 thorpej auich_set_port,
319 1.1 thorpej auich_get_port,
320 1.1 thorpej auich_query_devinfo,
321 1.1 thorpej auich_allocm,
322 1.1 thorpej auich_freem,
323 1.1 thorpej auich_round_buffersize,
324 1.1 thorpej auich_mappage,
325 1.1 thorpej auich_get_props,
326 1.1 thorpej auich_trigger_output,
327 1.1 thorpej auich_trigger_input,
328 1.4 augustss NULL, /* dev_ioctl */
329 1.102 jmcneill auich_powerstate,
330 1.1 thorpej };
331 1.1 thorpej
332 1.91 jmcneill #define AUICH_FORMATS_1CH 0
333 1.80 kent #define AUICH_FORMATS_4CH 1
334 1.80 kent #define AUICH_FORMATS_6CH 2
335 1.91 jmcneill static const struct audio_format auich_audio_formats[AUICH_AUDIO_NFORMATS] = {
336 1.80 kent {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
337 1.80 kent 2, AUFMT_STEREO, 0, {8000, 48000}},
338 1.80 kent {NULL, AUMODE_PLAY, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
339 1.80 kent 4, AUFMT_SURROUND4, 0, {8000, 48000}},
340 1.80 kent {NULL, AUMODE_PLAY, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
341 1.80 kent 6, AUFMT_DOLBY_5_1, 0, {8000, 48000}},
342 1.80 kent };
343 1.80 kent
344 1.91 jmcneill static const struct audio_format auich_modem_formats[AUICH_MODEM_NFORMATS] = {
345 1.91 jmcneill {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
346 1.91 jmcneill 1, AUFMT_MONAURAL, 0, {8000, 16000}},
347 1.91 jmcneill };
348 1.91 jmcneill
349 1.79 kent #define PCI_ID_CODE0(v, p) PCI_ID_CODE(PCI_VENDOR_##v, PCI_PRODUCT_##v##_##p)
350 1.79 kent #define PCIID_ICH PCI_ID_CODE0(INTEL, 82801AA_ACA)
351 1.79 kent #define PCIID_ICH0 PCI_ID_CODE0(INTEL, 82801AB_ACA)
352 1.79 kent #define PCIID_ICH2 PCI_ID_CODE0(INTEL, 82801BA_ACA)
353 1.79 kent #define PCIID_440MX PCI_ID_CODE0(INTEL, 82440MX_ACA)
354 1.79 kent #define PCIID_ICH3 PCI_ID_CODE0(INTEL, 82801CA_AC)
355 1.79 kent #define PCIID_ICH4 PCI_ID_CODE0(INTEL, 82801DB_AC)
356 1.79 kent #define PCIID_ICH5 PCI_ID_CODE0(INTEL, 82801EB_AC)
357 1.79 kent #define PCIID_ICH6 PCI_ID_CODE0(INTEL, 82801FB_AC)
358 1.100 xtraeme #define PCIID_ICH7 PCI_ID_CODE0(INTEL, 82801G_ACA)
359 1.101 xtraeme #define PCIID_I6300ESB PCI_ID_CODE0(INTEL, 6300ESB_ACA)
360 1.79 kent #define PCIID_SIS7012 PCI_ID_CODE0(SIS, 7012_AC)
361 1.79 kent #define PCIID_NFORCE PCI_ID_CODE0(NVIDIA, NFORCE_MCP_AC)
362 1.79 kent #define PCIID_NFORCE2 PCI_ID_CODE0(NVIDIA, NFORCE2_MCPT_AC)
363 1.88 jdolecek #define PCIID_NFORCE2_400 PCI_ID_CODE0(NVIDIA, NFORCE2_400_MCPT_AC)
364 1.79 kent #define PCIID_NFORCE3 PCI_ID_CODE0(NVIDIA, NFORCE3_MCPT_AC)
365 1.79 kent #define PCIID_NFORCE3_250 PCI_ID_CODE0(NVIDIA, NFORCE3_250_MCPT_AC)
366 1.87 kent #define PCIID_NFORCE4 PCI_ID_CODE0(NVIDIA, NFORCE4_AC)
367 1.79 kent #define PCIID_AMD768 PCI_ID_CODE0(AMD, PBC768_AC)
368 1.79 kent #define PCIID_AMD8111 PCI_ID_CODE0(AMD, PBC8111_AC)
369 1.79 kent
370 1.93 jmcneill #define PCIID_ICH3MODEM PCI_ID_CODE0(INTEL, 82801CA_MOD)
371 1.91 jmcneill #define PCIID_ICH4MODEM PCI_ID_CODE0(INTEL, 82801DB_MOD)
372 1.91 jmcneill
373 1.91 jmcneill struct auich_devtype {
374 1.79 kent pcireg_t id;
375 1.79 kent const char *name;
376 1.79 kent const char *shortname; /* must be less than 11 characters */
377 1.91 jmcneill };
378 1.91 jmcneill
379 1.91 jmcneill static const struct auich_devtype auich_audio_devices[] = {
380 1.79 kent { PCIID_ICH, "i82801AA (ICH) AC-97 Audio", "ICH" },
381 1.80 kent { PCIID_ICH0, "i82801AB (ICH0) AC-97 Audio", "ICH0" },
382 1.80 kent { PCIID_ICH2, "i82801BA (ICH2) AC-97 Audio", "ICH2" },
383 1.80 kent { PCIID_440MX, "i82440MX AC-97 Audio", "440MX" },
384 1.80 kent { PCIID_ICH3, "i82801CA (ICH3) AC-97 Audio", "ICH3" },
385 1.80 kent { PCIID_ICH4, "i82801DB/DBM (ICH4/ICH4M) AC-97 Audio", "ICH4" },
386 1.80 kent { PCIID_ICH5, "i82801EB (ICH5) AC-97 Audio", "ICH5" },
387 1.80 kent { PCIID_ICH6, "i82801FB (ICH6) AC-97 Audio", "ICH6" },
388 1.100 xtraeme { PCIID_ICH7, "i82801GB/GR (ICH7) AC-97 Audio", "ICH7" },
389 1.101 xtraeme { PCIID_I6300ESB, "Intel 6300ESB AC-97 Audio", "I6300ESB" },
390 1.80 kent { PCIID_SIS7012, "SiS 7012 AC-97 Audio", "SiS7012" },
391 1.79 kent { PCIID_NFORCE, "nForce MCP AC-97 Audio", "nForce" },
392 1.79 kent { PCIID_NFORCE2, "nForce2 MCP-T AC-97 Audio", "nForce2" },
393 1.88 jdolecek { PCIID_NFORCE2_400, "nForce2 400 MCP-T AC-97 Audio", "nForce2" },
394 1.79 kent { PCIID_NFORCE3, "nForce3 MCP-T AC-97 Audio", "nForce3" },
395 1.80 kent { PCIID_NFORCE3_250, "nForce3 250 MCP-T AC-97 Audio", "nForce3" },
396 1.87 kent { PCIID_NFORCE4, "nForce4 AC-97 Audio", "nForce4" },
397 1.79 kent { PCIID_AMD768, "AMD768 AC-97 Audio", "AMD768" },
398 1.79 kent { PCIID_AMD8111,"AMD8111 AC-97 Audio", "AMD8111" },
399 1.79 kent { 0, NULL, NULL },
400 1.1 thorpej };
401 1.1 thorpej
402 1.91 jmcneill static const struct auich_devtype auich_modem_devices[] = {
403 1.91 jmcneill #ifdef AUICH_ATTACH_MODEM
404 1.94 jmcneill { PCIID_ICH3MODEM, "i82801CA (ICH3) AC-97 Modem", "ICH3MODEM" },
405 1.91 jmcneill { PCIID_ICH4MODEM, "i82801DB (ICH4) AC-97 Modem", "ICH4MODEM" },
406 1.91 jmcneill #endif
407 1.91 jmcneill { 0, NULL, NULL },
408 1.91 jmcneill };
409 1.91 jmcneill
410 1.1 thorpej static const struct auich_devtype *
411 1.91 jmcneill auich_lookup(struct pci_attach_args *pa, const struct auich_devtype *auich_devices)
412 1.1 thorpej {
413 1.1 thorpej const struct auich_devtype *d;
414 1.1 thorpej
415 1.1 thorpej for (d = auich_devices; d->name != NULL; d++) {
416 1.79 kent if (pa->pa_id == d->id)
417 1.85 kent return d;
418 1.1 thorpej }
419 1.1 thorpej
420 1.85 kent return NULL;
421 1.1 thorpej }
422 1.1 thorpej
423 1.81 kent static int
424 1.1 thorpej auich_match(struct device *parent, struct cfdata *match, void *aux)
425 1.1 thorpej {
426 1.85 kent struct pci_attach_args *pa;
427 1.1 thorpej
428 1.85 kent pa = aux;
429 1.91 jmcneill if (auich_lookup(pa, auich_audio_devices) != NULL)
430 1.91 jmcneill return 1;
431 1.91 jmcneill if (auich_lookup(pa, auich_modem_devices) != NULL)
432 1.85 kent return 1;
433 1.1 thorpej
434 1.85 kent return 0;
435 1.1 thorpej }
436 1.1 thorpej
437 1.81 kent static void
438 1.1 thorpej auich_attach(struct device *parent, struct device *self, void *aux)
439 1.1 thorpej {
440 1.85 kent struct auich_softc *sc;
441 1.85 kent struct pci_attach_args *pa;
442 1.52 kent pcireg_t v;
443 1.1 thorpej const char *intrstr;
444 1.1 thorpej const struct auich_devtype *d;
445 1.96 atatat const struct sysctlnode *node, *node_ac97clock;
446 1.80 kent int err, node_mib, i;
447 1.1 thorpej
448 1.85 kent sc = (struct auich_softc *)self;
449 1.85 kent pa = aux;
450 1.35 thorpej
451 1.94 jmcneill if ((d = auich_lookup(pa, auich_modem_devices)) != NULL) {
452 1.91 jmcneill sc->sc_modem_offset = 0x10;
453 1.94 jmcneill sc->sc_codectype = AC97_CODEC_TYPE_MODEM;
454 1.94 jmcneill } else if ((d = auich_lookup(pa, auich_audio_devices)) != NULL) {
455 1.91 jmcneill sc->sc_modem_offset = 0;
456 1.94 jmcneill sc->sc_codectype = AC97_CODEC_TYPE_AUDIO;
457 1.94 jmcneill } else
458 1.1 thorpej panic("auich_attach: impossible");
459 1.1 thorpej
460 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
461 1.91 jmcneill aprint_naive(": Audio controller\n");
462 1.91 jmcneill else
463 1.91 jmcneill aprint_naive(": Modem controller\n");
464 1.91 jmcneill
465 1.33 kent sc->sc_pc = pa->pa_pc;
466 1.33 kent sc->sc_pt = pa->pa_tag;
467 1.35 thorpej
468 1.35 thorpej aprint_normal(": %s\n", d->name);
469 1.1 thorpej
470 1.91 jmcneill if (d->id == PCIID_ICH4 || d->id == PCIID_ICH5 || d->id == PCIID_ICH6
471 1.101 xtraeme || d->id == PCIID_ICH7 || d->id == PCIID_I6300ESB
472 1.101 xtraeme || d->id == PCIID_ICH4MODEM) {
473 1.55 kent /*
474 1.101 xtraeme * Use native mode for Intel 6300ESB and ICH4/ICH5/ICH6/ICH7
475 1.55 kent */
476 1.55 kent if (pci_mapreg_map(pa, ICH_MMBAR, PCI_MAPREG_TYPE_MEM, 0,
477 1.82 kent &sc->iot, &sc->mix_ioh, NULL, &sc->mix_size)) {
478 1.56 kent v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
479 1.56 kent pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
480 1.56 kent v | ICH_CFG_IOSE);
481 1.56 kent if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO,
482 1.56 kent 0, &sc->iot, &sc->mix_ioh, NULL,
483 1.82 kent &sc->mix_size)) {
484 1.58 kent aprint_error("%s: can't map codec i/o space\n",
485 1.56 kent sc->sc_dev.dv_xname);
486 1.56 kent return;
487 1.56 kent }
488 1.55 kent }
489 1.55 kent if (pci_mapreg_map(pa, ICH_MBBAR, PCI_MAPREG_TYPE_MEM, 0,
490 1.82 kent &sc->iot, &sc->aud_ioh, NULL, &sc->aud_size)) {
491 1.56 kent v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
492 1.56 kent pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
493 1.56 kent v | ICH_CFG_IOSE);
494 1.56 kent if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO,
495 1.56 kent 0, &sc->iot, &sc->aud_ioh, NULL,
496 1.82 kent &sc->aud_size)) {
497 1.58 kent aprint_error("%s: can't map device i/o space\n",
498 1.56 kent sc->sc_dev.dv_xname);
499 1.56 kent return;
500 1.56 kent }
501 1.55 kent }
502 1.55 kent } else {
503 1.55 kent if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO, 0,
504 1.82 kent &sc->iot, &sc->mix_ioh, NULL, &sc->mix_size)) {
505 1.55 kent aprint_error("%s: can't map codec i/o space\n",
506 1.55 kent sc->sc_dev.dv_xname);
507 1.55 kent return;
508 1.55 kent }
509 1.55 kent if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO, 0,
510 1.82 kent &sc->iot, &sc->aud_ioh, NULL, &sc->aud_size)) {
511 1.55 kent aprint_error("%s: can't map device i/o space\n",
512 1.55 kent sc->sc_dev.dv_xname);
513 1.55 kent return;
514 1.55 kent }
515 1.1 thorpej }
516 1.1 thorpej sc->dmat = pa->pa_dmat;
517 1.1 thorpej
518 1.1 thorpej /* enable bus mastering */
519 1.52 kent v = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
520 1.1 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
521 1.66 mycroft v | PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_BACKTOBACK_ENABLE);
522 1.1 thorpej
523 1.1 thorpej /* Map and establish the interrupt. */
524 1.102 jmcneill if (pci_intr_map(pa, &sc->intrh)) {
525 1.35 thorpej aprint_error("%s: can't map interrupt\n", sc->sc_dev.dv_xname);
526 1.1 thorpej return;
527 1.1 thorpej }
528 1.102 jmcneill intrstr = pci_intr_string(pa->pa_pc, sc->intrh);
529 1.102 jmcneill sc->sc_ih = pci_intr_establish(pa->pa_pc, sc->intrh, IPL_AUDIO,
530 1.1 thorpej auich_intr, sc);
531 1.1 thorpej if (sc->sc_ih == NULL) {
532 1.35 thorpej aprint_error("%s: can't establish interrupt",
533 1.35 thorpej sc->sc_dev.dv_xname);
534 1.1 thorpej if (intrstr != NULL)
535 1.35 thorpej aprint_normal(" at %s", intrstr);
536 1.35 thorpej aprint_normal("\n");
537 1.1 thorpej return;
538 1.1 thorpej }
539 1.35 thorpej aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
540 1.1 thorpej
541 1.48 kent snprintf(sc->sc_audev.name, MAX_AUDIO_DEV_LEN, "%s AC97", d->shortname);
542 1.48 kent snprintf(sc->sc_audev.version, MAX_AUDIO_DEV_LEN,
543 1.48 kent "0x%02x", PCI_REVISION(pa->pa_class));
544 1.48 kent strlcpy(sc->sc_audev.config, sc->sc_dev.dv_xname, MAX_AUDIO_DEV_LEN);
545 1.1 thorpej
546 1.18 kent /* SiS 7012 needs special handling */
547 1.79 kent if (d->id == PCIID_SIS7012) {
548 1.18 kent sc->sc_sts_reg = ICH_PICB;
549 1.70 mycroft sc->sc_sample_shift = 0;
550 1.83 cube /* Un-mute output. From Linux. */
551 1.83 cube bus_space_write_4(sc->iot, sc->aud_ioh, ICH_SIS_NV_CTL,
552 1.83 cube bus_space_read_4(sc->iot, sc->aud_ioh, ICH_SIS_NV_CTL) |
553 1.83 cube ICH_SIS_CTL_UNMUTE);
554 1.18 kent } else {
555 1.18 kent sc->sc_sts_reg = ICH_STS;
556 1.70 mycroft sc->sc_sample_shift = 1;
557 1.18 kent }
558 1.38 kent
559 1.34 kent /* Workaround for a 440MX B-stepping erratum */
560 1.34 kent sc->sc_dmamap_flags = BUS_DMA_COHERENT;
561 1.79 kent if (d->id == PCIID_440MX) {
562 1.34 kent sc->sc_dmamap_flags |= BUS_DMA_NOCACHE;
563 1.34 kent printf("%s: DMA bug workaround enabled\n", sc->sc_dev.dv_xname);
564 1.34 kent }
565 1.18 kent
566 1.1 thorpej /* Set up DMA lists. */
567 1.73 mycroft sc->pcmo.qptr = sc->pcmi.qptr = sc->mici.qptr = 0;
568 1.1 thorpej auich_alloc_cdata(sc);
569 1.1 thorpej
570 1.1 thorpej DPRINTF(ICH_DEBUG_DMA, ("auich_attach: lists %p %p %p\n",
571 1.73 mycroft sc->pcmo.dmalist, sc->pcmi.dmalist, sc->mici.dmalist));
572 1.1 thorpej
573 1.94 jmcneill /* Modem codecs are always the secondary codec on ICH */
574 1.94 jmcneill sc->sc_codecnum = sc->sc_codectype == AC97_CODEC_TYPE_MODEM ? 1 : 0;
575 1.91 jmcneill
576 1.1 thorpej sc->host_if.arg = sc;
577 1.1 thorpej sc->host_if.attach = auich_attach_codec;
578 1.1 thorpej sc->host_if.read = auich_read_codec;
579 1.1 thorpej sc->host_if.write = auich_write_codec;
580 1.1 thorpej sc->host_if.reset = auich_reset_codec;
581 1.1 thorpej
582 1.94 jmcneill if (ac97_attach_type(&sc->host_if, self, sc->sc_codectype) != 0)
583 1.1 thorpej return;
584 1.1 thorpej
585 1.80 kent /* setup audio_format */
586 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
587 1.91 jmcneill memcpy(sc->sc_audio_formats, auich_audio_formats, sizeof(auich_audio_formats));
588 1.91 jmcneill if (!AC97_IS_4CH(sc->codec_if))
589 1.91 jmcneill AUFMT_INVALIDATE(&sc->sc_audio_formats[AUICH_FORMATS_4CH]);
590 1.91 jmcneill if (!AC97_IS_6CH(sc->codec_if))
591 1.91 jmcneill AUFMT_INVALIDATE(&sc->sc_audio_formats[AUICH_FORMATS_6CH]);
592 1.91 jmcneill if (AC97_IS_FIXED_RATE(sc->codec_if)) {
593 1.91 jmcneill for (i = 0; i < AUICH_AUDIO_NFORMATS; i++) {
594 1.91 jmcneill sc->sc_audio_formats[i].frequency_type = 1;
595 1.91 jmcneill sc->sc_audio_formats[i].frequency[0] = 48000;
596 1.91 jmcneill }
597 1.80 kent }
598 1.91 jmcneill if (0 != auconv_create_encodings(sc->sc_audio_formats, AUICH_AUDIO_NFORMATS,
599 1.91 jmcneill &sc->sc_encodings))
600 1.91 jmcneill return;
601 1.91 jmcneill } else {
602 1.91 jmcneill memcpy(sc->sc_modem_formats, auich_modem_formats, sizeof(auich_modem_formats));
603 1.91 jmcneill if (0 != auconv_create_encodings(sc->sc_modem_formats, AUICH_MODEM_NFORMATS,
604 1.91 jmcneill &sc->sc_encodings))
605 1.91 jmcneill return;
606 1.80 kent }
607 1.80 kent
608 1.80 kent
609 1.9 augustss /* Watch for power change */
610 1.9 augustss sc->sc_suspend = PWR_RESUME;
611 1.9 augustss sc->sc_powerhook = powerhook_establish(auich_powerhook, sc);
612 1.29 kent
613 1.42 mycroft config_interrupts(self, auich_finish_attach);
614 1.64 kent
615 1.64 kent /* sysctl setup */
616 1.94 jmcneill if (AC97_IS_FIXED_RATE(sc->codec_if) &&
617 1.94 jmcneill sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
618 1.64 kent return;
619 1.91 jmcneill
620 1.64 kent err = sysctl_createv(&sc->sc_log, 0, NULL, NULL, 0,
621 1.64 kent CTLTYPE_NODE, "hw", NULL, NULL, 0, NULL, 0,
622 1.64 kent CTL_HW, CTL_EOL);
623 1.64 kent if (err != 0)
624 1.64 kent goto sysctl_err;
625 1.64 kent err = sysctl_createv(&sc->sc_log, 0, NULL, &node, 0,
626 1.64 kent CTLTYPE_NODE, sc->sc_dev.dv_xname, NULL, NULL, 0,
627 1.64 kent NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
628 1.64 kent if (err != 0)
629 1.64 kent goto sysctl_err;
630 1.64 kent node_mib = node->sysctl_num;
631 1.91 jmcneill
632 1.91 jmcneill if (!AC97_IS_FIXED_RATE(sc->codec_if)) {
633 1.91 jmcneill /* passing the sc address instead of &sc->sc_ac97_clock */
634 1.91 jmcneill err = sysctl_createv(&sc->sc_log, 0, NULL, &node_ac97clock,
635 1.91 jmcneill CTLFLAG_READWRITE,
636 1.91 jmcneill CTLTYPE_INT, "ac97rate",
637 1.91 jmcneill SYSCTL_DESCR("AC'97 codec link rate"),
638 1.91 jmcneill auich_sysctl_verify, 0, sc, 0,
639 1.91 jmcneill CTL_HW, node_mib, CTL_CREATE, CTL_EOL);
640 1.91 jmcneill if (err != 0)
641 1.91 jmcneill goto sysctl_err;
642 1.91 jmcneill sc->sc_ac97_clock_mib = node_ac97clock->sysctl_num;
643 1.91 jmcneill }
644 1.64 kent
645 1.64 kent return;
646 1.64 kent
647 1.64 kent sysctl_err:
648 1.64 kent printf("%s: failed to add sysctl nodes. (%d)\n",
649 1.64 kent sc->sc_dev.dv_xname, err);
650 1.64 kent return; /* failure of sysctl is not fatal. */
651 1.64 kent }
652 1.64 kent
653 1.82 kent static int
654 1.82 kent auich_activate(struct device *self, enum devact act)
655 1.82 kent {
656 1.82 kent struct auich_softc *sc;
657 1.82 kent int ret;
658 1.82 kent
659 1.82 kent sc = (struct auich_softc *)self;
660 1.82 kent ret = 0;
661 1.82 kent switch (act) {
662 1.82 kent case DVACT_ACTIVATE:
663 1.82 kent return EOPNOTSUPP;
664 1.82 kent case DVACT_DEACTIVATE:
665 1.82 kent if (sc->sc_audiodev != NULL)
666 1.82 kent ret = config_deactivate(sc->sc_audiodev);
667 1.82 kent return ret;
668 1.82 kent }
669 1.82 kent return EOPNOTSUPP;
670 1.82 kent }
671 1.82 kent
672 1.81 kent static int
673 1.64 kent auich_detach(struct device *self, int flags)
674 1.64 kent {
675 1.64 kent struct auich_softc *sc;
676 1.64 kent
677 1.64 kent sc = (struct auich_softc *)self;
678 1.82 kent
679 1.64 kent /* audio */
680 1.64 kent if (sc->sc_audiodev != NULL)
681 1.64 kent config_detach(sc->sc_audiodev, flags);
682 1.82 kent
683 1.82 kent /* sysctl */
684 1.82 kent sysctl_teardown(&sc->sc_log);
685 1.82 kent
686 1.82 kent /* audio_encoding_set */
687 1.82 kent auconv_delete_encodings(sc->sc_encodings);
688 1.82 kent
689 1.82 kent /* ac97 */
690 1.82 kent if (sc->codec_if != NULL)
691 1.82 kent sc->codec_if->vtbl->detach(sc->codec_if);
692 1.82 kent
693 1.82 kent /* PCI */
694 1.82 kent if (sc->sc_ih != NULL)
695 1.82 kent pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
696 1.82 kent if (sc->mix_size != 0)
697 1.82 kent bus_space_unmap(sc->iot, sc->mix_ioh, sc->mix_size);
698 1.82 kent if (sc->aud_size != 0)
699 1.82 kent bus_space_unmap(sc->iot, sc->aud_ioh, sc->aud_size);
700 1.64 kent return 0;
701 1.64 kent }
702 1.64 kent
703 1.64 kent static int
704 1.64 kent auich_sysctl_verify(SYSCTLFN_ARGS)
705 1.64 kent {
706 1.64 kent int error, tmp;
707 1.64 kent struct sysctlnode node;
708 1.64 kent struct auich_softc *sc;
709 1.64 kent
710 1.64 kent node = *rnode;
711 1.64 kent sc = rnode->sysctl_data;
712 1.91 jmcneill if (node.sysctl_num == sc->sc_ac97_clock_mib) {
713 1.91 jmcneill tmp = sc->sc_ac97_clock;
714 1.91 jmcneill node.sysctl_data = &tmp;
715 1.91 jmcneill error = sysctl_lookup(SYSCTLFN_CALL(&node));
716 1.91 jmcneill if (error || newp == NULL)
717 1.91 jmcneill return error;
718 1.64 kent
719 1.64 kent if (tmp < 48000 || tmp > 96000)
720 1.64 kent return EINVAL;
721 1.64 kent sc->sc_ac97_clock = tmp;
722 1.64 kent }
723 1.64 kent
724 1.64 kent return 0;
725 1.42 mycroft }
726 1.42 mycroft
727 1.81 kent static void
728 1.42 mycroft auich_finish_attach(struct device *self)
729 1.42 mycroft {
730 1.85 kent struct auich_softc *sc;
731 1.42 mycroft
732 1.85 kent sc = (void *)self;
733 1.75 kent if (!AC97_IS_FIXED_RATE(sc->codec_if))
734 1.42 mycroft auich_calibrate(sc);
735 1.42 mycroft
736 1.64 kent sc->sc_audiodev = audio_attach_mi(&auich_hw_if, sc, &sc->sc_dev);
737 1.102 jmcneill
738 1.102 jmcneill auich_powerhook(PWR_SUSPEND, sc);
739 1.102 jmcneill
740 1.102 jmcneill return;
741 1.1 thorpej }
742 1.1 thorpej
743 1.15 kent #define ICH_CODECIO_INTERVAL 10
744 1.81 kent static int
745 1.85 kent auich_read_codec(void *v, uint8_t reg, uint16_t *val)
746 1.1 thorpej {
747 1.85 kent struct auich_softc *sc;
748 1.1 thorpej int i;
749 1.15 kent uint32_t status;
750 1.1 thorpej
751 1.85 kent sc = v;
752 1.1 thorpej /* wait for an access semaphore */
753 1.15 kent for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
754 1.91 jmcneill bus_space_read_1(sc->iot, sc->aud_ioh,
755 1.91 jmcneill ICH_CAS + sc->sc_modem_offset) & 1;
756 1.15 kent DELAY(ICH_CODECIO_INTERVAL));
757 1.1 thorpej
758 1.1 thorpej if (i > 0) {
759 1.94 jmcneill *val = bus_space_read_2(sc->iot, sc->mix_ioh,
760 1.94 jmcneill reg + (sc->sc_codecnum * ICH_CODEC_OFFSET));
761 1.1 thorpej DPRINTF(ICH_DEBUG_CODECIO,
762 1.1 thorpej ("auich_read_codec(%x, %x)\n", reg, *val));
763 1.91 jmcneill status = bus_space_read_4(sc->iot, sc->aud_ioh,
764 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset);
765 1.15 kent if (status & ICH_RCS) {
766 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
767 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset,
768 1.15 kent status & ~(ICH_SRI|ICH_PRI|ICH_GSCI));
769 1.15 kent *val = 0xffff;
770 1.77 cube DPRINTF(ICH_DEBUG_CODECIO,
771 1.77 cube ("%s: read_codec error\n", sc->sc_dev.dv_xname));
772 1.95 jmcneill if (reg == AC97_REG_GPIO_STATUS)
773 1.95 jmcneill auich_clear_cas(sc);
774 1.77 cube return -1;
775 1.15 kent }
776 1.95 jmcneill if (reg == AC97_REG_GPIO_STATUS)
777 1.95 jmcneill auich_clear_cas(sc);
778 1.1 thorpej return 0;
779 1.1 thorpej } else {
780 1.91 jmcneill aprint_normal("%s: read_codec timeout\n", sc->sc_dev.dv_xname);
781 1.95 jmcneill if (reg == AC97_REG_GPIO_STATUS)
782 1.95 jmcneill auich_clear_cas(sc);
783 1.1 thorpej return -1;
784 1.1 thorpej }
785 1.1 thorpej }
786 1.1 thorpej
787 1.81 kent static int
788 1.85 kent auich_write_codec(void *v, uint8_t reg, uint16_t val)
789 1.1 thorpej {
790 1.85 kent struct auich_softc *sc;
791 1.1 thorpej int i;
792 1.1 thorpej
793 1.1 thorpej DPRINTF(ICH_DEBUG_CODECIO, ("auich_write_codec(%x, %x)\n", reg, val));
794 1.85 kent sc = v;
795 1.1 thorpej /* wait for an access semaphore */
796 1.15 kent for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
797 1.91 jmcneill bus_space_read_1(sc->iot, sc->aud_ioh,
798 1.91 jmcneill ICH_CAS + sc->sc_modem_offset) & 1;
799 1.15 kent DELAY(ICH_CODECIO_INTERVAL));
800 1.1 thorpej
801 1.1 thorpej if (i > 0) {
802 1.94 jmcneill bus_space_write_2(sc->iot, sc->mix_ioh,
803 1.94 jmcneill reg + (sc->sc_codecnum * ICH_CODEC_OFFSET), val);
804 1.1 thorpej return 0;
805 1.1 thorpej } else {
806 1.91 jmcneill aprint_normal("%s: write_codec timeout\n", sc->sc_dev.dv_xname);
807 1.1 thorpej return -1;
808 1.1 thorpej }
809 1.1 thorpej }
810 1.1 thorpej
811 1.81 kent static int
812 1.1 thorpej auich_attach_codec(void *v, struct ac97_codec_if *cif)
813 1.1 thorpej {
814 1.85 kent struct auich_softc *sc;
815 1.1 thorpej
816 1.85 kent sc = v;
817 1.1 thorpej sc->codec_if = cif;
818 1.91 jmcneill
819 1.1 thorpej return 0;
820 1.1 thorpej }
821 1.1 thorpej
822 1.81 kent static int
823 1.1 thorpej auich_reset_codec(void *v)
824 1.1 thorpej {
825 1.85 kent struct auich_softc *sc;
826 1.15 kent int i;
827 1.47 kent uint32_t control, status;
828 1.1 thorpej
829 1.85 kent sc = v;
830 1.91 jmcneill control = bus_space_read_4(sc->iot, sc->aud_ioh,
831 1.91 jmcneill ICH_GCTRL + sc->sc_modem_offset);
832 1.95 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
833 1.92 jmcneill control &= ~(ICH_ACLSO | ICH_PCM246_MASK);
834 1.95 jmcneill } else {
835 1.92 jmcneill control &= ~ICH_ACLSO;
836 1.95 jmcneill control |= ICH_GIE;
837 1.95 jmcneill }
838 1.18 kent control |= (control & ICH_CRESET) ? ICH_WRESET : ICH_CRESET;
839 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
840 1.91 jmcneill ICH_GCTRL + sc->sc_modem_offset, control);
841 1.15 kent
842 1.47 kent for (i = 500000; i >= 0; i--) {
843 1.91 jmcneill status = bus_space_read_4(sc->iot, sc->aud_ioh,
844 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset);
845 1.49 kent if (status & (ICH_PCR | ICH_SCR | ICH_S2CR))
846 1.47 kent break;
847 1.47 kent DELAY(1);
848 1.47 kent }
849 1.47 kent if (i <= 0) {
850 1.49 kent printf("%s: auich_reset_codec: time out\n", sc->sc_dev.dv_xname);
851 1.62 kent return ETIMEDOUT;
852 1.62 kent }
853 1.57 soren #ifdef DEBUG
854 1.62 kent if (status & ICH_SCR)
855 1.62 kent printf("%s: The 2nd codec is ready.\n",
856 1.62 kent sc->sc_dev.dv_xname);
857 1.62 kent if (status & ICH_S2CR)
858 1.62 kent printf("%s: The 3rd codec is ready.\n",
859 1.62 kent sc->sc_dev.dv_xname);
860 1.57 soren #endif
861 1.62 kent return 0;
862 1.1 thorpej }
863 1.1 thorpej
864 1.81 kent static int
865 1.1 thorpej auich_query_encoding(void *v, struct audio_encoding *aep)
866 1.1 thorpej {
867 1.80 kent struct auich_softc *sc;
868 1.6 enami
869 1.80 kent sc = (struct auich_softc *)v;
870 1.80 kent return auconv_query_encoding(sc->sc_encodings, aep);
871 1.1 thorpej }
872 1.1 thorpej
873 1.81 kent static int
874 1.31 kent auich_set_rate(struct auich_softc *sc, int mode, u_long srate)
875 1.17 augustss {
876 1.41 kent int ret;
877 1.84 kent u_int ratetmp;
878 1.18 kent
879 1.64 kent sc->codec_if->vtbl->set_clock(sc->codec_if, sc->sc_ac97_clock);
880 1.31 kent ratetmp = srate;
881 1.41 kent if (mode == AUMODE_RECORD)
882 1.41 kent return sc->codec_if->vtbl->set_rate(sc->codec_if,
883 1.41 kent AC97_REG_PCM_LR_ADC_RATE, &ratetmp);
884 1.41 kent ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
885 1.41 kent AC97_REG_PCM_FRONT_DAC_RATE, &ratetmp);
886 1.41 kent if (ret)
887 1.41 kent return ret;
888 1.41 kent ratetmp = srate;
889 1.41 kent ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
890 1.41 kent AC97_REG_PCM_SURR_DAC_RATE, &ratetmp);
891 1.41 kent if (ret)
892 1.41 kent return ret;
893 1.41 kent ratetmp = srate;
894 1.41 kent ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
895 1.41 kent AC97_REG_PCM_LFE_DAC_RATE, &ratetmp);
896 1.41 kent return ret;
897 1.17 augustss }
898 1.17 augustss
899 1.81 kent static int
900 1.84 kent auich_set_params(void *v, int setmode, int usemode, audio_params_t *play,
901 1.84 kent audio_params_t *rec, stream_filter_list_t *pfil, stream_filter_list_t *rfil)
902 1.1 thorpej {
903 1.85 kent struct auich_softc *sc;
904 1.84 kent audio_params_t *p;
905 1.84 kent stream_filter_list_t *fil;
906 1.80 kent int mode, index;
907 1.84 kent uint32_t control;
908 1.1 thorpej
909 1.85 kent sc = v;
910 1.1 thorpej for (mode = AUMODE_RECORD; mode != -1;
911 1.1 thorpej mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
912 1.1 thorpej if ((setmode & mode) == 0)
913 1.1 thorpej continue;
914 1.1 thorpej
915 1.1 thorpej p = mode == AUMODE_PLAY ? play : rec;
916 1.84 kent fil = mode == AUMODE_PLAY ? pfil : rfil;
917 1.1 thorpej if (p == NULL)
918 1.1 thorpej continue;
919 1.1 thorpej
920 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
921 1.91 jmcneill if (p->sample_rate < 8000 ||
922 1.91 jmcneill p->sample_rate > 48000)
923 1.91 jmcneill return EINVAL;
924 1.91 jmcneill
925 1.91 jmcneill index = auconv_set_converter(sc->sc_audio_formats, AUICH_AUDIO_NFORMATS,
926 1.91 jmcneill mode, p, TRUE, fil);
927 1.91 jmcneill } else {
928 1.91 jmcneill if (p->sample_rate != 8000 && p->sample_rate != 16000)
929 1.91 jmcneill return EINVAL;
930 1.91 jmcneill index = auconv_set_converter(sc->sc_modem_formats, AUICH_MODEM_NFORMATS,
931 1.91 jmcneill mode, p, TRUE, fil);
932 1.91 jmcneill }
933 1.80 kent if (index < 0)
934 1.80 kent return EINVAL;
935 1.84 kent if (fil->req_size > 0)
936 1.84 kent p = &fil->filters[0].param;
937 1.84 kent /* p represents HW encoding */
938 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
939 1.91 jmcneill if (sc->sc_audio_formats[index].frequency_type != 1
940 1.91 jmcneill && auich_set_rate(sc, mode, p->sample_rate))
941 1.91 jmcneill return EINVAL;
942 1.91 jmcneill } else {
943 1.91 jmcneill if (sc->sc_modem_formats[index].frequency_type != 1
944 1.91 jmcneill && auich_set_rate(sc, mode, p->sample_rate))
945 1.91 jmcneill return EINVAL;
946 1.92 jmcneill auich_write_codec(sc, AC97_REG_LINE1_RATE,
947 1.92 jmcneill p->sample_rate);
948 1.92 jmcneill auich_write_codec(sc, AC97_REG_LINE1_LEVEL, 0);
949 1.91 jmcneill }
950 1.94 jmcneill if (mode == AUMODE_PLAY &&
951 1.94 jmcneill sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
952 1.91 jmcneill control = bus_space_read_4(sc->iot, sc->aud_ioh,
953 1.91 jmcneill ICH_GCTRL + sc->sc_modem_offset);
954 1.92 jmcneill control &= ~ICH_PCM246_MASK;
955 1.84 kent if (p->channels == 4) {
956 1.41 kent control |= ICH_PCM4;
957 1.84 kent } else if (p->channels == 6) {
958 1.41 kent control |= ICH_PCM6;
959 1.41 kent }
960 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
961 1.91 jmcneill ICH_GCTRL + sc->sc_modem_offset, control);
962 1.18 kent }
963 1.1 thorpej }
964 1.1 thorpej
965 1.85 kent return 0;
966 1.1 thorpej }
967 1.1 thorpej
968 1.81 kent static int
969 1.84 kent auich_round_blocksize(void *v, int blk, int mode, const audio_params_t *param)
970 1.1 thorpej {
971 1.1 thorpej
972 1.85 kent return blk & ~0x3f; /* keep good alignment */
973 1.1 thorpej }
974 1.1 thorpej
975 1.90 mycroft static void
976 1.90 mycroft auich_halt_pipe(struct auich_softc *sc, int pipe)
977 1.90 mycroft {
978 1.90 mycroft int i;
979 1.90 mycroft uint32_t status;
980 1.90 mycroft
981 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_CTRL, 0);
982 1.90 mycroft for (i = 0; i < 100; i++) {
983 1.90 mycroft status = bus_space_read_4(sc->iot, sc->aud_ioh, pipe + ICH_STS);
984 1.90 mycroft if (status & ICH_DCH)
985 1.90 mycroft break;
986 1.90 mycroft DELAY(1);
987 1.90 mycroft }
988 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_CTRL, ICH_RR);
989 1.90 mycroft
990 1.99 rpaulo #if AUICH_DEBUG
991 1.90 mycroft if (i > 0)
992 1.90 mycroft printf("auich_halt_pipe: halt took %d cycles\n", i);
993 1.90 mycroft #endif
994 1.90 mycroft }
995 1.90 mycroft
996 1.81 kent static int
997 1.1 thorpej auich_halt_output(void *v)
998 1.1 thorpej {
999 1.85 kent struct auich_softc *sc;
1000 1.1 thorpej
1001 1.85 kent sc = v;
1002 1.1 thorpej DPRINTF(ICH_DEBUG_DMA, ("%s: halt_output\n", sc->sc_dev.dv_xname));
1003 1.1 thorpej
1004 1.90 mycroft auich_halt_pipe(sc, ICH_PCMO);
1005 1.73 mycroft sc->pcmo.intr = NULL;
1006 1.1 thorpej
1007 1.85 kent return 0;
1008 1.1 thorpej }
1009 1.1 thorpej
1010 1.81 kent static int
1011 1.1 thorpej auich_halt_input(void *v)
1012 1.1 thorpej {
1013 1.85 kent struct auich_softc *sc;
1014 1.1 thorpej
1015 1.85 kent sc = v;
1016 1.90 mycroft DPRINTF(ICH_DEBUG_DMA, ("%s: halt_input\n", sc->sc_dev.dv_xname));
1017 1.1 thorpej
1018 1.90 mycroft auich_halt_pipe(sc, ICH_PCMI);
1019 1.73 mycroft sc->pcmi.intr = NULL;
1020 1.1 thorpej
1021 1.85 kent return 0;
1022 1.1 thorpej }
1023 1.1 thorpej
1024 1.81 kent static int
1025 1.1 thorpej auich_getdev(void *v, struct audio_device *adp)
1026 1.1 thorpej {
1027 1.85 kent struct auich_softc *sc;
1028 1.1 thorpej
1029 1.85 kent sc = v;
1030 1.1 thorpej *adp = sc->sc_audev;
1031 1.85 kent return 0;
1032 1.1 thorpej }
1033 1.1 thorpej
1034 1.81 kent static int
1035 1.1 thorpej auich_set_port(void *v, mixer_ctrl_t *cp)
1036 1.1 thorpej {
1037 1.85 kent struct auich_softc *sc;
1038 1.1 thorpej
1039 1.85 kent sc = v;
1040 1.85 kent return sc->codec_if->vtbl->mixer_set_port(sc->codec_if, cp);
1041 1.1 thorpej }
1042 1.1 thorpej
1043 1.81 kent static int
1044 1.1 thorpej auich_get_port(void *v, mixer_ctrl_t *cp)
1045 1.1 thorpej {
1046 1.85 kent struct auich_softc *sc;
1047 1.1 thorpej
1048 1.85 kent sc = v;
1049 1.85 kent return sc->codec_if->vtbl->mixer_get_port(sc->codec_if, cp);
1050 1.1 thorpej }
1051 1.1 thorpej
1052 1.81 kent static int
1053 1.1 thorpej auich_query_devinfo(void *v, mixer_devinfo_t *dp)
1054 1.1 thorpej {
1055 1.85 kent struct auich_softc *sc;
1056 1.1 thorpej
1057 1.85 kent sc = v;
1058 1.85 kent return sc->codec_if->vtbl->query_devinfo(sc->codec_if, dp);
1059 1.1 thorpej }
1060 1.1 thorpej
1061 1.81 kent static void *
1062 1.36 thorpej auich_allocm(void *v, int direction, size_t size, struct malloc_type *pool,
1063 1.36 thorpej int flags)
1064 1.1 thorpej {
1065 1.85 kent struct auich_softc *sc;
1066 1.1 thorpej struct auich_dma *p;
1067 1.1 thorpej int error;
1068 1.1 thorpej
1069 1.1 thorpej if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
1070 1.85 kent return NULL;
1071 1.1 thorpej
1072 1.7 tsutsui p = malloc(sizeof(*p), pool, flags|M_ZERO);
1073 1.1 thorpej if (p == NULL)
1074 1.85 kent return NULL;
1075 1.1 thorpej
1076 1.85 kent sc = v;
1077 1.1 thorpej error = auich_allocmem(sc, size, 0, p);
1078 1.1 thorpej if (error) {
1079 1.1 thorpej free(p, pool);
1080 1.85 kent return NULL;
1081 1.1 thorpej }
1082 1.1 thorpej
1083 1.1 thorpej p->next = sc->sc_dmas;
1084 1.1 thorpej sc->sc_dmas = p;
1085 1.1 thorpej
1086 1.85 kent return KERNADDR(p);
1087 1.1 thorpej }
1088 1.1 thorpej
1089 1.81 kent static void
1090 1.36 thorpej auich_freem(void *v, void *ptr, struct malloc_type *pool)
1091 1.1 thorpej {
1092 1.85 kent struct auich_softc *sc;
1093 1.1 thorpej struct auich_dma *p, **pp;
1094 1.1 thorpej
1095 1.85 kent sc = v;
1096 1.1 thorpej for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
1097 1.1 thorpej if (KERNADDR(p) == ptr) {
1098 1.1 thorpej auich_freemem(sc, p);
1099 1.1 thorpej *pp = p->next;
1100 1.1 thorpej free(p, pool);
1101 1.1 thorpej return;
1102 1.1 thorpej }
1103 1.1 thorpej }
1104 1.1 thorpej }
1105 1.1 thorpej
1106 1.81 kent static size_t
1107 1.1 thorpej auich_round_buffersize(void *v, int direction, size_t size)
1108 1.1 thorpej {
1109 1.1 thorpej
1110 1.1 thorpej if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
1111 1.1 thorpej size = ICH_DMALIST_MAX * ICH_DMASEG_MAX;
1112 1.1 thorpej
1113 1.1 thorpej return size;
1114 1.1 thorpej }
1115 1.1 thorpej
1116 1.81 kent static paddr_t
1117 1.1 thorpej auich_mappage(void *v, void *mem, off_t off, int prot)
1118 1.1 thorpej {
1119 1.85 kent struct auich_softc *sc;
1120 1.1 thorpej struct auich_dma *p;
1121 1.1 thorpej
1122 1.1 thorpej if (off < 0)
1123 1.85 kent return -1;
1124 1.85 kent sc = v;
1125 1.1 thorpej for (p = sc->sc_dmas; p && KERNADDR(p) != mem; p = p->next)
1126 1.85 kent continue;
1127 1.1 thorpej if (!p)
1128 1.85 kent return -1;
1129 1.85 kent return bus_dmamem_mmap(sc->dmat, p->segs, p->nsegs,
1130 1.85 kent off, prot, BUS_DMA_WAITOK);
1131 1.1 thorpej }
1132 1.1 thorpej
1133 1.81 kent static int
1134 1.1 thorpej auich_get_props(void *v)
1135 1.1 thorpej {
1136 1.85 kent struct auich_softc *sc;
1137 1.27 kent int props;
1138 1.1 thorpej
1139 1.27 kent props = AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
1140 1.85 kent sc = v;
1141 1.27 kent /*
1142 1.27 kent * Even if the codec is fixed-rate, set_param() succeeds for any sample
1143 1.27 kent * rate because of aurateconv. Applications can't know what rate the
1144 1.27 kent * device can process in the case of mmap().
1145 1.27 kent */
1146 1.94 jmcneill if (!AC97_IS_FIXED_RATE(sc->codec_if) ||
1147 1.94 jmcneill sc->sc_codectype == AC97_CODEC_TYPE_MODEM)
1148 1.27 kent props |= AUDIO_PROP_MMAP;
1149 1.27 kent return props;
1150 1.1 thorpej }
1151 1.1 thorpej
1152 1.81 kent static int
1153 1.1 thorpej auich_intr(void *v)
1154 1.1 thorpej {
1155 1.85 kent struct auich_softc *sc;
1156 1.85 kent int ret, gsts;
1157 1.33 kent #ifdef DIAGNOSTIC
1158 1.33 kent int csts;
1159 1.33 kent #endif
1160 1.33 kent
1161 1.85 kent sc = v;
1162 1.85 kent ret = 0;
1163 1.33 kent #ifdef DIAGNOSTIC
1164 1.33 kent csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
1165 1.33 kent if (csts & PCI_STATUS_MASTER_ABORT) {
1166 1.33 kent printf("auich_intr: PCI master abort\n");
1167 1.33 kent }
1168 1.33 kent #endif
1169 1.33 kent
1170 1.91 jmcneill gsts = bus_space_read_4(sc->iot, sc->aud_ioh,
1171 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset);
1172 1.61 soren DPRINTF(ICH_DEBUG_INTR, ("auich_intr: gsts=0x%x\n", gsts));
1173 1.1 thorpej
1174 1.94 jmcneill if ((sc->sc_codectype == AC97_CODEC_TYPE_AUDIO && gsts & ICH_POINT) ||
1175 1.94 jmcneill (sc->sc_codectype == AC97_CODEC_TYPE_MODEM && gsts & ICH_MOINT)) {
1176 1.73 mycroft int sts;
1177 1.73 mycroft
1178 1.61 soren sts = bus_space_read_2(sc->iot, sc->aud_ioh,
1179 1.61 soren ICH_PCMO + sc->sc_sts_reg);
1180 1.61 soren DPRINTF(ICH_DEBUG_INTR,
1181 1.1 thorpej ("auich_intr: osts=0x%x\n", sts));
1182 1.1 thorpej
1183 1.73 mycroft if (sts & ICH_FIFOE)
1184 1.73 mycroft printf("%s: fifo underrun\n", sc->sc_dev.dv_xname);
1185 1.1 thorpej
1186 1.90 mycroft if (sts & ICH_BCIS)
1187 1.90 mycroft auich_intr_pipe(sc, ICH_PCMO, &sc->pcmo);
1188 1.1 thorpej
1189 1.1 thorpej /* int ack */
1190 1.61 soren bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMO +
1191 1.73 mycroft sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
1192 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
1193 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1194 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_POINT);
1195 1.91 jmcneill else
1196 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1197 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_MOINT);
1198 1.1 thorpej ret++;
1199 1.1 thorpej }
1200 1.1 thorpej
1201 1.94 jmcneill if ((sc->sc_codectype == AC97_CODEC_TYPE_AUDIO && gsts & ICH_PIINT) ||
1202 1.94 jmcneill (sc->sc_codectype == AC97_CODEC_TYPE_MODEM && gsts & ICH_MIINT)) {
1203 1.73 mycroft int sts;
1204 1.73 mycroft
1205 1.61 soren sts = bus_space_read_2(sc->iot, sc->aud_ioh,
1206 1.61 soren ICH_PCMI + sc->sc_sts_reg);
1207 1.61 soren DPRINTF(ICH_DEBUG_INTR,
1208 1.1 thorpej ("auich_intr: ists=0x%x\n", sts));
1209 1.1 thorpej
1210 1.73 mycroft if (sts & ICH_FIFOE)
1211 1.73 mycroft printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
1212 1.1 thorpej
1213 1.90 mycroft if (sts & ICH_BCIS)
1214 1.90 mycroft auich_intr_pipe(sc, ICH_PCMI, &sc->pcmi);
1215 1.1 thorpej
1216 1.1 thorpej /* int ack */
1217 1.61 soren bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMI +
1218 1.73 mycroft sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
1219 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
1220 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1221 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_PIINT);
1222 1.91 jmcneill else
1223 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1224 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_MIINT);
1225 1.1 thorpej ret++;
1226 1.1 thorpej }
1227 1.1 thorpej
1228 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO && gsts & ICH_MINT) {
1229 1.73 mycroft int sts;
1230 1.73 mycroft
1231 1.61 soren sts = bus_space_read_2(sc->iot, sc->aud_ioh,
1232 1.61 soren ICH_MICI + sc->sc_sts_reg);
1233 1.61 soren DPRINTF(ICH_DEBUG_INTR,
1234 1.1 thorpej ("auich_intr: ists=0x%x\n", sts));
1235 1.73 mycroft
1236 1.1 thorpej if (sts & ICH_FIFOE)
1237 1.1 thorpej printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
1238 1.1 thorpej
1239 1.90 mycroft if (sts & ICH_BCIS)
1240 1.90 mycroft auich_intr_pipe(sc, ICH_MICI, &sc->mici);
1241 1.1 thorpej
1242 1.90 mycroft /* int ack */
1243 1.90 mycroft bus_space_write_2(sc->iot, sc->aud_ioh, ICH_MICI +
1244 1.90 mycroft sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
1245 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1246 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_MINT);
1247 1.90 mycroft ret++;
1248 1.1 thorpej }
1249 1.1 thorpej
1250 1.95 jmcneill #ifdef AUICH_MODEM_DEBUG
1251 1.95 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_MODEM && gsts & ICH_GSCI) {
1252 1.95 jmcneill printf("%s: gsts=0x%x\n", sc->sc_dev.dv_xname, gsts);
1253 1.95 jmcneill /* int ack */
1254 1.95 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1255 1.95 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_GSCI);
1256 1.95 jmcneill ret++;
1257 1.95 jmcneill }
1258 1.95 jmcneill #endif
1259 1.95 jmcneill
1260 1.1 thorpej return ret;
1261 1.1 thorpej }
1262 1.1 thorpej
1263 1.90 mycroft static void
1264 1.90 mycroft auich_trigger_pipe(struct auich_softc *sc, int pipe, struct auich_ring *ring)
1265 1.90 mycroft {
1266 1.90 mycroft int blksize, qptr;
1267 1.90 mycroft struct auich_dmalist *q;
1268 1.90 mycroft
1269 1.90 mycroft blksize = ring->blksize;
1270 1.90 mycroft
1271 1.90 mycroft for (qptr = 0; qptr < ICH_DMALIST_MAX; qptr++) {
1272 1.90 mycroft q = &ring->dmalist[qptr];
1273 1.90 mycroft q->base = ring->p;
1274 1.90 mycroft q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
1275 1.90 mycroft
1276 1.90 mycroft ring->p += blksize;
1277 1.90 mycroft if (ring->p >= ring->end)
1278 1.90 mycroft ring->p = ring->start;
1279 1.90 mycroft }
1280 1.90 mycroft ring->qptr = 0;
1281 1.90 mycroft
1282 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_LVI,
1283 1.90 mycroft (qptr - 1) & ICH_LVI_MASK);
1284 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_CTRL,
1285 1.90 mycroft ICH_IOCE | ICH_FEIE | ICH_RPBM);
1286 1.90 mycroft }
1287 1.90 mycroft
1288 1.90 mycroft static void
1289 1.90 mycroft auich_intr_pipe(struct auich_softc *sc, int pipe, struct auich_ring *ring)
1290 1.90 mycroft {
1291 1.90 mycroft int blksize, qptr, nqptr;
1292 1.90 mycroft struct auich_dmalist *q;
1293 1.90 mycroft
1294 1.90 mycroft blksize = ring->blksize;
1295 1.90 mycroft qptr = ring->qptr;
1296 1.90 mycroft nqptr = bus_space_read_1(sc->iot, sc->aud_ioh, pipe + ICH_CIV);
1297 1.90 mycroft
1298 1.90 mycroft while (qptr != nqptr) {
1299 1.90 mycroft q = &ring->dmalist[qptr];
1300 1.90 mycroft q->base = ring->p;
1301 1.90 mycroft q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
1302 1.90 mycroft
1303 1.90 mycroft DPRINTF(ICH_DEBUG_INTR,
1304 1.90 mycroft ("auich_intr: %p, %p = %x @ 0x%x\n",
1305 1.90 mycroft &ring->dmalist[qptr], q, q->len, q->base));
1306 1.90 mycroft
1307 1.90 mycroft ring->p += blksize;
1308 1.90 mycroft if (ring->p >= ring->end)
1309 1.90 mycroft ring->p = ring->start;
1310 1.90 mycroft
1311 1.90 mycroft qptr = (qptr + 1) & ICH_LVI_MASK;
1312 1.90 mycroft if (ring->intr)
1313 1.90 mycroft ring->intr(ring->arg);
1314 1.90 mycroft }
1315 1.90 mycroft ring->qptr = qptr;
1316 1.90 mycroft
1317 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_LVI,
1318 1.90 mycroft (qptr - 1) & ICH_LVI_MASK);
1319 1.90 mycroft }
1320 1.90 mycroft
1321 1.81 kent static int
1322 1.1 thorpej auich_trigger_output(void *v, void *start, void *end, int blksize,
1323 1.84 kent void (*intr)(void *), void *arg, const audio_params_t *param)
1324 1.1 thorpej {
1325 1.85 kent struct auich_softc *sc;
1326 1.1 thorpej struct auich_dma *p;
1327 1.1 thorpej size_t size;
1328 1.1 thorpej
1329 1.1 thorpej DPRINTF(ICH_DEBUG_DMA,
1330 1.1 thorpej ("auich_trigger_output(%p, %p, %d, %p, %p, %p)\n",
1331 1.1 thorpej start, end, blksize, intr, arg, param));
1332 1.85 kent sc = v;
1333 1.1 thorpej
1334 1.1 thorpej for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
1335 1.85 kent continue;
1336 1.1 thorpej if (!p) {
1337 1.1 thorpej printf("auich_trigger_output: bad addr %p\n", start);
1338 1.85 kent return EINVAL;
1339 1.1 thorpej }
1340 1.1 thorpej
1341 1.1 thorpej size = (size_t)((caddr_t)end - (caddr_t)start);
1342 1.1 thorpej
1343 1.90 mycroft sc->pcmo.intr = intr;
1344 1.90 mycroft sc->pcmo.arg = arg;
1345 1.73 mycroft sc->pcmo.start = DMAADDR(p);
1346 1.73 mycroft sc->pcmo.p = sc->pcmo.start;
1347 1.73 mycroft sc->pcmo.end = sc->pcmo.start + size;
1348 1.73 mycroft sc->pcmo.blksize = blksize;
1349 1.1 thorpej
1350 1.1 thorpej bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_BDBAR,
1351 1.1 thorpej sc->sc_cddma + ICH_PCMO_OFF(0));
1352 1.90 mycroft auich_trigger_pipe(sc, ICH_PCMO, &sc->pcmo);
1353 1.1 thorpej
1354 1.85 kent return 0;
1355 1.1 thorpej }
1356 1.1 thorpej
1357 1.81 kent static int
1358 1.84 kent auich_trigger_input(void *v, void *start, void *end, int blksize,
1359 1.85 kent void (*intr)(void *), void *arg, const audio_params_t *param)
1360 1.1 thorpej {
1361 1.85 kent struct auich_softc *sc;
1362 1.1 thorpej struct auich_dma *p;
1363 1.1 thorpej size_t size;
1364 1.1 thorpej
1365 1.1 thorpej DPRINTF(ICH_DEBUG_DMA,
1366 1.1 thorpej ("auich_trigger_input(%p, %p, %d, %p, %p, %p)\n",
1367 1.1 thorpej start, end, blksize, intr, arg, param));
1368 1.85 kent sc = v;
1369 1.1 thorpej
1370 1.1 thorpej for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
1371 1.85 kent continue;
1372 1.1 thorpej if (!p) {
1373 1.1 thorpej printf("auich_trigger_input: bad addr %p\n", start);
1374 1.85 kent return EINVAL;
1375 1.1 thorpej }
1376 1.1 thorpej
1377 1.1 thorpej size = (size_t)((caddr_t)end - (caddr_t)start);
1378 1.1 thorpej
1379 1.90 mycroft sc->pcmi.intr = intr;
1380 1.90 mycroft sc->pcmi.arg = arg;
1381 1.73 mycroft sc->pcmi.start = DMAADDR(p);
1382 1.73 mycroft sc->pcmi.p = sc->pcmi.start;
1383 1.73 mycroft sc->pcmi.end = sc->pcmi.start + size;
1384 1.73 mycroft sc->pcmi.blksize = blksize;
1385 1.1 thorpej
1386 1.1 thorpej bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
1387 1.1 thorpej sc->sc_cddma + ICH_PCMI_OFF(0));
1388 1.90 mycroft auich_trigger_pipe(sc, ICH_PCMI, &sc->pcmi);
1389 1.1 thorpej
1390 1.85 kent return 0;
1391 1.1 thorpej }
1392 1.1 thorpej
1393 1.81 kent static int
1394 1.102 jmcneill auich_powerstate(void *v, int state)
1395 1.102 jmcneill {
1396 1.102 jmcneill struct auich_softc *sc;
1397 1.102 jmcneill int rv;
1398 1.102 jmcneill
1399 1.102 jmcneill sc = (struct auich_softc *)v;
1400 1.102 jmcneill rv = 0;
1401 1.102 jmcneill
1402 1.102 jmcneill switch (state) {
1403 1.102 jmcneill case AUDIOPOWER_OFF:
1404 1.102 jmcneill auich_powerhook(PWR_SUSPEND, sc);
1405 1.102 jmcneill break;
1406 1.102 jmcneill case AUDIOPOWER_ON:
1407 1.102 jmcneill auich_powerhook(PWR_RESUME, sc);
1408 1.102 jmcneill break;
1409 1.102 jmcneill default:
1410 1.102 jmcneill aprint_error("%s: unknown power state %d\n",
1411 1.102 jmcneill sc->sc_dev.dv_xname, state);
1412 1.102 jmcneill rv = 1;
1413 1.102 jmcneill break;
1414 1.102 jmcneill }
1415 1.102 jmcneill
1416 1.102 jmcneill return rv;
1417 1.102 jmcneill }
1418 1.102 jmcneill
1419 1.102 jmcneill static int
1420 1.1 thorpej auich_allocmem(struct auich_softc *sc, size_t size, size_t align,
1421 1.1 thorpej struct auich_dma *p)
1422 1.1 thorpej {
1423 1.1 thorpej int error;
1424 1.1 thorpej
1425 1.1 thorpej p->size = size;
1426 1.1 thorpej error = bus_dmamem_alloc(sc->dmat, p->size, align, 0,
1427 1.1 thorpej p->segs, sizeof(p->segs)/sizeof(p->segs[0]),
1428 1.1 thorpej &p->nsegs, BUS_DMA_NOWAIT);
1429 1.1 thorpej if (error)
1430 1.85 kent return error;
1431 1.1 thorpej
1432 1.1 thorpej error = bus_dmamem_map(sc->dmat, p->segs, p->nsegs, p->size,
1433 1.34 kent &p->addr, BUS_DMA_NOWAIT|sc->sc_dmamap_flags);
1434 1.1 thorpej if (error)
1435 1.1 thorpej goto free;
1436 1.1 thorpej
1437 1.1 thorpej error = bus_dmamap_create(sc->dmat, p->size, 1, p->size,
1438 1.1 thorpej 0, BUS_DMA_NOWAIT, &p->map);
1439 1.1 thorpej if (error)
1440 1.1 thorpej goto unmap;
1441 1.1 thorpej
1442 1.1 thorpej error = bus_dmamap_load(sc->dmat, p->map, p->addr, p->size, NULL,
1443 1.1 thorpej BUS_DMA_NOWAIT);
1444 1.1 thorpej if (error)
1445 1.1 thorpej goto destroy;
1446 1.85 kent return 0;
1447 1.1 thorpej
1448 1.1 thorpej destroy:
1449 1.1 thorpej bus_dmamap_destroy(sc->dmat, p->map);
1450 1.1 thorpej unmap:
1451 1.1 thorpej bus_dmamem_unmap(sc->dmat, p->addr, p->size);
1452 1.1 thorpej free:
1453 1.1 thorpej bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
1454 1.85 kent return error;
1455 1.1 thorpej }
1456 1.1 thorpej
1457 1.81 kent static int
1458 1.1 thorpej auich_freemem(struct auich_softc *sc, struct auich_dma *p)
1459 1.1 thorpej {
1460 1.1 thorpej
1461 1.1 thorpej bus_dmamap_unload(sc->dmat, p->map);
1462 1.1 thorpej bus_dmamap_destroy(sc->dmat, p->map);
1463 1.1 thorpej bus_dmamem_unmap(sc->dmat, p->addr, p->size);
1464 1.1 thorpej bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
1465 1.85 kent return 0;
1466 1.1 thorpej }
1467 1.1 thorpej
1468 1.81 kent static int
1469 1.1 thorpej auich_alloc_cdata(struct auich_softc *sc)
1470 1.1 thorpej {
1471 1.1 thorpej bus_dma_segment_t seg;
1472 1.1 thorpej int error, rseg;
1473 1.1 thorpej
1474 1.1 thorpej /*
1475 1.1 thorpej * Allocate the control data structure, and create and load the
1476 1.1 thorpej * DMA map for it.
1477 1.1 thorpej */
1478 1.1 thorpej if ((error = bus_dmamem_alloc(sc->dmat,
1479 1.1 thorpej sizeof(struct auich_cdata),
1480 1.1 thorpej PAGE_SIZE, 0, &seg, 1, &rseg, 0)) != 0) {
1481 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
1482 1.1 thorpej sc->sc_dev.dv_xname, error);
1483 1.1 thorpej goto fail_0;
1484 1.1 thorpej }
1485 1.1 thorpej
1486 1.1 thorpej if ((error = bus_dmamem_map(sc->dmat, &seg, rseg,
1487 1.1 thorpej sizeof(struct auich_cdata),
1488 1.1 thorpej (caddr_t *) &sc->sc_cdata,
1489 1.34 kent sc->sc_dmamap_flags)) != 0) {
1490 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
1491 1.1 thorpej sc->sc_dev.dv_xname, error);
1492 1.1 thorpej goto fail_1;
1493 1.1 thorpej }
1494 1.1 thorpej
1495 1.1 thorpej if ((error = bus_dmamap_create(sc->dmat, sizeof(struct auich_cdata), 1,
1496 1.1 thorpej sizeof(struct auich_cdata), 0, 0,
1497 1.1 thorpej &sc->sc_cddmamap)) != 0) {
1498 1.1 thorpej printf("%s: unable to create control data DMA map, "
1499 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
1500 1.1 thorpej goto fail_2;
1501 1.1 thorpej }
1502 1.1 thorpej
1503 1.1 thorpej if ((error = bus_dmamap_load(sc->dmat, sc->sc_cddmamap,
1504 1.1 thorpej sc->sc_cdata, sizeof(struct auich_cdata),
1505 1.1 thorpej NULL, 0)) != 0) {
1506 1.1 thorpej printf("%s: unable tp load control data DMA map, "
1507 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
1508 1.1 thorpej goto fail_3;
1509 1.1 thorpej }
1510 1.1 thorpej
1511 1.73 mycroft sc->pcmo.dmalist = sc->sc_cdata->ic_dmalist_pcmo;
1512 1.73 mycroft sc->pcmi.dmalist = sc->sc_cdata->ic_dmalist_pcmi;
1513 1.73 mycroft sc->mici.dmalist = sc->sc_cdata->ic_dmalist_mici;
1514 1.73 mycroft
1515 1.85 kent return 0;
1516 1.1 thorpej
1517 1.1 thorpej fail_3:
1518 1.1 thorpej bus_dmamap_destroy(sc->dmat, sc->sc_cddmamap);
1519 1.1 thorpej fail_2:
1520 1.1 thorpej bus_dmamem_unmap(sc->dmat, (caddr_t) sc->sc_cdata,
1521 1.1 thorpej sizeof(struct auich_cdata));
1522 1.1 thorpej fail_1:
1523 1.1 thorpej bus_dmamem_free(sc->dmat, &seg, rseg);
1524 1.1 thorpej fail_0:
1525 1.85 kent return error;
1526 1.9 augustss }
1527 1.9 augustss
1528 1.81 kent static void
1529 1.9 augustss auich_powerhook(int why, void *addr)
1530 1.9 augustss {
1531 1.85 kent struct auich_softc *sc;
1532 1.102 jmcneill const int d0 = PCI_PWR_D0;
1533 1.102 jmcneill const int d3 = PCI_PWR_D3;
1534 1.102 jmcneill int rv;
1535 1.9 augustss
1536 1.85 kent sc = (struct auich_softc *)addr;
1537 1.9 augustss switch (why) {
1538 1.9 augustss case PWR_SUSPEND:
1539 1.9 augustss case PWR_STANDBY:
1540 1.9 augustss /* Power down */
1541 1.9 augustss DPRINTF(1, ("%s: power down\n", sc->sc_dev.dv_xname));
1542 1.9 augustss sc->sc_suspend = why;
1543 1.102 jmcneill
1544 1.102 jmcneill DELAY(1000);
1545 1.86 jmcneill pci_conf_capture(sc->sc_pc, sc->sc_pt, &sc->sc_pciconf);
1546 1.102 jmcneill
1547 1.102 jmcneill if (sc->sc_ih != NULL)
1548 1.102 jmcneill pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
1549 1.102 jmcneill
1550 1.102 jmcneill rv = pci_powerstate(sc->sc_pc, sc->sc_pt, &d3, &sc->sc_powerstate);
1551 1.102 jmcneill if (rv)
1552 1.102 jmcneill aprint_error("%s: unable to set power state (err=%d)\n",
1553 1.102 jmcneill sc->sc_dev.dv_xname, rv);
1554 1.102 jmcneill
1555 1.9 augustss break;
1556 1.9 augustss
1557 1.9 augustss case PWR_RESUME:
1558 1.9 augustss /* Wake up */
1559 1.9 augustss DPRINTF(1, ("%s: power resume\n", sc->sc_dev.dv_xname));
1560 1.9 augustss if (sc->sc_suspend == PWR_RESUME) {
1561 1.9 augustss printf("%s: resume without suspend.\n",
1562 1.9 augustss sc->sc_dev.dv_xname);
1563 1.9 augustss sc->sc_suspend = why;
1564 1.9 augustss return;
1565 1.9 augustss }
1566 1.102 jmcneill
1567 1.102 jmcneill rv = pci_powerstate(sc->sc_pc, sc->sc_pt, &d0, &sc->sc_powerstate);
1568 1.102 jmcneill if (rv)
1569 1.102 jmcneill aprint_error("%s: unable to set power state (err=%d)\n",
1570 1.102 jmcneill sc->sc_dev.dv_xname, rv);
1571 1.102 jmcneill
1572 1.102 jmcneill sc->sc_ih = pci_intr_establish(sc->sc_pc, sc->intrh, IPL_AUDIO,
1573 1.102 jmcneill auich_intr, sc);
1574 1.102 jmcneill if (sc->sc_ih == NULL) {
1575 1.102 jmcneill aprint_error("%s: can't establish interrupt",
1576 1.102 jmcneill sc->sc_dev.dv_xname);
1577 1.102 jmcneill /* XXX jmcneill what should we do here? */
1578 1.102 jmcneill return;
1579 1.102 jmcneill }
1580 1.86 jmcneill pci_conf_restore(sc->sc_pc, sc->sc_pt, &sc->sc_pciconf);
1581 1.9 augustss sc->sc_suspend = why;
1582 1.9 augustss auich_reset_codec(sc);
1583 1.9 augustss DELAY(1000);
1584 1.9 augustss (sc->codec_if->vtbl->restore_ports)(sc->codec_if);
1585 1.9 augustss break;
1586 1.9 augustss
1587 1.9 augustss case PWR_SOFTSUSPEND:
1588 1.9 augustss case PWR_SOFTSTANDBY:
1589 1.9 augustss case PWR_SOFTRESUME:
1590 1.9 augustss break;
1591 1.9 augustss }
1592 1.18 kent }
1593 1.18 kent
1594 1.61 soren /*
1595 1.61 soren * Calibrate card (some boards are overclocked and need scaling)
1596 1.61 soren */
1597 1.81 kent static void
1598 1.42 mycroft auich_calibrate(struct auich_softc *sc)
1599 1.18 kent {
1600 1.18 kent struct timeval t1, t2;
1601 1.53 kent uint8_t ociv, nciv;
1602 1.53 kent uint64_t wait_us;
1603 1.53 kent uint32_t actual_48k_rate, bytes, ac97rate;
1604 1.18 kent void *temp_buffer;
1605 1.18 kent struct auich_dma *p;
1606 1.84 kent u_int rate;
1607 1.18 kent
1608 1.18 kent /*
1609 1.18 kent * Grab audio from input for fixed interval and compare how
1610 1.18 kent * much we actually get with what we expect. Interval needs
1611 1.18 kent * to be sufficiently short that no interrupts are
1612 1.18 kent * generated.
1613 1.18 kent */
1614 1.18 kent
1615 1.54 mycroft /* Force the codec to a known state first. */
1616 1.54 mycroft sc->codec_if->vtbl->set_clock(sc->codec_if, 48000);
1617 1.76 cube rate = sc->sc_ac97_clock = 48000;
1618 1.54 mycroft sc->codec_if->vtbl->set_rate(sc->codec_if, AC97_REG_PCM_LR_ADC_RATE,
1619 1.54 mycroft &rate);
1620 1.54 mycroft
1621 1.18 kent /* Setup a buffer */
1622 1.53 kent bytes = 64000;
1623 1.18 kent temp_buffer = auich_allocm(sc, AUMODE_RECORD, bytes, M_DEVBUF, M_WAITOK);
1624 1.54 mycroft
1625 1.18 kent for (p = sc->sc_dmas; p && KERNADDR(p) != temp_buffer; p = p->next)
1626 1.85 kent continue;
1627 1.18 kent if (p == NULL) {
1628 1.18 kent printf("auich_calibrate: bad address %p\n", temp_buffer);
1629 1.29 kent return;
1630 1.18 kent }
1631 1.73 mycroft sc->pcmi.dmalist[0].base = DMAADDR(p);
1632 1.73 mycroft sc->pcmi.dmalist[0].len = (bytes >> sc->sc_sample_shift);
1633 1.18 kent
1634 1.18 kent /*
1635 1.18 kent * our data format is stereo, 16 bit so each sample is 4 bytes.
1636 1.18 kent * assuming we get 48000 samples per second, we get 192000 bytes/sec.
1637 1.18 kent * we're going to start recording with interrupts disabled and measure
1638 1.18 kent * the time taken for one block to complete. we know the block size,
1639 1.18 kent * we know the time in microseconds, we calculate the sample rate:
1640 1.18 kent *
1641 1.18 kent * actual_rate [bps] = bytes / (time [s] * 4)
1642 1.18 kent * actual_rate [bps] = (bytes * 1000000) / (time [us] * 4)
1643 1.18 kent * actual_rate [Hz] = (bytes * 250000) / time [us]
1644 1.18 kent */
1645 1.18 kent
1646 1.18 kent /* prepare */
1647 1.18 kent ociv = bus_space_read_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CIV);
1648 1.18 kent bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
1649 1.18 kent sc->sc_cddma + ICH_PCMI_OFF(0));
1650 1.18 kent bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_LVI,
1651 1.18 kent (0 - 1) & ICH_LVI_MASK);
1652 1.18 kent
1653 1.18 kent /* start */
1654 1.18 kent microtime(&t1);
1655 1.18 kent bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RPBM);
1656 1.18 kent
1657 1.18 kent /* wait */
1658 1.51 mycroft nciv = ociv;
1659 1.42 mycroft do {
1660 1.18 kent microtime(&t2);
1661 1.18 kent if (t2.tv_sec - t1.tv_sec > 1)
1662 1.18 kent break;
1663 1.18 kent nciv = bus_space_read_1(sc->iot, sc->aud_ioh,
1664 1.18 kent ICH_PCMI + ICH_CIV);
1665 1.42 mycroft } while (nciv == ociv);
1666 1.53 kent microtime(&t2);
1667 1.18 kent
1668 1.18 kent /* stop */
1669 1.18 kent bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, 0);
1670 1.18 kent
1671 1.18 kent /* reset */
1672 1.18 kent DELAY(100);
1673 1.18 kent bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RR);
1674 1.18 kent
1675 1.18 kent /* turn time delta into us */
1676 1.18 kent wait_us = ((t2.tv_sec - t1.tv_sec) * 1000000) + t2.tv_usec - t1.tv_usec;
1677 1.18 kent
1678 1.18 kent auich_freem(sc, temp_buffer, M_DEVBUF);
1679 1.18 kent
1680 1.18 kent if (nciv == ociv) {
1681 1.53 kent printf("%s: ac97 link rate calibration timed out after %"
1682 1.53 kent PRIu64 " us\n", sc->sc_dev.dv_xname, wait_us);
1683 1.29 kent return;
1684 1.18 kent }
1685 1.18 kent
1686 1.53 kent actual_48k_rate = (bytes * UINT64_C(250000)) / wait_us;
1687 1.18 kent
1688 1.53 kent if (actual_48k_rate < 50000)
1689 1.29 kent ac97rate = 48000;
1690 1.29 kent else
1691 1.53 kent ac97rate = ((actual_48k_rate + 500) / 1000) * 1000;
1692 1.18 kent
1693 1.29 kent printf("%s: measured ac97 link rate at %d Hz",
1694 1.29 kent sc->sc_dev.dv_xname, actual_48k_rate);
1695 1.29 kent if (ac97rate != actual_48k_rate)
1696 1.29 kent printf(", will use %d Hz", ac97rate);
1697 1.29 kent printf("\n");
1698 1.18 kent
1699 1.64 kent sc->sc_ac97_clock = ac97rate;
1700 1.1 thorpej }
1701 1.95 jmcneill
1702 1.95 jmcneill static void
1703 1.95 jmcneill auich_clear_cas(struct auich_softc *sc)
1704 1.95 jmcneill {
1705 1.95 jmcneill /* Clear the codec access semaphore */
1706 1.95 jmcneill (void)bus_space_read_2(sc->iot, sc->mix_ioh,
1707 1.95 jmcneill AC97_REG_RESET * (sc->sc_codecnum * ICH_CODEC_OFFSET));
1708 1.95 jmcneill
1709 1.95 jmcneill return;
1710 1.95 jmcneill }
1711