auich.c revision 1.127.10.2 1 1.127.10.2 snj /* $NetBSD: auich.c,v 1.127.10.2 2010/01/15 04:21:59 snj Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.90 mycroft * Copyright (c) 2000, 2004, 2005 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.72 mycroft * by Jason R. Thorpe and by Charles M. Hannum.
9 1.1 thorpej *
10 1.1 thorpej * Redistribution and use in source and binary forms, with or without
11 1.1 thorpej * modification, are permitted provided that the following conditions
12 1.1 thorpej * are met:
13 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
14 1.1 thorpej * notice, this list of conditions and the following disclaimer.
15 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
17 1.1 thorpej * documentation and/or other materials provided with the distribution.
18 1.1 thorpej *
19 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
30 1.1 thorpej */
31 1.1 thorpej
32 1.1 thorpej /*
33 1.1 thorpej * Copyright (c) 2000 Michael Shalayeff
34 1.1 thorpej * All rights reserved.
35 1.1 thorpej *
36 1.1 thorpej * Redistribution and use in source and binary forms, with or without
37 1.1 thorpej * modification, are permitted provided that the following conditions
38 1.1 thorpej * are met:
39 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
40 1.1 thorpej * notice, this list of conditions and the following disclaimer.
41 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
43 1.1 thorpej * documentation and/or other materials provided with the distribution.
44 1.1 thorpej * 3. The name of the author may not be used to endorse or promote products
45 1.1 thorpej * derived from this software without specific prior written permission.
46 1.1 thorpej *
47 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
48 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
49 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
50 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
51 1.1 thorpej * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
52 1.1 thorpej * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
53 1.1 thorpej * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
54 1.1 thorpej * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
55 1.1 thorpej * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
56 1.1 thorpej * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
57 1.1 thorpej * THE POSSIBILITY OF SUCH DAMAGE.
58 1.1 thorpej *
59 1.1 thorpej * from OpenBSD: ich.c,v 1.3 2000/08/11 06:17:18 mickey Exp
60 1.1 thorpej */
61 1.1 thorpej
62 1.18 kent /*
63 1.18 kent * Copyright (c) 2000 Katsurajima Naoto <raven (at) katsurajima.seya.yokohama.jp>
64 1.18 kent * Copyright (c) 2001 Cameron Grant <cg (at) freebsd.org>
65 1.18 kent * All rights reserved.
66 1.18 kent *
67 1.18 kent * Redistribution and use in source and binary forms, with or without
68 1.18 kent * modification, are permitted provided that the following conditions
69 1.18 kent * are met:
70 1.18 kent * 1. Redistributions of source code must retain the above copyright
71 1.18 kent * notice, this list of conditions and the following disclaimer.
72 1.18 kent * 2. Redistributions in binary form must reproduce the above copyright
73 1.18 kent * notice, this list of conditions and the following disclaimer in the
74 1.18 kent * documentation and/or other materials provided with the distribution.
75 1.18 kent *
76 1.18 kent * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
77 1.18 kent * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
78 1.18 kent * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
79 1.18 kent * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
80 1.18 kent * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
81 1.18 kent * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
82 1.18 kent * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
83 1.18 kent * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHERIN CONTRACT, STRICT
84 1.18 kent * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
85 1.18 kent * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THEPOSSIBILITY OF
86 1.18 kent * SUCH DAMAGE.
87 1.18 kent *
88 1.89 perry * auich_calibrate() was from FreeBSD: ich.c,v 1.22 2002/06/27 22:36:01 scottl Exp
89 1.18 kent */
90 1.18 kent
91 1.18 kent
92 1.61 soren /* #define AUICH_DEBUG */
93 1.1 thorpej /*
94 1.1 thorpej * AC'97 audio found on Intel 810/820/440MX chipsets.
95 1.1 thorpej * http://developer.intel.com/design/chipsets/datashts/290655.htm
96 1.1 thorpej * http://developer.intel.com/design/chipsets/manuals/298028.htm
97 1.18 kent * ICH3:http://www.intel.com/design/chipsets/datashts/290716.htm
98 1.18 kent * ICH4:http://www.intel.com/design/chipsets/datashts/290744.htm
99 1.41 kent * ICH5:http://www.intel.com/design/chipsets/datashts/252516.htm
100 1.52 kent * AMD8111:
101 1.52 kent * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/24674.pdf
102 1.52 kent * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25720.pdf
103 1.1 thorpej *
104 1.1 thorpej * TODO:
105 1.29 kent * - Add support for the dedicated microphone input.
106 1.33 kent *
107 1.33 kent * NOTE:
108 1.33 kent * - The 440MX B-stepping at running 100MHz has a hardware erratum.
109 1.33 kent * It causes PCI master abort and hangups until cold reboot.
110 1.33 kent * http://www.intel.com/design/chipsets/specupdt/245051.htm
111 1.1 thorpej */
112 1.5 lukem
113 1.5 lukem #include <sys/cdefs.h>
114 1.127.10.2 snj __KERNEL_RCSID(0, "$NetBSD: auich.c,v 1.127.10.2 2010/01/15 04:21:59 snj Exp $");
115 1.1 thorpej
116 1.1 thorpej #include <sys/param.h>
117 1.1 thorpej #include <sys/systm.h>
118 1.1 thorpej #include <sys/kernel.h>
119 1.1 thorpej #include <sys/malloc.h>
120 1.1 thorpej #include <sys/device.h>
121 1.1 thorpej #include <sys/fcntl.h>
122 1.1 thorpej #include <sys/proc.h>
123 1.64 kent #include <sys/sysctl.h>
124 1.1 thorpej
125 1.1 thorpej #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
126 1.1 thorpej
127 1.1 thorpej #include <dev/pci/pcidevs.h>
128 1.1 thorpej #include <dev/pci/pcivar.h>
129 1.1 thorpej #include <dev/pci/auichreg.h>
130 1.1 thorpej
131 1.1 thorpej #include <sys/audioio.h>
132 1.1 thorpej #include <dev/audio_if.h>
133 1.1 thorpej #include <dev/mulaw.h>
134 1.1 thorpej #include <dev/auconv.h>
135 1.1 thorpej
136 1.119 ad #include <sys/bus.h>
137 1.1 thorpej
138 1.2 thorpej #include <dev/ic/ac97reg.h>
139 1.1 thorpej #include <dev/ic/ac97var.h>
140 1.1 thorpej
141 1.1 thorpej struct auich_dma {
142 1.1 thorpej bus_dmamap_t map;
143 1.117 christos void *addr;
144 1.1 thorpej bus_dma_segment_t segs[1];
145 1.1 thorpej int nsegs;
146 1.1 thorpej size_t size;
147 1.1 thorpej struct auich_dma *next;
148 1.1 thorpej };
149 1.1 thorpej
150 1.1 thorpej #define DMAADDR(p) ((p)->map->dm_segs[0].ds_addr)
151 1.1 thorpej #define KERNADDR(p) ((void *)((p)->addr))
152 1.1 thorpej
153 1.1 thorpej struct auich_cdata {
154 1.1 thorpej struct auich_dmalist ic_dmalist_pcmo[ICH_DMALIST_MAX];
155 1.1 thorpej struct auich_dmalist ic_dmalist_pcmi[ICH_DMALIST_MAX];
156 1.1 thorpej struct auich_dmalist ic_dmalist_mici[ICH_DMALIST_MAX];
157 1.1 thorpej };
158 1.1 thorpej
159 1.1 thorpej #define ICH_CDOFF(x) offsetof(struct auich_cdata, x)
160 1.1 thorpej #define ICH_PCMO_OFF(x) ICH_CDOFF(ic_dmalist_pcmo[(x)])
161 1.1 thorpej #define ICH_PCMI_OFF(x) ICH_CDOFF(ic_dmalist_pcmi[(x)])
162 1.1 thorpej #define ICH_MICI_OFF(x) ICH_CDOFF(ic_dmalist_mici[(x)])
163 1.1 thorpej
164 1.1 thorpej struct auich_softc {
165 1.127 xtraeme device_t sc_dev;
166 1.1 thorpej void *sc_ih;
167 1.1 thorpej
168 1.127 xtraeme device_t sc_audiodev;
169 1.1 thorpej audio_device_t sc_audev;
170 1.1 thorpej
171 1.82 kent pci_chipset_tag_t sc_pc;
172 1.82 kent pcitag_t sc_pt;
173 1.1 thorpej bus_space_tag_t iot;
174 1.1 thorpej bus_space_handle_t mix_ioh;
175 1.82 kent bus_size_t mix_size;
176 1.1 thorpej bus_space_handle_t aud_ioh;
177 1.82 kent bus_size_t aud_size;
178 1.1 thorpej bus_dma_tag_t dmat;
179 1.102 jmcneill pci_intr_handle_t intrh;
180 1.1 thorpej
181 1.1 thorpej struct ac97_codec_if *codec_if;
182 1.1 thorpej struct ac97_host_if host_if;
183 1.94 jmcneill int sc_codecnum;
184 1.94 jmcneill int sc_codectype;
185 1.105 christos enum ac97_host_flags sc_codecflags;
186 1.116 thorpej bool sc_spdif;
187 1.1 thorpej
188 1.1 thorpej /* DMA scatter-gather lists. */
189 1.1 thorpej bus_dmamap_t sc_cddmamap;
190 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
191 1.1 thorpej
192 1.1 thorpej struct auich_cdata *sc_cdata;
193 1.1 thorpej
194 1.73 mycroft struct auich_ring {
195 1.73 mycroft int qptr;
196 1.73 mycroft struct auich_dmalist *dmalist;
197 1.73 mycroft
198 1.85 kent uint32_t start, p, end;
199 1.73 mycroft int blksize;
200 1.73 mycroft
201 1.73 mycroft void (*intr)(void *);
202 1.73 mycroft void *arg;
203 1.73 mycroft } pcmo, pcmi, mici;
204 1.1 thorpej
205 1.1 thorpej struct auich_dma *sc_dmas;
206 1.1 thorpej
207 1.18 kent /* SiS 7012 hack */
208 1.70 mycroft int sc_sample_shift;
209 1.18 kent int sc_sts_reg;
210 1.34 kent /* 440MX workaround */
211 1.34 kent int sc_dmamap_flags;
212 1.127.10.2 snj /* Native mode? */
213 1.127.10.2 snj int sc_native_mode;
214 1.9 augustss
215 1.64 kent /* sysctl */
216 1.64 kent struct sysctllog *sc_log;
217 1.64 kent uint32_t sc_ac97_clock;
218 1.64 kent int sc_ac97_clock_mib;
219 1.80 kent
220 1.91 jmcneill int sc_modem_offset;
221 1.91 jmcneill
222 1.91 jmcneill #define AUICH_AUDIO_NFORMATS 3
223 1.91 jmcneill #define AUICH_MODEM_NFORMATS 1
224 1.91 jmcneill struct audio_format sc_audio_formats[AUICH_AUDIO_NFORMATS];
225 1.91 jmcneill struct audio_format sc_modem_formats[AUICH_MODEM_NFORMATS];
226 1.80 kent struct audio_encoding_set *sc_encodings;
227 1.109 kent struct audio_encoding_set *sc_spdif_encodings;
228 1.1 thorpej };
229 1.1 thorpej
230 1.1 thorpej /* Debug */
231 1.61 soren #ifdef AUICH_DEBUG
232 1.1 thorpej #define DPRINTF(l,x) do { if (auich_debug & (l)) printf x; } while(0)
233 1.1 thorpej int auich_debug = 0xfffe;
234 1.1 thorpej #define ICH_DEBUG_CODECIO 0x0001
235 1.1 thorpej #define ICH_DEBUG_DMA 0x0002
236 1.61 soren #define ICH_DEBUG_INTR 0x0004
237 1.1 thorpej #else
238 1.1 thorpej #define DPRINTF(x,y) /* nothing */
239 1.1 thorpej #endif
240 1.1 thorpej
241 1.127 xtraeme static int auich_match(device_t, cfdata_t, void *);
242 1.127 xtraeme static void auich_attach(device_t, device_t, void *);
243 1.127 xtraeme static int auich_detach(device_t, int);
244 1.127 xtraeme static int auich_activate(device_t, enum devact);
245 1.81 kent static int auich_intr(void *);
246 1.1 thorpej
247 1.127 xtraeme CFATTACH_DECL_NEW(auich, sizeof(struct auich_softc),
248 1.82 kent auich_match, auich_attach, auich_detach, auich_activate);
249 1.1 thorpej
250 1.109 kent static int auich_open(void *, int);
251 1.109 kent static void auich_close(void *);
252 1.81 kent static int auich_query_encoding(void *, struct audio_encoding *);
253 1.84 kent static int auich_set_params(void *, int, int, audio_params_t *,
254 1.84 kent audio_params_t *, stream_filter_list_t *,
255 1.84 kent stream_filter_list_t *);
256 1.84 kent static int auich_round_blocksize(void *, int, int, const audio_params_t *);
257 1.90 mycroft static void auich_halt_pipe(struct auich_softc *, int);
258 1.81 kent static int auich_halt_output(void *);
259 1.81 kent static int auich_halt_input(void *);
260 1.81 kent static int auich_getdev(void *, struct audio_device *);
261 1.81 kent static int auich_set_port(void *, mixer_ctrl_t *);
262 1.81 kent static int auich_get_port(void *, mixer_ctrl_t *);
263 1.81 kent static int auich_query_devinfo(void *, mixer_devinfo_t *);
264 1.81 kent static void *auich_allocm(void *, int, size_t, struct malloc_type *, int);
265 1.81 kent static void auich_freem(void *, void *, struct malloc_type *);
266 1.81 kent static size_t auich_round_buffersize(void *, int, size_t);
267 1.81 kent static paddr_t auich_mappage(void *, void *, off_t, int);
268 1.81 kent static int auich_get_props(void *);
269 1.90 mycroft static void auich_trigger_pipe(struct auich_softc *, int, struct auich_ring *);
270 1.90 mycroft static void auich_intr_pipe(struct auich_softc *, int, struct auich_ring *);
271 1.81 kent static int auich_trigger_output(void *, void *, void *, int,
272 1.84 kent void (*)(void *), void *, const audio_params_t *);
273 1.81 kent static int auich_trigger_input(void *, void *, void *, int,
274 1.84 kent void (*)(void *), void *, const audio_params_t *);
275 1.102 jmcneill static int auich_powerstate(void *, int);
276 1.81 kent
277 1.81 kent static int auich_alloc_cdata(struct auich_softc *);
278 1.81 kent
279 1.81 kent static int auich_allocmem(struct auich_softc *, size_t, size_t,
280 1.81 kent struct auich_dma *);
281 1.81 kent static int auich_freemem(struct auich_softc *, struct auich_dma *);
282 1.1 thorpej
283 1.124 dyoung static bool auich_resume(device_t PMF_FN_PROTO);
284 1.81 kent static int auich_set_rate(struct auich_softc *, int, u_long);
285 1.64 kent static int auich_sysctl_verify(SYSCTLFN_ARGS);
286 1.127 xtraeme static void auich_finish_attach(device_t);
287 1.81 kent static void auich_calibrate(struct auich_softc *);
288 1.95 jmcneill static void auich_clear_cas(struct auich_softc *);
289 1.17 augustss
290 1.81 kent static int auich_attach_codec(void *, struct ac97_codec_if *);
291 1.85 kent static int auich_read_codec(void *, uint8_t, uint16_t *);
292 1.85 kent static int auich_write_codec(void *, uint8_t, uint16_t);
293 1.81 kent static int auich_reset_codec(void *);
294 1.105 christos static enum ac97_host_flags auich_flags_codec(void *);
295 1.116 thorpej static void auich_spdif_event(void *, bool);
296 1.9 augustss
297 1.97 thorpej static const struct audio_hw_if auich_hw_if = {
298 1.109 kent auich_open,
299 1.109 kent auich_close,
300 1.1 thorpej NULL, /* drain */
301 1.1 thorpej auich_query_encoding,
302 1.1 thorpej auich_set_params,
303 1.1 thorpej auich_round_blocksize,
304 1.1 thorpej NULL, /* commit_setting */
305 1.1 thorpej NULL, /* init_output */
306 1.1 thorpej NULL, /* init_input */
307 1.1 thorpej NULL, /* start_output */
308 1.1 thorpej NULL, /* start_input */
309 1.1 thorpej auich_halt_output,
310 1.1 thorpej auich_halt_input,
311 1.1 thorpej NULL, /* speaker_ctl */
312 1.1 thorpej auich_getdev,
313 1.1 thorpej NULL, /* getfd */
314 1.1 thorpej auich_set_port,
315 1.1 thorpej auich_get_port,
316 1.1 thorpej auich_query_devinfo,
317 1.1 thorpej auich_allocm,
318 1.1 thorpej auich_freem,
319 1.1 thorpej auich_round_buffersize,
320 1.1 thorpej auich_mappage,
321 1.1 thorpej auich_get_props,
322 1.1 thorpej auich_trigger_output,
323 1.1 thorpej auich_trigger_input,
324 1.4 augustss NULL, /* dev_ioctl */
325 1.102 jmcneill auich_powerstate,
326 1.1 thorpej };
327 1.1 thorpej
328 1.91 jmcneill #define AUICH_FORMATS_1CH 0
329 1.80 kent #define AUICH_FORMATS_4CH 1
330 1.80 kent #define AUICH_FORMATS_6CH 2
331 1.91 jmcneill static const struct audio_format auich_audio_formats[AUICH_AUDIO_NFORMATS] = {
332 1.80 kent {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
333 1.80 kent 2, AUFMT_STEREO, 0, {8000, 48000}},
334 1.80 kent {NULL, AUMODE_PLAY, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
335 1.80 kent 4, AUFMT_SURROUND4, 0, {8000, 48000}},
336 1.80 kent {NULL, AUMODE_PLAY, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
337 1.80 kent 6, AUFMT_DOLBY_5_1, 0, {8000, 48000}},
338 1.80 kent };
339 1.80 kent
340 1.109 kent #define AUICH_SPDIF_NFORMATS 1
341 1.109 kent static const struct audio_format auich_spdif_formats[AUICH_SPDIF_NFORMATS] = {
342 1.109 kent {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
343 1.109 kent 2, AUFMT_STEREO, 1, {48000}},
344 1.109 kent };
345 1.109 kent
346 1.91 jmcneill static const struct audio_format auich_modem_formats[AUICH_MODEM_NFORMATS] = {
347 1.91 jmcneill {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
348 1.91 jmcneill 1, AUFMT_MONAURAL, 0, {8000, 16000}},
349 1.91 jmcneill };
350 1.91 jmcneill
351 1.79 kent #define PCI_ID_CODE0(v, p) PCI_ID_CODE(PCI_VENDOR_##v, PCI_PRODUCT_##v##_##p)
352 1.79 kent #define PCIID_ICH PCI_ID_CODE0(INTEL, 82801AA_ACA)
353 1.79 kent #define PCIID_ICH0 PCI_ID_CODE0(INTEL, 82801AB_ACA)
354 1.79 kent #define PCIID_ICH2 PCI_ID_CODE0(INTEL, 82801BA_ACA)
355 1.79 kent #define PCIID_440MX PCI_ID_CODE0(INTEL, 82440MX_ACA)
356 1.79 kent #define PCIID_ICH3 PCI_ID_CODE0(INTEL, 82801CA_AC)
357 1.79 kent #define PCIID_ICH4 PCI_ID_CODE0(INTEL, 82801DB_AC)
358 1.79 kent #define PCIID_ICH5 PCI_ID_CODE0(INTEL, 82801EB_AC)
359 1.79 kent #define PCIID_ICH6 PCI_ID_CODE0(INTEL, 82801FB_AC)
360 1.100 xtraeme #define PCIID_ICH7 PCI_ID_CODE0(INTEL, 82801G_ACA)
361 1.101 xtraeme #define PCIID_I6300ESB PCI_ID_CODE0(INTEL, 6300ESB_ACA)
362 1.79 kent #define PCIID_SIS7012 PCI_ID_CODE0(SIS, 7012_AC)
363 1.79 kent #define PCIID_NFORCE PCI_ID_CODE0(NVIDIA, NFORCE_MCP_AC)
364 1.79 kent #define PCIID_NFORCE2 PCI_ID_CODE0(NVIDIA, NFORCE2_MCPT_AC)
365 1.88 jdolecek #define PCIID_NFORCE2_400 PCI_ID_CODE0(NVIDIA, NFORCE2_400_MCPT_AC)
366 1.79 kent #define PCIID_NFORCE3 PCI_ID_CODE0(NVIDIA, NFORCE3_MCPT_AC)
367 1.79 kent #define PCIID_NFORCE3_250 PCI_ID_CODE0(NVIDIA, NFORCE3_250_MCPT_AC)
368 1.87 kent #define PCIID_NFORCE4 PCI_ID_CODE0(NVIDIA, NFORCE4_AC)
369 1.111 bsh #define PCIID_NFORCE430 PCI_ID_CODE0(NVIDIA, NFORCE430_AC)
370 1.79 kent #define PCIID_AMD768 PCI_ID_CODE0(AMD, PBC768_AC)
371 1.79 kent #define PCIID_AMD8111 PCI_ID_CODE0(AMD, PBC8111_AC)
372 1.79 kent
373 1.93 jmcneill #define PCIID_ICH3MODEM PCI_ID_CODE0(INTEL, 82801CA_MOD)
374 1.91 jmcneill #define PCIID_ICH4MODEM PCI_ID_CODE0(INTEL, 82801DB_MOD)
375 1.118 xtraeme #define PCIID_ICH6MODEM PCI_ID_CODE0(INTEL, 82801FB_ACM)
376 1.91 jmcneill
377 1.91 jmcneill struct auich_devtype {
378 1.79 kent pcireg_t id;
379 1.79 kent const char *name;
380 1.79 kent const char *shortname; /* must be less than 11 characters */
381 1.91 jmcneill };
382 1.91 jmcneill
383 1.91 jmcneill static const struct auich_devtype auich_audio_devices[] = {
384 1.79 kent { PCIID_ICH, "i82801AA (ICH) AC-97 Audio", "ICH" },
385 1.80 kent { PCIID_ICH0, "i82801AB (ICH0) AC-97 Audio", "ICH0" },
386 1.80 kent { PCIID_ICH2, "i82801BA (ICH2) AC-97 Audio", "ICH2" },
387 1.80 kent { PCIID_440MX, "i82440MX AC-97 Audio", "440MX" },
388 1.80 kent { PCIID_ICH3, "i82801CA (ICH3) AC-97 Audio", "ICH3" },
389 1.80 kent { PCIID_ICH4, "i82801DB/DBM (ICH4/ICH4M) AC-97 Audio", "ICH4" },
390 1.80 kent { PCIID_ICH5, "i82801EB (ICH5) AC-97 Audio", "ICH5" },
391 1.80 kent { PCIID_ICH6, "i82801FB (ICH6) AC-97 Audio", "ICH6" },
392 1.100 xtraeme { PCIID_ICH7, "i82801GB/GR (ICH7) AC-97 Audio", "ICH7" },
393 1.101 xtraeme { PCIID_I6300ESB, "Intel 6300ESB AC-97 Audio", "I6300ESB" },
394 1.80 kent { PCIID_SIS7012, "SiS 7012 AC-97 Audio", "SiS7012" },
395 1.79 kent { PCIID_NFORCE, "nForce MCP AC-97 Audio", "nForce" },
396 1.79 kent { PCIID_NFORCE2, "nForce2 MCP-T AC-97 Audio", "nForce2" },
397 1.88 jdolecek { PCIID_NFORCE2_400, "nForce2 400 MCP-T AC-97 Audio", "nForce2" },
398 1.79 kent { PCIID_NFORCE3, "nForce3 MCP-T AC-97 Audio", "nForce3" },
399 1.80 kent { PCIID_NFORCE3_250, "nForce3 250 MCP-T AC-97 Audio", "nForce3" },
400 1.87 kent { PCIID_NFORCE4, "nForce4 AC-97 Audio", "nForce4" },
401 1.111 bsh { PCIID_NFORCE430, "nForce430 (MCP51) AC-97 Audio", "nForce430" },
402 1.79 kent { PCIID_AMD768, "AMD768 AC-97 Audio", "AMD768" },
403 1.79 kent { PCIID_AMD8111,"AMD8111 AC-97 Audio", "AMD8111" },
404 1.79 kent { 0, NULL, NULL },
405 1.1 thorpej };
406 1.1 thorpej
407 1.91 jmcneill static const struct auich_devtype auich_modem_devices[] = {
408 1.91 jmcneill #ifdef AUICH_ATTACH_MODEM
409 1.94 jmcneill { PCIID_ICH3MODEM, "i82801CA (ICH3) AC-97 Modem", "ICH3MODEM" },
410 1.91 jmcneill { PCIID_ICH4MODEM, "i82801DB (ICH4) AC-97 Modem", "ICH4MODEM" },
411 1.118 xtraeme { PCIID_ICH6MODEM, "i82801FB (ICH6) AC-97 Modem", "ICH6MODEM" },
412 1.91 jmcneill #endif
413 1.91 jmcneill { 0, NULL, NULL },
414 1.91 jmcneill };
415 1.91 jmcneill
416 1.1 thorpej static const struct auich_devtype *
417 1.91 jmcneill auich_lookup(struct pci_attach_args *pa, const struct auich_devtype *auich_devices)
418 1.1 thorpej {
419 1.1 thorpej const struct auich_devtype *d;
420 1.1 thorpej
421 1.1 thorpej for (d = auich_devices; d->name != NULL; d++) {
422 1.79 kent if (pa->pa_id == d->id)
423 1.85 kent return d;
424 1.1 thorpej }
425 1.1 thorpej
426 1.85 kent return NULL;
427 1.1 thorpej }
428 1.1 thorpej
429 1.81 kent static int
430 1.127 xtraeme auich_match(device_t parent, cfdata_t match, void *aux)
431 1.1 thorpej {
432 1.85 kent struct pci_attach_args *pa;
433 1.1 thorpej
434 1.85 kent pa = aux;
435 1.91 jmcneill if (auich_lookup(pa, auich_audio_devices) != NULL)
436 1.91 jmcneill return 1;
437 1.91 jmcneill if (auich_lookup(pa, auich_modem_devices) != NULL)
438 1.85 kent return 1;
439 1.1 thorpej
440 1.85 kent return 0;
441 1.1 thorpej }
442 1.1 thorpej
443 1.81 kent static void
444 1.127 xtraeme auich_attach(device_t parent, device_t self, void *aux)
445 1.1 thorpej {
446 1.127 xtraeme struct auich_softc *sc = device_private(self);
447 1.85 kent struct pci_attach_args *pa;
448 1.105 christos pcireg_t v, subdev;
449 1.1 thorpej const char *intrstr;
450 1.1 thorpej const struct auich_devtype *d;
451 1.96 atatat const struct sysctlnode *node, *node_ac97clock;
452 1.80 kent int err, node_mib, i;
453 1.1 thorpej
454 1.127 xtraeme sc->sc_dev = self;
455 1.85 kent pa = aux;
456 1.35 thorpej
457 1.94 jmcneill if ((d = auich_lookup(pa, auich_modem_devices)) != NULL) {
458 1.91 jmcneill sc->sc_modem_offset = 0x10;
459 1.94 jmcneill sc->sc_codectype = AC97_CODEC_TYPE_MODEM;
460 1.94 jmcneill } else if ((d = auich_lookup(pa, auich_audio_devices)) != NULL) {
461 1.91 jmcneill sc->sc_modem_offset = 0;
462 1.94 jmcneill sc->sc_codectype = AC97_CODEC_TYPE_AUDIO;
463 1.94 jmcneill } else
464 1.1 thorpej panic("auich_attach: impossible");
465 1.1 thorpej
466 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
467 1.91 jmcneill aprint_naive(": Audio controller\n");
468 1.91 jmcneill else
469 1.91 jmcneill aprint_naive(": Modem controller\n");
470 1.91 jmcneill
471 1.33 kent sc->sc_pc = pa->pa_pc;
472 1.33 kent sc->sc_pt = pa->pa_tag;
473 1.35 thorpej
474 1.35 thorpej aprint_normal(": %s\n", d->name);
475 1.1 thorpej
476 1.91 jmcneill if (d->id == PCIID_ICH4 || d->id == PCIID_ICH5 || d->id == PCIID_ICH6
477 1.101 xtraeme || d->id == PCIID_ICH7 || d->id == PCIID_I6300ESB
478 1.101 xtraeme || d->id == PCIID_ICH4MODEM) {
479 1.127.10.2 snj sc->sc_native_mode = 1;
480 1.55 kent /*
481 1.101 xtraeme * Use native mode for Intel 6300ESB and ICH4/ICH5/ICH6/ICH7
482 1.55 kent */
483 1.55 kent if (pci_mapreg_map(pa, ICH_MMBAR, PCI_MAPREG_TYPE_MEM, 0,
484 1.127.10.2 snj &sc->iot, &sc->mix_ioh, NULL, &sc->mix_size)) {
485 1.127.10.2 snj v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
486 1.127.10.2 snj pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
487 1.127.10.2 snj v | ICH_CFG_IOSE);
488 1.127.10.2 snj if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO,
489 1.127.10.2 snj 0, &sc->iot, &sc->mix_ioh, NULL,
490 1.127.10.2 snj &sc->mix_size)) {
491 1.127.10.2 snj aprint_error_dev(self, "can't map codec i/o space\n");
492 1.127.10.2 snj return;
493 1.127.10.2 snj }
494 1.55 kent }
495 1.55 kent if (pci_mapreg_map(pa, ICH_MBBAR, PCI_MAPREG_TYPE_MEM, 0,
496 1.127.10.2 snj &sc->iot, &sc->aud_ioh, NULL, &sc->aud_size)) {
497 1.127.10.2 snj v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
498 1.127.10.2 snj pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
499 1.127.10.2 snj v | ICH_CFG_IOSE);
500 1.127.10.2 snj if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO,
501 1.127.10.2 snj 0, &sc->iot, &sc->aud_ioh, NULL,
502 1.127.10.2 snj &sc->aud_size)) {
503 1.127.10.2 snj aprint_error_dev(self, "can't map device i/o space\n");
504 1.127.10.2 snj return;
505 1.127.10.2 snj }
506 1.127.10.2 snj }
507 1.127.10.2 snj } else {
508 1.127.10.2 snj if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO, 0,
509 1.127.10.2 snj &sc->iot, &sc->mix_ioh, NULL, &sc->mix_size)) {
510 1.127.10.2 snj aprint_error_dev(self, "can't map codec i/o space\n");
511 1.127.10.2 snj return;
512 1.127.10.2 snj }
513 1.127.10.2 snj if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO, 0,
514 1.127.10.2 snj &sc->iot, &sc->aud_ioh, NULL, &sc->aud_size)) {
515 1.127.10.2 snj aprint_error_dev(self, "can't map device i/o space\n");
516 1.127.10.2 snj return;
517 1.55 kent }
518 1.127.10.1 snj }
519 1.1 thorpej sc->dmat = pa->pa_dmat;
520 1.1 thorpej
521 1.1 thorpej /* enable bus mastering */
522 1.52 kent v = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
523 1.1 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
524 1.66 mycroft v | PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_BACKTOBACK_ENABLE);
525 1.1 thorpej
526 1.1 thorpej /* Map and establish the interrupt. */
527 1.102 jmcneill if (pci_intr_map(pa, &sc->intrh)) {
528 1.127 xtraeme aprint_error_dev(self, "can't map interrupt\n");
529 1.1 thorpej return;
530 1.1 thorpej }
531 1.102 jmcneill intrstr = pci_intr_string(pa->pa_pc, sc->intrh);
532 1.102 jmcneill sc->sc_ih = pci_intr_establish(pa->pa_pc, sc->intrh, IPL_AUDIO,
533 1.1 thorpej auich_intr, sc);
534 1.1 thorpej if (sc->sc_ih == NULL) {
535 1.127 xtraeme aprint_error_dev(self, "can't establish interrupt");
536 1.1 thorpej if (intrstr != NULL)
537 1.35 thorpej aprint_normal(" at %s", intrstr);
538 1.35 thorpej aprint_normal("\n");
539 1.1 thorpej return;
540 1.1 thorpej }
541 1.127 xtraeme aprint_normal_dev(self, "interrupting at %s\n", intrstr);
542 1.1 thorpej
543 1.48 kent snprintf(sc->sc_audev.name, MAX_AUDIO_DEV_LEN, "%s AC97", d->shortname);
544 1.48 kent snprintf(sc->sc_audev.version, MAX_AUDIO_DEV_LEN,
545 1.48 kent "0x%02x", PCI_REVISION(pa->pa_class));
546 1.127 xtraeme strlcpy(sc->sc_audev.config, device_xname(self), MAX_AUDIO_DEV_LEN);
547 1.1 thorpej
548 1.18 kent /* SiS 7012 needs special handling */
549 1.79 kent if (d->id == PCIID_SIS7012) {
550 1.18 kent sc->sc_sts_reg = ICH_PICB;
551 1.70 mycroft sc->sc_sample_shift = 0;
552 1.83 cube /* Un-mute output. From Linux. */
553 1.83 cube bus_space_write_4(sc->iot, sc->aud_ioh, ICH_SIS_NV_CTL,
554 1.83 cube bus_space_read_4(sc->iot, sc->aud_ioh, ICH_SIS_NV_CTL) |
555 1.83 cube ICH_SIS_CTL_UNMUTE);
556 1.18 kent } else {
557 1.18 kent sc->sc_sts_reg = ICH_STS;
558 1.70 mycroft sc->sc_sample_shift = 1;
559 1.18 kent }
560 1.38 kent
561 1.34 kent /* Workaround for a 440MX B-stepping erratum */
562 1.34 kent sc->sc_dmamap_flags = BUS_DMA_COHERENT;
563 1.79 kent if (d->id == PCIID_440MX) {
564 1.34 kent sc->sc_dmamap_flags |= BUS_DMA_NOCACHE;
565 1.127 xtraeme aprint_normal_dev(self, "DMA bug workaround enabled\n");
566 1.34 kent }
567 1.18 kent
568 1.1 thorpej /* Set up DMA lists. */
569 1.73 mycroft sc->pcmo.qptr = sc->pcmi.qptr = sc->mici.qptr = 0;
570 1.1 thorpej auich_alloc_cdata(sc);
571 1.1 thorpej
572 1.1 thorpej DPRINTF(ICH_DEBUG_DMA, ("auich_attach: lists %p %p %p\n",
573 1.73 mycroft sc->pcmo.dmalist, sc->pcmi.dmalist, sc->mici.dmalist));
574 1.1 thorpej
575 1.94 jmcneill /* Modem codecs are always the secondary codec on ICH */
576 1.94 jmcneill sc->sc_codecnum = sc->sc_codectype == AC97_CODEC_TYPE_MODEM ? 1 : 0;
577 1.91 jmcneill
578 1.1 thorpej sc->host_if.arg = sc;
579 1.1 thorpej sc->host_if.attach = auich_attach_codec;
580 1.1 thorpej sc->host_if.read = auich_read_codec;
581 1.1 thorpej sc->host_if.write = auich_write_codec;
582 1.1 thorpej sc->host_if.reset = auich_reset_codec;
583 1.105 christos sc->host_if.flags = auich_flags_codec;
584 1.109 kent sc->host_if.spdif_event = auich_spdif_event;
585 1.105 christos
586 1.105 christos subdev = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
587 1.105 christos switch (subdev) {
588 1.105 christos case 0x202f161f: /* Gateway 7326GZ */
589 1.105 christos case 0x203a161f: /* Gateway 4028GZ */
590 1.105 christos case 0x204c161f: /* Kvazar-Micro Senator 3592XT */
591 1.105 christos case 0x8144104d: /* Sony VAIO PCG-TR* */
592 1.106 jmcneill case 0x8197104d: /* Sony S1XP */
593 1.105 christos case 0x81c0104d: /* Sony VAIO type T */
594 1.106 jmcneill case 0x81c5104d: /* Sony VAIO VGN-B1XP */
595 1.105 christos sc->sc_codecflags = AC97_HOST_INVERTED_EAMP;
596 1.105 christos break;
597 1.105 christos default:
598 1.105 christos sc->sc_codecflags = 0;
599 1.105 christos break;
600 1.105 christos }
601 1.1 thorpej
602 1.94 jmcneill if (ac97_attach_type(&sc->host_if, self, sc->sc_codectype) != 0)
603 1.1 thorpej return;
604 1.109 kent sc->codec_if->vtbl->unlock(sc->codec_if);
605 1.1 thorpej
606 1.80 kent /* setup audio_format */
607 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
608 1.91 jmcneill memcpy(sc->sc_audio_formats, auich_audio_formats, sizeof(auich_audio_formats));
609 1.91 jmcneill if (!AC97_IS_4CH(sc->codec_if))
610 1.91 jmcneill AUFMT_INVALIDATE(&sc->sc_audio_formats[AUICH_FORMATS_4CH]);
611 1.91 jmcneill if (!AC97_IS_6CH(sc->codec_if))
612 1.91 jmcneill AUFMT_INVALIDATE(&sc->sc_audio_formats[AUICH_FORMATS_6CH]);
613 1.91 jmcneill if (AC97_IS_FIXED_RATE(sc->codec_if)) {
614 1.91 jmcneill for (i = 0; i < AUICH_AUDIO_NFORMATS; i++) {
615 1.91 jmcneill sc->sc_audio_formats[i].frequency_type = 1;
616 1.91 jmcneill sc->sc_audio_formats[i].frequency[0] = 48000;
617 1.91 jmcneill }
618 1.80 kent }
619 1.91 jmcneill if (0 != auconv_create_encodings(sc->sc_audio_formats, AUICH_AUDIO_NFORMATS,
620 1.91 jmcneill &sc->sc_encodings))
621 1.91 jmcneill return;
622 1.109 kent if (0 != auconv_create_encodings(auich_spdif_formats, AUICH_SPDIF_NFORMATS,
623 1.109 kent &sc->sc_spdif_encodings))
624 1.109 kent return;
625 1.91 jmcneill } else {
626 1.91 jmcneill memcpy(sc->sc_modem_formats, auich_modem_formats, sizeof(auich_modem_formats));
627 1.91 jmcneill if (0 != auconv_create_encodings(sc->sc_modem_formats, AUICH_MODEM_NFORMATS,
628 1.91 jmcneill &sc->sc_encodings))
629 1.91 jmcneill return;
630 1.80 kent }
631 1.80 kent
632 1.9 augustss /* Watch for power change */
633 1.120 jmcneill if (!pmf_device_register(self, NULL, auich_resume))
634 1.120 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
635 1.29 kent
636 1.42 mycroft config_interrupts(self, auich_finish_attach);
637 1.64 kent
638 1.64 kent /* sysctl setup */
639 1.94 jmcneill if (AC97_IS_FIXED_RATE(sc->codec_if) &&
640 1.94 jmcneill sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
641 1.64 kent return;
642 1.91 jmcneill
643 1.64 kent err = sysctl_createv(&sc->sc_log, 0, NULL, NULL, 0,
644 1.64 kent CTLTYPE_NODE, "hw", NULL, NULL, 0, NULL, 0,
645 1.64 kent CTL_HW, CTL_EOL);
646 1.64 kent if (err != 0)
647 1.64 kent goto sysctl_err;
648 1.64 kent err = sysctl_createv(&sc->sc_log, 0, NULL, &node, 0,
649 1.127 xtraeme CTLTYPE_NODE, device_xname(self), NULL, NULL, 0,
650 1.64 kent NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
651 1.64 kent if (err != 0)
652 1.64 kent goto sysctl_err;
653 1.64 kent node_mib = node->sysctl_num;
654 1.91 jmcneill
655 1.91 jmcneill if (!AC97_IS_FIXED_RATE(sc->codec_if)) {
656 1.91 jmcneill /* passing the sc address instead of &sc->sc_ac97_clock */
657 1.91 jmcneill err = sysctl_createv(&sc->sc_log, 0, NULL, &node_ac97clock,
658 1.91 jmcneill CTLFLAG_READWRITE,
659 1.91 jmcneill CTLTYPE_INT, "ac97rate",
660 1.91 jmcneill SYSCTL_DESCR("AC'97 codec link rate"),
661 1.91 jmcneill auich_sysctl_verify, 0, sc, 0,
662 1.91 jmcneill CTL_HW, node_mib, CTL_CREATE, CTL_EOL);
663 1.91 jmcneill if (err != 0)
664 1.91 jmcneill goto sysctl_err;
665 1.91 jmcneill sc->sc_ac97_clock_mib = node_ac97clock->sysctl_num;
666 1.91 jmcneill }
667 1.64 kent
668 1.64 kent return;
669 1.64 kent
670 1.64 kent sysctl_err:
671 1.64 kent printf("%s: failed to add sysctl nodes. (%d)\n",
672 1.127 xtraeme device_xname(self), err);
673 1.64 kent return; /* failure of sysctl is not fatal. */
674 1.64 kent }
675 1.64 kent
676 1.82 kent static int
677 1.82 kent auich_activate(struct device *self, enum devact act)
678 1.82 kent {
679 1.82 kent struct auich_softc *sc;
680 1.82 kent int ret;
681 1.82 kent
682 1.82 kent sc = (struct auich_softc *)self;
683 1.82 kent ret = 0;
684 1.82 kent switch (act) {
685 1.82 kent case DVACT_ACTIVATE:
686 1.82 kent return EOPNOTSUPP;
687 1.82 kent case DVACT_DEACTIVATE:
688 1.82 kent if (sc->sc_audiodev != NULL)
689 1.82 kent ret = config_deactivate(sc->sc_audiodev);
690 1.82 kent return ret;
691 1.82 kent }
692 1.82 kent return EOPNOTSUPP;
693 1.82 kent }
694 1.82 kent
695 1.81 kent static int
696 1.64 kent auich_detach(struct device *self, int flags)
697 1.64 kent {
698 1.64 kent struct auich_softc *sc;
699 1.64 kent
700 1.64 kent sc = (struct auich_softc *)self;
701 1.82 kent
702 1.64 kent /* audio */
703 1.64 kent if (sc->sc_audiodev != NULL)
704 1.64 kent config_detach(sc->sc_audiodev, flags);
705 1.82 kent
706 1.82 kent /* sysctl */
707 1.82 kent sysctl_teardown(&sc->sc_log);
708 1.82 kent
709 1.82 kent /* audio_encoding_set */
710 1.82 kent auconv_delete_encodings(sc->sc_encodings);
711 1.109 kent auconv_delete_encodings(sc->sc_spdif_encodings);
712 1.82 kent
713 1.82 kent /* ac97 */
714 1.82 kent if (sc->codec_if != NULL)
715 1.82 kent sc->codec_if->vtbl->detach(sc->codec_if);
716 1.82 kent
717 1.82 kent /* PCI */
718 1.82 kent if (sc->sc_ih != NULL)
719 1.82 kent pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
720 1.82 kent if (sc->mix_size != 0)
721 1.82 kent bus_space_unmap(sc->iot, sc->mix_ioh, sc->mix_size);
722 1.82 kent if (sc->aud_size != 0)
723 1.82 kent bus_space_unmap(sc->iot, sc->aud_ioh, sc->aud_size);
724 1.64 kent return 0;
725 1.64 kent }
726 1.64 kent
727 1.64 kent static int
728 1.64 kent auich_sysctl_verify(SYSCTLFN_ARGS)
729 1.64 kent {
730 1.64 kent int error, tmp;
731 1.64 kent struct sysctlnode node;
732 1.64 kent struct auich_softc *sc;
733 1.64 kent
734 1.64 kent node = *rnode;
735 1.64 kent sc = rnode->sysctl_data;
736 1.91 jmcneill if (node.sysctl_num == sc->sc_ac97_clock_mib) {
737 1.91 jmcneill tmp = sc->sc_ac97_clock;
738 1.91 jmcneill node.sysctl_data = &tmp;
739 1.91 jmcneill error = sysctl_lookup(SYSCTLFN_CALL(&node));
740 1.91 jmcneill if (error || newp == NULL)
741 1.91 jmcneill return error;
742 1.64 kent
743 1.64 kent if (tmp < 48000 || tmp > 96000)
744 1.64 kent return EINVAL;
745 1.64 kent sc->sc_ac97_clock = tmp;
746 1.64 kent }
747 1.64 kent
748 1.64 kent return 0;
749 1.42 mycroft }
750 1.42 mycroft
751 1.81 kent static void
752 1.127 xtraeme auich_finish_attach(device_t self)
753 1.42 mycroft {
754 1.127 xtraeme struct auich_softc *sc = device_private(self);
755 1.42 mycroft
756 1.75 kent if (!AC97_IS_FIXED_RATE(sc->codec_if))
757 1.42 mycroft auich_calibrate(sc);
758 1.42 mycroft
759 1.127 xtraeme sc->sc_audiodev = audio_attach_mi(&auich_hw_if, sc, sc->sc_dev);
760 1.102 jmcneill
761 1.102 jmcneill return;
762 1.1 thorpej }
763 1.1 thorpej
764 1.15 kent #define ICH_CODECIO_INTERVAL 10
765 1.81 kent static int
766 1.85 kent auich_read_codec(void *v, uint8_t reg, uint16_t *val)
767 1.1 thorpej {
768 1.85 kent struct auich_softc *sc;
769 1.1 thorpej int i;
770 1.15 kent uint32_t status;
771 1.1 thorpej
772 1.85 kent sc = v;
773 1.1 thorpej /* wait for an access semaphore */
774 1.15 kent for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
775 1.91 jmcneill bus_space_read_1(sc->iot, sc->aud_ioh,
776 1.91 jmcneill ICH_CAS + sc->sc_modem_offset) & 1;
777 1.15 kent DELAY(ICH_CODECIO_INTERVAL));
778 1.1 thorpej
779 1.1 thorpej if (i > 0) {
780 1.94 jmcneill *val = bus_space_read_2(sc->iot, sc->mix_ioh,
781 1.94 jmcneill reg + (sc->sc_codecnum * ICH_CODEC_OFFSET));
782 1.1 thorpej DPRINTF(ICH_DEBUG_CODECIO,
783 1.1 thorpej ("auich_read_codec(%x, %x)\n", reg, *val));
784 1.91 jmcneill status = bus_space_read_4(sc->iot, sc->aud_ioh,
785 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset);
786 1.15 kent if (status & ICH_RCS) {
787 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
788 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset,
789 1.15 kent status & ~(ICH_SRI|ICH_PRI|ICH_GSCI));
790 1.15 kent *val = 0xffff;
791 1.77 cube DPRINTF(ICH_DEBUG_CODECIO,
792 1.127 xtraeme ("%s: read_codec error\n", device_xname(sc->sc_dev)));
793 1.95 jmcneill if (reg == AC97_REG_GPIO_STATUS)
794 1.95 jmcneill auich_clear_cas(sc);
795 1.77 cube return -1;
796 1.15 kent }
797 1.95 jmcneill if (reg == AC97_REG_GPIO_STATUS)
798 1.95 jmcneill auich_clear_cas(sc);
799 1.1 thorpej return 0;
800 1.1 thorpej } else {
801 1.127 xtraeme aprint_normal_dev(sc->sc_dev, "read_codec timeout\n");
802 1.95 jmcneill if (reg == AC97_REG_GPIO_STATUS)
803 1.95 jmcneill auich_clear_cas(sc);
804 1.1 thorpej return -1;
805 1.1 thorpej }
806 1.1 thorpej }
807 1.1 thorpej
808 1.81 kent static int
809 1.85 kent auich_write_codec(void *v, uint8_t reg, uint16_t val)
810 1.1 thorpej {
811 1.85 kent struct auich_softc *sc;
812 1.1 thorpej int i;
813 1.1 thorpej
814 1.1 thorpej DPRINTF(ICH_DEBUG_CODECIO, ("auich_write_codec(%x, %x)\n", reg, val));
815 1.85 kent sc = v;
816 1.1 thorpej /* wait for an access semaphore */
817 1.15 kent for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
818 1.91 jmcneill bus_space_read_1(sc->iot, sc->aud_ioh,
819 1.91 jmcneill ICH_CAS + sc->sc_modem_offset) & 1;
820 1.15 kent DELAY(ICH_CODECIO_INTERVAL));
821 1.1 thorpej
822 1.1 thorpej if (i > 0) {
823 1.94 jmcneill bus_space_write_2(sc->iot, sc->mix_ioh,
824 1.94 jmcneill reg + (sc->sc_codecnum * ICH_CODEC_OFFSET), val);
825 1.1 thorpej return 0;
826 1.1 thorpej } else {
827 1.127 xtraeme aprint_normal_dev(sc->sc_dev, "write_codec timeout\n");
828 1.1 thorpej return -1;
829 1.1 thorpej }
830 1.1 thorpej }
831 1.1 thorpej
832 1.81 kent static int
833 1.1 thorpej auich_attach_codec(void *v, struct ac97_codec_if *cif)
834 1.1 thorpej {
835 1.85 kent struct auich_softc *sc;
836 1.1 thorpej
837 1.85 kent sc = v;
838 1.1 thorpej sc->codec_if = cif;
839 1.91 jmcneill
840 1.1 thorpej return 0;
841 1.1 thorpej }
842 1.1 thorpej
843 1.81 kent static int
844 1.1 thorpej auich_reset_codec(void *v)
845 1.1 thorpej {
846 1.85 kent struct auich_softc *sc;
847 1.15 kent int i;
848 1.47 kent uint32_t control, status;
849 1.1 thorpej
850 1.85 kent sc = v;
851 1.91 jmcneill control = bus_space_read_4(sc->iot, sc->aud_ioh,
852 1.91 jmcneill ICH_GCTRL + sc->sc_modem_offset);
853 1.95 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
854 1.92 jmcneill control &= ~(ICH_ACLSO | ICH_PCM246_MASK);
855 1.95 jmcneill } else {
856 1.92 jmcneill control &= ~ICH_ACLSO;
857 1.95 jmcneill control |= ICH_GIE;
858 1.95 jmcneill }
859 1.18 kent control |= (control & ICH_CRESET) ? ICH_WRESET : ICH_CRESET;
860 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
861 1.91 jmcneill ICH_GCTRL + sc->sc_modem_offset, control);
862 1.15 kent
863 1.47 kent for (i = 500000; i >= 0; i--) {
864 1.91 jmcneill status = bus_space_read_4(sc->iot, sc->aud_ioh,
865 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset);
866 1.49 kent if (status & (ICH_PCR | ICH_SCR | ICH_S2CR))
867 1.47 kent break;
868 1.47 kent DELAY(1);
869 1.47 kent }
870 1.47 kent if (i <= 0) {
871 1.127 xtraeme aprint_error_dev(sc->sc_dev, "auich_reset_codec: time out\n");
872 1.62 kent return ETIMEDOUT;
873 1.62 kent }
874 1.104 rpaulo #ifdef AUICH_DEBUG
875 1.62 kent if (status & ICH_SCR)
876 1.62 kent printf("%s: The 2nd codec is ready.\n",
877 1.127 xtraeme device_xname(sc->sc_dev));
878 1.62 kent if (status & ICH_S2CR)
879 1.62 kent printf("%s: The 3rd codec is ready.\n",
880 1.127 xtraeme device_xname(sc->sc_dev));
881 1.57 soren #endif
882 1.62 kent return 0;
883 1.1 thorpej }
884 1.1 thorpej
885 1.105 christos static enum ac97_host_flags
886 1.105 christos auich_flags_codec(void *v)
887 1.105 christos {
888 1.105 christos struct auich_softc *sc = v;
889 1.105 christos return sc->sc_codecflags;
890 1.105 christos }
891 1.105 christos
892 1.109 kent static void
893 1.116 thorpej auich_spdif_event(void *addr, bool flag)
894 1.109 kent {
895 1.109 kent struct auich_softc *sc;
896 1.109 kent
897 1.109 kent sc = addr;
898 1.109 kent sc->sc_spdif = flag;
899 1.109 kent }
900 1.109 kent
901 1.109 kent static int
902 1.115 christos auich_open(void *addr, int flags)
903 1.109 kent {
904 1.109 kent struct auich_softc *sc;
905 1.109 kent
906 1.109 kent sc = (struct auich_softc *)addr;
907 1.109 kent sc->codec_if->vtbl->lock(sc->codec_if);
908 1.109 kent return 0;
909 1.109 kent }
910 1.109 kent
911 1.109 kent static void
912 1.109 kent auich_close(void *addr)
913 1.109 kent {
914 1.109 kent struct auich_softc *sc;
915 1.109 kent
916 1.109 kent sc = (struct auich_softc *)addr;
917 1.109 kent sc->codec_if->vtbl->unlock(sc->codec_if);
918 1.109 kent }
919 1.109 kent
920 1.81 kent static int
921 1.1 thorpej auich_query_encoding(void *v, struct audio_encoding *aep)
922 1.1 thorpej {
923 1.80 kent struct auich_softc *sc;
924 1.6 enami
925 1.80 kent sc = (struct auich_softc *)v;
926 1.109 kent return auconv_query_encoding(
927 1.109 kent sc->sc_spdif ? sc->sc_spdif_encodings : sc->sc_encodings, aep);
928 1.1 thorpej }
929 1.1 thorpej
930 1.81 kent static int
931 1.31 kent auich_set_rate(struct auich_softc *sc, int mode, u_long srate)
932 1.17 augustss {
933 1.41 kent int ret;
934 1.84 kent u_int ratetmp;
935 1.18 kent
936 1.64 kent sc->codec_if->vtbl->set_clock(sc->codec_if, sc->sc_ac97_clock);
937 1.31 kent ratetmp = srate;
938 1.41 kent if (mode == AUMODE_RECORD)
939 1.41 kent return sc->codec_if->vtbl->set_rate(sc->codec_if,
940 1.41 kent AC97_REG_PCM_LR_ADC_RATE, &ratetmp);
941 1.41 kent ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
942 1.41 kent AC97_REG_PCM_FRONT_DAC_RATE, &ratetmp);
943 1.41 kent if (ret)
944 1.41 kent return ret;
945 1.41 kent ratetmp = srate;
946 1.41 kent ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
947 1.41 kent AC97_REG_PCM_SURR_DAC_RATE, &ratetmp);
948 1.41 kent if (ret)
949 1.41 kent return ret;
950 1.41 kent ratetmp = srate;
951 1.41 kent ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
952 1.41 kent AC97_REG_PCM_LFE_DAC_RATE, &ratetmp);
953 1.41 kent return ret;
954 1.17 augustss }
955 1.17 augustss
956 1.81 kent static int
957 1.115 christos auich_set_params(void *v, int setmode, int usemode,
958 1.114 christos audio_params_t *play, audio_params_t *rec, stream_filter_list_t *pfil,
959 1.114 christos stream_filter_list_t *rfil)
960 1.1 thorpej {
961 1.85 kent struct auich_softc *sc;
962 1.84 kent audio_params_t *p;
963 1.84 kent stream_filter_list_t *fil;
964 1.80 kent int mode, index;
965 1.84 kent uint32_t control;
966 1.1 thorpej
967 1.85 kent sc = v;
968 1.1 thorpej for (mode = AUMODE_RECORD; mode != -1;
969 1.1 thorpej mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
970 1.1 thorpej if ((setmode & mode) == 0)
971 1.1 thorpej continue;
972 1.1 thorpej
973 1.1 thorpej p = mode == AUMODE_PLAY ? play : rec;
974 1.84 kent fil = mode == AUMODE_PLAY ? pfil : rfil;
975 1.1 thorpej if (p == NULL)
976 1.1 thorpej continue;
977 1.1 thorpej
978 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
979 1.91 jmcneill if (p->sample_rate < 8000 ||
980 1.91 jmcneill p->sample_rate > 48000)
981 1.91 jmcneill return EINVAL;
982 1.91 jmcneill
983 1.123 kent if (!sc->sc_spdif)
984 1.109 kent index = auconv_set_converter(sc->sc_audio_formats,
985 1.109 kent AUICH_AUDIO_NFORMATS, mode, p, TRUE, fil);
986 1.109 kent else
987 1.109 kent index = auconv_set_converter(auich_spdif_formats,
988 1.109 kent AUICH_SPDIF_NFORMATS, mode, p, TRUE, fil);
989 1.91 jmcneill } else {
990 1.91 jmcneill if (p->sample_rate != 8000 && p->sample_rate != 16000)
991 1.91 jmcneill return EINVAL;
992 1.109 kent index = auconv_set_converter(sc->sc_modem_formats,
993 1.109 kent AUICH_MODEM_NFORMATS, mode, p, TRUE, fil);
994 1.91 jmcneill }
995 1.80 kent if (index < 0)
996 1.80 kent return EINVAL;
997 1.84 kent if (fil->req_size > 0)
998 1.84 kent p = &fil->filters[0].param;
999 1.84 kent /* p represents HW encoding */
1000 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
1001 1.91 jmcneill if (sc->sc_audio_formats[index].frequency_type != 1
1002 1.91 jmcneill && auich_set_rate(sc, mode, p->sample_rate))
1003 1.91 jmcneill return EINVAL;
1004 1.91 jmcneill } else {
1005 1.91 jmcneill if (sc->sc_modem_formats[index].frequency_type != 1
1006 1.91 jmcneill && auich_set_rate(sc, mode, p->sample_rate))
1007 1.91 jmcneill return EINVAL;
1008 1.92 jmcneill auich_write_codec(sc, AC97_REG_LINE1_RATE,
1009 1.92 jmcneill p->sample_rate);
1010 1.92 jmcneill auich_write_codec(sc, AC97_REG_LINE1_LEVEL, 0);
1011 1.91 jmcneill }
1012 1.94 jmcneill if (mode == AUMODE_PLAY &&
1013 1.94 jmcneill sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
1014 1.91 jmcneill control = bus_space_read_4(sc->iot, sc->aud_ioh,
1015 1.91 jmcneill ICH_GCTRL + sc->sc_modem_offset);
1016 1.92 jmcneill control &= ~ICH_PCM246_MASK;
1017 1.84 kent if (p->channels == 4) {
1018 1.41 kent control |= ICH_PCM4;
1019 1.84 kent } else if (p->channels == 6) {
1020 1.41 kent control |= ICH_PCM6;
1021 1.41 kent }
1022 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1023 1.91 jmcneill ICH_GCTRL + sc->sc_modem_offset, control);
1024 1.18 kent }
1025 1.1 thorpej }
1026 1.1 thorpej
1027 1.85 kent return 0;
1028 1.1 thorpej }
1029 1.1 thorpej
1030 1.81 kent static int
1031 1.115 christos auich_round_blocksize(void *v, int blk, int mode,
1032 1.115 christos const audio_params_t *param)
1033 1.1 thorpej {
1034 1.1 thorpej
1035 1.85 kent return blk & ~0x3f; /* keep good alignment */
1036 1.1 thorpej }
1037 1.1 thorpej
1038 1.90 mycroft static void
1039 1.90 mycroft auich_halt_pipe(struct auich_softc *sc, int pipe)
1040 1.90 mycroft {
1041 1.90 mycroft int i;
1042 1.90 mycroft uint32_t status;
1043 1.90 mycroft
1044 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_CTRL, 0);
1045 1.90 mycroft for (i = 0; i < 100; i++) {
1046 1.90 mycroft status = bus_space_read_4(sc->iot, sc->aud_ioh, pipe + ICH_STS);
1047 1.90 mycroft if (status & ICH_DCH)
1048 1.90 mycroft break;
1049 1.90 mycroft DELAY(1);
1050 1.90 mycroft }
1051 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_CTRL, ICH_RR);
1052 1.90 mycroft
1053 1.99 rpaulo #if AUICH_DEBUG
1054 1.90 mycroft if (i > 0)
1055 1.90 mycroft printf("auich_halt_pipe: halt took %d cycles\n", i);
1056 1.90 mycroft #endif
1057 1.90 mycroft }
1058 1.90 mycroft
1059 1.81 kent static int
1060 1.1 thorpej auich_halt_output(void *v)
1061 1.1 thorpej {
1062 1.85 kent struct auich_softc *sc;
1063 1.1 thorpej
1064 1.85 kent sc = v;
1065 1.127 xtraeme DPRINTF(ICH_DEBUG_DMA, ("%s: halt_output\n", device_xname(sc->sc_dev)));
1066 1.1 thorpej
1067 1.90 mycroft auich_halt_pipe(sc, ICH_PCMO);
1068 1.73 mycroft sc->pcmo.intr = NULL;
1069 1.1 thorpej
1070 1.85 kent return 0;
1071 1.1 thorpej }
1072 1.1 thorpej
1073 1.81 kent static int
1074 1.1 thorpej auich_halt_input(void *v)
1075 1.1 thorpej {
1076 1.85 kent struct auich_softc *sc;
1077 1.1 thorpej
1078 1.85 kent sc = v;
1079 1.127 xtraeme DPRINTF(ICH_DEBUG_DMA, ("%s: halt_input\n", device_xname(sc->sc_dev)));
1080 1.1 thorpej
1081 1.90 mycroft auich_halt_pipe(sc, ICH_PCMI);
1082 1.73 mycroft sc->pcmi.intr = NULL;
1083 1.1 thorpej
1084 1.85 kent return 0;
1085 1.1 thorpej }
1086 1.1 thorpej
1087 1.81 kent static int
1088 1.1 thorpej auich_getdev(void *v, struct audio_device *adp)
1089 1.1 thorpej {
1090 1.85 kent struct auich_softc *sc;
1091 1.1 thorpej
1092 1.85 kent sc = v;
1093 1.1 thorpej *adp = sc->sc_audev;
1094 1.85 kent return 0;
1095 1.1 thorpej }
1096 1.1 thorpej
1097 1.81 kent static int
1098 1.1 thorpej auich_set_port(void *v, mixer_ctrl_t *cp)
1099 1.1 thorpej {
1100 1.85 kent struct auich_softc *sc;
1101 1.1 thorpej
1102 1.85 kent sc = v;
1103 1.85 kent return sc->codec_if->vtbl->mixer_set_port(sc->codec_if, cp);
1104 1.1 thorpej }
1105 1.1 thorpej
1106 1.81 kent static int
1107 1.1 thorpej auich_get_port(void *v, mixer_ctrl_t *cp)
1108 1.1 thorpej {
1109 1.85 kent struct auich_softc *sc;
1110 1.1 thorpej
1111 1.85 kent sc = v;
1112 1.85 kent return sc->codec_if->vtbl->mixer_get_port(sc->codec_if, cp);
1113 1.1 thorpej }
1114 1.1 thorpej
1115 1.81 kent static int
1116 1.1 thorpej auich_query_devinfo(void *v, mixer_devinfo_t *dp)
1117 1.1 thorpej {
1118 1.85 kent struct auich_softc *sc;
1119 1.1 thorpej
1120 1.85 kent sc = v;
1121 1.85 kent return sc->codec_if->vtbl->query_devinfo(sc->codec_if, dp);
1122 1.1 thorpej }
1123 1.1 thorpej
1124 1.81 kent static void *
1125 1.115 christos auich_allocm(void *v, int direction, size_t size,
1126 1.114 christos struct malloc_type *pool, int flags)
1127 1.1 thorpej {
1128 1.85 kent struct auich_softc *sc;
1129 1.1 thorpej struct auich_dma *p;
1130 1.1 thorpej int error;
1131 1.1 thorpej
1132 1.1 thorpej if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
1133 1.85 kent return NULL;
1134 1.1 thorpej
1135 1.7 tsutsui p = malloc(sizeof(*p), pool, flags|M_ZERO);
1136 1.1 thorpej if (p == NULL)
1137 1.85 kent return NULL;
1138 1.1 thorpej
1139 1.85 kent sc = v;
1140 1.1 thorpej error = auich_allocmem(sc, size, 0, p);
1141 1.1 thorpej if (error) {
1142 1.1 thorpej free(p, pool);
1143 1.85 kent return NULL;
1144 1.1 thorpej }
1145 1.1 thorpej
1146 1.1 thorpej p->next = sc->sc_dmas;
1147 1.1 thorpej sc->sc_dmas = p;
1148 1.1 thorpej
1149 1.85 kent return KERNADDR(p);
1150 1.1 thorpej }
1151 1.1 thorpej
1152 1.81 kent static void
1153 1.36 thorpej auich_freem(void *v, void *ptr, struct malloc_type *pool)
1154 1.1 thorpej {
1155 1.85 kent struct auich_softc *sc;
1156 1.1 thorpej struct auich_dma *p, **pp;
1157 1.1 thorpej
1158 1.85 kent sc = v;
1159 1.1 thorpej for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
1160 1.1 thorpej if (KERNADDR(p) == ptr) {
1161 1.1 thorpej auich_freemem(sc, p);
1162 1.1 thorpej *pp = p->next;
1163 1.1 thorpej free(p, pool);
1164 1.1 thorpej return;
1165 1.1 thorpej }
1166 1.1 thorpej }
1167 1.1 thorpej }
1168 1.1 thorpej
1169 1.81 kent static size_t
1170 1.115 christos auich_round_buffersize(void *v, int direction, size_t size)
1171 1.1 thorpej {
1172 1.1 thorpej
1173 1.1 thorpej if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
1174 1.1 thorpej size = ICH_DMALIST_MAX * ICH_DMASEG_MAX;
1175 1.1 thorpej
1176 1.1 thorpej return size;
1177 1.1 thorpej }
1178 1.1 thorpej
1179 1.81 kent static paddr_t
1180 1.1 thorpej auich_mappage(void *v, void *mem, off_t off, int prot)
1181 1.1 thorpej {
1182 1.85 kent struct auich_softc *sc;
1183 1.1 thorpej struct auich_dma *p;
1184 1.1 thorpej
1185 1.1 thorpej if (off < 0)
1186 1.85 kent return -1;
1187 1.85 kent sc = v;
1188 1.1 thorpej for (p = sc->sc_dmas; p && KERNADDR(p) != mem; p = p->next)
1189 1.85 kent continue;
1190 1.1 thorpej if (!p)
1191 1.85 kent return -1;
1192 1.85 kent return bus_dmamem_mmap(sc->dmat, p->segs, p->nsegs,
1193 1.85 kent off, prot, BUS_DMA_WAITOK);
1194 1.1 thorpej }
1195 1.1 thorpej
1196 1.81 kent static int
1197 1.1 thorpej auich_get_props(void *v)
1198 1.1 thorpej {
1199 1.85 kent struct auich_softc *sc;
1200 1.27 kent int props;
1201 1.1 thorpej
1202 1.27 kent props = AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
1203 1.85 kent sc = v;
1204 1.27 kent /*
1205 1.27 kent * Even if the codec is fixed-rate, set_param() succeeds for any sample
1206 1.27 kent * rate because of aurateconv. Applications can't know what rate the
1207 1.27 kent * device can process in the case of mmap().
1208 1.27 kent */
1209 1.94 jmcneill if (!AC97_IS_FIXED_RATE(sc->codec_if) ||
1210 1.94 jmcneill sc->sc_codectype == AC97_CODEC_TYPE_MODEM)
1211 1.27 kent props |= AUDIO_PROP_MMAP;
1212 1.27 kent return props;
1213 1.1 thorpej }
1214 1.1 thorpej
1215 1.81 kent static int
1216 1.1 thorpej auich_intr(void *v)
1217 1.1 thorpej {
1218 1.85 kent struct auich_softc *sc;
1219 1.85 kent int ret, gsts;
1220 1.33 kent #ifdef DIAGNOSTIC
1221 1.33 kent int csts;
1222 1.33 kent #endif
1223 1.33 kent
1224 1.85 kent sc = v;
1225 1.120 jmcneill
1226 1.127 xtraeme if (!device_has_power(sc->sc_dev))
1227 1.120 jmcneill return (0);
1228 1.120 jmcneill
1229 1.85 kent ret = 0;
1230 1.33 kent #ifdef DIAGNOSTIC
1231 1.33 kent csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
1232 1.33 kent if (csts & PCI_STATUS_MASTER_ABORT) {
1233 1.33 kent printf("auich_intr: PCI master abort\n");
1234 1.33 kent }
1235 1.33 kent #endif
1236 1.33 kent
1237 1.91 jmcneill gsts = bus_space_read_4(sc->iot, sc->aud_ioh,
1238 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset);
1239 1.61 soren DPRINTF(ICH_DEBUG_INTR, ("auich_intr: gsts=0x%x\n", gsts));
1240 1.1 thorpej
1241 1.94 jmcneill if ((sc->sc_codectype == AC97_CODEC_TYPE_AUDIO && gsts & ICH_POINT) ||
1242 1.94 jmcneill (sc->sc_codectype == AC97_CODEC_TYPE_MODEM && gsts & ICH_MOINT)) {
1243 1.73 mycroft int sts;
1244 1.73 mycroft
1245 1.61 soren sts = bus_space_read_2(sc->iot, sc->aud_ioh,
1246 1.61 soren ICH_PCMO + sc->sc_sts_reg);
1247 1.61 soren DPRINTF(ICH_DEBUG_INTR,
1248 1.1 thorpej ("auich_intr: osts=0x%x\n", sts));
1249 1.1 thorpej
1250 1.73 mycroft if (sts & ICH_FIFOE)
1251 1.127 xtraeme printf("%s: fifo underrun\n", device_xname(sc->sc_dev));
1252 1.1 thorpej
1253 1.90 mycroft if (sts & ICH_BCIS)
1254 1.90 mycroft auich_intr_pipe(sc, ICH_PCMO, &sc->pcmo);
1255 1.1 thorpej
1256 1.1 thorpej /* int ack */
1257 1.61 soren bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMO +
1258 1.73 mycroft sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
1259 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
1260 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1261 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_POINT);
1262 1.91 jmcneill else
1263 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1264 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_MOINT);
1265 1.1 thorpej ret++;
1266 1.1 thorpej }
1267 1.1 thorpej
1268 1.94 jmcneill if ((sc->sc_codectype == AC97_CODEC_TYPE_AUDIO && gsts & ICH_PIINT) ||
1269 1.94 jmcneill (sc->sc_codectype == AC97_CODEC_TYPE_MODEM && gsts & ICH_MIINT)) {
1270 1.73 mycroft int sts;
1271 1.73 mycroft
1272 1.61 soren sts = bus_space_read_2(sc->iot, sc->aud_ioh,
1273 1.61 soren ICH_PCMI + sc->sc_sts_reg);
1274 1.61 soren DPRINTF(ICH_DEBUG_INTR,
1275 1.1 thorpej ("auich_intr: ists=0x%x\n", sts));
1276 1.1 thorpej
1277 1.73 mycroft if (sts & ICH_FIFOE)
1278 1.127 xtraeme printf("%s: fifo overrun\n", device_xname(sc->sc_dev));
1279 1.1 thorpej
1280 1.90 mycroft if (sts & ICH_BCIS)
1281 1.90 mycroft auich_intr_pipe(sc, ICH_PCMI, &sc->pcmi);
1282 1.1 thorpej
1283 1.1 thorpej /* int ack */
1284 1.61 soren bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMI +
1285 1.73 mycroft sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
1286 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
1287 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1288 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_PIINT);
1289 1.91 jmcneill else
1290 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1291 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_MIINT);
1292 1.1 thorpej ret++;
1293 1.1 thorpej }
1294 1.1 thorpej
1295 1.94 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO && gsts & ICH_MINT) {
1296 1.73 mycroft int sts;
1297 1.73 mycroft
1298 1.61 soren sts = bus_space_read_2(sc->iot, sc->aud_ioh,
1299 1.61 soren ICH_MICI + sc->sc_sts_reg);
1300 1.61 soren DPRINTF(ICH_DEBUG_INTR,
1301 1.1 thorpej ("auich_intr: ists=0x%x\n", sts));
1302 1.73 mycroft
1303 1.1 thorpej if (sts & ICH_FIFOE)
1304 1.127 xtraeme printf("%s: fifo overrun\n", device_xname(sc->sc_dev));
1305 1.1 thorpej
1306 1.90 mycroft if (sts & ICH_BCIS)
1307 1.90 mycroft auich_intr_pipe(sc, ICH_MICI, &sc->mici);
1308 1.1 thorpej
1309 1.90 mycroft /* int ack */
1310 1.90 mycroft bus_space_write_2(sc->iot, sc->aud_ioh, ICH_MICI +
1311 1.90 mycroft sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
1312 1.91 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1313 1.91 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_MINT);
1314 1.90 mycroft ret++;
1315 1.1 thorpej }
1316 1.1 thorpej
1317 1.95 jmcneill #ifdef AUICH_MODEM_DEBUG
1318 1.95 jmcneill if (sc->sc_codectype == AC97_CODEC_TYPE_MODEM && gsts & ICH_GSCI) {
1319 1.127 xtraeme printf("%s: gsts=0x%x\n", device_xname(sc->sc_dev), gsts);
1320 1.95 jmcneill /* int ack */
1321 1.95 jmcneill bus_space_write_4(sc->iot, sc->aud_ioh,
1322 1.95 jmcneill ICH_GSTS + sc->sc_modem_offset, ICH_GSCI);
1323 1.95 jmcneill ret++;
1324 1.95 jmcneill }
1325 1.95 jmcneill #endif
1326 1.95 jmcneill
1327 1.1 thorpej return ret;
1328 1.1 thorpej }
1329 1.1 thorpej
1330 1.90 mycroft static void
1331 1.90 mycroft auich_trigger_pipe(struct auich_softc *sc, int pipe, struct auich_ring *ring)
1332 1.90 mycroft {
1333 1.90 mycroft int blksize, qptr;
1334 1.90 mycroft struct auich_dmalist *q;
1335 1.90 mycroft
1336 1.90 mycroft blksize = ring->blksize;
1337 1.90 mycroft
1338 1.90 mycroft for (qptr = 0; qptr < ICH_DMALIST_MAX; qptr++) {
1339 1.90 mycroft q = &ring->dmalist[qptr];
1340 1.90 mycroft q->base = ring->p;
1341 1.90 mycroft q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
1342 1.90 mycroft
1343 1.90 mycroft ring->p += blksize;
1344 1.90 mycroft if (ring->p >= ring->end)
1345 1.90 mycroft ring->p = ring->start;
1346 1.90 mycroft }
1347 1.90 mycroft ring->qptr = 0;
1348 1.90 mycroft
1349 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_LVI,
1350 1.90 mycroft (qptr - 1) & ICH_LVI_MASK);
1351 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_CTRL,
1352 1.90 mycroft ICH_IOCE | ICH_FEIE | ICH_RPBM);
1353 1.90 mycroft }
1354 1.90 mycroft
1355 1.90 mycroft static void
1356 1.90 mycroft auich_intr_pipe(struct auich_softc *sc, int pipe, struct auich_ring *ring)
1357 1.90 mycroft {
1358 1.90 mycroft int blksize, qptr, nqptr;
1359 1.90 mycroft struct auich_dmalist *q;
1360 1.90 mycroft
1361 1.90 mycroft blksize = ring->blksize;
1362 1.90 mycroft qptr = ring->qptr;
1363 1.90 mycroft nqptr = bus_space_read_1(sc->iot, sc->aud_ioh, pipe + ICH_CIV);
1364 1.90 mycroft
1365 1.90 mycroft while (qptr != nqptr) {
1366 1.90 mycroft q = &ring->dmalist[qptr];
1367 1.90 mycroft q->base = ring->p;
1368 1.90 mycroft q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
1369 1.90 mycroft
1370 1.90 mycroft DPRINTF(ICH_DEBUG_INTR,
1371 1.90 mycroft ("auich_intr: %p, %p = %x @ 0x%x\n",
1372 1.90 mycroft &ring->dmalist[qptr], q, q->len, q->base));
1373 1.90 mycroft
1374 1.90 mycroft ring->p += blksize;
1375 1.90 mycroft if (ring->p >= ring->end)
1376 1.90 mycroft ring->p = ring->start;
1377 1.90 mycroft
1378 1.90 mycroft qptr = (qptr + 1) & ICH_LVI_MASK;
1379 1.90 mycroft if (ring->intr)
1380 1.90 mycroft ring->intr(ring->arg);
1381 1.90 mycroft }
1382 1.90 mycroft ring->qptr = qptr;
1383 1.90 mycroft
1384 1.90 mycroft bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_LVI,
1385 1.90 mycroft (qptr - 1) & ICH_LVI_MASK);
1386 1.90 mycroft }
1387 1.90 mycroft
1388 1.81 kent static int
1389 1.1 thorpej auich_trigger_output(void *v, void *start, void *end, int blksize,
1390 1.115 christos void (*intr)(void *), void *arg, const audio_params_t *param)
1391 1.1 thorpej {
1392 1.85 kent struct auich_softc *sc;
1393 1.1 thorpej struct auich_dma *p;
1394 1.1 thorpej size_t size;
1395 1.1 thorpej
1396 1.1 thorpej DPRINTF(ICH_DEBUG_DMA,
1397 1.1 thorpej ("auich_trigger_output(%p, %p, %d, %p, %p, %p)\n",
1398 1.1 thorpej start, end, blksize, intr, arg, param));
1399 1.85 kent sc = v;
1400 1.1 thorpej
1401 1.1 thorpej for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
1402 1.85 kent continue;
1403 1.1 thorpej if (!p) {
1404 1.1 thorpej printf("auich_trigger_output: bad addr %p\n", start);
1405 1.85 kent return EINVAL;
1406 1.1 thorpej }
1407 1.1 thorpej
1408 1.117 christos size = (size_t)((char *)end - (char *)start);
1409 1.1 thorpej
1410 1.90 mycroft sc->pcmo.intr = intr;
1411 1.90 mycroft sc->pcmo.arg = arg;
1412 1.73 mycroft sc->pcmo.start = DMAADDR(p);
1413 1.73 mycroft sc->pcmo.p = sc->pcmo.start;
1414 1.73 mycroft sc->pcmo.end = sc->pcmo.start + size;
1415 1.73 mycroft sc->pcmo.blksize = blksize;
1416 1.1 thorpej
1417 1.1 thorpej bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_BDBAR,
1418 1.1 thorpej sc->sc_cddma + ICH_PCMO_OFF(0));
1419 1.90 mycroft auich_trigger_pipe(sc, ICH_PCMO, &sc->pcmo);
1420 1.1 thorpej
1421 1.85 kent return 0;
1422 1.1 thorpej }
1423 1.1 thorpej
1424 1.81 kent static int
1425 1.84 kent auich_trigger_input(void *v, void *start, void *end, int blksize,
1426 1.115 christos void (*intr)(void *), void *arg, const audio_params_t *param)
1427 1.1 thorpej {
1428 1.85 kent struct auich_softc *sc;
1429 1.1 thorpej struct auich_dma *p;
1430 1.1 thorpej size_t size;
1431 1.1 thorpej
1432 1.1 thorpej DPRINTF(ICH_DEBUG_DMA,
1433 1.1 thorpej ("auich_trigger_input(%p, %p, %d, %p, %p, %p)\n",
1434 1.1 thorpej start, end, blksize, intr, arg, param));
1435 1.85 kent sc = v;
1436 1.1 thorpej
1437 1.1 thorpej for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
1438 1.85 kent continue;
1439 1.1 thorpej if (!p) {
1440 1.1 thorpej printf("auich_trigger_input: bad addr %p\n", start);
1441 1.85 kent return EINVAL;
1442 1.1 thorpej }
1443 1.1 thorpej
1444 1.117 christos size = (size_t)((char *)end - (char *)start);
1445 1.1 thorpej
1446 1.90 mycroft sc->pcmi.intr = intr;
1447 1.90 mycroft sc->pcmi.arg = arg;
1448 1.73 mycroft sc->pcmi.start = DMAADDR(p);
1449 1.73 mycroft sc->pcmi.p = sc->pcmi.start;
1450 1.73 mycroft sc->pcmi.end = sc->pcmi.start + size;
1451 1.73 mycroft sc->pcmi.blksize = blksize;
1452 1.1 thorpej
1453 1.1 thorpej bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
1454 1.1 thorpej sc->sc_cddma + ICH_PCMI_OFF(0));
1455 1.90 mycroft auich_trigger_pipe(sc, ICH_PCMI, &sc->pcmi);
1456 1.1 thorpej
1457 1.85 kent return 0;
1458 1.1 thorpej }
1459 1.1 thorpej
1460 1.81 kent static int
1461 1.115 christos auich_powerstate(void *v, int state)
1462 1.102 jmcneill {
1463 1.107 jmcneill return 0;
1464 1.102 jmcneill }
1465 1.102 jmcneill
1466 1.102 jmcneill static int
1467 1.1 thorpej auich_allocmem(struct auich_softc *sc, size_t size, size_t align,
1468 1.1 thorpej struct auich_dma *p)
1469 1.1 thorpej {
1470 1.1 thorpej int error;
1471 1.1 thorpej
1472 1.1 thorpej p->size = size;
1473 1.1 thorpej error = bus_dmamem_alloc(sc->dmat, p->size, align, 0,
1474 1.1 thorpej p->segs, sizeof(p->segs)/sizeof(p->segs[0]),
1475 1.1 thorpej &p->nsegs, BUS_DMA_NOWAIT);
1476 1.1 thorpej if (error)
1477 1.85 kent return error;
1478 1.1 thorpej
1479 1.1 thorpej error = bus_dmamem_map(sc->dmat, p->segs, p->nsegs, p->size,
1480 1.34 kent &p->addr, BUS_DMA_NOWAIT|sc->sc_dmamap_flags);
1481 1.1 thorpej if (error)
1482 1.1 thorpej goto free;
1483 1.1 thorpej
1484 1.1 thorpej error = bus_dmamap_create(sc->dmat, p->size, 1, p->size,
1485 1.1 thorpej 0, BUS_DMA_NOWAIT, &p->map);
1486 1.1 thorpej if (error)
1487 1.1 thorpej goto unmap;
1488 1.1 thorpej
1489 1.1 thorpej error = bus_dmamap_load(sc->dmat, p->map, p->addr, p->size, NULL,
1490 1.1 thorpej BUS_DMA_NOWAIT);
1491 1.1 thorpej if (error)
1492 1.1 thorpej goto destroy;
1493 1.85 kent return 0;
1494 1.1 thorpej
1495 1.1 thorpej destroy:
1496 1.1 thorpej bus_dmamap_destroy(sc->dmat, p->map);
1497 1.1 thorpej unmap:
1498 1.1 thorpej bus_dmamem_unmap(sc->dmat, p->addr, p->size);
1499 1.1 thorpej free:
1500 1.1 thorpej bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
1501 1.85 kent return error;
1502 1.1 thorpej }
1503 1.1 thorpej
1504 1.81 kent static int
1505 1.1 thorpej auich_freemem(struct auich_softc *sc, struct auich_dma *p)
1506 1.1 thorpej {
1507 1.1 thorpej
1508 1.1 thorpej bus_dmamap_unload(sc->dmat, p->map);
1509 1.1 thorpej bus_dmamap_destroy(sc->dmat, p->map);
1510 1.1 thorpej bus_dmamem_unmap(sc->dmat, p->addr, p->size);
1511 1.1 thorpej bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
1512 1.85 kent return 0;
1513 1.1 thorpej }
1514 1.1 thorpej
1515 1.81 kent static int
1516 1.1 thorpej auich_alloc_cdata(struct auich_softc *sc)
1517 1.1 thorpej {
1518 1.1 thorpej bus_dma_segment_t seg;
1519 1.1 thorpej int error, rseg;
1520 1.1 thorpej
1521 1.1 thorpej /*
1522 1.1 thorpej * Allocate the control data structure, and create and load the
1523 1.1 thorpej * DMA map for it.
1524 1.1 thorpej */
1525 1.1 thorpej if ((error = bus_dmamem_alloc(sc->dmat,
1526 1.1 thorpej sizeof(struct auich_cdata),
1527 1.1 thorpej PAGE_SIZE, 0, &seg, 1, &rseg, 0)) != 0) {
1528 1.127 xtraeme aprint_error_dev(sc->sc_dev, "unable to allocate control data, error = %d\n", error);
1529 1.1 thorpej goto fail_0;
1530 1.1 thorpej }
1531 1.1 thorpej
1532 1.1 thorpej if ((error = bus_dmamem_map(sc->dmat, &seg, rseg,
1533 1.1 thorpej sizeof(struct auich_cdata),
1534 1.117 christos (void **) &sc->sc_cdata,
1535 1.34 kent sc->sc_dmamap_flags)) != 0) {
1536 1.127 xtraeme aprint_error_dev(sc->sc_dev, "unable to map control data, error = %d\n", error);
1537 1.1 thorpej goto fail_1;
1538 1.1 thorpej }
1539 1.1 thorpej
1540 1.1 thorpej if ((error = bus_dmamap_create(sc->dmat, sizeof(struct auich_cdata), 1,
1541 1.1 thorpej sizeof(struct auich_cdata), 0, 0,
1542 1.1 thorpej &sc->sc_cddmamap)) != 0) {
1543 1.127 xtraeme aprint_error_dev(sc->sc_dev, "unable to create control data DMA map, "
1544 1.125 cegger "error = %d\n", error);
1545 1.1 thorpej goto fail_2;
1546 1.1 thorpej }
1547 1.1 thorpej
1548 1.1 thorpej if ((error = bus_dmamap_load(sc->dmat, sc->sc_cddmamap,
1549 1.1 thorpej sc->sc_cdata, sizeof(struct auich_cdata),
1550 1.1 thorpej NULL, 0)) != 0) {
1551 1.127 xtraeme aprint_error_dev(sc->sc_dev, "unable tp load control data DMA map, "
1552 1.125 cegger "error = %d\n", error);
1553 1.1 thorpej goto fail_3;
1554 1.1 thorpej }
1555 1.1 thorpej
1556 1.73 mycroft sc->pcmo.dmalist = sc->sc_cdata->ic_dmalist_pcmo;
1557 1.73 mycroft sc->pcmi.dmalist = sc->sc_cdata->ic_dmalist_pcmi;
1558 1.73 mycroft sc->mici.dmalist = sc->sc_cdata->ic_dmalist_mici;
1559 1.73 mycroft
1560 1.85 kent return 0;
1561 1.1 thorpej
1562 1.1 thorpej fail_3:
1563 1.1 thorpej bus_dmamap_destroy(sc->dmat, sc->sc_cddmamap);
1564 1.1 thorpej fail_2:
1565 1.117 christos bus_dmamem_unmap(sc->dmat, (void *) sc->sc_cdata,
1566 1.1 thorpej sizeof(struct auich_cdata));
1567 1.1 thorpej fail_1:
1568 1.1 thorpej bus_dmamem_free(sc->dmat, &seg, rseg);
1569 1.1 thorpej fail_0:
1570 1.85 kent return error;
1571 1.9 augustss }
1572 1.9 augustss
1573 1.120 jmcneill static bool
1574 1.124 dyoung auich_resume(device_t dv PMF_FN_ARGS)
1575 1.9 augustss {
1576 1.120 jmcneill struct auich_softc *sc = device_private(dv);
1577 1.121 jmcneill pcireg_t v;
1578 1.121 jmcneill
1579 1.127.10.2 snj if (sc->sc_native_mode) {
1580 1.122 jmcneill v = pci_conf_read(sc->sc_pc, sc->sc_pt, ICH_CFG);
1581 1.122 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pt, ICH_CFG,
1582 1.121 jmcneill v | ICH_CFG_IOSE);
1583 1.121 jmcneill }
1584 1.9 augustss
1585 1.120 jmcneill auich_reset_codec(sc);
1586 1.120 jmcneill DELAY(1000);
1587 1.120 jmcneill (sc->codec_if->vtbl->restore_ports)(sc->codec_if);
1588 1.121 jmcneill
1589 1.120 jmcneill return true;
1590 1.18 kent }
1591 1.18 kent
1592 1.61 soren /*
1593 1.61 soren * Calibrate card (some boards are overclocked and need scaling)
1594 1.61 soren */
1595 1.81 kent static void
1596 1.42 mycroft auich_calibrate(struct auich_softc *sc)
1597 1.18 kent {
1598 1.18 kent struct timeval t1, t2;
1599 1.53 kent uint8_t ociv, nciv;
1600 1.53 kent uint64_t wait_us;
1601 1.53 kent uint32_t actual_48k_rate, bytes, ac97rate;
1602 1.18 kent void *temp_buffer;
1603 1.18 kent struct auich_dma *p;
1604 1.84 kent u_int rate;
1605 1.18 kent
1606 1.18 kent /*
1607 1.18 kent * Grab audio from input for fixed interval and compare how
1608 1.18 kent * much we actually get with what we expect. Interval needs
1609 1.18 kent * to be sufficiently short that no interrupts are
1610 1.18 kent * generated.
1611 1.18 kent */
1612 1.18 kent
1613 1.54 mycroft /* Force the codec to a known state first. */
1614 1.54 mycroft sc->codec_if->vtbl->set_clock(sc->codec_if, 48000);
1615 1.76 cube rate = sc->sc_ac97_clock = 48000;
1616 1.54 mycroft sc->codec_if->vtbl->set_rate(sc->codec_if, AC97_REG_PCM_LR_ADC_RATE,
1617 1.54 mycroft &rate);
1618 1.54 mycroft
1619 1.18 kent /* Setup a buffer */
1620 1.53 kent bytes = 64000;
1621 1.18 kent temp_buffer = auich_allocm(sc, AUMODE_RECORD, bytes, M_DEVBUF, M_WAITOK);
1622 1.54 mycroft
1623 1.18 kent for (p = sc->sc_dmas; p && KERNADDR(p) != temp_buffer; p = p->next)
1624 1.85 kent continue;
1625 1.18 kent if (p == NULL) {
1626 1.18 kent printf("auich_calibrate: bad address %p\n", temp_buffer);
1627 1.29 kent return;
1628 1.18 kent }
1629 1.73 mycroft sc->pcmi.dmalist[0].base = DMAADDR(p);
1630 1.73 mycroft sc->pcmi.dmalist[0].len = (bytes >> sc->sc_sample_shift);
1631 1.18 kent
1632 1.18 kent /*
1633 1.18 kent * our data format is stereo, 16 bit so each sample is 4 bytes.
1634 1.18 kent * assuming we get 48000 samples per second, we get 192000 bytes/sec.
1635 1.18 kent * we're going to start recording with interrupts disabled and measure
1636 1.18 kent * the time taken for one block to complete. we know the block size,
1637 1.18 kent * we know the time in microseconds, we calculate the sample rate:
1638 1.18 kent *
1639 1.18 kent * actual_rate [bps] = bytes / (time [s] * 4)
1640 1.18 kent * actual_rate [bps] = (bytes * 1000000) / (time [us] * 4)
1641 1.18 kent * actual_rate [Hz] = (bytes * 250000) / time [us]
1642 1.18 kent */
1643 1.18 kent
1644 1.18 kent /* prepare */
1645 1.18 kent ociv = bus_space_read_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CIV);
1646 1.18 kent bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
1647 1.18 kent sc->sc_cddma + ICH_PCMI_OFF(0));
1648 1.18 kent bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_LVI,
1649 1.18 kent (0 - 1) & ICH_LVI_MASK);
1650 1.18 kent
1651 1.18 kent /* start */
1652 1.18 kent microtime(&t1);
1653 1.18 kent bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RPBM);
1654 1.18 kent
1655 1.18 kent /* wait */
1656 1.51 mycroft nciv = ociv;
1657 1.42 mycroft do {
1658 1.18 kent microtime(&t2);
1659 1.18 kent if (t2.tv_sec - t1.tv_sec > 1)
1660 1.18 kent break;
1661 1.18 kent nciv = bus_space_read_1(sc->iot, sc->aud_ioh,
1662 1.18 kent ICH_PCMI + ICH_CIV);
1663 1.42 mycroft } while (nciv == ociv);
1664 1.53 kent microtime(&t2);
1665 1.18 kent
1666 1.18 kent /* stop */
1667 1.18 kent bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, 0);
1668 1.18 kent
1669 1.18 kent /* reset */
1670 1.18 kent DELAY(100);
1671 1.18 kent bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RR);
1672 1.18 kent
1673 1.18 kent /* turn time delta into us */
1674 1.18 kent wait_us = ((t2.tv_sec - t1.tv_sec) * 1000000) + t2.tv_usec - t1.tv_usec;
1675 1.18 kent
1676 1.18 kent auich_freem(sc, temp_buffer, M_DEVBUF);
1677 1.18 kent
1678 1.18 kent if (nciv == ociv) {
1679 1.53 kent printf("%s: ac97 link rate calibration timed out after %"
1680 1.127 xtraeme PRIu64 " us\n", device_xname(sc->sc_dev), wait_us);
1681 1.29 kent return;
1682 1.18 kent }
1683 1.18 kent
1684 1.53 kent actual_48k_rate = (bytes * UINT64_C(250000)) / wait_us;
1685 1.18 kent
1686 1.53 kent if (actual_48k_rate < 50000)
1687 1.29 kent ac97rate = 48000;
1688 1.29 kent else
1689 1.53 kent ac97rate = ((actual_48k_rate + 500) / 1000) * 1000;
1690 1.18 kent
1691 1.29 kent printf("%s: measured ac97 link rate at %d Hz",
1692 1.127 xtraeme device_xname(sc->sc_dev), actual_48k_rate);
1693 1.29 kent if (ac97rate != actual_48k_rate)
1694 1.29 kent printf(", will use %d Hz", ac97rate);
1695 1.29 kent printf("\n");
1696 1.18 kent
1697 1.64 kent sc->sc_ac97_clock = ac97rate;
1698 1.1 thorpej }
1699 1.95 jmcneill
1700 1.95 jmcneill static void
1701 1.95 jmcneill auich_clear_cas(struct auich_softc *sc)
1702 1.95 jmcneill {
1703 1.95 jmcneill /* Clear the codec access semaphore */
1704 1.95 jmcneill (void)bus_space_read_2(sc->iot, sc->mix_ioh,
1705 1.95 jmcneill AC97_REG_RESET * (sc->sc_codecnum * ICH_CODEC_OFFSET));
1706 1.95 jmcneill
1707 1.95 jmcneill return;
1708 1.95 jmcneill }
1709