Home | History | Annotate | Line # | Download | only in pci
auich.c revision 1.39.2.12
      1  1.39.2.12     skrll /*	$NetBSD: auich.c,v 1.39.2.12 2005/02/04 11:46:37 skrll Exp $	*/
      2        1.1   thorpej 
      3        1.1   thorpej /*-
      4   1.39.2.7     skrll  * Copyright (c) 2000, 2004 The NetBSD Foundation, Inc.
      5        1.1   thorpej  * All rights reserved.
      6        1.1   thorpej  *
      7        1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.39.2.7     skrll  * by Jason R. Thorpe and by Charles M. Hannum.
      9        1.1   thorpej  *
     10        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     11        1.1   thorpej  * modification, are permitted provided that the following conditions
     12        1.1   thorpej  * are met:
     13        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     14        1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     15        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     18        1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     19        1.1   thorpej  *    must display the following acknowledgement:
     20        1.1   thorpej  *	This product includes software developed by the NetBSD
     21        1.1   thorpej  *	Foundation, Inc. and its contributors.
     22        1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23        1.1   thorpej  *    contributors may be used to endorse or promote products derived
     24        1.1   thorpej  *    from this software without specific prior written permission.
     25        1.1   thorpej  *
     26        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27        1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28        1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29        1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30        1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31        1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32        1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33        1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34        1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35        1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36        1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37        1.1   thorpej  */
     38        1.1   thorpej 
     39        1.1   thorpej /*
     40        1.1   thorpej  * Copyright (c) 2000 Michael Shalayeff
     41        1.1   thorpej  * All rights reserved.
     42        1.1   thorpej  *
     43        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     44        1.1   thorpej  * modification, are permitted provided that the following conditions
     45        1.1   thorpej  * are met:
     46        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     47        1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     48        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     49        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     50        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     51        1.1   thorpej  * 3. The name of the author may not be used to endorse or promote products
     52        1.1   thorpej  *    derived from this software without specific prior written permission.
     53        1.1   thorpej  *
     54        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55        1.1   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56        1.1   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57        1.1   thorpej  * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
     58        1.1   thorpej  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     59        1.1   thorpej  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     60        1.1   thorpej  * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     61        1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     62        1.1   thorpej  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     63        1.1   thorpej  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     64        1.1   thorpej  * THE POSSIBILITY OF SUCH DAMAGE.
     65        1.1   thorpej  *
     66        1.1   thorpej  *	from OpenBSD: ich.c,v 1.3 2000/08/11 06:17:18 mickey Exp
     67        1.1   thorpej  */
     68        1.1   thorpej 
     69       1.18      kent /*
     70       1.18      kent  * Copyright (c) 2000 Katsurajima Naoto <raven (at) katsurajima.seya.yokohama.jp>
     71       1.18      kent  * Copyright (c) 2001 Cameron Grant <cg (at) freebsd.org>
     72       1.18      kent  * All rights reserved.
     73       1.18      kent  *
     74       1.18      kent  * Redistribution and use in source and binary forms, with or without
     75       1.18      kent  * modification, are permitted provided that the following conditions
     76       1.18      kent  * are met:
     77       1.18      kent  * 1. Redistributions of source code must retain the above copyright
     78       1.18      kent  *    notice, this list of conditions and the following disclaimer.
     79       1.18      kent  * 2. Redistributions in binary form must reproduce the above copyright
     80       1.18      kent  *    notice, this list of conditions and the following disclaimer in the
     81       1.18      kent  *    documentation and/or other materials provided with the distribution.
     82       1.18      kent  *
     83       1.18      kent  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     84       1.18      kent  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     85       1.18      kent  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     86       1.18      kent  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     87       1.18      kent  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     88       1.18      kent  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     89       1.18      kent  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     90       1.18      kent  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHERIN CONTRACT, STRICT
     91       1.18      kent  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     92       1.18      kent  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THEPOSSIBILITY OF
     93       1.18      kent  * SUCH DAMAGE.
     94       1.18      kent  *
     95       1.18      kent  * auich_calibrate() was from FreeBSD: ich.c,v 1.22 2002/06/27 22:36:01 scottl Exp
     96       1.18      kent  */
     97       1.18      kent 
     98       1.18      kent 
     99   1.39.2.2     skrll /* #define	AUICH_DEBUG */
    100        1.1   thorpej /*
    101        1.1   thorpej  * AC'97 audio found on Intel 810/820/440MX chipsets.
    102        1.1   thorpej  *	http://developer.intel.com/design/chipsets/datashts/290655.htm
    103        1.1   thorpej  *	http://developer.intel.com/design/chipsets/manuals/298028.htm
    104       1.18      kent  * ICH3:http://www.intel.com/design/chipsets/datashts/290716.htm
    105       1.18      kent  * ICH4:http://www.intel.com/design/chipsets/datashts/290744.htm
    106   1.39.2.1     skrll  * ICH5:http://www.intel.com/design/chipsets/datashts/252516.htm
    107   1.39.2.1     skrll  * AMD8111:
    108   1.39.2.1     skrll  *	http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/24674.pdf
    109   1.39.2.1     skrll  *	http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25720.pdf
    110        1.1   thorpej  *
    111        1.1   thorpej  * TODO:
    112       1.29      kent  *	- Add support for the dedicated microphone input.
    113       1.33      kent  *
    114       1.33      kent  * NOTE:
    115       1.33      kent  *      - The 440MX B-stepping at running 100MHz has a hardware erratum.
    116       1.33      kent  *        It causes PCI master abort and hangups until cold reboot.
    117       1.33      kent  *        http://www.intel.com/design/chipsets/specupdt/245051.htm
    118        1.1   thorpej  */
    119        1.5     lukem 
    120        1.5     lukem #include <sys/cdefs.h>
    121  1.39.2.12     skrll __KERNEL_RCSID(0, "$NetBSD: auich.c,v 1.39.2.12 2005/02/04 11:46:37 skrll Exp $");
    122        1.1   thorpej 
    123        1.1   thorpej #include <sys/param.h>
    124        1.1   thorpej #include <sys/systm.h>
    125        1.1   thorpej #include <sys/kernel.h>
    126        1.1   thorpej #include <sys/malloc.h>
    127        1.1   thorpej #include <sys/device.h>
    128        1.1   thorpej #include <sys/fcntl.h>
    129        1.1   thorpej #include <sys/proc.h>
    130   1.39.2.7     skrll #include <sys/sysctl.h>
    131        1.1   thorpej 
    132        1.1   thorpej #include <uvm/uvm_extern.h>	/* for PAGE_SIZE */
    133        1.1   thorpej 
    134        1.1   thorpej #include <dev/pci/pcidevs.h>
    135        1.1   thorpej #include <dev/pci/pcivar.h>
    136        1.1   thorpej #include <dev/pci/auichreg.h>
    137        1.1   thorpej 
    138        1.1   thorpej #include <sys/audioio.h>
    139        1.1   thorpej #include <dev/audio_if.h>
    140        1.1   thorpej #include <dev/mulaw.h>
    141        1.1   thorpej #include <dev/auconv.h>
    142        1.1   thorpej 
    143        1.1   thorpej #include <machine/bus.h>
    144        1.1   thorpej 
    145        1.2   thorpej #include <dev/ic/ac97reg.h>
    146        1.1   thorpej #include <dev/ic/ac97var.h>
    147        1.1   thorpej 
    148        1.1   thorpej struct auich_dma {
    149        1.1   thorpej 	bus_dmamap_t map;
    150        1.1   thorpej 	caddr_t addr;
    151        1.1   thorpej 	bus_dma_segment_t segs[1];
    152        1.1   thorpej 	int nsegs;
    153        1.1   thorpej 	size_t size;
    154        1.1   thorpej 	struct auich_dma *next;
    155        1.1   thorpej };
    156        1.1   thorpej 
    157        1.1   thorpej #define	DMAADDR(p)	((p)->map->dm_segs[0].ds_addr)
    158        1.1   thorpej #define	KERNADDR(p)	((void *)((p)->addr))
    159        1.1   thorpej 
    160        1.1   thorpej struct auich_cdata {
    161        1.1   thorpej 	struct auich_dmalist ic_dmalist_pcmo[ICH_DMALIST_MAX];
    162        1.1   thorpej 	struct auich_dmalist ic_dmalist_pcmi[ICH_DMALIST_MAX];
    163        1.1   thorpej 	struct auich_dmalist ic_dmalist_mici[ICH_DMALIST_MAX];
    164        1.1   thorpej };
    165        1.1   thorpej 
    166        1.1   thorpej #define	ICH_CDOFF(x)		offsetof(struct auich_cdata, x)
    167        1.1   thorpej #define	ICH_PCMO_OFF(x)		ICH_CDOFF(ic_dmalist_pcmo[(x)])
    168        1.1   thorpej #define	ICH_PCMI_OFF(x)		ICH_CDOFF(ic_dmalist_pcmi[(x)])
    169        1.1   thorpej #define	ICH_MICI_OFF(x)		ICH_CDOFF(ic_dmalist_mici[(x)])
    170        1.1   thorpej 
    171        1.1   thorpej struct auich_softc {
    172        1.1   thorpej 	struct device sc_dev;
    173        1.1   thorpej 	void *sc_ih;
    174        1.1   thorpej 
    175   1.39.2.7     skrll 	struct device *sc_audiodev;
    176        1.1   thorpej 	audio_device_t sc_audev;
    177        1.1   thorpej 
    178   1.39.2.9     skrll 	pci_chipset_tag_t sc_pc;
    179   1.39.2.9     skrll 	pcitag_t sc_pt;
    180        1.1   thorpej 	bus_space_tag_t iot;
    181        1.1   thorpej 	bus_space_handle_t mix_ioh;
    182   1.39.2.9     skrll 	bus_size_t mix_size;
    183        1.1   thorpej 	bus_space_handle_t aud_ioh;
    184   1.39.2.9     skrll 	bus_size_t aud_size;
    185        1.1   thorpej 	bus_dma_tag_t dmat;
    186        1.1   thorpej 
    187        1.1   thorpej 	struct ac97_codec_if *codec_if;
    188        1.1   thorpej 	struct ac97_host_if host_if;
    189        1.1   thorpej 
    190        1.1   thorpej 	/* DMA scatter-gather lists. */
    191        1.1   thorpej 	bus_dmamap_t sc_cddmamap;
    192        1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    193        1.1   thorpej 
    194        1.1   thorpej 	struct auich_cdata *sc_cdata;
    195        1.1   thorpej 
    196   1.39.2.7     skrll 	struct auich_ring {
    197   1.39.2.7     skrll 		int qptr;
    198   1.39.2.7     skrll 		struct auich_dmalist *dmalist;
    199   1.39.2.7     skrll 
    200  1.39.2.11     skrll 		uint32_t start, p, end;
    201   1.39.2.7     skrll 		int blksize;
    202   1.39.2.7     skrll 
    203   1.39.2.7     skrll 		void (*intr)(void *);
    204   1.39.2.7     skrll 		void *arg;
    205   1.39.2.7     skrll 	} pcmo, pcmi, mici;
    206        1.1   thorpej 
    207        1.1   thorpej 	struct auich_dma *sc_dmas;
    208        1.1   thorpej 
    209       1.18      kent 	/* SiS 7012 hack */
    210   1.39.2.7     skrll 	int  sc_sample_shift;
    211       1.18      kent 	int  sc_sts_reg;
    212       1.34      kent 	/* 440MX workaround */
    213       1.34      kent 	int  sc_dmamap_flags;
    214        1.9  augustss 
    215        1.9  augustss 	/* Power Management */
    216        1.9  augustss 	void *sc_powerhook;
    217        1.9  augustss 	int sc_suspend;
    218  1.39.2.12     skrll 	struct pci_conf_state sc_pciconf;
    219   1.39.2.7     skrll 
    220   1.39.2.7     skrll 	/* sysctl */
    221   1.39.2.7     skrll 	struct sysctllog *sc_log;
    222   1.39.2.7     skrll 	uint32_t sc_ac97_clock;
    223   1.39.2.7     skrll 	int sc_ac97_clock_mib;
    224   1.39.2.9     skrll 
    225   1.39.2.9     skrll #define AUICH_NFORMATS	3
    226   1.39.2.9     skrll 	struct audio_format sc_formats[AUICH_NFORMATS];
    227   1.39.2.9     skrll 	struct audio_encoding_set *sc_encodings;
    228        1.1   thorpej };
    229        1.1   thorpej 
    230        1.1   thorpej /* Debug */
    231   1.39.2.2     skrll #ifdef AUICH_DEBUG
    232        1.1   thorpej #define	DPRINTF(l,x)	do { if (auich_debug & (l)) printf x; } while(0)
    233        1.1   thorpej int auich_debug = 0xfffe;
    234        1.1   thorpej #define	ICH_DEBUG_CODECIO	0x0001
    235        1.1   thorpej #define	ICH_DEBUG_DMA		0x0002
    236   1.39.2.2     skrll #define	ICH_DEBUG_INTR		0x0004
    237        1.1   thorpej #else
    238        1.1   thorpej #define	DPRINTF(x,y)	/* nothing */
    239        1.1   thorpej #endif
    240        1.1   thorpej 
    241   1.39.2.9     skrll static int	auich_match(struct device *, struct cfdata *, void *);
    242   1.39.2.9     skrll static void	auich_attach(struct device *, struct device *, void *);
    243   1.39.2.9     skrll static int	auich_detach(struct device *, int);
    244   1.39.2.9     skrll static int	auich_activate(struct device *, enum devact);
    245   1.39.2.9     skrll static int	auich_intr(void *);
    246        1.1   thorpej 
    247       1.22   thorpej CFATTACH_DECL(auich, sizeof(struct auich_softc),
    248   1.39.2.9     skrll     auich_match, auich_attach, auich_detach, auich_activate);
    249        1.1   thorpej 
    250   1.39.2.9     skrll static int	auich_query_encoding(void *, struct audio_encoding *);
    251  1.39.2.11     skrll static int	auich_set_params(void *, int, int, audio_params_t *,
    252  1.39.2.11     skrll 		    audio_params_t *, stream_filter_list_t *,
    253  1.39.2.11     skrll 		    stream_filter_list_t *);
    254  1.39.2.11     skrll static int	auich_round_blocksize(void *, int, int, const audio_params_t *);
    255   1.39.2.9     skrll static int	auich_halt_output(void *);
    256   1.39.2.9     skrll static int	auich_halt_input(void *);
    257   1.39.2.9     skrll static int	auich_getdev(void *, struct audio_device *);
    258   1.39.2.9     skrll static int	auich_set_port(void *, mixer_ctrl_t *);
    259   1.39.2.9     skrll static int	auich_get_port(void *, mixer_ctrl_t *);
    260   1.39.2.9     skrll static int	auich_query_devinfo(void *, mixer_devinfo_t *);
    261   1.39.2.9     skrll static void	*auich_allocm(void *, int, size_t, struct malloc_type *, int);
    262   1.39.2.9     skrll static void	auich_freem(void *, void *, struct malloc_type *);
    263   1.39.2.9     skrll static size_t	auich_round_buffersize(void *, int, size_t);
    264   1.39.2.9     skrll static paddr_t	auich_mappage(void *, void *, off_t, int);
    265   1.39.2.9     skrll static int	auich_get_props(void *);
    266   1.39.2.9     skrll static int	auich_trigger_output(void *, void *, void *, int,
    267  1.39.2.11     skrll 		    void (*)(void *), void *, const audio_params_t *);
    268   1.39.2.9     skrll static int	auich_trigger_input(void *, void *, void *, int,
    269  1.39.2.11     skrll 		    void (*)(void *), void *, const audio_params_t *);
    270   1.39.2.9     skrll 
    271   1.39.2.9     skrll static int	auich_alloc_cdata(struct auich_softc *);
    272   1.39.2.9     skrll 
    273   1.39.2.9     skrll static int	auich_allocmem(struct auich_softc *, size_t, size_t,
    274   1.39.2.9     skrll 		    struct auich_dma *);
    275   1.39.2.9     skrll static int	auich_freemem(struct auich_softc *, struct auich_dma *);
    276        1.1   thorpej 
    277   1.39.2.9     skrll static void	auich_powerhook(int, void *);
    278   1.39.2.9     skrll static int	auich_set_rate(struct auich_softc *, int, u_long);
    279   1.39.2.7     skrll static int	auich_sysctl_verify(SYSCTLFN_ARGS);
    280   1.39.2.9     skrll static void	auich_finish_attach(struct device *);
    281   1.39.2.9     skrll static void	auich_calibrate(struct auich_softc *);
    282       1.17  augustss 
    283   1.39.2.9     skrll static int	auich_attach_codec(void *, struct ac97_codec_if *);
    284  1.39.2.11     skrll static int	auich_read_codec(void *, uint8_t, uint16_t *);
    285  1.39.2.11     skrll static int	auich_write_codec(void *, uint8_t, uint16_t);
    286   1.39.2.9     skrll static int	auich_reset_codec(void *);
    287        1.9  augustss 
    288   1.39.2.7     skrll const struct audio_hw_if auich_hw_if = {
    289  1.39.2.11     skrll 	NULL,			/* open */
    290  1.39.2.11     skrll 	NULL,			/* close */
    291        1.1   thorpej 	NULL,			/* drain */
    292        1.1   thorpej 	auich_query_encoding,
    293        1.1   thorpej 	auich_set_params,
    294        1.1   thorpej 	auich_round_blocksize,
    295        1.1   thorpej 	NULL,			/* commit_setting */
    296        1.1   thorpej 	NULL,			/* init_output */
    297        1.1   thorpej 	NULL,			/* init_input */
    298        1.1   thorpej 	NULL,			/* start_output */
    299        1.1   thorpej 	NULL,			/* start_input */
    300        1.1   thorpej 	auich_halt_output,
    301        1.1   thorpej 	auich_halt_input,
    302        1.1   thorpej 	NULL,			/* speaker_ctl */
    303        1.1   thorpej 	auich_getdev,
    304        1.1   thorpej 	NULL,			/* getfd */
    305        1.1   thorpej 	auich_set_port,
    306        1.1   thorpej 	auich_get_port,
    307        1.1   thorpej 	auich_query_devinfo,
    308        1.1   thorpej 	auich_allocm,
    309        1.1   thorpej 	auich_freem,
    310        1.1   thorpej 	auich_round_buffersize,
    311        1.1   thorpej 	auich_mappage,
    312        1.1   thorpej 	auich_get_props,
    313        1.1   thorpej 	auich_trigger_output,
    314        1.1   thorpej 	auich_trigger_input,
    315        1.4  augustss 	NULL,			/* dev_ioctl */
    316        1.1   thorpej };
    317        1.1   thorpej 
    318   1.39.2.9     skrll #define AUICH_FORMATS_4CH	1
    319   1.39.2.9     skrll #define AUICH_FORMATS_6CH	2
    320   1.39.2.9     skrll static const struct audio_format auich_formats[AUICH_NFORMATS] = {
    321   1.39.2.9     skrll 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
    322   1.39.2.9     skrll 	 2, AUFMT_STEREO, 0, {8000, 48000}},
    323   1.39.2.9     skrll 	{NULL, AUMODE_PLAY, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
    324   1.39.2.9     skrll 	 4, AUFMT_SURROUND4, 0, {8000, 48000}},
    325   1.39.2.9     skrll 	{NULL, AUMODE_PLAY, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
    326   1.39.2.9     skrll 	 6, AUFMT_DOLBY_5_1, 0, {8000, 48000}},
    327   1.39.2.9     skrll };
    328        1.1   thorpej 
    329   1.39.2.8     skrll #define PCI_ID_CODE0(v, p)	PCI_ID_CODE(PCI_VENDOR_##v, PCI_PRODUCT_##v##_##p)
    330   1.39.2.8     skrll #define PCIID_ICH		PCI_ID_CODE0(INTEL, 82801AA_ACA)
    331   1.39.2.8     skrll #define PCIID_ICH0		PCI_ID_CODE0(INTEL, 82801AB_ACA)
    332   1.39.2.8     skrll #define PCIID_ICH2		PCI_ID_CODE0(INTEL, 82801BA_ACA)
    333   1.39.2.8     skrll #define PCIID_440MX		PCI_ID_CODE0(INTEL, 82440MX_ACA)
    334   1.39.2.8     skrll #define PCIID_ICH3		PCI_ID_CODE0(INTEL, 82801CA_AC)
    335   1.39.2.8     skrll #define PCIID_ICH4		PCI_ID_CODE0(INTEL, 82801DB_AC)
    336   1.39.2.8     skrll #define PCIID_ICH5		PCI_ID_CODE0(INTEL, 82801EB_AC)
    337   1.39.2.8     skrll #define PCIID_ICH6		PCI_ID_CODE0(INTEL, 82801FB_AC)
    338   1.39.2.8     skrll #define PCIID_SIS7012		PCI_ID_CODE0(SIS, 7012_AC)
    339   1.39.2.8     skrll #define PCIID_NFORCE		PCI_ID_CODE0(NVIDIA, NFORCE_MCP_AC)
    340   1.39.2.8     skrll #define PCIID_NFORCE2		PCI_ID_CODE0(NVIDIA, NFORCE2_MCPT_AC)
    341  1.39.2.12     skrll #define PCIID_NFORCE2_400	PCI_ID_CODE0(NVIDIA, NFORCE2_400_MCPT_AC)
    342   1.39.2.8     skrll #define PCIID_NFORCE3		PCI_ID_CODE0(NVIDIA, NFORCE3_MCPT_AC)
    343   1.39.2.8     skrll #define PCIID_NFORCE3_250	PCI_ID_CODE0(NVIDIA, NFORCE3_250_MCPT_AC)
    344  1.39.2.12     skrll #define PCIID_NFORCE4		PCI_ID_CODE0(NVIDIA, NFORCE4_AC)
    345   1.39.2.8     skrll #define PCIID_AMD768		PCI_ID_CODE0(AMD, PBC768_AC)
    346   1.39.2.8     skrll #define PCIID_AMD8111		PCI_ID_CODE0(AMD, PBC8111_AC)
    347   1.39.2.8     skrll 
    348        1.1   thorpej static const struct auich_devtype {
    349   1.39.2.8     skrll 	pcireg_t	id;
    350   1.39.2.8     skrll 	const char	*name;
    351   1.39.2.8     skrll 	const char	*shortname;	/* must be less than 11 characters */
    352        1.1   thorpej } auich_devices[] = {
    353   1.39.2.8     skrll 	{ PCIID_ICH,	"i82801AA (ICH) AC-97 Audio",	"ICH" },
    354   1.39.2.9     skrll 	{ PCIID_ICH0,	"i82801AB (ICH0) AC-97 Audio",	"ICH0" },
    355   1.39.2.9     skrll 	{ PCIID_ICH2,	"i82801BA (ICH2) AC-97 Audio",	"ICH2" },
    356   1.39.2.9     skrll 	{ PCIID_440MX,	"i82440MX AC-97 Audio",		"440MX" },
    357   1.39.2.9     skrll 	{ PCIID_ICH3,	"i82801CA (ICH3) AC-97 Audio",	"ICH3" },
    358   1.39.2.9     skrll 	{ PCIID_ICH4,	"i82801DB/DBM (ICH4/ICH4M) AC-97 Audio", "ICH4" },
    359   1.39.2.9     skrll 	{ PCIID_ICH5,	"i82801EB (ICH5) AC-97 Audio",	"ICH5" },
    360   1.39.2.9     skrll 	{ PCIID_ICH6,	"i82801FB (ICH6) AC-97 Audio",	"ICH6" },
    361   1.39.2.9     skrll 	{ PCIID_SIS7012, "SiS 7012 AC-97 Audio",	"SiS7012" },
    362   1.39.2.8     skrll 	{ PCIID_NFORCE,	"nForce MCP AC-97 Audio",	"nForce" },
    363   1.39.2.8     skrll 	{ PCIID_NFORCE2, "nForce2 MCP-T AC-97 Audio",	"nForce2" },
    364  1.39.2.12     skrll 	{ PCIID_NFORCE2_400, "nForce2 400 MCP-T AC-97 Audio",	"nForce2" },
    365   1.39.2.8     skrll 	{ PCIID_NFORCE3, "nForce3 MCP-T AC-97 Audio",	"nForce3" },
    366   1.39.2.9     skrll 	{ PCIID_NFORCE3_250, "nForce3 250 MCP-T AC-97 Audio", "nForce3" },
    367  1.39.2.12     skrll 	{ PCIID_NFORCE4, "nForce4 AC-97 Audio",		"nForce4" },
    368   1.39.2.8     skrll 	{ PCIID_AMD768,	"AMD768 AC-97 Audio",		"AMD768" },
    369   1.39.2.8     skrll 	{ PCIID_AMD8111,"AMD8111 AC-97 Audio",		"AMD8111" },
    370   1.39.2.8     skrll 	{ 0,		NULL,				NULL },
    371        1.1   thorpej };
    372        1.1   thorpej 
    373        1.1   thorpej static const struct auich_devtype *
    374        1.1   thorpej auich_lookup(struct pci_attach_args *pa)
    375        1.1   thorpej {
    376        1.1   thorpej 	const struct auich_devtype *d;
    377        1.1   thorpej 
    378        1.1   thorpej 	for (d = auich_devices; d->name != NULL; d++) {
    379   1.39.2.8     skrll 		if (pa->pa_id == d->id)
    380  1.39.2.11     skrll 			return d;
    381        1.1   thorpej 	}
    382        1.1   thorpej 
    383  1.39.2.11     skrll 	return NULL;
    384        1.1   thorpej }
    385        1.1   thorpej 
    386   1.39.2.9     skrll static int
    387        1.1   thorpej auich_match(struct device *parent, struct cfdata *match, void *aux)
    388        1.1   thorpej {
    389  1.39.2.11     skrll 	struct pci_attach_args *pa;
    390        1.1   thorpej 
    391  1.39.2.11     skrll 	pa = aux;
    392        1.1   thorpej 	if (auich_lookup(pa) != NULL)
    393  1.39.2.11     skrll 		return 1;
    394        1.1   thorpej 
    395  1.39.2.11     skrll 	return 0;
    396        1.1   thorpej }
    397        1.1   thorpej 
    398   1.39.2.9     skrll static void
    399        1.1   thorpej auich_attach(struct device *parent, struct device *self, void *aux)
    400        1.1   thorpej {
    401  1.39.2.11     skrll 	struct auich_softc *sc;
    402  1.39.2.11     skrll 	struct pci_attach_args *pa;
    403        1.1   thorpej 	pci_intr_handle_t ih;
    404   1.39.2.1     skrll 	pcireg_t v;
    405        1.1   thorpej 	const char *intrstr;
    406        1.1   thorpej 	const struct auich_devtype *d;
    407   1.39.2.7     skrll 	struct sysctlnode *node;
    408   1.39.2.9     skrll 	int err, node_mib, i;
    409        1.1   thorpej 
    410  1.39.2.11     skrll 	sc = (struct auich_softc *)self;
    411  1.39.2.11     skrll 	pa = aux;
    412       1.35   thorpej 	aprint_naive(": Audio controller\n");
    413       1.35   thorpej 
    414        1.1   thorpej 	d = auich_lookup(pa);
    415        1.1   thorpej 	if (d == NULL)
    416        1.1   thorpej 		panic("auich_attach: impossible");
    417        1.1   thorpej 
    418       1.33      kent 	sc->sc_pc = pa->pa_pc;
    419       1.33      kent 	sc->sc_pt = pa->pa_tag;
    420       1.35   thorpej 
    421       1.35   thorpej 	aprint_normal(": %s\n", d->name);
    422        1.1   thorpej 
    423   1.39.2.8     skrll 	if (d->id == PCIID_ICH4 || d->id == PCIID_ICH5 || d->id == PCIID_ICH6) {
    424   1.39.2.1     skrll 		/*
    425   1.39.2.8     skrll 		 * Use native mode for ICH4/ICH5/ICH6
    426   1.39.2.1     skrll 		 */
    427   1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_MMBAR, PCI_MAPREG_TYPE_MEM, 0,
    428   1.39.2.9     skrll 				   &sc->iot, &sc->mix_ioh, NULL, &sc->mix_size)) {
    429   1.39.2.1     skrll 			v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
    430   1.39.2.1     skrll 			pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
    431   1.39.2.1     skrll 				       v | ICH_CFG_IOSE);
    432   1.39.2.1     skrll 			if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO,
    433   1.39.2.1     skrll 					   0, &sc->iot, &sc->mix_ioh, NULL,
    434   1.39.2.9     skrll 					   &sc->mix_size)) {
    435   1.39.2.1     skrll 				aprint_error("%s: can't map codec i/o space\n",
    436   1.39.2.1     skrll 					     sc->sc_dev.dv_xname);
    437   1.39.2.1     skrll 				return;
    438   1.39.2.1     skrll 			}
    439   1.39.2.1     skrll 		}
    440   1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_MBBAR, PCI_MAPREG_TYPE_MEM, 0,
    441   1.39.2.9     skrll 				   &sc->iot, &sc->aud_ioh, NULL, &sc->aud_size)) {
    442   1.39.2.1     skrll 			v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
    443   1.39.2.1     skrll 			pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
    444   1.39.2.1     skrll 				       v | ICH_CFG_IOSE);
    445   1.39.2.1     skrll 			if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO,
    446   1.39.2.1     skrll 					   0, &sc->iot, &sc->aud_ioh, NULL,
    447   1.39.2.9     skrll 					   &sc->aud_size)) {
    448   1.39.2.1     skrll 				aprint_error("%s: can't map device i/o space\n",
    449   1.39.2.1     skrll 					     sc->sc_dev.dv_xname);
    450   1.39.2.1     skrll 				return;
    451   1.39.2.1     skrll 			}
    452   1.39.2.1     skrll 		}
    453   1.39.2.1     skrll 	} else {
    454   1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO, 0,
    455   1.39.2.9     skrll 				   &sc->iot, &sc->mix_ioh, NULL, &sc->mix_size)) {
    456   1.39.2.1     skrll 			aprint_error("%s: can't map codec i/o space\n",
    457   1.39.2.1     skrll 				     sc->sc_dev.dv_xname);
    458   1.39.2.1     skrll 			return;
    459   1.39.2.1     skrll 		}
    460   1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO, 0,
    461   1.39.2.9     skrll 				   &sc->iot, &sc->aud_ioh, NULL, &sc->aud_size)) {
    462   1.39.2.1     skrll 			aprint_error("%s: can't map device i/o space\n",
    463   1.39.2.1     skrll 				     sc->sc_dev.dv_xname);
    464   1.39.2.1     skrll 			return;
    465   1.39.2.1     skrll 		}
    466        1.1   thorpej 	}
    467        1.1   thorpej 	sc->dmat = pa->pa_dmat;
    468        1.1   thorpej 
    469        1.1   thorpej 	/* enable bus mastering */
    470   1.39.2.1     skrll 	v = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    471        1.1   thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    472   1.39.2.7     skrll 	    v | PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_BACKTOBACK_ENABLE);
    473        1.1   thorpej 
    474        1.1   thorpej 	/* Map and establish the interrupt. */
    475        1.3  sommerfe 	if (pci_intr_map(pa, &ih)) {
    476       1.35   thorpej 		aprint_error("%s: can't map interrupt\n", sc->sc_dev.dv_xname);
    477        1.1   thorpej 		return;
    478        1.1   thorpej 	}
    479        1.1   thorpej 	intrstr = pci_intr_string(pa->pa_pc, ih);
    480        1.1   thorpej 	sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_AUDIO,
    481        1.1   thorpej 	    auich_intr, sc);
    482        1.1   thorpej 	if (sc->sc_ih == NULL) {
    483       1.35   thorpej 		aprint_error("%s: can't establish interrupt",
    484       1.35   thorpej 		    sc->sc_dev.dv_xname);
    485        1.1   thorpej 		if (intrstr != NULL)
    486       1.35   thorpej 			aprint_normal(" at %s", intrstr);
    487       1.35   thorpej 		aprint_normal("\n");
    488        1.1   thorpej 		return;
    489        1.1   thorpej 	}
    490       1.35   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    491        1.1   thorpej 
    492   1.39.2.1     skrll 	snprintf(sc->sc_audev.name, MAX_AUDIO_DEV_LEN, "%s AC97", d->shortname);
    493   1.39.2.1     skrll 	snprintf(sc->sc_audev.version, MAX_AUDIO_DEV_LEN,
    494   1.39.2.1     skrll 		 "0x%02x", PCI_REVISION(pa->pa_class));
    495   1.39.2.1     skrll 	strlcpy(sc->sc_audev.config, sc->sc_dev.dv_xname, MAX_AUDIO_DEV_LEN);
    496        1.1   thorpej 
    497       1.18      kent 	/* SiS 7012 needs special handling */
    498   1.39.2.8     skrll 	if (d->id == PCIID_SIS7012) {
    499       1.18      kent 		sc->sc_sts_reg = ICH_PICB;
    500   1.39.2.7     skrll 		sc->sc_sample_shift = 0;
    501  1.39.2.10     skrll 		/* Un-mute output. From Linux. */
    502  1.39.2.10     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_SIS_NV_CTL,
    503  1.39.2.10     skrll 		    bus_space_read_4(sc->iot, sc->aud_ioh, ICH_SIS_NV_CTL) |
    504  1.39.2.10     skrll 		    ICH_SIS_CTL_UNMUTE);
    505       1.18      kent 	} else {
    506       1.18      kent 		sc->sc_sts_reg = ICH_STS;
    507   1.39.2.7     skrll 		sc->sc_sample_shift = 1;
    508       1.18      kent 	}
    509       1.38      kent 
    510       1.34      kent 	/* Workaround for a 440MX B-stepping erratum */
    511       1.34      kent 	sc->sc_dmamap_flags = BUS_DMA_COHERENT;
    512   1.39.2.8     skrll 	if (d->id == PCIID_440MX) {
    513       1.34      kent 		sc->sc_dmamap_flags |= BUS_DMA_NOCACHE;
    514       1.34      kent 		printf("%s: DMA bug workaround enabled\n", sc->sc_dev.dv_xname);
    515       1.34      kent 	}
    516       1.18      kent 
    517        1.1   thorpej 	/* Set up DMA lists. */
    518   1.39.2.7     skrll 	sc->pcmo.qptr = sc->pcmi.qptr = sc->mici.qptr = 0;
    519        1.1   thorpej 	auich_alloc_cdata(sc);
    520        1.1   thorpej 
    521        1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA, ("auich_attach: lists %p %p %p\n",
    522   1.39.2.7     skrll 	    sc->pcmo.dmalist, sc->pcmi.dmalist, sc->mici.dmalist));
    523        1.1   thorpej 
    524        1.1   thorpej 	sc->host_if.arg = sc;
    525        1.1   thorpej 	sc->host_if.attach = auich_attach_codec;
    526        1.1   thorpej 	sc->host_if.read = auich_read_codec;
    527        1.1   thorpej 	sc->host_if.write = auich_write_codec;
    528        1.1   thorpej 	sc->host_if.reset = auich_reset_codec;
    529        1.1   thorpej 
    530  1.39.2.11     skrll 	if (ac97_attach(&sc->host_if, self) != 0)
    531        1.1   thorpej 		return;
    532        1.1   thorpej 
    533   1.39.2.9     skrll 	/* setup audio_format */
    534   1.39.2.9     skrll 	memcpy(sc->sc_formats, auich_formats, sizeof(auich_formats));
    535   1.39.2.9     skrll 	if (!AC97_IS_4CH(sc->codec_if))
    536   1.39.2.9     skrll 		AUFMT_INVALIDATE(&sc->sc_formats[AUICH_FORMATS_4CH]);
    537   1.39.2.9     skrll 	if (!AC97_IS_6CH(sc->codec_if))
    538   1.39.2.9     skrll 		AUFMT_INVALIDATE(&sc->sc_formats[AUICH_FORMATS_6CH]);
    539   1.39.2.9     skrll 	if (AC97_IS_FIXED_RATE(sc->codec_if)) {
    540   1.39.2.9     skrll 		for (i = 0; i < AUICH_NFORMATS; i++) {
    541   1.39.2.9     skrll 			sc->sc_formats[i].frequency_type = 1;
    542   1.39.2.9     skrll 			sc->sc_formats[i].frequency[0] = 48000;
    543   1.39.2.9     skrll 		}
    544   1.39.2.9     skrll 	}
    545   1.39.2.9     skrll 
    546   1.39.2.9     skrll 	if (0 != auconv_create_encodings(sc->sc_formats, AUICH_NFORMATS,
    547   1.39.2.9     skrll 					 &sc->sc_encodings)) {
    548   1.39.2.9     skrll 		return;
    549   1.39.2.9     skrll 	}
    550   1.39.2.9     skrll 
    551        1.9  augustss 	/* Watch for power change */
    552        1.9  augustss 	sc->sc_suspend = PWR_RESUME;
    553        1.9  augustss 	sc->sc_powerhook = powerhook_establish(auich_powerhook, sc);
    554       1.29      kent 
    555   1.39.2.1     skrll 	config_interrupts(self, auich_finish_attach);
    556   1.39.2.7     skrll 
    557   1.39.2.7     skrll 	/* sysctl setup */
    558   1.39.2.8     skrll 	if (AC97_IS_FIXED_RATE(sc->codec_if))
    559   1.39.2.7     skrll 		return;
    560   1.39.2.7     skrll 	err = sysctl_createv(&sc->sc_log, 0, NULL, NULL, 0,
    561   1.39.2.7     skrll 			     CTLTYPE_NODE, "hw", NULL, NULL, 0, NULL, 0,
    562   1.39.2.7     skrll 			     CTL_HW, CTL_EOL);
    563   1.39.2.7     skrll 	if (err != 0)
    564   1.39.2.7     skrll 		goto sysctl_err;
    565   1.39.2.7     skrll 	err = sysctl_createv(&sc->sc_log, 0, NULL, &node, 0,
    566   1.39.2.7     skrll 			     CTLTYPE_NODE, sc->sc_dev.dv_xname, NULL, NULL, 0,
    567   1.39.2.7     skrll 			     NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    568   1.39.2.7     skrll 	if (err != 0)
    569   1.39.2.7     skrll 		goto sysctl_err;
    570   1.39.2.7     skrll 	node_mib = node->sysctl_num;
    571   1.39.2.7     skrll 	/* passing the sc address instead of &sc->sc_ac97_clock */
    572   1.39.2.7     skrll 	err = sysctl_createv(&sc->sc_log, 0, NULL, &node, CTLFLAG_READWRITE,
    573   1.39.2.7     skrll 			     CTLTYPE_INT, "ac97rate",
    574   1.39.2.7     skrll 			     SYSCTL_DESCR("AC'97 codec link rate"),
    575   1.39.2.7     skrll 			     auich_sysctl_verify, 0, sc, 0,
    576   1.39.2.7     skrll 			     CTL_HW, node_mib, CTL_CREATE, CTL_EOL);
    577   1.39.2.7     skrll 	if (err != 0)
    578   1.39.2.7     skrll 		goto sysctl_err;
    579   1.39.2.7     skrll 	sc->sc_ac97_clock_mib = node->sysctl_num;
    580   1.39.2.7     skrll 
    581   1.39.2.7     skrll 	return;
    582   1.39.2.7     skrll 
    583   1.39.2.7     skrll  sysctl_err:
    584   1.39.2.7     skrll 	printf("%s: failed to add sysctl nodes. (%d)\n",
    585   1.39.2.7     skrll 	       sc->sc_dev.dv_xname, err);
    586   1.39.2.7     skrll 	return;			/* failure of sysctl is not fatal. */
    587   1.39.2.7     skrll }
    588   1.39.2.7     skrll 
    589   1.39.2.9     skrll static int
    590   1.39.2.9     skrll auich_activate(struct device *self, enum devact act)
    591   1.39.2.9     skrll {
    592   1.39.2.9     skrll 	struct auich_softc *sc;
    593   1.39.2.9     skrll 	int ret;
    594   1.39.2.9     skrll 
    595   1.39.2.9     skrll 	sc = (struct auich_softc *)self;
    596   1.39.2.9     skrll 	ret = 0;
    597   1.39.2.9     skrll 	switch (act) {
    598   1.39.2.9     skrll 	case DVACT_ACTIVATE:
    599   1.39.2.9     skrll 		return EOPNOTSUPP;
    600   1.39.2.9     skrll 	case DVACT_DEACTIVATE:
    601   1.39.2.9     skrll 		if (sc->sc_audiodev != NULL)
    602   1.39.2.9     skrll 			ret = config_deactivate(sc->sc_audiodev);
    603   1.39.2.9     skrll 		return ret;
    604   1.39.2.9     skrll 	}
    605   1.39.2.9     skrll 	return EOPNOTSUPP;
    606   1.39.2.9     skrll }
    607   1.39.2.9     skrll 
    608   1.39.2.9     skrll static int
    609   1.39.2.7     skrll auich_detach(struct device *self, int flags)
    610   1.39.2.7     skrll {
    611   1.39.2.7     skrll 	struct auich_softc *sc;
    612   1.39.2.7     skrll 
    613   1.39.2.7     skrll 	sc = (struct auich_softc *)self;
    614   1.39.2.9     skrll 
    615   1.39.2.7     skrll 	/* audio */
    616   1.39.2.7     skrll 	if (sc->sc_audiodev != NULL)
    617   1.39.2.7     skrll 		config_detach(sc->sc_audiodev, flags);
    618   1.39.2.9     skrll 
    619   1.39.2.9     skrll 	/* sysctl */
    620   1.39.2.9     skrll 	sysctl_teardown(&sc->sc_log);
    621   1.39.2.9     skrll 
    622   1.39.2.9     skrll 	/* audio_encoding_set */
    623   1.39.2.9     skrll 	auconv_delete_encodings(sc->sc_encodings);
    624   1.39.2.9     skrll 
    625   1.39.2.9     skrll 	/* ac97 */
    626   1.39.2.9     skrll 	if (sc->codec_if != NULL)
    627   1.39.2.9     skrll 		sc->codec_if->vtbl->detach(sc->codec_if);
    628   1.39.2.9     skrll 
    629   1.39.2.9     skrll 	/* PCI */
    630   1.39.2.9     skrll 	if (sc->sc_ih != NULL)
    631   1.39.2.9     skrll 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
    632   1.39.2.9     skrll 	if (sc->mix_size != 0)
    633   1.39.2.9     skrll 		bus_space_unmap(sc->iot, sc->mix_ioh, sc->mix_size);
    634   1.39.2.9     skrll 	if (sc->aud_size != 0)
    635   1.39.2.9     skrll 		bus_space_unmap(sc->iot, sc->aud_ioh, sc->aud_size);
    636   1.39.2.7     skrll 	return 0;
    637   1.39.2.7     skrll }
    638   1.39.2.7     skrll 
    639   1.39.2.7     skrll static int
    640   1.39.2.7     skrll auich_sysctl_verify(SYSCTLFN_ARGS)
    641   1.39.2.7     skrll {
    642   1.39.2.7     skrll 	int error, tmp;
    643   1.39.2.7     skrll 	struct sysctlnode node;
    644   1.39.2.7     skrll 	struct auich_softc *sc;
    645   1.39.2.7     skrll 
    646   1.39.2.7     skrll 	node = *rnode;
    647   1.39.2.7     skrll 	sc = rnode->sysctl_data;
    648   1.39.2.7     skrll 	tmp = sc->sc_ac97_clock;
    649   1.39.2.7     skrll 	node.sysctl_data = &tmp;
    650   1.39.2.7     skrll 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
    651   1.39.2.7     skrll 	if (error || newp == NULL)
    652   1.39.2.7     skrll 		return error;
    653   1.39.2.7     skrll 
    654   1.39.2.7     skrll 	if (node.sysctl_num == sc->sc_ac97_clock_mib) {
    655   1.39.2.7     skrll 		if (tmp < 48000 || tmp > 96000)
    656   1.39.2.7     skrll 			return EINVAL;
    657   1.39.2.7     skrll 		sc->sc_ac97_clock = tmp;
    658   1.39.2.7     skrll 	}
    659   1.39.2.7     skrll 
    660   1.39.2.7     skrll 	return 0;
    661   1.39.2.1     skrll }
    662   1.39.2.1     skrll 
    663   1.39.2.9     skrll static void
    664   1.39.2.1     skrll auich_finish_attach(struct device *self)
    665   1.39.2.1     skrll {
    666  1.39.2.11     skrll 	struct auich_softc *sc;
    667   1.39.2.1     skrll 
    668  1.39.2.11     skrll 	sc = (void *)self;
    669   1.39.2.8     skrll 	if (!AC97_IS_FIXED_RATE(sc->codec_if))
    670   1.39.2.1     skrll 		auich_calibrate(sc);
    671   1.39.2.1     skrll 
    672   1.39.2.7     skrll 	sc->sc_audiodev = audio_attach_mi(&auich_hw_if, sc, &sc->sc_dev);
    673        1.1   thorpej }
    674        1.1   thorpej 
    675       1.15      kent #define ICH_CODECIO_INTERVAL	10
    676   1.39.2.9     skrll static int
    677  1.39.2.11     skrll auich_read_codec(void *v, uint8_t reg, uint16_t *val)
    678        1.1   thorpej {
    679  1.39.2.11     skrll 	struct auich_softc *sc;
    680        1.1   thorpej 	int i;
    681       1.15      kent 	uint32_t status;
    682        1.1   thorpej 
    683  1.39.2.11     skrll 	sc = v;
    684        1.1   thorpej 	/* wait for an access semaphore */
    685       1.15      kent 	for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
    686       1.15      kent 	    bus_space_read_1(sc->iot, sc->aud_ioh, ICH_CAS) & 1;
    687       1.15      kent 	    DELAY(ICH_CODECIO_INTERVAL));
    688        1.1   thorpej 
    689        1.1   thorpej 	if (i > 0) {
    690        1.1   thorpej 		*val = bus_space_read_2(sc->iot, sc->mix_ioh, reg);
    691        1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    692        1.1   thorpej 		    ("auich_read_codec(%x, %x)\n", reg, *val));
    693       1.15      kent 		status = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GSTS);
    694       1.15      kent 		if (status & ICH_RCS) {
    695       1.15      kent 			bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS,
    696       1.15      kent 					  status & ~(ICH_SRI|ICH_PRI|ICH_GSCI));
    697       1.15      kent 			*val = 0xffff;
    698   1.39.2.8     skrll 			DPRINTF(ICH_DEBUG_CODECIO,
    699   1.39.2.8     skrll 			    ("%s: read_codec error\n", sc->sc_dev.dv_xname));
    700   1.39.2.8     skrll 			return -1;
    701       1.15      kent 		}
    702        1.1   thorpej 		return 0;
    703        1.1   thorpej 	} else {
    704        1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    705        1.1   thorpej 		    ("%s: read_codec timeout\n", sc->sc_dev.dv_xname));
    706        1.1   thorpej 		return -1;
    707        1.1   thorpej 	}
    708        1.1   thorpej }
    709        1.1   thorpej 
    710   1.39.2.9     skrll static int
    711  1.39.2.11     skrll auich_write_codec(void *v, uint8_t reg, uint16_t val)
    712        1.1   thorpej {
    713  1.39.2.11     skrll 	struct auich_softc *sc;
    714        1.1   thorpej 	int i;
    715        1.1   thorpej 
    716        1.1   thorpej 	DPRINTF(ICH_DEBUG_CODECIO, ("auich_write_codec(%x, %x)\n", reg, val));
    717  1.39.2.11     skrll 	sc = v;
    718        1.1   thorpej 	/* wait for an access semaphore */
    719       1.15      kent 	for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
    720       1.15      kent 	    bus_space_read_1(sc->iot, sc->aud_ioh, ICH_CAS) & 1;
    721       1.15      kent 	    DELAY(ICH_CODECIO_INTERVAL));
    722        1.1   thorpej 
    723        1.1   thorpej 	if (i > 0) {
    724        1.1   thorpej 		bus_space_write_2(sc->iot, sc->mix_ioh, reg, val);
    725        1.1   thorpej 		return 0;
    726        1.1   thorpej 	} else {
    727        1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    728        1.1   thorpej 		    ("%s: write_codec timeout\n", sc->sc_dev.dv_xname));
    729        1.1   thorpej 		return -1;
    730        1.1   thorpej 	}
    731        1.1   thorpej }
    732        1.1   thorpej 
    733   1.39.2.9     skrll static int
    734        1.1   thorpej auich_attach_codec(void *v, struct ac97_codec_if *cif)
    735        1.1   thorpej {
    736  1.39.2.11     skrll 	struct auich_softc *sc;
    737        1.1   thorpej 
    738  1.39.2.11     skrll 	sc = v;
    739        1.1   thorpej 	sc->codec_if = cif;
    740        1.1   thorpej 	return 0;
    741        1.1   thorpej }
    742        1.1   thorpej 
    743   1.39.2.9     skrll static int
    744        1.1   thorpej auich_reset_codec(void *v)
    745        1.1   thorpej {
    746  1.39.2.11     skrll 	struct auich_softc *sc;
    747       1.15      kent 	int i;
    748   1.39.2.1     skrll 	uint32_t control, status;
    749        1.1   thorpej 
    750  1.39.2.11     skrll 	sc = v;
    751       1.18      kent 	control = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GCTRL);
    752       1.18      kent 	control &= ~(ICH_ACLSO | ICH_PCM246_MASK);
    753       1.18      kent 	control |= (control & ICH_CRESET) ? ICH_WRESET : ICH_CRESET;
    754       1.18      kent 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GCTRL, control);
    755       1.15      kent 
    756   1.39.2.1     skrll 	for (i = 500000; i >= 0; i--) {
    757   1.39.2.1     skrll 		status = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GSTS);
    758   1.39.2.1     skrll 		if (status & (ICH_PCR | ICH_SCR | ICH_S2CR))
    759   1.39.2.1     skrll 			break;
    760   1.39.2.1     skrll 		DELAY(1);
    761   1.39.2.1     skrll 	}
    762   1.39.2.1     skrll 	if (i <= 0) {
    763       1.18      kent 		printf("%s: auich_reset_codec: time out\n", sc->sc_dev.dv_xname);
    764   1.39.2.5     skrll 		return ETIMEDOUT;
    765   1.39.2.5     skrll 	}
    766   1.39.2.1     skrll #ifdef DEBUG
    767   1.39.2.5     skrll 	if (status & ICH_SCR)
    768   1.39.2.5     skrll 		printf("%s: The 2nd codec is ready.\n",
    769   1.39.2.5     skrll 		       sc->sc_dev.dv_xname);
    770   1.39.2.5     skrll 	if (status & ICH_S2CR)
    771   1.39.2.5     skrll 		printf("%s: The 3rd codec is ready.\n",
    772   1.39.2.5     skrll 		       sc->sc_dev.dv_xname);
    773   1.39.2.1     skrll #endif
    774   1.39.2.5     skrll 	return 0;
    775        1.1   thorpej }
    776        1.1   thorpej 
    777   1.39.2.9     skrll static int
    778        1.1   thorpej auich_query_encoding(void *v, struct audio_encoding *aep)
    779        1.1   thorpej {
    780   1.39.2.9     skrll 	struct auich_softc *sc;
    781   1.39.2.7     skrll 
    782   1.39.2.9     skrll 	sc = (struct auich_softc *)v;
    783   1.39.2.9     skrll 	return auconv_query_encoding(sc->sc_encodings, aep);
    784        1.1   thorpej }
    785        1.1   thorpej 
    786   1.39.2.9     skrll static int
    787       1.31      kent auich_set_rate(struct auich_softc *sc, int mode, u_long srate)
    788       1.17  augustss {
    789   1.39.2.1     skrll 	int ret;
    790  1.39.2.11     skrll 	u_int ratetmp;
    791       1.18      kent 
    792   1.39.2.7     skrll 	sc->codec_if->vtbl->set_clock(sc->codec_if, sc->sc_ac97_clock);
    793       1.31      kent 	ratetmp = srate;
    794   1.39.2.1     skrll 	if (mode == AUMODE_RECORD)
    795   1.39.2.1     skrll 		return sc->codec_if->vtbl->set_rate(sc->codec_if,
    796   1.39.2.1     skrll 		    AC97_REG_PCM_LR_ADC_RATE, &ratetmp);
    797   1.39.2.1     skrll 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    798   1.39.2.1     skrll 	    AC97_REG_PCM_FRONT_DAC_RATE, &ratetmp);
    799   1.39.2.1     skrll 	if (ret)
    800   1.39.2.1     skrll 		return ret;
    801   1.39.2.1     skrll 	ratetmp = srate;
    802   1.39.2.1     skrll 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    803   1.39.2.1     skrll 	    AC97_REG_PCM_SURR_DAC_RATE, &ratetmp);
    804   1.39.2.1     skrll 	if (ret)
    805   1.39.2.1     skrll 		return ret;
    806   1.39.2.1     skrll 	ratetmp = srate;
    807   1.39.2.1     skrll 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    808   1.39.2.1     skrll 	    AC97_REG_PCM_LFE_DAC_RATE, &ratetmp);
    809   1.39.2.1     skrll 	return ret;
    810       1.17  augustss }
    811       1.17  augustss 
    812   1.39.2.9     skrll static int
    813  1.39.2.11     skrll auich_set_params(void *v, int setmode, int usemode, audio_params_t *play,
    814  1.39.2.11     skrll     audio_params_t *rec, stream_filter_list_t *pfil, stream_filter_list_t *rfil)
    815        1.1   thorpej {
    816  1.39.2.11     skrll 	struct auich_softc *sc;
    817  1.39.2.11     skrll 	audio_params_t *p;
    818  1.39.2.11     skrll 	stream_filter_list_t *fil;
    819   1.39.2.9     skrll 	int mode, index;
    820  1.39.2.11     skrll 	uint32_t control;
    821        1.1   thorpej 
    822  1.39.2.11     skrll 	sc = v;
    823        1.1   thorpej 	for (mode = AUMODE_RECORD; mode != -1;
    824        1.1   thorpej 	     mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    825        1.1   thorpej 		if ((setmode & mode) == 0)
    826        1.1   thorpej 			continue;
    827        1.1   thorpej 
    828        1.1   thorpej 		p = mode == AUMODE_PLAY ? play : rec;
    829  1.39.2.11     skrll 		fil = mode == AUMODE_PLAY ? pfil : rfil;
    830        1.1   thorpej 		if (p == NULL)
    831        1.1   thorpej 			continue;
    832        1.1   thorpej 
    833   1.39.2.7     skrll 		if (p->sample_rate <  8000 ||
    834   1.39.2.7     skrll 		    p->sample_rate > 48000)
    835  1.39.2.11     skrll 			return EINVAL;
    836        1.1   thorpej 
    837   1.39.2.9     skrll 		index = auconv_set_converter(sc->sc_formats, AUICH_NFORMATS,
    838  1.39.2.11     skrll 					     mode, p, TRUE, fil);
    839   1.39.2.9     skrll 		if (index < 0)
    840   1.39.2.9     skrll 			return EINVAL;
    841  1.39.2.11     skrll 		if (fil->req_size > 0)
    842  1.39.2.11     skrll 			p = &fil->filters[0].param;
    843  1.39.2.11     skrll 		/* p represents HW encoding */
    844   1.39.2.9     skrll 		if (sc->sc_formats[index].frequency_type != 1
    845  1.39.2.11     skrll 		    && auich_set_rate(sc, mode, p->sample_rate))
    846   1.39.2.9     skrll 			return EINVAL;
    847   1.39.2.1     skrll 		if (mode == AUMODE_PLAY) {
    848   1.39.2.1     skrll 			control = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GCTRL);
    849   1.39.2.1     skrll 			control &= ~ICH_PCM246_MASK;
    850  1.39.2.11     skrll 			if (p->channels == 4) {
    851   1.39.2.1     skrll 				control |= ICH_PCM4;
    852  1.39.2.11     skrll 			} else if (p->channels == 6) {
    853   1.39.2.1     skrll 				control |= ICH_PCM6;
    854   1.39.2.1     skrll 			}
    855   1.39.2.1     skrll 			bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GCTRL, control);
    856   1.39.2.1     skrll 		}
    857        1.1   thorpej 	}
    858        1.1   thorpej 
    859  1.39.2.11     skrll 	return 0;
    860        1.1   thorpej }
    861        1.1   thorpej 
    862   1.39.2.9     skrll static int
    863  1.39.2.11     skrll auich_round_blocksize(void *v, int blk, int mode, const audio_params_t *param)
    864        1.1   thorpej {
    865        1.1   thorpej 
    866  1.39.2.11     skrll 	return blk & ~0x3f;		/* keep good alignment */
    867        1.1   thorpej }
    868        1.1   thorpej 
    869   1.39.2.9     skrll static int
    870        1.1   thorpej auich_halt_output(void *v)
    871        1.1   thorpej {
    872  1.39.2.11     skrll 	struct auich_softc *sc;
    873        1.1   thorpej 
    874  1.39.2.11     skrll 	sc = v;
    875        1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA, ("%s: halt_output\n", sc->sc_dev.dv_xname));
    876        1.1   thorpej 
    877        1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_CTRL, ICH_RR);
    878   1.39.2.7     skrll 	sc->pcmo.intr = NULL;
    879        1.1   thorpej 
    880  1.39.2.11     skrll 	return 0;
    881        1.1   thorpej }
    882        1.1   thorpej 
    883   1.39.2.9     skrll static int
    884        1.1   thorpej auich_halt_input(void *v)
    885        1.1   thorpej {
    886  1.39.2.11     skrll 	struct auich_softc *sc;
    887        1.1   thorpej 
    888  1.39.2.11     skrll 	sc = v;
    889        1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
    890        1.1   thorpej 	    ("%s: halt_input\n", sc->sc_dev.dv_xname));
    891        1.1   thorpej 
    892        1.1   thorpej 	/* XXX halt both unless known otherwise */
    893        1.1   thorpej 
    894        1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RR);
    895        1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_MICI + ICH_CTRL, ICH_RR);
    896   1.39.2.7     skrll 	sc->pcmi.intr = NULL;
    897        1.1   thorpej 
    898  1.39.2.11     skrll 	return 0;
    899        1.1   thorpej }
    900        1.1   thorpej 
    901   1.39.2.9     skrll static int
    902        1.1   thorpej auich_getdev(void *v, struct audio_device *adp)
    903        1.1   thorpej {
    904  1.39.2.11     skrll 	struct auich_softc *sc;
    905        1.1   thorpej 
    906  1.39.2.11     skrll 	sc = v;
    907        1.1   thorpej 	*adp = sc->sc_audev;
    908  1.39.2.11     skrll 	return 0;
    909        1.1   thorpej }
    910        1.1   thorpej 
    911   1.39.2.9     skrll static int
    912        1.1   thorpej auich_set_port(void *v, mixer_ctrl_t *cp)
    913        1.1   thorpej {
    914  1.39.2.11     skrll 	struct auich_softc *sc;
    915        1.1   thorpej 
    916  1.39.2.11     skrll 	sc = v;
    917  1.39.2.11     skrll 	return sc->codec_if->vtbl->mixer_set_port(sc->codec_if, cp);
    918        1.1   thorpej }
    919        1.1   thorpej 
    920   1.39.2.9     skrll static int
    921        1.1   thorpej auich_get_port(void *v, mixer_ctrl_t *cp)
    922        1.1   thorpej {
    923  1.39.2.11     skrll 	struct auich_softc *sc;
    924        1.1   thorpej 
    925  1.39.2.11     skrll 	sc = v;
    926  1.39.2.11     skrll 	return sc->codec_if->vtbl->mixer_get_port(sc->codec_if, cp);
    927        1.1   thorpej }
    928        1.1   thorpej 
    929   1.39.2.9     skrll static int
    930        1.1   thorpej auich_query_devinfo(void *v, mixer_devinfo_t *dp)
    931        1.1   thorpej {
    932  1.39.2.11     skrll 	struct auich_softc *sc;
    933        1.1   thorpej 
    934  1.39.2.11     skrll 	sc = v;
    935  1.39.2.11     skrll 	return sc->codec_if->vtbl->query_devinfo(sc->codec_if, dp);
    936        1.1   thorpej }
    937        1.1   thorpej 
    938   1.39.2.9     skrll static void *
    939       1.36   thorpej auich_allocm(void *v, int direction, size_t size, struct malloc_type *pool,
    940       1.36   thorpej     int flags)
    941        1.1   thorpej {
    942  1.39.2.11     skrll 	struct auich_softc *sc;
    943        1.1   thorpej 	struct auich_dma *p;
    944        1.1   thorpej 	int error;
    945        1.1   thorpej 
    946        1.1   thorpej 	if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
    947  1.39.2.11     skrll 		return NULL;
    948        1.1   thorpej 
    949        1.7   tsutsui 	p = malloc(sizeof(*p), pool, flags|M_ZERO);
    950        1.1   thorpej 	if (p == NULL)
    951  1.39.2.11     skrll 		return NULL;
    952        1.1   thorpej 
    953  1.39.2.11     skrll 	sc = v;
    954        1.1   thorpej 	error = auich_allocmem(sc, size, 0, p);
    955        1.1   thorpej 	if (error) {
    956        1.1   thorpej 		free(p, pool);
    957  1.39.2.11     skrll 		return NULL;
    958        1.1   thorpej 	}
    959        1.1   thorpej 
    960        1.1   thorpej 	p->next = sc->sc_dmas;
    961        1.1   thorpej 	sc->sc_dmas = p;
    962        1.1   thorpej 
    963  1.39.2.11     skrll 	return KERNADDR(p);
    964        1.1   thorpej }
    965        1.1   thorpej 
    966   1.39.2.9     skrll static void
    967       1.36   thorpej auich_freem(void *v, void *ptr, struct malloc_type *pool)
    968        1.1   thorpej {
    969  1.39.2.11     skrll 	struct auich_softc *sc;
    970        1.1   thorpej 	struct auich_dma *p, **pp;
    971        1.1   thorpej 
    972  1.39.2.11     skrll 	sc = v;
    973        1.1   thorpej 	for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
    974        1.1   thorpej 		if (KERNADDR(p) == ptr) {
    975        1.1   thorpej 			auich_freemem(sc, p);
    976        1.1   thorpej 			*pp = p->next;
    977        1.1   thorpej 			free(p, pool);
    978        1.1   thorpej 			return;
    979        1.1   thorpej 		}
    980        1.1   thorpej 	}
    981        1.1   thorpej }
    982        1.1   thorpej 
    983   1.39.2.9     skrll static size_t
    984        1.1   thorpej auich_round_buffersize(void *v, int direction, size_t size)
    985        1.1   thorpej {
    986        1.1   thorpej 
    987        1.1   thorpej 	if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
    988        1.1   thorpej 		size = ICH_DMALIST_MAX * ICH_DMASEG_MAX;
    989        1.1   thorpej 
    990        1.1   thorpej 	return size;
    991        1.1   thorpej }
    992        1.1   thorpej 
    993   1.39.2.9     skrll static paddr_t
    994        1.1   thorpej auich_mappage(void *v, void *mem, off_t off, int prot)
    995        1.1   thorpej {
    996  1.39.2.11     skrll 	struct auich_softc *sc;
    997        1.1   thorpej 	struct auich_dma *p;
    998        1.1   thorpej 
    999        1.1   thorpej 	if (off < 0)
   1000  1.39.2.11     skrll 		return -1;
   1001  1.39.2.11     skrll 	sc = v;
   1002        1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != mem; p = p->next)
   1003  1.39.2.11     skrll 		continue;
   1004        1.1   thorpej 	if (!p)
   1005  1.39.2.11     skrll 		return -1;
   1006  1.39.2.11     skrll 	return bus_dmamem_mmap(sc->dmat, p->segs, p->nsegs,
   1007  1.39.2.11     skrll 	    off, prot, BUS_DMA_WAITOK);
   1008        1.1   thorpej }
   1009        1.1   thorpej 
   1010   1.39.2.9     skrll static int
   1011        1.1   thorpej auich_get_props(void *v)
   1012        1.1   thorpej {
   1013  1.39.2.11     skrll 	struct auich_softc *sc;
   1014       1.27      kent 	int props;
   1015        1.1   thorpej 
   1016       1.27      kent 	props = AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
   1017  1.39.2.11     skrll 	sc = v;
   1018       1.27      kent 	/*
   1019       1.27      kent 	 * Even if the codec is fixed-rate, set_param() succeeds for any sample
   1020       1.27      kent 	 * rate because of aurateconv.  Applications can't know what rate the
   1021       1.27      kent 	 * device can process in the case of mmap().
   1022       1.27      kent 	 */
   1023   1.39.2.8     skrll 	if (!AC97_IS_FIXED_RATE(sc->codec_if))
   1024       1.27      kent 		props |= AUDIO_PROP_MMAP;
   1025       1.27      kent 	return props;
   1026        1.1   thorpej }
   1027        1.1   thorpej 
   1028   1.39.2.9     skrll static int
   1029        1.1   thorpej auich_intr(void *v)
   1030        1.1   thorpej {
   1031  1.39.2.11     skrll 	struct auich_softc *sc;
   1032  1.39.2.11     skrll 	int ret, gsts;
   1033       1.33      kent #ifdef DIAGNOSTIC
   1034       1.33      kent 	int csts;
   1035       1.33      kent #endif
   1036       1.33      kent 
   1037  1.39.2.11     skrll 	sc = v;
   1038  1.39.2.11     skrll 	ret = 0;
   1039       1.33      kent #ifdef DIAGNOSTIC
   1040       1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1041       1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1042       1.33      kent 		printf("auich_intr: PCI master abort\n");
   1043       1.33      kent 	}
   1044       1.33      kent #endif
   1045       1.33      kent 
   1046   1.39.2.7     skrll 	gsts = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GSTS);
   1047   1.39.2.2     skrll 	DPRINTF(ICH_DEBUG_INTR, ("auich_intr: gsts=0x%x\n", gsts));
   1048        1.1   thorpej 
   1049        1.1   thorpej 	if (gsts & ICH_POINT) {
   1050   1.39.2.7     skrll 		int sts;
   1051   1.39.2.7     skrll 
   1052   1.39.2.2     skrll 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1053   1.39.2.2     skrll 		    ICH_PCMO + sc->sc_sts_reg);
   1054   1.39.2.2     skrll 		DPRINTF(ICH_DEBUG_INTR,
   1055        1.1   thorpej 		    ("auich_intr: osts=0x%x\n", sts));
   1056        1.1   thorpej 
   1057   1.39.2.7     skrll 		if (sts & ICH_FIFOE)
   1058   1.39.2.7     skrll 			printf("%s: fifo underrun\n", sc->sc_dev.dv_xname);
   1059        1.1   thorpej 
   1060   1.39.2.7     skrll 		if (sts & ICH_BCIS) {
   1061        1.1   thorpej 			struct auich_dmalist *q;
   1062   1.39.2.7     skrll 			int blksize, qptr, i;
   1063        1.1   thorpej 
   1064   1.39.2.7     skrll 			blksize = sc->pcmo.blksize;
   1065   1.39.2.7     skrll 			qptr = sc->pcmo.qptr;
   1066   1.39.2.7     skrll 			i = bus_space_read_1(sc->iot, sc->aud_ioh,
   1067   1.39.2.7     skrll 			    ICH_PCMO + ICH_CIV);
   1068        1.1   thorpej 
   1069        1.1   thorpej 			while (qptr != i) {
   1070   1.39.2.7     skrll 				q = &sc->pcmo.dmalist[qptr];
   1071        1.1   thorpej 
   1072   1.39.2.7     skrll 				q->base = sc->pcmo.p;
   1073   1.39.2.7     skrll 				q->len = (blksize >> sc->sc_sample_shift) |
   1074   1.39.2.7     skrll 				    ICH_DMAF_IOC;
   1075   1.39.2.2     skrll 				DPRINTF(ICH_DEBUG_INTR,
   1076        1.1   thorpej 				    ("auich_intr: %p, %p = %x @ 0x%x\n",
   1077   1.39.2.7     skrll 				    &sc->pcmo.dmalist[i], q, q->len, q->base));
   1078        1.1   thorpej 
   1079   1.39.2.7     skrll 				sc->pcmo.p += blksize;
   1080   1.39.2.7     skrll 				if (sc->pcmo.p >= sc->pcmo.end)
   1081   1.39.2.7     skrll 					sc->pcmo.p = sc->pcmo.start;
   1082   1.39.2.7     skrll 
   1083   1.39.2.7     skrll 				qptr = (qptr + 1) & ICH_LVI_MASK;
   1084   1.39.2.7     skrll 				if (sc->pcmo.intr)
   1085   1.39.2.7     skrll 					sc->pcmo.intr(sc->pcmo.arg);
   1086        1.1   thorpej 			}
   1087        1.1   thorpej 
   1088   1.39.2.7     skrll 			sc->pcmo.qptr = qptr;
   1089        1.1   thorpej 			bus_space_write_1(sc->iot, sc->aud_ioh,
   1090   1.39.2.7     skrll 			    ICH_PCMO + ICH_LVI, (qptr - 1) & ICH_LVI_MASK);
   1091        1.1   thorpej 		}
   1092        1.1   thorpej 
   1093        1.1   thorpej 		/* int ack */
   1094   1.39.2.2     skrll 		bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMO +
   1095   1.39.2.7     skrll 		    sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
   1096   1.39.2.7     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS, ICH_POINT);
   1097        1.1   thorpej 		ret++;
   1098        1.1   thorpej 	}
   1099        1.1   thorpej 
   1100        1.1   thorpej 	if (gsts & ICH_PIINT) {
   1101   1.39.2.7     skrll 		int sts;
   1102   1.39.2.7     skrll 
   1103   1.39.2.2     skrll 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1104   1.39.2.2     skrll 		    ICH_PCMI + sc->sc_sts_reg);
   1105   1.39.2.2     skrll 		DPRINTF(ICH_DEBUG_INTR,
   1106        1.1   thorpej 		    ("auich_intr: ists=0x%x\n", sts));
   1107        1.1   thorpej 
   1108   1.39.2.7     skrll 		if (sts & ICH_FIFOE)
   1109   1.39.2.7     skrll 			printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
   1110        1.1   thorpej 
   1111   1.39.2.7     skrll 		if (sts & ICH_BCIS) {
   1112        1.1   thorpej 			struct auich_dmalist *q;
   1113   1.39.2.7     skrll 			int blksize, qptr, i;
   1114        1.1   thorpej 
   1115   1.39.2.7     skrll 			blksize = sc->pcmi.blksize;
   1116   1.39.2.7     skrll 			qptr = sc->pcmi.qptr;
   1117   1.39.2.7     skrll 			i = bus_space_read_1(sc->iot, sc->aud_ioh,
   1118   1.39.2.7     skrll 			    ICH_PCMI + ICH_CIV);
   1119        1.1   thorpej 
   1120        1.1   thorpej 			while (qptr != i) {
   1121   1.39.2.7     skrll 				q = &sc->pcmi.dmalist[qptr];
   1122        1.1   thorpej 
   1123   1.39.2.7     skrll 				q->base = sc->pcmi.p;
   1124   1.39.2.7     skrll 				q->len = (blksize >> sc->sc_sample_shift) |
   1125   1.39.2.7     skrll 				    ICH_DMAF_IOC;
   1126   1.39.2.2     skrll 				DPRINTF(ICH_DEBUG_INTR,
   1127        1.1   thorpej 				    ("auich_intr: %p, %p = %x @ 0x%x\n",
   1128   1.39.2.7     skrll 				    &sc->pcmi.dmalist[i], q, q->len, q->base));
   1129        1.1   thorpej 
   1130   1.39.2.7     skrll 				sc->pcmi.p += blksize;
   1131   1.39.2.7     skrll 				if (sc->pcmi.p >= sc->pcmi.end)
   1132   1.39.2.7     skrll 					sc->pcmi.p = sc->pcmi.start;
   1133   1.39.2.7     skrll 
   1134   1.39.2.7     skrll 				qptr = (qptr + 1) & ICH_LVI_MASK;
   1135   1.39.2.7     skrll 				if (sc->pcmi.intr)
   1136   1.39.2.7     skrll 					sc->pcmi.intr(sc->pcmi.arg);
   1137        1.1   thorpej 			}
   1138        1.1   thorpej 
   1139   1.39.2.7     skrll 			sc->pcmi.qptr = qptr;
   1140        1.1   thorpej 			bus_space_write_1(sc->iot, sc->aud_ioh,
   1141   1.39.2.7     skrll 			    ICH_PCMI + ICH_LVI, (qptr - 1) & ICH_LVI_MASK);
   1142        1.1   thorpej 		}
   1143        1.1   thorpej 
   1144        1.1   thorpej 		/* int ack */
   1145   1.39.2.2     skrll 		bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMI +
   1146   1.39.2.7     skrll 		    sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
   1147   1.39.2.7     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS, ICH_PIINT);
   1148        1.1   thorpej 		ret++;
   1149        1.1   thorpej 	}
   1150        1.1   thorpej 
   1151        1.1   thorpej 	if (gsts & ICH_MIINT) {
   1152   1.39.2.7     skrll 		int sts;
   1153   1.39.2.7     skrll 
   1154   1.39.2.2     skrll 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1155   1.39.2.2     skrll 		    ICH_MICI + sc->sc_sts_reg);
   1156   1.39.2.2     skrll 		DPRINTF(ICH_DEBUG_INTR,
   1157        1.1   thorpej 		    ("auich_intr: ists=0x%x\n", sts));
   1158   1.39.2.7     skrll 
   1159        1.1   thorpej 		if (sts & ICH_FIFOE)
   1160        1.1   thorpej 			printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
   1161        1.1   thorpej 
   1162       1.37       wiz 		/* TODO mic input DMA */
   1163        1.1   thorpej 
   1164   1.39.2.7     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS, ICH_MIINT);
   1165        1.1   thorpej 	}
   1166        1.1   thorpej 
   1167        1.1   thorpej 	return ret;
   1168        1.1   thorpej }
   1169        1.1   thorpej 
   1170   1.39.2.9     skrll static int
   1171        1.1   thorpej auich_trigger_output(void *v, void *start, void *end, int blksize,
   1172  1.39.2.11     skrll     void (*intr)(void *), void *arg, const audio_params_t *param)
   1173        1.1   thorpej {
   1174  1.39.2.11     skrll 	struct auich_softc *sc;
   1175        1.1   thorpej 	struct auich_dmalist *q;
   1176        1.1   thorpej 	struct auich_dma *p;
   1177        1.1   thorpej 	size_t size;
   1178   1.39.2.7     skrll 	int qptr;
   1179       1.33      kent #ifdef DIAGNOSTIC
   1180       1.33      kent 	int csts;
   1181       1.33      kent #endif
   1182        1.1   thorpej 
   1183        1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
   1184        1.1   thorpej 	    ("auich_trigger_output(%p, %p, %d, %p, %p, %p)\n",
   1185        1.1   thorpej 	    start, end, blksize, intr, arg, param));
   1186  1.39.2.11     skrll 	sc = v;
   1187   1.39.2.7     skrll 	sc->pcmo.intr = intr;
   1188   1.39.2.7     skrll 	sc->pcmo.arg = arg;
   1189       1.33      kent #ifdef DIAGNOSTIC
   1190       1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1191       1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1192       1.33      kent 		printf("auich_trigger_output: PCI master abort\n");
   1193       1.33      kent 	}
   1194       1.33      kent #endif
   1195        1.1   thorpej 
   1196        1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
   1197  1.39.2.11     skrll 		continue;
   1198        1.1   thorpej 	if (!p) {
   1199        1.1   thorpej 		printf("auich_trigger_output: bad addr %p\n", start);
   1200  1.39.2.11     skrll 		return EINVAL;
   1201        1.1   thorpej 	}
   1202        1.1   thorpej 
   1203        1.1   thorpej 	size = (size_t)((caddr_t)end - (caddr_t)start);
   1204        1.1   thorpej 
   1205        1.1   thorpej 	/*
   1206        1.1   thorpej 	 * The logic behind this is:
   1207        1.1   thorpej 	 * setup one buffer to play, then LVI dump out the rest
   1208        1.1   thorpej 	 * to the scatter-gather chain.
   1209        1.1   thorpej 	 */
   1210   1.39.2.7     skrll 	sc->pcmo.start = DMAADDR(p);
   1211   1.39.2.7     skrll 	sc->pcmo.p = sc->pcmo.start;
   1212   1.39.2.7     skrll 	sc->pcmo.end = sc->pcmo.start + size;
   1213   1.39.2.7     skrll 	sc->pcmo.blksize = blksize;
   1214   1.39.2.7     skrll 
   1215   1.39.2.7     skrll 	for (qptr = 0; qptr < ICH_DMALIST_MAX; qptr++) {
   1216   1.39.2.7     skrll 		q = &sc->pcmo.dmalist[qptr];
   1217   1.39.2.7     skrll 
   1218   1.39.2.7     skrll 		q->base = sc->pcmo.p;
   1219   1.39.2.7     skrll 		q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
   1220   1.39.2.7     skrll 
   1221   1.39.2.7     skrll 		sc->pcmo.p += blksize;
   1222   1.39.2.7     skrll 		if (sc->pcmo.p >= sc->pcmo.end)
   1223   1.39.2.7     skrll 			sc->pcmo.p = sc->pcmo.start;
   1224   1.39.2.7     skrll 	}
   1225   1.39.2.7     skrll 
   1226   1.39.2.7     skrll 	sc->pcmo.qptr = qptr = 0;
   1227   1.39.2.7     skrll 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_LVI,
   1228   1.39.2.7     skrll 	    (qptr - 1) & ICH_LVI_MASK);
   1229        1.1   thorpej 
   1230        1.1   thorpej 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_BDBAR,
   1231        1.1   thorpej 	    sc->sc_cddma + ICH_PCMO_OFF(0));
   1232        1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_CTRL,
   1233   1.39.2.7     skrll 	    ICH_IOCE | ICH_FEIE | ICH_RPBM);
   1234        1.1   thorpej 
   1235  1.39.2.11     skrll 	return 0;
   1236        1.1   thorpej }
   1237        1.1   thorpej 
   1238   1.39.2.9     skrll static int
   1239  1.39.2.11     skrll auich_trigger_input(void *v, void *start, void *end, int blksize,
   1240  1.39.2.11     skrll     void (*intr)(void *), void *arg, const audio_params_t *param)
   1241        1.1   thorpej {
   1242  1.39.2.11     skrll 	struct auich_softc *sc;
   1243        1.1   thorpej 	struct auich_dmalist *q;
   1244        1.1   thorpej 	struct auich_dma *p;
   1245        1.1   thorpej 	size_t size;
   1246   1.39.2.7     skrll 	int qptr;
   1247       1.33      kent #ifdef DIAGNOSTIC
   1248       1.33      kent 	int csts;
   1249       1.33      kent #endif
   1250        1.1   thorpej 
   1251        1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
   1252        1.1   thorpej 	    ("auich_trigger_input(%p, %p, %d, %p, %p, %p)\n",
   1253        1.1   thorpej 	    start, end, blksize, intr, arg, param));
   1254  1.39.2.11     skrll 	sc = v;
   1255   1.39.2.7     skrll 	sc->pcmi.intr = intr;
   1256   1.39.2.7     skrll 	sc->pcmi.arg = arg;
   1257       1.33      kent 
   1258       1.33      kent #ifdef DIAGNOSTIC
   1259       1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1260       1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1261       1.33      kent 		printf("auich_trigger_input: PCI master abort\n");
   1262       1.33      kent 	}
   1263       1.33      kent #endif
   1264        1.1   thorpej 
   1265        1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
   1266  1.39.2.11     skrll 		continue;
   1267        1.1   thorpej 	if (!p) {
   1268        1.1   thorpej 		printf("auich_trigger_input: bad addr %p\n", start);
   1269  1.39.2.11     skrll 		return EINVAL;
   1270        1.1   thorpej 	}
   1271        1.1   thorpej 
   1272        1.1   thorpej 	size = (size_t)((caddr_t)end - (caddr_t)start);
   1273        1.1   thorpej 
   1274        1.1   thorpej 	/*
   1275        1.1   thorpej 	 * The logic behind this is:
   1276        1.1   thorpej 	 * setup one buffer to play, then LVI dump out the rest
   1277        1.1   thorpej 	 * to the scatter-gather chain.
   1278        1.1   thorpej 	 */
   1279   1.39.2.7     skrll 	sc->pcmi.start = DMAADDR(p);
   1280   1.39.2.7     skrll 	sc->pcmi.p = sc->pcmi.start;
   1281   1.39.2.7     skrll 	sc->pcmi.end = sc->pcmi.start + size;
   1282   1.39.2.7     skrll 	sc->pcmi.blksize = blksize;
   1283   1.39.2.7     skrll 
   1284   1.39.2.7     skrll 	for (qptr = 0; qptr < ICH_DMALIST_MAX; qptr++) {
   1285   1.39.2.7     skrll 		q = &sc->pcmi.dmalist[qptr];
   1286   1.39.2.7     skrll 
   1287   1.39.2.7     skrll 		q->base = sc->pcmi.p;
   1288   1.39.2.7     skrll 		q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
   1289   1.39.2.7     skrll 
   1290   1.39.2.7     skrll 		sc->pcmi.p += blksize;
   1291   1.39.2.7     skrll 		if (sc->pcmi.p >= sc->pcmi.end)
   1292   1.39.2.7     skrll 			sc->pcmi.p = sc->pcmi.start;
   1293   1.39.2.7     skrll 	}
   1294   1.39.2.7     skrll 
   1295   1.39.2.7     skrll 	sc->pcmi.qptr = qptr = 0;
   1296   1.39.2.7     skrll 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_LVI,
   1297   1.39.2.7     skrll 	    (qptr - 1) & ICH_LVI_MASK);
   1298        1.1   thorpej 
   1299        1.1   thorpej 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
   1300        1.1   thorpej 	    sc->sc_cddma + ICH_PCMI_OFF(0));
   1301        1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL,
   1302   1.39.2.7     skrll 	    ICH_IOCE | ICH_FEIE | ICH_RPBM);
   1303        1.1   thorpej 
   1304  1.39.2.11     skrll 	return 0;
   1305        1.1   thorpej }
   1306        1.1   thorpej 
   1307   1.39.2.9     skrll static int
   1308        1.1   thorpej auich_allocmem(struct auich_softc *sc, size_t size, size_t align,
   1309        1.1   thorpej     struct auich_dma *p)
   1310        1.1   thorpej {
   1311        1.1   thorpej 	int error;
   1312        1.1   thorpej 
   1313        1.1   thorpej 	p->size = size;
   1314        1.1   thorpej 	error = bus_dmamem_alloc(sc->dmat, p->size, align, 0,
   1315        1.1   thorpej 				 p->segs, sizeof(p->segs)/sizeof(p->segs[0]),
   1316        1.1   thorpej 				 &p->nsegs, BUS_DMA_NOWAIT);
   1317        1.1   thorpej 	if (error)
   1318  1.39.2.11     skrll 		return error;
   1319        1.1   thorpej 
   1320        1.1   thorpej 	error = bus_dmamem_map(sc->dmat, p->segs, p->nsegs, p->size,
   1321       1.34      kent 			       &p->addr, BUS_DMA_NOWAIT|sc->sc_dmamap_flags);
   1322        1.1   thorpej 	if (error)
   1323        1.1   thorpej 		goto free;
   1324        1.1   thorpej 
   1325        1.1   thorpej 	error = bus_dmamap_create(sc->dmat, p->size, 1, p->size,
   1326        1.1   thorpej 				  0, BUS_DMA_NOWAIT, &p->map);
   1327        1.1   thorpej 	if (error)
   1328        1.1   thorpej 		goto unmap;
   1329        1.1   thorpej 
   1330        1.1   thorpej 	error = bus_dmamap_load(sc->dmat, p->map, p->addr, p->size, NULL,
   1331        1.1   thorpej 				BUS_DMA_NOWAIT);
   1332        1.1   thorpej 	if (error)
   1333        1.1   thorpej 		goto destroy;
   1334  1.39.2.11     skrll 	return 0;
   1335        1.1   thorpej 
   1336        1.1   thorpej  destroy:
   1337        1.1   thorpej 	bus_dmamap_destroy(sc->dmat, p->map);
   1338        1.1   thorpej  unmap:
   1339        1.1   thorpej 	bus_dmamem_unmap(sc->dmat, p->addr, p->size);
   1340        1.1   thorpej  free:
   1341        1.1   thorpej 	bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
   1342  1.39.2.11     skrll 	return error;
   1343        1.1   thorpej }
   1344        1.1   thorpej 
   1345   1.39.2.9     skrll static int
   1346        1.1   thorpej auich_freemem(struct auich_softc *sc, struct auich_dma *p)
   1347        1.1   thorpej {
   1348        1.1   thorpej 
   1349        1.1   thorpej 	bus_dmamap_unload(sc->dmat, p->map);
   1350        1.1   thorpej 	bus_dmamap_destroy(sc->dmat, p->map);
   1351        1.1   thorpej 	bus_dmamem_unmap(sc->dmat, p->addr, p->size);
   1352        1.1   thorpej 	bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
   1353  1.39.2.11     skrll 	return 0;
   1354        1.1   thorpej }
   1355        1.1   thorpej 
   1356   1.39.2.9     skrll static int
   1357        1.1   thorpej auich_alloc_cdata(struct auich_softc *sc)
   1358        1.1   thorpej {
   1359        1.1   thorpej 	bus_dma_segment_t seg;
   1360        1.1   thorpej 	int error, rseg;
   1361        1.1   thorpej 
   1362        1.1   thorpej 	/*
   1363        1.1   thorpej 	 * Allocate the control data structure, and create and load the
   1364        1.1   thorpej 	 * DMA map for it.
   1365        1.1   thorpej 	 */
   1366        1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->dmat,
   1367        1.1   thorpej 				      sizeof(struct auich_cdata),
   1368        1.1   thorpej 				      PAGE_SIZE, 0, &seg, 1, &rseg, 0)) != 0) {
   1369        1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
   1370        1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1371        1.1   thorpej 		goto fail_0;
   1372        1.1   thorpej 	}
   1373        1.1   thorpej 
   1374        1.1   thorpej 	if ((error = bus_dmamem_map(sc->dmat, &seg, rseg,
   1375        1.1   thorpej 				    sizeof(struct auich_cdata),
   1376        1.1   thorpej 				    (caddr_t *) &sc->sc_cdata,
   1377       1.34      kent 				    sc->sc_dmamap_flags)) != 0) {
   1378        1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
   1379        1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1380        1.1   thorpej 		goto fail_1;
   1381        1.1   thorpej 	}
   1382        1.1   thorpej 
   1383        1.1   thorpej 	if ((error = bus_dmamap_create(sc->dmat, sizeof(struct auich_cdata), 1,
   1384        1.1   thorpej 				       sizeof(struct auich_cdata), 0, 0,
   1385        1.1   thorpej 				       &sc->sc_cddmamap)) != 0) {
   1386        1.1   thorpej 		printf("%s: unable to create control data DMA map, "
   1387        1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1388        1.1   thorpej 		goto fail_2;
   1389        1.1   thorpej 	}
   1390        1.1   thorpej 
   1391        1.1   thorpej 	if ((error = bus_dmamap_load(sc->dmat, sc->sc_cddmamap,
   1392        1.1   thorpej 				     sc->sc_cdata, sizeof(struct auich_cdata),
   1393        1.1   thorpej 				     NULL, 0)) != 0) {
   1394        1.1   thorpej 		printf("%s: unable tp load control data DMA map, "
   1395        1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1396        1.1   thorpej 		goto fail_3;
   1397        1.1   thorpej 	}
   1398        1.1   thorpej 
   1399   1.39.2.7     skrll 	sc->pcmo.dmalist = sc->sc_cdata->ic_dmalist_pcmo;
   1400   1.39.2.7     skrll 	sc->pcmi.dmalist = sc->sc_cdata->ic_dmalist_pcmi;
   1401   1.39.2.7     skrll 	sc->mici.dmalist = sc->sc_cdata->ic_dmalist_mici;
   1402   1.39.2.7     skrll 
   1403  1.39.2.11     skrll 	return 0;
   1404        1.1   thorpej 
   1405        1.1   thorpej  fail_3:
   1406        1.1   thorpej 	bus_dmamap_destroy(sc->dmat, sc->sc_cddmamap);
   1407        1.1   thorpej  fail_2:
   1408        1.1   thorpej 	bus_dmamem_unmap(sc->dmat, (caddr_t) sc->sc_cdata,
   1409        1.1   thorpej 	    sizeof(struct auich_cdata));
   1410        1.1   thorpej  fail_1:
   1411        1.1   thorpej 	bus_dmamem_free(sc->dmat, &seg, rseg);
   1412        1.1   thorpej  fail_0:
   1413  1.39.2.11     skrll 	return error;
   1414        1.9  augustss }
   1415        1.9  augustss 
   1416   1.39.2.9     skrll static void
   1417        1.9  augustss auich_powerhook(int why, void *addr)
   1418        1.9  augustss {
   1419  1.39.2.11     skrll 	struct auich_softc *sc;
   1420        1.9  augustss 
   1421  1.39.2.11     skrll 	sc = (struct auich_softc *)addr;
   1422        1.9  augustss 	switch (why) {
   1423        1.9  augustss 	case PWR_SUSPEND:
   1424        1.9  augustss 	case PWR_STANDBY:
   1425        1.9  augustss 		/* Power down */
   1426        1.9  augustss 		DPRINTF(1, ("%s: power down\n", sc->sc_dev.dv_xname));
   1427        1.9  augustss 		sc->sc_suspend = why;
   1428  1.39.2.12     skrll 		pci_conf_capture(sc->sc_pc, sc->sc_pt, &sc->sc_pciconf);
   1429        1.9  augustss 		break;
   1430        1.9  augustss 
   1431        1.9  augustss 	case PWR_RESUME:
   1432        1.9  augustss 		/* Wake up */
   1433        1.9  augustss 		DPRINTF(1, ("%s: power resume\n", sc->sc_dev.dv_xname));
   1434        1.9  augustss 		if (sc->sc_suspend == PWR_RESUME) {
   1435        1.9  augustss 			printf("%s: resume without suspend.\n",
   1436        1.9  augustss 			    sc->sc_dev.dv_xname);
   1437        1.9  augustss 			sc->sc_suspend = why;
   1438        1.9  augustss 			return;
   1439        1.9  augustss 		}
   1440  1.39.2.12     skrll 		pci_conf_restore(sc->sc_pc, sc->sc_pt, &sc->sc_pciconf);
   1441        1.9  augustss 		sc->sc_suspend = why;
   1442        1.9  augustss 		auich_reset_codec(sc);
   1443        1.9  augustss 		DELAY(1000);
   1444        1.9  augustss 		(sc->codec_if->vtbl->restore_ports)(sc->codec_if);
   1445        1.9  augustss 		break;
   1446        1.9  augustss 
   1447        1.9  augustss 	case PWR_SOFTSUSPEND:
   1448        1.9  augustss 	case PWR_SOFTSTANDBY:
   1449        1.9  augustss 	case PWR_SOFTRESUME:
   1450        1.9  augustss 		break;
   1451        1.9  augustss 	}
   1452       1.18      kent }
   1453       1.18      kent 
   1454   1.39.2.2     skrll /*
   1455   1.39.2.2     skrll  * Calibrate card (some boards are overclocked and need scaling)
   1456   1.39.2.2     skrll  */
   1457   1.39.2.9     skrll static void
   1458   1.39.2.1     skrll auich_calibrate(struct auich_softc *sc)
   1459       1.18      kent {
   1460       1.18      kent 	struct timeval t1, t2;
   1461   1.39.2.1     skrll 	uint8_t ociv, nciv;
   1462   1.39.2.1     skrll 	uint64_t wait_us;
   1463   1.39.2.1     skrll 	uint32_t actual_48k_rate, bytes, ac97rate;
   1464       1.18      kent 	void *temp_buffer;
   1465       1.18      kent 	struct auich_dma *p;
   1466  1.39.2.11     skrll 	u_int rate;
   1467       1.18      kent 
   1468       1.18      kent 	/*
   1469       1.18      kent 	 * Grab audio from input for fixed interval and compare how
   1470       1.18      kent 	 * much we actually get with what we expect.  Interval needs
   1471       1.18      kent 	 * to be sufficiently short that no interrupts are
   1472       1.18      kent 	 * generated.
   1473       1.18      kent 	 */
   1474       1.18      kent 
   1475   1.39.2.1     skrll 	/* Force the codec to a known state first. */
   1476   1.39.2.1     skrll 	sc->codec_if->vtbl->set_clock(sc->codec_if, 48000);
   1477   1.39.2.8     skrll 	rate = sc->sc_ac97_clock = 48000;
   1478   1.39.2.1     skrll 	sc->codec_if->vtbl->set_rate(sc->codec_if, AC97_REG_PCM_LR_ADC_RATE,
   1479   1.39.2.1     skrll 	    &rate);
   1480   1.39.2.1     skrll 
   1481       1.18      kent 	/* Setup a buffer */
   1482   1.39.2.1     skrll 	bytes = 64000;
   1483       1.18      kent 	temp_buffer = auich_allocm(sc, AUMODE_RECORD, bytes, M_DEVBUF, M_WAITOK);
   1484   1.39.2.1     skrll 
   1485       1.18      kent 	for (p = sc->sc_dmas; p && KERNADDR(p) != temp_buffer; p = p->next)
   1486  1.39.2.11     skrll 		continue;
   1487       1.18      kent 	if (p == NULL) {
   1488       1.18      kent 		printf("auich_calibrate: bad address %p\n", temp_buffer);
   1489       1.29      kent 		return;
   1490       1.18      kent 	}
   1491   1.39.2.7     skrll 	sc->pcmi.dmalist[0].base = DMAADDR(p);
   1492   1.39.2.7     skrll 	sc->pcmi.dmalist[0].len = (bytes >> sc->sc_sample_shift);
   1493       1.18      kent 
   1494       1.18      kent 	/*
   1495       1.18      kent 	 * our data format is stereo, 16 bit so each sample is 4 bytes.
   1496       1.18      kent 	 * assuming we get 48000 samples per second, we get 192000 bytes/sec.
   1497       1.18      kent 	 * we're going to start recording with interrupts disabled and measure
   1498       1.18      kent 	 * the time taken for one block to complete.  we know the block size,
   1499       1.18      kent 	 * we know the time in microseconds, we calculate the sample rate:
   1500       1.18      kent 	 *
   1501       1.18      kent 	 * actual_rate [bps] = bytes / (time [s] * 4)
   1502       1.18      kent 	 * actual_rate [bps] = (bytes * 1000000) / (time [us] * 4)
   1503       1.18      kent 	 * actual_rate [Hz] = (bytes * 250000) / time [us]
   1504       1.18      kent 	 */
   1505       1.18      kent 
   1506       1.18      kent 	/* prepare */
   1507       1.18      kent 	ociv = bus_space_read_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CIV);
   1508       1.18      kent 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
   1509       1.18      kent 			  sc->sc_cddma + ICH_PCMI_OFF(0));
   1510       1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_LVI,
   1511       1.18      kent 			  (0 - 1) & ICH_LVI_MASK);
   1512       1.18      kent 
   1513       1.18      kent 	/* start */
   1514       1.18      kent 	microtime(&t1);
   1515       1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RPBM);
   1516       1.18      kent 
   1517       1.18      kent 	/* wait */
   1518   1.39.2.1     skrll 	nciv = ociv;
   1519   1.39.2.1     skrll 	do {
   1520       1.18      kent 		microtime(&t2);
   1521       1.18      kent 		if (t2.tv_sec - t1.tv_sec > 1)
   1522       1.18      kent 			break;
   1523       1.18      kent 		nciv = bus_space_read_1(sc->iot, sc->aud_ioh,
   1524       1.18      kent 					ICH_PCMI + ICH_CIV);
   1525   1.39.2.1     skrll 	} while (nciv == ociv);
   1526       1.18      kent 	microtime(&t2);
   1527       1.18      kent 
   1528       1.18      kent 	/* stop */
   1529       1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, 0);
   1530       1.18      kent 
   1531       1.18      kent 	/* reset */
   1532       1.18      kent 	DELAY(100);
   1533       1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RR);
   1534       1.18      kent 
   1535       1.18      kent 	/* turn time delta into us */
   1536       1.18      kent 	wait_us = ((t2.tv_sec - t1.tv_sec) * 1000000) + t2.tv_usec - t1.tv_usec;
   1537       1.18      kent 
   1538       1.18      kent 	auich_freem(sc, temp_buffer, M_DEVBUF);
   1539       1.18      kent 
   1540       1.18      kent 	if (nciv == ociv) {
   1541   1.39.2.1     skrll 		printf("%s: ac97 link rate calibration timed out after %"
   1542   1.39.2.1     skrll 		       PRIu64 " us\n", sc->sc_dev.dv_xname, wait_us);
   1543       1.29      kent 		return;
   1544       1.18      kent 	}
   1545       1.18      kent 
   1546   1.39.2.1     skrll 	actual_48k_rate = (bytes * UINT64_C(250000)) / wait_us;
   1547       1.18      kent 
   1548   1.39.2.1     skrll 	if (actual_48k_rate < 50000)
   1549       1.29      kent 		ac97rate = 48000;
   1550       1.29      kent 	else
   1551   1.39.2.1     skrll 		ac97rate = ((actual_48k_rate + 500) / 1000) * 1000;
   1552       1.18      kent 
   1553       1.29      kent 	printf("%s: measured ac97 link rate at %d Hz",
   1554       1.29      kent 	       sc->sc_dev.dv_xname, actual_48k_rate);
   1555       1.29      kent 	if (ac97rate != actual_48k_rate)
   1556       1.29      kent 		printf(", will use %d Hz", ac97rate);
   1557       1.29      kent 	printf("\n");
   1558       1.18      kent 
   1559   1.39.2.7     skrll 	sc->sc_ac97_clock = ac97rate;
   1560        1.1   thorpej }
   1561