Home | History | Annotate | Line # | Download | only in pci
auich.c revision 1.39.2.7
      1  1.39.2.7     skrll /*	$NetBSD: auich.c,v 1.39.2.7 2004/11/02 07:52:09 skrll Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*-
      4  1.39.2.7     skrll  * Copyright (c) 2000, 2004 The NetBSD Foundation, Inc.
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.39.2.7     skrll  * by Jason R. Thorpe and by Charles M. Hannum.
      9       1.1   thorpej  *
     10       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     11       1.1   thorpej  * modification, are permitted provided that the following conditions
     12       1.1   thorpej  * are met:
     13       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     14       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     15       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     18       1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     19       1.1   thorpej  *    must display the following acknowledgement:
     20       1.1   thorpej  *	This product includes software developed by the NetBSD
     21       1.1   thorpej  *	Foundation, Inc. and its contributors.
     22       1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1   thorpej  *    contributors may be used to endorse or promote products derived
     24       1.1   thorpej  *    from this software without specific prior written permission.
     25       1.1   thorpej  *
     26       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1   thorpej  */
     38       1.1   thorpej 
     39       1.1   thorpej /*
     40       1.1   thorpej  * Copyright (c) 2000 Michael Shalayeff
     41       1.1   thorpej  * All rights reserved.
     42       1.1   thorpej  *
     43       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     44       1.1   thorpej  * modification, are permitted provided that the following conditions
     45       1.1   thorpej  * are met:
     46       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     47       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     48       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     49       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     50       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     51       1.1   thorpej  * 3. The name of the author may not be used to endorse or promote products
     52       1.1   thorpej  *    derived from this software without specific prior written permission.
     53       1.1   thorpej  *
     54       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55       1.1   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56       1.1   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57       1.1   thorpej  * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
     58       1.1   thorpej  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     59       1.1   thorpej  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     60       1.1   thorpej  * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     61       1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     62       1.1   thorpej  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     63       1.1   thorpej  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     64       1.1   thorpej  * THE POSSIBILITY OF SUCH DAMAGE.
     65       1.1   thorpej  *
     66       1.1   thorpej  *	from OpenBSD: ich.c,v 1.3 2000/08/11 06:17:18 mickey Exp
     67       1.1   thorpej  */
     68       1.1   thorpej 
     69      1.18      kent /*
     70      1.18      kent  * Copyright (c) 2000 Katsurajima Naoto <raven (at) katsurajima.seya.yokohama.jp>
     71      1.18      kent  * Copyright (c) 2001 Cameron Grant <cg (at) freebsd.org>
     72      1.18      kent  * All rights reserved.
     73      1.18      kent  *
     74      1.18      kent  * Redistribution and use in source and binary forms, with or without
     75      1.18      kent  * modification, are permitted provided that the following conditions
     76      1.18      kent  * are met:
     77      1.18      kent  * 1. Redistributions of source code must retain the above copyright
     78      1.18      kent  *    notice, this list of conditions and the following disclaimer.
     79      1.18      kent  * 2. Redistributions in binary form must reproduce the above copyright
     80      1.18      kent  *    notice, this list of conditions and the following disclaimer in the
     81      1.18      kent  *    documentation and/or other materials provided with the distribution.
     82      1.18      kent  *
     83      1.18      kent  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     84      1.18      kent  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     85      1.18      kent  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     86      1.18      kent  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     87      1.18      kent  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     88      1.18      kent  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     89      1.18      kent  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     90      1.18      kent  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHERIN CONTRACT, STRICT
     91      1.18      kent  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     92      1.18      kent  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THEPOSSIBILITY OF
     93      1.18      kent  * SUCH DAMAGE.
     94      1.18      kent  *
     95      1.18      kent  * auich_calibrate() was from FreeBSD: ich.c,v 1.22 2002/06/27 22:36:01 scottl Exp
     96      1.18      kent  */
     97      1.18      kent 
     98      1.18      kent 
     99  1.39.2.2     skrll /* #define	AUICH_DEBUG */
    100       1.1   thorpej /*
    101       1.1   thorpej  * AC'97 audio found on Intel 810/820/440MX chipsets.
    102       1.1   thorpej  *	http://developer.intel.com/design/chipsets/datashts/290655.htm
    103       1.1   thorpej  *	http://developer.intel.com/design/chipsets/manuals/298028.htm
    104      1.18      kent  * ICH3:http://www.intel.com/design/chipsets/datashts/290716.htm
    105      1.18      kent  * ICH4:http://www.intel.com/design/chipsets/datashts/290744.htm
    106  1.39.2.1     skrll  * ICH5:http://www.intel.com/design/chipsets/datashts/252516.htm
    107  1.39.2.1     skrll  * AMD8111:
    108  1.39.2.1     skrll  *	http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/24674.pdf
    109  1.39.2.1     skrll  *	http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25720.pdf
    110       1.1   thorpej  *
    111       1.1   thorpej  * TODO:
    112      1.29      kent  *	- Add support for the dedicated microphone input.
    113      1.33      kent  *
    114      1.33      kent  * NOTE:
    115      1.33      kent  *      - The 440MX B-stepping at running 100MHz has a hardware erratum.
    116      1.33      kent  *        It causes PCI master abort and hangups until cold reboot.
    117      1.33      kent  *        http://www.intel.com/design/chipsets/specupdt/245051.htm
    118       1.1   thorpej  */
    119       1.5     lukem 
    120       1.5     lukem #include <sys/cdefs.h>
    121  1.39.2.7     skrll __KERNEL_RCSID(0, "$NetBSD: auich.c,v 1.39.2.7 2004/11/02 07:52:09 skrll Exp $");
    122       1.1   thorpej 
    123       1.1   thorpej #include <sys/param.h>
    124       1.1   thorpej #include <sys/systm.h>
    125       1.1   thorpej #include <sys/kernel.h>
    126       1.1   thorpej #include <sys/malloc.h>
    127       1.1   thorpej #include <sys/device.h>
    128       1.1   thorpej #include <sys/fcntl.h>
    129       1.1   thorpej #include <sys/proc.h>
    130  1.39.2.7     skrll #include <sys/sysctl.h>
    131       1.1   thorpej 
    132       1.1   thorpej #include <uvm/uvm_extern.h>	/* for PAGE_SIZE */
    133       1.1   thorpej 
    134       1.1   thorpej #include <dev/pci/pcidevs.h>
    135       1.1   thorpej #include <dev/pci/pcivar.h>
    136       1.1   thorpej #include <dev/pci/auichreg.h>
    137       1.1   thorpej 
    138       1.1   thorpej #include <sys/audioio.h>
    139       1.1   thorpej #include <dev/audio_if.h>
    140       1.1   thorpej #include <dev/mulaw.h>
    141       1.1   thorpej #include <dev/auconv.h>
    142       1.1   thorpej 
    143       1.1   thorpej #include <machine/bus.h>
    144       1.1   thorpej 
    145       1.2   thorpej #include <dev/ic/ac97reg.h>
    146       1.1   thorpej #include <dev/ic/ac97var.h>
    147       1.1   thorpej 
    148       1.1   thorpej struct auich_dma {
    149       1.1   thorpej 	bus_dmamap_t map;
    150       1.1   thorpej 	caddr_t addr;
    151       1.1   thorpej 	bus_dma_segment_t segs[1];
    152       1.1   thorpej 	int nsegs;
    153       1.1   thorpej 	size_t size;
    154       1.1   thorpej 	struct auich_dma *next;
    155       1.1   thorpej };
    156       1.1   thorpej 
    157       1.1   thorpej #define	DMAADDR(p)	((p)->map->dm_segs[0].ds_addr)
    158       1.1   thorpej #define	KERNADDR(p)	((void *)((p)->addr))
    159       1.1   thorpej 
    160       1.1   thorpej struct auich_cdata {
    161       1.1   thorpej 	struct auich_dmalist ic_dmalist_pcmo[ICH_DMALIST_MAX];
    162       1.1   thorpej 	struct auich_dmalist ic_dmalist_pcmi[ICH_DMALIST_MAX];
    163       1.1   thorpej 	struct auich_dmalist ic_dmalist_mici[ICH_DMALIST_MAX];
    164       1.1   thorpej };
    165       1.1   thorpej 
    166       1.1   thorpej #define	ICH_CDOFF(x)		offsetof(struct auich_cdata, x)
    167       1.1   thorpej #define	ICH_PCMO_OFF(x)		ICH_CDOFF(ic_dmalist_pcmo[(x)])
    168       1.1   thorpej #define	ICH_PCMI_OFF(x)		ICH_CDOFF(ic_dmalist_pcmi[(x)])
    169       1.1   thorpej #define	ICH_MICI_OFF(x)		ICH_CDOFF(ic_dmalist_mici[(x)])
    170       1.1   thorpej 
    171       1.1   thorpej struct auich_softc {
    172       1.1   thorpej 	struct device sc_dev;
    173       1.1   thorpej 	void *sc_ih;
    174       1.1   thorpej 
    175  1.39.2.7     skrll 	struct device *sc_audiodev;
    176       1.1   thorpej 	audio_device_t sc_audev;
    177       1.1   thorpej 
    178       1.1   thorpej 	bus_space_tag_t iot;
    179       1.1   thorpej 	bus_space_handle_t mix_ioh;
    180       1.1   thorpej 	bus_space_handle_t aud_ioh;
    181       1.1   thorpej 	bus_dma_tag_t dmat;
    182       1.1   thorpej 
    183       1.1   thorpej 	struct ac97_codec_if *codec_if;
    184       1.1   thorpej 	struct ac97_host_if host_if;
    185       1.1   thorpej 
    186       1.1   thorpej 	/* DMA scatter-gather lists. */
    187       1.1   thorpej 	bus_dmamap_t sc_cddmamap;
    188       1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    189       1.1   thorpej 
    190       1.1   thorpej 	struct auich_cdata *sc_cdata;
    191       1.1   thorpej 
    192  1.39.2.7     skrll 	struct auich_ring {
    193  1.39.2.7     skrll 		int qptr;
    194  1.39.2.7     skrll 		struct auich_dmalist *dmalist;
    195  1.39.2.7     skrll 
    196  1.39.2.7     skrll 		u_int32_t start, p, end;
    197  1.39.2.7     skrll 		int blksize;
    198  1.39.2.7     skrll 
    199  1.39.2.7     skrll 		void (*intr)(void *);
    200  1.39.2.7     skrll 		void *arg;
    201  1.39.2.7     skrll 	} pcmo, pcmi, mici;
    202       1.1   thorpej 
    203       1.1   thorpej 	struct auich_dma *sc_dmas;
    204       1.1   thorpej 
    205      1.33      kent #ifdef DIAGNOSTIC
    206      1.33      kent 	pci_chipset_tag_t sc_pc;
    207      1.33      kent 	pcitag_t sc_pt;
    208      1.33      kent #endif
    209      1.18      kent 	/* SiS 7012 hack */
    210  1.39.2.7     skrll 	int  sc_sample_shift;
    211      1.18      kent 	int  sc_sts_reg;
    212      1.34      kent 	/* 440MX workaround */
    213      1.34      kent 	int  sc_dmamap_flags;
    214       1.9  augustss 
    215       1.9  augustss 
    216       1.9  augustss 	/* Power Management */
    217       1.9  augustss 	void *sc_powerhook;
    218       1.9  augustss 	int sc_suspend;
    219  1.39.2.7     skrll 
    220  1.39.2.7     skrll 	/* sysctl */
    221  1.39.2.7     skrll 	struct sysctllog *sc_log;
    222  1.39.2.7     skrll 	uint32_t sc_ac97_clock;
    223  1.39.2.7     skrll 	int sc_ac97_clock_mib;
    224       1.1   thorpej };
    225       1.1   thorpej 
    226      1.27      kent #define IS_FIXED_RATE(codec)	!((codec)->vtbl->get_extcaps(codec) \
    227  1.39.2.1     skrll 				& AC97_EXT_AUDIO_VRA)
    228  1.39.2.1     skrll #define SUPPORTS_4CH(codec)	((codec)->vtbl->get_extcaps(codec) \
    229  1.39.2.1     skrll 				& AC97_EXT_AUDIO_SDAC)
    230  1.39.2.1     skrll #define AC97_6CH_DACS		(AC97_EXT_AUDIO_SDAC | AC97_EXT_AUDIO_CDAC \
    231  1.39.2.1     skrll 				| AC97_EXT_AUDIO_LDAC)
    232  1.39.2.1     skrll #define SUPPORTS_6CH(codec)	(((codec)->vtbl->get_extcaps(codec) \
    233  1.39.2.1     skrll 				& AC97_6CH_DACS) == AC97_6CH_DACS)
    234      1.17  augustss 
    235       1.1   thorpej /* Debug */
    236  1.39.2.2     skrll #ifdef AUICH_DEBUG
    237       1.1   thorpej #define	DPRINTF(l,x)	do { if (auich_debug & (l)) printf x; } while(0)
    238       1.1   thorpej int auich_debug = 0xfffe;
    239       1.1   thorpej #define	ICH_DEBUG_CODECIO	0x0001
    240       1.1   thorpej #define	ICH_DEBUG_DMA		0x0002
    241  1.39.2.2     skrll #define	ICH_DEBUG_INTR		0x0004
    242       1.1   thorpej #else
    243       1.1   thorpej #define	DPRINTF(x,y)	/* nothing */
    244       1.1   thorpej #endif
    245       1.1   thorpej 
    246       1.1   thorpej int	auich_match(struct device *, struct cfdata *, void *);
    247       1.1   thorpej void	auich_attach(struct device *, struct device *, void *);
    248       1.1   thorpej int	auich_intr(void *);
    249       1.1   thorpej 
    250      1.22   thorpej CFATTACH_DECL(auich, sizeof(struct auich_softc),
    251      1.23   thorpej     auich_match, auich_attach, NULL, NULL);
    252       1.1   thorpej 
    253       1.1   thorpej int	auich_open(void *, int);
    254       1.1   thorpej void	auich_close(void *);
    255       1.1   thorpej int	auich_query_encoding(void *, struct audio_encoding *);
    256       1.1   thorpej int	auich_set_params(void *, int, int, struct audio_params *,
    257       1.1   thorpej 	    struct audio_params *);
    258       1.1   thorpej int	auich_round_blocksize(void *, int);
    259       1.1   thorpej int	auich_halt_output(void *);
    260       1.1   thorpej int	auich_halt_input(void *);
    261       1.1   thorpej int	auich_getdev(void *, struct audio_device *);
    262       1.1   thorpej int	auich_set_port(void *, mixer_ctrl_t *);
    263       1.1   thorpej int	auich_get_port(void *, mixer_ctrl_t *);
    264       1.1   thorpej int	auich_query_devinfo(void *, mixer_devinfo_t *);
    265      1.36   thorpej void	*auich_allocm(void *, int, size_t, struct malloc_type *, int);
    266      1.36   thorpej void	auich_freem(void *, void *, struct malloc_type *);
    267       1.1   thorpej size_t	auich_round_buffersize(void *, int, size_t);
    268       1.1   thorpej paddr_t	auich_mappage(void *, void *, off_t, int);
    269       1.1   thorpej int	auich_get_props(void *);
    270       1.1   thorpej int	auich_trigger_output(void *, void *, void *, int, void (*)(void *),
    271       1.1   thorpej 	    void *, struct audio_params *);
    272       1.1   thorpej int	auich_trigger_input(void *, void *, void *, int, void (*)(void *),
    273       1.1   thorpej 	    void *, struct audio_params *);
    274       1.1   thorpej 
    275       1.1   thorpej int	auich_alloc_cdata(struct auich_softc *);
    276       1.1   thorpej 
    277       1.1   thorpej int	auich_allocmem(struct auich_softc *, size_t, size_t,
    278       1.1   thorpej 	    struct auich_dma *);
    279       1.1   thorpej int	auich_freemem(struct auich_softc *, struct auich_dma *);
    280       1.1   thorpej 
    281       1.9  augustss void	auich_powerhook(int, void *);
    282      1.31      kent int	auich_set_rate(struct auich_softc *, int, u_long);
    283  1.39.2.7     skrll static int	auich_sysctl_verify(SYSCTLFN_ARGS);
    284  1.39.2.1     skrll void	auich_finish_attach(struct device *);
    285  1.39.2.1     skrll void	auich_calibrate(struct auich_softc *);
    286      1.17  augustss 
    287       1.9  augustss 
    288  1.39.2.7     skrll const struct audio_hw_if auich_hw_if = {
    289       1.1   thorpej 	auich_open,
    290       1.1   thorpej 	auich_close,
    291       1.1   thorpej 	NULL,			/* drain */
    292       1.1   thorpej 	auich_query_encoding,
    293       1.1   thorpej 	auich_set_params,
    294       1.1   thorpej 	auich_round_blocksize,
    295       1.1   thorpej 	NULL,			/* commit_setting */
    296       1.1   thorpej 	NULL,			/* init_output */
    297       1.1   thorpej 	NULL,			/* init_input */
    298       1.1   thorpej 	NULL,			/* start_output */
    299       1.1   thorpej 	NULL,			/* start_input */
    300       1.1   thorpej 	auich_halt_output,
    301       1.1   thorpej 	auich_halt_input,
    302       1.1   thorpej 	NULL,			/* speaker_ctl */
    303       1.1   thorpej 	auich_getdev,
    304       1.1   thorpej 	NULL,			/* getfd */
    305       1.1   thorpej 	auich_set_port,
    306       1.1   thorpej 	auich_get_port,
    307       1.1   thorpej 	auich_query_devinfo,
    308       1.1   thorpej 	auich_allocm,
    309       1.1   thorpej 	auich_freem,
    310       1.1   thorpej 	auich_round_buffersize,
    311       1.1   thorpej 	auich_mappage,
    312       1.1   thorpej 	auich_get_props,
    313       1.1   thorpej 	auich_trigger_output,
    314       1.1   thorpej 	auich_trigger_input,
    315       1.4  augustss 	NULL,			/* dev_ioctl */
    316       1.1   thorpej };
    317       1.1   thorpej 
    318       1.1   thorpej int	auich_attach_codec(void *, struct ac97_codec_if *);
    319       1.1   thorpej int	auich_read_codec(void *, u_int8_t, u_int16_t *);
    320       1.1   thorpej int	auich_write_codec(void *, u_int8_t, u_int16_t);
    321  1.39.2.5     skrll int	auich_reset_codec(void *);
    322       1.1   thorpej 
    323       1.1   thorpej static const struct auich_devtype {
    324      1.18      kent 	int	vendor;
    325       1.1   thorpej 	int	product;
    326       1.1   thorpej 	const char *name;
    327  1.39.2.1     skrll 	const char *shortname;	/* must be less than 11 characters */
    328       1.1   thorpej } auich_devices[] = {
    329      1.18      kent 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AA_ACA,
    330       1.1   thorpej 	    "i82801AA (ICH) AC-97 Audio",	"ICH" },
    331      1.18      kent 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AB_ACA,
    332  1.39.2.1     skrll 	    "i82801AB (ICH0) AC-97 Audio",	"ICH0" },
    333      1.18      kent 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BA_ACA,
    334  1.39.2.1     skrll 	    "i82801BA (ICH2) AC-97 Audio",	"ICH2" },
    335      1.18      kent 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82440MX_ACA,
    336       1.1   thorpej 	    "i82440MX AC-97 Audio",		"440MX" },
    337      1.18      kent 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CA_AC,
    338  1.39.2.1     skrll 	    "i82801CA (ICH3) AC-97 Audio",	"ICH3" },
    339      1.18      kent 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DB_AC,
    340  1.39.2.1     skrll 	    "i82801DB/DBM (ICH4/ICH4M) AC-97 Audio",	"ICH4" },
    341  1.39.2.1     skrll 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801EB_AC,
    342  1.39.2.1     skrll 	    "i82801EB (ICH5) AC-97 Audio",   "ICH5" },
    343      1.18      kent 	{ PCI_VENDOR_SIS, PCI_PRODUCT_SIS_7012_AC,
    344      1.18      kent 	    "SiS 7012 AC-97 Audio",		"SiS7012" },
    345      1.18      kent 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_MCP_AC,
    346  1.39.2.1     skrll 	    "nForce MCP AC-97 Audio",		"nForce" },
    347      1.32  gendalia 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_MCPT_AC,
    348  1.39.2.1     skrll 	    "nForce2 MCP-T AC-97 Audio",	"nForce2" },
    349  1.39.2.1     skrll 	{ PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_MCPT_AC,
    350  1.39.2.1     skrll 	    "nForce3 MCP-T AC-97 Audio",	"nForce3" },
    351      1.18      kent 	{ PCI_VENDOR_AMD, PCI_PRODUCT_AMD_PBC768_AC,
    352      1.18      kent 	    "AMD768 AC-97 Audio",		"AMD768" },
    353      1.18      kent 	{ PCI_VENDOR_AMD, PCI_PRODUCT_AMD_PBC8111_AC,
    354      1.18      kent 	    "AMD8111 AC-97 Audio",		"AMD8111" },
    355  1.39.2.1     skrll 	{ 0, 0,
    356      1.18      kent 	    NULL,				NULL },
    357       1.1   thorpej };
    358       1.1   thorpej 
    359       1.1   thorpej static const struct auich_devtype *
    360       1.1   thorpej auich_lookup(struct pci_attach_args *pa)
    361       1.1   thorpej {
    362       1.1   thorpej 	const struct auich_devtype *d;
    363       1.1   thorpej 
    364       1.1   thorpej 	for (d = auich_devices; d->name != NULL; d++) {
    365      1.18      kent 		if (PCI_VENDOR(pa->pa_id) == d->vendor
    366      1.18      kent 			&& PCI_PRODUCT(pa->pa_id) == d->product)
    367       1.1   thorpej 			return (d);
    368       1.1   thorpej 	}
    369       1.1   thorpej 
    370       1.1   thorpej 	return (NULL);
    371       1.1   thorpej }
    372       1.1   thorpej 
    373       1.1   thorpej int
    374       1.1   thorpej auich_match(struct device *parent, struct cfdata *match, void *aux)
    375       1.1   thorpej {
    376       1.1   thorpej 	struct pci_attach_args *pa = aux;
    377       1.1   thorpej 
    378       1.1   thorpej 	if (auich_lookup(pa) != NULL)
    379       1.1   thorpej 		return (1);
    380       1.1   thorpej 
    381       1.1   thorpej 	return (0);
    382       1.1   thorpej }
    383       1.1   thorpej 
    384       1.1   thorpej void
    385       1.1   thorpej auich_attach(struct device *parent, struct device *self, void *aux)
    386       1.1   thorpej {
    387       1.1   thorpej 	struct auich_softc *sc = (struct auich_softc *)self;
    388       1.1   thorpej 	struct pci_attach_args *pa = aux;
    389       1.1   thorpej 	pci_intr_handle_t ih;
    390       1.1   thorpej 	bus_size_t mix_size, aud_size;
    391  1.39.2.1     skrll 	pcireg_t v;
    392       1.1   thorpej 	const char *intrstr;
    393       1.1   thorpej 	const struct auich_devtype *d;
    394  1.39.2.7     skrll 	struct sysctlnode *node;
    395  1.39.2.7     skrll 	int err, node_mib;
    396       1.1   thorpej 
    397      1.35   thorpej 	aprint_naive(": Audio controller\n");
    398      1.35   thorpej 
    399       1.1   thorpej 	d = auich_lookup(pa);
    400       1.1   thorpej 	if (d == NULL)
    401       1.1   thorpej 		panic("auich_attach: impossible");
    402       1.1   thorpej 
    403      1.33      kent #ifdef DIAGNOSTIC
    404      1.33      kent 	sc->sc_pc = pa->pa_pc;
    405      1.33      kent 	sc->sc_pt = pa->pa_tag;
    406      1.33      kent #endif
    407      1.35   thorpej 
    408      1.35   thorpej 	aprint_normal(": %s\n", d->name);
    409       1.1   thorpej 
    410  1.39.2.1     skrll 	if ((d->vendor == PCI_VENDOR_INTEL
    411  1.39.2.1     skrll 	     && d->product == PCI_PRODUCT_INTEL_82801DB_AC)
    412  1.39.2.1     skrll 	    || (d->vendor == PCI_VENDOR_INTEL
    413  1.39.2.1     skrll 		&& d->product == PCI_PRODUCT_INTEL_82801EB_AC)) {
    414  1.39.2.1     skrll 		/*
    415  1.39.2.1     skrll 		 * Use native mode for ICH4/ICH5
    416  1.39.2.1     skrll 		 */
    417  1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_MMBAR, PCI_MAPREG_TYPE_MEM, 0,
    418  1.39.2.1     skrll 				   &sc->iot, &sc->mix_ioh, NULL, &mix_size)) {
    419  1.39.2.1     skrll 			v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
    420  1.39.2.1     skrll 			pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
    421  1.39.2.1     skrll 				       v | ICH_CFG_IOSE);
    422  1.39.2.1     skrll 			if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO,
    423  1.39.2.1     skrll 					   0, &sc->iot, &sc->mix_ioh, NULL,
    424  1.39.2.1     skrll 					   &mix_size)) {
    425  1.39.2.1     skrll 				aprint_error("%s: can't map codec i/o space\n",
    426  1.39.2.1     skrll 					     sc->sc_dev.dv_xname);
    427  1.39.2.1     skrll 				return;
    428  1.39.2.1     skrll 			}
    429  1.39.2.1     skrll 		}
    430  1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_MBBAR, PCI_MAPREG_TYPE_MEM, 0,
    431  1.39.2.1     skrll 				   &sc->iot, &sc->aud_ioh, NULL, &aud_size)) {
    432  1.39.2.1     skrll 			v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
    433  1.39.2.1     skrll 			pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
    434  1.39.2.1     skrll 				       v | ICH_CFG_IOSE);
    435  1.39.2.1     skrll 			if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO,
    436  1.39.2.1     skrll 					   0, &sc->iot, &sc->aud_ioh, NULL,
    437  1.39.2.1     skrll 					   &aud_size)) {
    438  1.39.2.1     skrll 				aprint_error("%s: can't map device i/o space\n",
    439  1.39.2.1     skrll 					     sc->sc_dev.dv_xname);
    440  1.39.2.1     skrll 				return;
    441  1.39.2.1     skrll 			}
    442  1.39.2.1     skrll 		}
    443  1.39.2.1     skrll 	} else {
    444  1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO, 0,
    445  1.39.2.1     skrll 				   &sc->iot, &sc->mix_ioh, NULL, &mix_size)) {
    446  1.39.2.1     skrll 			aprint_error("%s: can't map codec i/o space\n",
    447  1.39.2.1     skrll 				     sc->sc_dev.dv_xname);
    448  1.39.2.1     skrll 			return;
    449  1.39.2.1     skrll 		}
    450  1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO, 0,
    451  1.39.2.1     skrll 				   &sc->iot, &sc->aud_ioh, NULL, &aud_size)) {
    452  1.39.2.1     skrll 			aprint_error("%s: can't map device i/o space\n",
    453  1.39.2.1     skrll 				     sc->sc_dev.dv_xname);
    454  1.39.2.1     skrll 			return;
    455  1.39.2.1     skrll 		}
    456       1.1   thorpej 	}
    457       1.1   thorpej 	sc->dmat = pa->pa_dmat;
    458       1.1   thorpej 
    459       1.1   thorpej 	/* enable bus mastering */
    460  1.39.2.1     skrll 	v = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    461       1.1   thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    462  1.39.2.7     skrll 	    v | PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_BACKTOBACK_ENABLE);
    463       1.1   thorpej 
    464       1.1   thorpej 	/* Map and establish the interrupt. */
    465       1.3  sommerfe 	if (pci_intr_map(pa, &ih)) {
    466      1.35   thorpej 		aprint_error("%s: can't map interrupt\n", sc->sc_dev.dv_xname);
    467       1.1   thorpej 		return;
    468       1.1   thorpej 	}
    469       1.1   thorpej 	intrstr = pci_intr_string(pa->pa_pc, ih);
    470       1.1   thorpej 	sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_AUDIO,
    471       1.1   thorpej 	    auich_intr, sc);
    472       1.1   thorpej 	if (sc->sc_ih == NULL) {
    473      1.35   thorpej 		aprint_error("%s: can't establish interrupt",
    474      1.35   thorpej 		    sc->sc_dev.dv_xname);
    475       1.1   thorpej 		if (intrstr != NULL)
    476      1.35   thorpej 			aprint_normal(" at %s", intrstr);
    477      1.35   thorpej 		aprint_normal("\n");
    478       1.1   thorpej 		return;
    479       1.1   thorpej 	}
    480      1.35   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    481       1.1   thorpej 
    482  1.39.2.1     skrll 	snprintf(sc->sc_audev.name, MAX_AUDIO_DEV_LEN, "%s AC97", d->shortname);
    483  1.39.2.1     skrll 	snprintf(sc->sc_audev.version, MAX_AUDIO_DEV_LEN,
    484  1.39.2.1     skrll 		 "0x%02x", PCI_REVISION(pa->pa_class));
    485  1.39.2.1     skrll 	strlcpy(sc->sc_audev.config, sc->sc_dev.dv_xname, MAX_AUDIO_DEV_LEN);
    486       1.1   thorpej 
    487      1.18      kent 	/* SiS 7012 needs special handling */
    488      1.18      kent 	if (d->vendor == PCI_VENDOR_SIS
    489      1.18      kent 	    && d->product == PCI_PRODUCT_SIS_7012_AC) {
    490      1.18      kent 		sc->sc_sts_reg = ICH_PICB;
    491  1.39.2.7     skrll 		sc->sc_sample_shift = 0;
    492      1.18      kent 	} else {
    493      1.18      kent 		sc->sc_sts_reg = ICH_STS;
    494  1.39.2.7     skrll 		sc->sc_sample_shift = 1;
    495      1.18      kent 	}
    496      1.38      kent 
    497      1.34      kent 	/* Workaround for a 440MX B-stepping erratum */
    498      1.34      kent 	sc->sc_dmamap_flags = BUS_DMA_COHERENT;
    499      1.34      kent 	if (d->vendor == PCI_VENDOR_INTEL
    500      1.34      kent 	    && d->product == PCI_PRODUCT_INTEL_82440MX_ACA) {
    501      1.34      kent 		sc->sc_dmamap_flags |= BUS_DMA_NOCACHE;
    502      1.34      kent 		printf("%s: DMA bug workaround enabled\n", sc->sc_dev.dv_xname);
    503      1.34      kent 	}
    504      1.18      kent 
    505       1.1   thorpej 	/* Set up DMA lists. */
    506  1.39.2.7     skrll 	sc->pcmo.qptr = sc->pcmi.qptr = sc->mici.qptr = 0;
    507       1.1   thorpej 	auich_alloc_cdata(sc);
    508       1.1   thorpej 
    509       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA, ("auich_attach: lists %p %p %p\n",
    510  1.39.2.7     skrll 	    sc->pcmo.dmalist, sc->pcmi.dmalist, sc->mici.dmalist));
    511       1.1   thorpej 
    512       1.1   thorpej 	sc->host_if.arg = sc;
    513       1.1   thorpej 	sc->host_if.attach = auich_attach_codec;
    514       1.1   thorpej 	sc->host_if.read = auich_read_codec;
    515       1.1   thorpej 	sc->host_if.write = auich_write_codec;
    516       1.1   thorpej 	sc->host_if.reset = auich_reset_codec;
    517       1.1   thorpej 
    518       1.1   thorpej 	if (ac97_attach(&sc->host_if) != 0)
    519       1.1   thorpej 		return;
    520       1.1   thorpej 
    521       1.9  augustss 	/* Watch for power change */
    522       1.9  augustss 	sc->sc_suspend = PWR_RESUME;
    523       1.9  augustss 	sc->sc_powerhook = powerhook_establish(auich_powerhook, sc);
    524      1.29      kent 
    525  1.39.2.1     skrll 	config_interrupts(self, auich_finish_attach);
    526  1.39.2.7     skrll 
    527  1.39.2.7     skrll 	/* sysctl setup */
    528  1.39.2.7     skrll 	if (IS_FIXED_RATE(sc->codec_if))
    529  1.39.2.7     skrll 		return;
    530  1.39.2.7     skrll 	err = sysctl_createv(&sc->sc_log, 0, NULL, NULL, 0,
    531  1.39.2.7     skrll 			     CTLTYPE_NODE, "hw", NULL, NULL, 0, NULL, 0,
    532  1.39.2.7     skrll 			     CTL_HW, CTL_EOL);
    533  1.39.2.7     skrll 	if (err != 0)
    534  1.39.2.7     skrll 		goto sysctl_err;
    535  1.39.2.7     skrll 	err = sysctl_createv(&sc->sc_log, 0, NULL, &node, 0,
    536  1.39.2.7     skrll 			     CTLTYPE_NODE, sc->sc_dev.dv_xname, NULL, NULL, 0,
    537  1.39.2.7     skrll 			     NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    538  1.39.2.7     skrll 	if (err != 0)
    539  1.39.2.7     skrll 		goto sysctl_err;
    540  1.39.2.7     skrll 	node_mib = node->sysctl_num;
    541  1.39.2.7     skrll 	/* passing the sc address instead of &sc->sc_ac97_clock */
    542  1.39.2.7     skrll 	err = sysctl_createv(&sc->sc_log, 0, NULL, &node, CTLFLAG_READWRITE,
    543  1.39.2.7     skrll 			     CTLTYPE_INT, "ac97rate",
    544  1.39.2.7     skrll 			     SYSCTL_DESCR("AC'97 codec link rate"),
    545  1.39.2.7     skrll 			     auich_sysctl_verify, 0, sc, 0,
    546  1.39.2.7     skrll 			     CTL_HW, node_mib, CTL_CREATE, CTL_EOL);
    547  1.39.2.7     skrll 	if (err != 0)
    548  1.39.2.7     skrll 		goto sysctl_err;
    549  1.39.2.7     skrll 	sc->sc_ac97_clock_mib = node->sysctl_num;
    550  1.39.2.7     skrll 
    551  1.39.2.7     skrll 	return;
    552  1.39.2.7     skrll 
    553  1.39.2.7     skrll  sysctl_err:
    554  1.39.2.7     skrll 	printf("%s: failed to add sysctl nodes. (%d)\n",
    555  1.39.2.7     skrll 	       sc->sc_dev.dv_xname, err);
    556  1.39.2.7     skrll 	return;			/* failure of sysctl is not fatal. */
    557  1.39.2.7     skrll }
    558  1.39.2.7     skrll 
    559  1.39.2.7     skrll #if 0
    560  1.39.2.7     skrll int
    561  1.39.2.7     skrll auich_detach(struct device *self, int flags)
    562  1.39.2.7     skrll {
    563  1.39.2.7     skrll 	struct auich_softc *sc;
    564  1.39.2.7     skrll 
    565  1.39.2.7     skrll 	sc = (struct auich_softc *)self;
    566  1.39.2.7     skrll 	/* sysctl */
    567  1.39.2.7     skrll 	sysctl_teardown(&sc->sc_log);
    568  1.39.2.7     skrll 	/* audio */
    569  1.39.2.7     skrll 	if (sc->sc_audiodev != NULL)
    570  1.39.2.7     skrll 		config_detach(sc->sc_audiodev, flags);
    571  1.39.2.7     skrll 	/* XXX ac97 */
    572  1.39.2.7     skrll 	/* XXX memory */
    573  1.39.2.7     skrll 	return 0;
    574  1.39.2.7     skrll }
    575  1.39.2.7     skrll #endif
    576  1.39.2.7     skrll 
    577  1.39.2.7     skrll static int
    578  1.39.2.7     skrll auich_sysctl_verify(SYSCTLFN_ARGS)
    579  1.39.2.7     skrll {
    580  1.39.2.7     skrll 	int error, tmp;
    581  1.39.2.7     skrll 	struct sysctlnode node;
    582  1.39.2.7     skrll 	struct auich_softc *sc;
    583  1.39.2.7     skrll 
    584  1.39.2.7     skrll 	node = *rnode;
    585  1.39.2.7     skrll 	sc = rnode->sysctl_data;
    586  1.39.2.7     skrll 	tmp = sc->sc_ac97_clock;
    587  1.39.2.7     skrll 	node.sysctl_data = &tmp;
    588  1.39.2.7     skrll 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
    589  1.39.2.7     skrll 	if (error || newp == NULL)
    590  1.39.2.7     skrll 		return error;
    591  1.39.2.7     skrll 
    592  1.39.2.7     skrll 	if (node.sysctl_num == sc->sc_ac97_clock_mib) {
    593  1.39.2.7     skrll 		if (tmp < 48000 || tmp > 96000)
    594  1.39.2.7     skrll 			return EINVAL;
    595  1.39.2.7     skrll 		sc->sc_ac97_clock = tmp;
    596  1.39.2.7     skrll 	}
    597  1.39.2.7     skrll 
    598  1.39.2.7     skrll 	return 0;
    599  1.39.2.1     skrll }
    600  1.39.2.1     skrll 
    601  1.39.2.1     skrll void
    602  1.39.2.1     skrll auich_finish_attach(struct device *self)
    603  1.39.2.1     skrll {
    604  1.39.2.1     skrll 	struct auich_softc *sc = (void *)self;
    605  1.39.2.1     skrll 
    606  1.39.2.1     skrll 	if (!IS_FIXED_RATE(sc->codec_if))
    607  1.39.2.1     skrll 		auich_calibrate(sc);
    608  1.39.2.1     skrll 
    609  1.39.2.7     skrll 	sc->sc_audiodev = audio_attach_mi(&auich_hw_if, sc, &sc->sc_dev);
    610       1.1   thorpej }
    611       1.1   thorpej 
    612      1.15      kent #define ICH_CODECIO_INTERVAL	10
    613       1.1   thorpej int
    614       1.1   thorpej auich_read_codec(void *v, u_int8_t reg, u_int16_t *val)
    615       1.1   thorpej {
    616       1.1   thorpej 	struct auich_softc *sc = v;
    617       1.1   thorpej 	int i;
    618      1.15      kent 	uint32_t status;
    619       1.1   thorpej 
    620       1.1   thorpej 	/* wait for an access semaphore */
    621      1.15      kent 	for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
    622      1.15      kent 	    bus_space_read_1(sc->iot, sc->aud_ioh, ICH_CAS) & 1;
    623      1.15      kent 	    DELAY(ICH_CODECIO_INTERVAL));
    624       1.1   thorpej 
    625       1.1   thorpej 	if (i > 0) {
    626       1.1   thorpej 		*val = bus_space_read_2(sc->iot, sc->mix_ioh, reg);
    627       1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    628       1.1   thorpej 		    ("auich_read_codec(%x, %x)\n", reg, *val));
    629      1.15      kent 		status = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GSTS);
    630      1.15      kent 		if (status & ICH_RCS) {
    631      1.15      kent 			bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS,
    632      1.15      kent 					  status & ~(ICH_SRI|ICH_PRI|ICH_GSCI));
    633      1.15      kent 			*val = 0xffff;
    634      1.15      kent 		}
    635       1.1   thorpej 		return 0;
    636       1.1   thorpej 	} else {
    637       1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    638       1.1   thorpej 		    ("%s: read_codec timeout\n", sc->sc_dev.dv_xname));
    639       1.1   thorpej 		return -1;
    640       1.1   thorpej 	}
    641       1.1   thorpej }
    642       1.1   thorpej 
    643       1.1   thorpej int
    644       1.1   thorpej auich_write_codec(void *v, u_int8_t reg, u_int16_t val)
    645       1.1   thorpej {
    646       1.1   thorpej 	struct auich_softc *sc = v;
    647       1.1   thorpej 	int i;
    648       1.1   thorpej 
    649       1.1   thorpej 	DPRINTF(ICH_DEBUG_CODECIO, ("auich_write_codec(%x, %x)\n", reg, val));
    650       1.1   thorpej 	/* wait for an access semaphore */
    651      1.15      kent 	for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
    652      1.15      kent 	    bus_space_read_1(sc->iot, sc->aud_ioh, ICH_CAS) & 1;
    653      1.15      kent 	    DELAY(ICH_CODECIO_INTERVAL));
    654       1.1   thorpej 
    655       1.1   thorpej 	if (i > 0) {
    656       1.1   thorpej 		bus_space_write_2(sc->iot, sc->mix_ioh, reg, val);
    657       1.1   thorpej 		return 0;
    658       1.1   thorpej 	} else {
    659       1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    660       1.1   thorpej 		    ("%s: write_codec timeout\n", sc->sc_dev.dv_xname));
    661       1.1   thorpej 		return -1;
    662       1.1   thorpej 	}
    663       1.1   thorpej }
    664       1.1   thorpej 
    665       1.1   thorpej int
    666       1.1   thorpej auich_attach_codec(void *v, struct ac97_codec_if *cif)
    667       1.1   thorpej {
    668       1.1   thorpej 	struct auich_softc *sc = v;
    669       1.1   thorpej 
    670       1.1   thorpej 	sc->codec_if = cif;
    671       1.1   thorpej 	return 0;
    672       1.1   thorpej }
    673       1.1   thorpej 
    674  1.39.2.5     skrll int
    675       1.1   thorpej auich_reset_codec(void *v)
    676       1.1   thorpej {
    677       1.1   thorpej 	struct auich_softc *sc = v;
    678      1.15      kent 	int i;
    679  1.39.2.1     skrll 	uint32_t control, status;
    680       1.1   thorpej 
    681      1.18      kent 	control = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GCTRL);
    682      1.18      kent 	control &= ~(ICH_ACLSO | ICH_PCM246_MASK);
    683      1.18      kent 	control |= (control & ICH_CRESET) ? ICH_WRESET : ICH_CRESET;
    684      1.18      kent 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GCTRL, control);
    685      1.15      kent 
    686  1.39.2.1     skrll 	for (i = 500000; i >= 0; i--) {
    687  1.39.2.1     skrll 		status = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GSTS);
    688  1.39.2.1     skrll 		if (status & (ICH_PCR | ICH_SCR | ICH_S2CR))
    689  1.39.2.1     skrll 			break;
    690  1.39.2.1     skrll 		DELAY(1);
    691  1.39.2.1     skrll 	}
    692  1.39.2.1     skrll 	if (i <= 0) {
    693      1.18      kent 		printf("%s: auich_reset_codec: time out\n", sc->sc_dev.dv_xname);
    694  1.39.2.5     skrll 		return ETIMEDOUT;
    695  1.39.2.5     skrll 	}
    696  1.39.2.1     skrll #ifdef DEBUG
    697  1.39.2.5     skrll 	if (status & ICH_SCR)
    698  1.39.2.5     skrll 		printf("%s: The 2nd codec is ready.\n",
    699  1.39.2.5     skrll 		       sc->sc_dev.dv_xname);
    700  1.39.2.5     skrll 	if (status & ICH_S2CR)
    701  1.39.2.5     skrll 		printf("%s: The 3rd codec is ready.\n",
    702  1.39.2.5     skrll 		       sc->sc_dev.dv_xname);
    703  1.39.2.1     skrll #endif
    704  1.39.2.5     skrll 	return 0;
    705       1.1   thorpej }
    706       1.1   thorpej 
    707       1.1   thorpej int
    708       1.1   thorpej auich_open(void *v, int flags)
    709       1.1   thorpej {
    710       1.1   thorpej 	return 0;
    711       1.1   thorpej }
    712       1.1   thorpej 
    713       1.1   thorpej void
    714       1.1   thorpej auich_close(void *v)
    715       1.1   thorpej {
    716       1.1   thorpej }
    717       1.1   thorpej 
    718       1.1   thorpej int
    719       1.1   thorpej auich_query_encoding(void *v, struct audio_encoding *aep)
    720       1.1   thorpej {
    721  1.39.2.7     skrll 	static const struct auich_encoding {
    722  1.39.2.7     skrll 		const char *name;
    723  1.39.2.7     skrll 		int encoding, precision, flags;
    724  1.39.2.7     skrll 	} *p, auich_encoding[] = {
    725  1.39.2.7     skrll 		{AudioEulinear,    AUDIO_ENCODING_ULINEAR,
    726  1.39.2.7     skrll 					      8, AUDIO_ENCODINGFLAG_EMULATED},
    727  1.39.2.7     skrll 		{AudioEmulaw,      AUDIO_ENCODING_ULAW,
    728  1.39.2.7     skrll 					      8, AUDIO_ENCODINGFLAG_EMULATED},
    729  1.39.2.7     skrll 		{AudioEalaw,       AUDIO_ENCODING_ALAW,
    730  1.39.2.7     skrll 					      8, AUDIO_ENCODINGFLAG_EMULATED},
    731  1.39.2.7     skrll 		{AudioEslinear,    AUDIO_ENCODING_SLINEAR,
    732  1.39.2.7     skrll 					      8, AUDIO_ENCODINGFLAG_EMULATED},
    733  1.39.2.7     skrll 		{AudioEslinear_le, AUDIO_ENCODING_SLINEAR_LE,
    734  1.39.2.7     skrll 					     16, 0},
    735  1.39.2.7     skrll 		{AudioEulinear_le, AUDIO_ENCODING_ULINEAR_LE,
    736  1.39.2.7     skrll 					     16, AUDIO_ENCODINGFLAG_EMULATED},
    737  1.39.2.7     skrll 		{AudioEslinear_be, AUDIO_ENCODING_SLINEAR_BE,
    738  1.39.2.7     skrll 					     16, AUDIO_ENCODINGFLAG_EMULATED},
    739  1.39.2.7     skrll 		{AudioEulinear_be, AUDIO_ENCODING_ULINEAR_BE,
    740  1.39.2.7     skrll 					     16, AUDIO_ENCODINGFLAG_EMULATED},
    741  1.39.2.7     skrll 	};
    742       1.6     enami 
    743  1.39.2.7     skrll 	if (aep->index >= 8)
    744       1.1   thorpej 		return (EINVAL);
    745  1.39.2.7     skrll 
    746  1.39.2.7     skrll 	p = &auich_encoding[aep->index];
    747  1.39.2.7     skrll 	strcpy(aep->name, p->name);
    748  1.39.2.7     skrll 	aep->encoding = p->encoding;
    749  1.39.2.7     skrll 	aep->precision = p->precision;
    750  1.39.2.7     skrll 	aep->flags = p->flags;
    751  1.39.2.7     skrll 	return (0);
    752       1.1   thorpej }
    753       1.1   thorpej 
    754       1.1   thorpej int
    755      1.31      kent auich_set_rate(struct auich_softc *sc, int mode, u_long srate)
    756      1.17  augustss {
    757  1.39.2.1     skrll 	int ret;
    758      1.31      kent 	u_long ratetmp;
    759      1.18      kent 
    760  1.39.2.7     skrll 	sc->codec_if->vtbl->set_clock(sc->codec_if, sc->sc_ac97_clock);
    761      1.31      kent 	ratetmp = srate;
    762  1.39.2.1     skrll 	if (mode == AUMODE_RECORD)
    763  1.39.2.1     skrll 		return sc->codec_if->vtbl->set_rate(sc->codec_if,
    764  1.39.2.1     skrll 		    AC97_REG_PCM_LR_ADC_RATE, &ratetmp);
    765  1.39.2.1     skrll 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    766  1.39.2.1     skrll 	    AC97_REG_PCM_FRONT_DAC_RATE, &ratetmp);
    767  1.39.2.1     skrll 	if (ret)
    768  1.39.2.1     skrll 		return ret;
    769  1.39.2.1     skrll 	ratetmp = srate;
    770  1.39.2.1     skrll 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    771  1.39.2.1     skrll 	    AC97_REG_PCM_SURR_DAC_RATE, &ratetmp);
    772  1.39.2.1     skrll 	if (ret)
    773  1.39.2.1     skrll 		return ret;
    774  1.39.2.1     skrll 	ratetmp = srate;
    775  1.39.2.1     skrll 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    776  1.39.2.1     skrll 	    AC97_REG_PCM_LFE_DAC_RATE, &ratetmp);
    777  1.39.2.1     skrll 	return ret;
    778      1.17  augustss }
    779      1.17  augustss 
    780      1.17  augustss int
    781       1.1   thorpej auich_set_params(void *v, int setmode, int usemode, struct audio_params *play,
    782       1.1   thorpej     struct audio_params *rec)
    783       1.1   thorpej {
    784       1.1   thorpej 	struct auich_softc *sc = v;
    785       1.1   thorpej 	struct audio_params *p;
    786       1.1   thorpej 	int mode;
    787  1.39.2.1     skrll 	u_int32_t control;
    788       1.1   thorpej 
    789       1.1   thorpej 	for (mode = AUMODE_RECORD; mode != -1;
    790       1.1   thorpej 	     mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    791       1.1   thorpej 		if ((setmode & mode) == 0)
    792       1.1   thorpej 			continue;
    793       1.1   thorpej 
    794       1.1   thorpej 		p = mode == AUMODE_PLAY ? play : rec;
    795       1.1   thorpej 		if (p == NULL)
    796       1.1   thorpej 			continue;
    797       1.1   thorpej 
    798  1.39.2.7     skrll 		if (p->sample_rate <  8000 ||
    799  1.39.2.7     skrll 		    p->sample_rate > 48000)
    800       1.1   thorpej 			return (EINVAL);
    801       1.1   thorpej 
    802      1.14     tacha 		if (p->precision == 8)
    803  1.39.2.7     skrll 			p->factor = 2;
    804  1.39.2.7     skrll 		else
    805  1.39.2.7     skrll 			p->factor = 1;
    806      1.14     tacha 
    807       1.1   thorpej 		p->sw_code = NULL;
    808      1.14     tacha 		/* setup hardware formats */
    809      1.14     tacha 		p->hw_encoding = AUDIO_ENCODING_SLINEAR_LE;
    810      1.14     tacha 		p->hw_precision = 16;
    811      1.18      kent 
    812  1.39.2.1     skrll 		if (mode == AUMODE_RECORD) {
    813  1.39.2.1     skrll 			if (p->channels < 1 || p->channels > 2)
    814  1.39.2.1     skrll 				return EINVAL;
    815  1.39.2.1     skrll 		} else {
    816  1.39.2.1     skrll 			switch (p->channels) {
    817  1.39.2.1     skrll 			case 1:
    818  1.39.2.1     skrll 				break;
    819  1.39.2.1     skrll 			case 2:
    820  1.39.2.1     skrll 				break;
    821  1.39.2.1     skrll 			case 4:
    822  1.39.2.1     skrll 				if (!SUPPORTS_4CH(sc->codec_if))
    823  1.39.2.1     skrll 					return EINVAL;
    824  1.39.2.1     skrll 				break;
    825  1.39.2.1     skrll 			case 6:
    826  1.39.2.1     skrll 				if (!SUPPORTS_6CH(sc->codec_if))
    827  1.39.2.1     skrll 					return EINVAL;
    828  1.39.2.1     skrll 				break;
    829  1.39.2.1     skrll 			default:
    830  1.39.2.1     skrll 				return EINVAL;
    831  1.39.2.1     skrll 			}
    832  1.39.2.1     skrll 		}
    833      1.30       wiz 		/* If monaural is requested, aurateconv expands a monaural
    834      1.18      kent 		 * stream to stereo. */
    835  1.39.2.1     skrll 		if (p->channels == 1)
    836      1.13      kent 			p->hw_channels = 2;
    837      1.18      kent 
    838       1.1   thorpej 		switch (p->encoding) {
    839       1.1   thorpej 		case AUDIO_ENCODING_SLINEAR_BE:
    840      1.12      kent 			if (p->precision == 16) {
    841       1.1   thorpej 				p->sw_code = swap_bytes;
    842      1.12      kent 			} else {
    843       1.1   thorpej 				if (mode == AUMODE_PLAY)
    844       1.1   thorpej 					p->sw_code = linear8_to_linear16_le;
    845       1.1   thorpej 				else
    846       1.1   thorpej 					p->sw_code = linear16_to_linear8_le;
    847       1.1   thorpej 			}
    848       1.1   thorpej 			break;
    849       1.1   thorpej 
    850       1.1   thorpej 		case AUDIO_ENCODING_SLINEAR_LE:
    851       1.1   thorpej 			if (p->precision != 16) {
    852       1.1   thorpej 				if (mode == AUMODE_PLAY)
    853       1.1   thorpej 					p->sw_code = linear8_to_linear16_le;
    854       1.1   thorpej 				else
    855       1.1   thorpej 					p->sw_code = linear16_to_linear8_le;
    856       1.1   thorpej 			}
    857       1.1   thorpej 			break;
    858       1.1   thorpej 
    859       1.1   thorpej 		case AUDIO_ENCODING_ULINEAR_BE:
    860       1.1   thorpej 			if (p->precision == 16) {
    861       1.1   thorpej 				if (mode == AUMODE_PLAY)
    862       1.1   thorpej 					p->sw_code =
    863       1.1   thorpej 					    swap_bytes_change_sign16_le;
    864       1.1   thorpej 				else
    865       1.1   thorpej 					p->sw_code =
    866       1.1   thorpej 					    change_sign16_swap_bytes_le;
    867       1.1   thorpej 			} else {
    868      1.14     tacha 				if (mode == AUMODE_PLAY)
    869      1.14     tacha 					p->sw_code =
    870      1.14     tacha 					    ulinear8_to_slinear16_le;
    871      1.14     tacha 				else
    872      1.14     tacha 					p->sw_code =
    873      1.14     tacha 					    slinear16_to_ulinear8_le;
    874       1.1   thorpej 			}
    875       1.1   thorpej 			break;
    876       1.1   thorpej 
    877       1.1   thorpej 		case AUDIO_ENCODING_ULINEAR_LE:
    878      1.12      kent 			if (p->precision == 16) {
    879       1.1   thorpej 				p->sw_code = change_sign16_le;
    880      1.12      kent 			} else {
    881      1.14     tacha 				if (mode == AUMODE_PLAY)
    882      1.14     tacha 					p->sw_code =
    883      1.14     tacha 					    ulinear8_to_slinear16_le;
    884      1.14     tacha 				else
    885      1.14     tacha 					p->sw_code =
    886      1.14     tacha 					    slinear16_to_ulinear8_le;
    887       1.1   thorpej 			}
    888       1.1   thorpej 			break;
    889       1.1   thorpej 
    890       1.1   thorpej 		case AUDIO_ENCODING_ULAW:
    891       1.1   thorpej 			if (mode == AUMODE_PLAY) {
    892       1.1   thorpej 				p->sw_code = mulaw_to_slinear16_le;
    893       1.1   thorpej 			} else {
    894      1.12      kent 				p->sw_code = slinear16_to_mulaw_le;
    895       1.1   thorpej 			}
    896       1.1   thorpej 			break;
    897       1.1   thorpej 
    898       1.1   thorpej 		case AUDIO_ENCODING_ALAW:
    899       1.1   thorpej 			if (mode == AUMODE_PLAY) {
    900       1.1   thorpej 				p->sw_code = alaw_to_slinear16_le;
    901       1.1   thorpej 			} else {
    902      1.14     tacha 				p->sw_code = slinear16_to_alaw_le;
    903       1.1   thorpej 			}
    904       1.1   thorpej 			break;
    905       1.1   thorpej 
    906       1.1   thorpej 		default:
    907       1.1   thorpej 			return (EINVAL);
    908       1.1   thorpej 		}
    909       1.1   thorpej 
    910      1.27      kent 		if (IS_FIXED_RATE(sc->codec_if)) {
    911      1.28      kent 			p->hw_sample_rate = AC97_SINGLE_RATE;
    912      1.27      kent 			/* If hw_sample_rate is changed, aurateconv works. */
    913      1.18      kent 		} else {
    914      1.31      kent 			if (auich_set_rate(sc, mode, p->sample_rate))
    915      1.28      kent 				return EINVAL;
    916      1.18      kent 		}
    917  1.39.2.1     skrll 		if (mode == AUMODE_PLAY) {
    918  1.39.2.1     skrll 			control = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GCTRL);
    919  1.39.2.1     skrll 			control &= ~ICH_PCM246_MASK;
    920  1.39.2.1     skrll 			if (p->channels == 4) {
    921  1.39.2.1     skrll 				control |= ICH_PCM4;
    922  1.39.2.1     skrll 			} else if (p->channels == 6) {
    923  1.39.2.1     skrll 				control |= ICH_PCM6;
    924  1.39.2.1     skrll 			}
    925  1.39.2.1     skrll 			bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GCTRL, control);
    926  1.39.2.1     skrll 		}
    927       1.1   thorpej 	}
    928       1.1   thorpej 
    929       1.1   thorpej 	return (0);
    930       1.1   thorpej }
    931       1.1   thorpej 
    932       1.1   thorpej int
    933       1.1   thorpej auich_round_blocksize(void *v, int blk)
    934       1.1   thorpej {
    935       1.1   thorpej 
    936       1.1   thorpej 	return (blk & ~0x3f);		/* keep good alignment */
    937       1.1   thorpej }
    938       1.1   thorpej 
    939       1.1   thorpej int
    940       1.1   thorpej auich_halt_output(void *v)
    941       1.1   thorpej {
    942       1.1   thorpej 	struct auich_softc *sc = v;
    943       1.1   thorpej 
    944       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA, ("%s: halt_output\n", sc->sc_dev.dv_xname));
    945       1.1   thorpej 
    946       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_CTRL, ICH_RR);
    947  1.39.2.7     skrll 	sc->pcmo.intr = NULL;
    948       1.1   thorpej 
    949       1.1   thorpej 	return (0);
    950       1.1   thorpej }
    951       1.1   thorpej 
    952       1.1   thorpej int
    953       1.1   thorpej auich_halt_input(void *v)
    954       1.1   thorpej {
    955       1.1   thorpej 	struct auich_softc *sc = v;
    956       1.1   thorpej 
    957       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
    958       1.1   thorpej 	    ("%s: halt_input\n", sc->sc_dev.dv_xname));
    959       1.1   thorpej 
    960       1.1   thorpej 	/* XXX halt both unless known otherwise */
    961       1.1   thorpej 
    962       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RR);
    963       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_MICI + ICH_CTRL, ICH_RR);
    964  1.39.2.7     skrll 	sc->pcmi.intr = NULL;
    965       1.1   thorpej 
    966       1.1   thorpej 	return (0);
    967       1.1   thorpej }
    968       1.1   thorpej 
    969       1.1   thorpej int
    970       1.1   thorpej auich_getdev(void *v, struct audio_device *adp)
    971       1.1   thorpej {
    972       1.1   thorpej 	struct auich_softc *sc = v;
    973       1.1   thorpej 
    974       1.1   thorpej 	*adp = sc->sc_audev;
    975       1.1   thorpej 	return (0);
    976       1.1   thorpej }
    977       1.1   thorpej 
    978       1.1   thorpej int
    979       1.1   thorpej auich_set_port(void *v, mixer_ctrl_t *cp)
    980       1.1   thorpej {
    981       1.1   thorpej 	struct auich_softc *sc = v;
    982       1.1   thorpej 
    983       1.1   thorpej 	return (sc->codec_if->vtbl->mixer_set_port(sc->codec_if, cp));
    984       1.1   thorpej }
    985       1.1   thorpej 
    986       1.1   thorpej int
    987       1.1   thorpej auich_get_port(void *v, mixer_ctrl_t *cp)
    988       1.1   thorpej {
    989       1.1   thorpej 	struct auich_softc *sc = v;
    990       1.1   thorpej 
    991       1.1   thorpej 	return (sc->codec_if->vtbl->mixer_get_port(sc->codec_if, cp));
    992       1.1   thorpej }
    993       1.1   thorpej 
    994       1.1   thorpej int
    995       1.1   thorpej auich_query_devinfo(void *v, mixer_devinfo_t *dp)
    996       1.1   thorpej {
    997       1.1   thorpej 	struct auich_softc *sc = v;
    998       1.1   thorpej 
    999       1.1   thorpej 	return (sc->codec_if->vtbl->query_devinfo(sc->codec_if, dp));
   1000       1.1   thorpej }
   1001       1.1   thorpej 
   1002       1.1   thorpej void *
   1003      1.36   thorpej auich_allocm(void *v, int direction, size_t size, struct malloc_type *pool,
   1004      1.36   thorpej     int flags)
   1005       1.1   thorpej {
   1006       1.1   thorpej 	struct auich_softc *sc = v;
   1007       1.1   thorpej 	struct auich_dma *p;
   1008       1.1   thorpej 	int error;
   1009       1.1   thorpej 
   1010       1.1   thorpej 	if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
   1011       1.1   thorpej 		return (NULL);
   1012       1.1   thorpej 
   1013       1.7   tsutsui 	p = malloc(sizeof(*p), pool, flags|M_ZERO);
   1014       1.1   thorpej 	if (p == NULL)
   1015       1.1   thorpej 		return (NULL);
   1016       1.1   thorpej 
   1017       1.1   thorpej 	error = auich_allocmem(sc, size, 0, p);
   1018       1.1   thorpej 	if (error) {
   1019       1.1   thorpej 		free(p, pool);
   1020       1.1   thorpej 		return (NULL);
   1021       1.1   thorpej 	}
   1022       1.1   thorpej 
   1023       1.1   thorpej 	p->next = sc->sc_dmas;
   1024       1.1   thorpej 	sc->sc_dmas = p;
   1025       1.1   thorpej 
   1026       1.1   thorpej 	return (KERNADDR(p));
   1027       1.1   thorpej }
   1028       1.1   thorpej 
   1029       1.1   thorpej void
   1030      1.36   thorpej auich_freem(void *v, void *ptr, struct malloc_type *pool)
   1031       1.1   thorpej {
   1032       1.1   thorpej 	struct auich_softc *sc = v;
   1033       1.1   thorpej 	struct auich_dma *p, **pp;
   1034       1.1   thorpej 
   1035       1.1   thorpej 	for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
   1036       1.1   thorpej 		if (KERNADDR(p) == ptr) {
   1037       1.1   thorpej 			auich_freemem(sc, p);
   1038       1.1   thorpej 			*pp = p->next;
   1039       1.1   thorpej 			free(p, pool);
   1040       1.1   thorpej 			return;
   1041       1.1   thorpej 		}
   1042       1.1   thorpej 	}
   1043       1.1   thorpej }
   1044       1.1   thorpej 
   1045       1.1   thorpej size_t
   1046       1.1   thorpej auich_round_buffersize(void *v, int direction, size_t size)
   1047       1.1   thorpej {
   1048       1.1   thorpej 
   1049       1.1   thorpej 	if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
   1050       1.1   thorpej 		size = ICH_DMALIST_MAX * ICH_DMASEG_MAX;
   1051       1.1   thorpej 
   1052       1.1   thorpej 	return size;
   1053       1.1   thorpej }
   1054       1.1   thorpej 
   1055       1.1   thorpej paddr_t
   1056       1.1   thorpej auich_mappage(void *v, void *mem, off_t off, int prot)
   1057       1.1   thorpej {
   1058       1.1   thorpej 	struct auich_softc *sc = v;
   1059       1.1   thorpej 	struct auich_dma *p;
   1060       1.1   thorpej 
   1061       1.1   thorpej 	if (off < 0)
   1062       1.1   thorpej 		return (-1);
   1063       1.1   thorpej 
   1064       1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != mem; p = p->next)
   1065       1.1   thorpej 		;
   1066       1.1   thorpej 	if (!p)
   1067       1.1   thorpej 		return (-1);
   1068       1.1   thorpej 	return (bus_dmamem_mmap(sc->dmat, p->segs, p->nsegs,
   1069       1.1   thorpej 	    off, prot, BUS_DMA_WAITOK));
   1070       1.1   thorpej }
   1071       1.1   thorpej 
   1072       1.1   thorpej int
   1073       1.1   thorpej auich_get_props(void *v)
   1074       1.1   thorpej {
   1075      1.27      kent 	struct auich_softc *sc = v;
   1076      1.27      kent 	int props;
   1077       1.1   thorpej 
   1078      1.27      kent 	props = AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
   1079      1.27      kent 	/*
   1080      1.27      kent 	 * Even if the codec is fixed-rate, set_param() succeeds for any sample
   1081      1.27      kent 	 * rate because of aurateconv.  Applications can't know what rate the
   1082      1.27      kent 	 * device can process in the case of mmap().
   1083      1.27      kent 	 */
   1084      1.27      kent 	if (!IS_FIXED_RATE(sc->codec_if))
   1085      1.27      kent 		props |= AUDIO_PROP_MMAP;
   1086      1.27      kent 	return props;
   1087       1.1   thorpej }
   1088       1.1   thorpej 
   1089       1.1   thorpej int
   1090       1.1   thorpej auich_intr(void *v)
   1091       1.1   thorpej {
   1092       1.1   thorpej 	struct auich_softc *sc = v;
   1093  1.39.2.7     skrll 	int ret = 0, gsts;
   1094       1.1   thorpej 
   1095      1.33      kent #ifdef DIAGNOSTIC
   1096      1.33      kent 	int csts;
   1097      1.33      kent #endif
   1098      1.33      kent 
   1099      1.33      kent #ifdef DIAGNOSTIC
   1100      1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1101      1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1102      1.33      kent 		printf("auich_intr: PCI master abort\n");
   1103      1.33      kent 	}
   1104      1.33      kent #endif
   1105      1.33      kent 
   1106  1.39.2.7     skrll 	gsts = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GSTS);
   1107  1.39.2.2     skrll 	DPRINTF(ICH_DEBUG_INTR, ("auich_intr: gsts=0x%x\n", gsts));
   1108       1.1   thorpej 
   1109       1.1   thorpej 	if (gsts & ICH_POINT) {
   1110  1.39.2.7     skrll 		int sts;
   1111  1.39.2.7     skrll 
   1112  1.39.2.2     skrll 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1113  1.39.2.2     skrll 		    ICH_PCMO + sc->sc_sts_reg);
   1114  1.39.2.2     skrll 		DPRINTF(ICH_DEBUG_INTR,
   1115       1.1   thorpej 		    ("auich_intr: osts=0x%x\n", sts));
   1116       1.1   thorpej 
   1117  1.39.2.7     skrll 		if (sts & ICH_FIFOE)
   1118  1.39.2.7     skrll 			printf("%s: fifo underrun\n", sc->sc_dev.dv_xname);
   1119       1.1   thorpej 
   1120  1.39.2.7     skrll 		if (sts & ICH_BCIS) {
   1121       1.1   thorpej 			struct auich_dmalist *q;
   1122  1.39.2.7     skrll 			int blksize, qptr, i;
   1123       1.1   thorpej 
   1124  1.39.2.7     skrll 			blksize = sc->pcmo.blksize;
   1125  1.39.2.7     skrll 			qptr = sc->pcmo.qptr;
   1126  1.39.2.7     skrll 			i = bus_space_read_1(sc->iot, sc->aud_ioh,
   1127  1.39.2.7     skrll 			    ICH_PCMO + ICH_CIV);
   1128       1.1   thorpej 
   1129       1.1   thorpej 			while (qptr != i) {
   1130  1.39.2.7     skrll 				q = &sc->pcmo.dmalist[qptr];
   1131       1.1   thorpej 
   1132  1.39.2.7     skrll 				q->base = sc->pcmo.p;
   1133  1.39.2.7     skrll 				q->len = (blksize >> sc->sc_sample_shift) |
   1134  1.39.2.7     skrll 				    ICH_DMAF_IOC;
   1135  1.39.2.2     skrll 				DPRINTF(ICH_DEBUG_INTR,
   1136       1.1   thorpej 				    ("auich_intr: %p, %p = %x @ 0x%x\n",
   1137  1.39.2.7     skrll 				    &sc->pcmo.dmalist[i], q, q->len, q->base));
   1138       1.1   thorpej 
   1139  1.39.2.7     skrll 				sc->pcmo.p += blksize;
   1140  1.39.2.7     skrll 				if (sc->pcmo.p >= sc->pcmo.end)
   1141  1.39.2.7     skrll 					sc->pcmo.p = sc->pcmo.start;
   1142  1.39.2.7     skrll 
   1143  1.39.2.7     skrll 				qptr = (qptr + 1) & ICH_LVI_MASK;
   1144  1.39.2.7     skrll 				if (sc->pcmo.intr)
   1145  1.39.2.7     skrll 					sc->pcmo.intr(sc->pcmo.arg);
   1146       1.1   thorpej 			}
   1147       1.1   thorpej 
   1148  1.39.2.7     skrll 			sc->pcmo.qptr = qptr;
   1149       1.1   thorpej 			bus_space_write_1(sc->iot, sc->aud_ioh,
   1150  1.39.2.7     skrll 			    ICH_PCMO + ICH_LVI, (qptr - 1) & ICH_LVI_MASK);
   1151       1.1   thorpej 		}
   1152       1.1   thorpej 
   1153       1.1   thorpej 		/* int ack */
   1154  1.39.2.2     skrll 		bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMO +
   1155  1.39.2.7     skrll 		    sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
   1156  1.39.2.7     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS, ICH_POINT);
   1157       1.1   thorpej 		ret++;
   1158       1.1   thorpej 	}
   1159       1.1   thorpej 
   1160       1.1   thorpej 	if (gsts & ICH_PIINT) {
   1161  1.39.2.7     skrll 		int sts;
   1162  1.39.2.7     skrll 
   1163  1.39.2.2     skrll 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1164  1.39.2.2     skrll 		    ICH_PCMI + sc->sc_sts_reg);
   1165  1.39.2.2     skrll 		DPRINTF(ICH_DEBUG_INTR,
   1166       1.1   thorpej 		    ("auich_intr: ists=0x%x\n", sts));
   1167       1.1   thorpej 
   1168  1.39.2.7     skrll 		if (sts & ICH_FIFOE)
   1169  1.39.2.7     skrll 			printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
   1170       1.1   thorpej 
   1171  1.39.2.7     skrll 		if (sts & ICH_BCIS) {
   1172       1.1   thorpej 			struct auich_dmalist *q;
   1173  1.39.2.7     skrll 			int blksize, qptr, i;
   1174       1.1   thorpej 
   1175  1.39.2.7     skrll 			blksize = sc->pcmi.blksize;
   1176  1.39.2.7     skrll 			qptr = sc->pcmi.qptr;
   1177  1.39.2.7     skrll 			i = bus_space_read_1(sc->iot, sc->aud_ioh,
   1178  1.39.2.7     skrll 			    ICH_PCMI + ICH_CIV);
   1179       1.1   thorpej 
   1180       1.1   thorpej 			while (qptr != i) {
   1181  1.39.2.7     skrll 				q = &sc->pcmi.dmalist[qptr];
   1182       1.1   thorpej 
   1183  1.39.2.7     skrll 				q->base = sc->pcmi.p;
   1184  1.39.2.7     skrll 				q->len = (blksize >> sc->sc_sample_shift) |
   1185  1.39.2.7     skrll 				    ICH_DMAF_IOC;
   1186  1.39.2.2     skrll 				DPRINTF(ICH_DEBUG_INTR,
   1187       1.1   thorpej 				    ("auich_intr: %p, %p = %x @ 0x%x\n",
   1188  1.39.2.7     skrll 				    &sc->pcmi.dmalist[i], q, q->len, q->base));
   1189       1.1   thorpej 
   1190  1.39.2.7     skrll 				sc->pcmi.p += blksize;
   1191  1.39.2.7     skrll 				if (sc->pcmi.p >= sc->pcmi.end)
   1192  1.39.2.7     skrll 					sc->pcmi.p = sc->pcmi.start;
   1193  1.39.2.7     skrll 
   1194  1.39.2.7     skrll 				qptr = (qptr + 1) & ICH_LVI_MASK;
   1195  1.39.2.7     skrll 				if (sc->pcmi.intr)
   1196  1.39.2.7     skrll 					sc->pcmi.intr(sc->pcmi.arg);
   1197       1.1   thorpej 			}
   1198       1.1   thorpej 
   1199  1.39.2.7     skrll 			sc->pcmi.qptr = qptr;
   1200       1.1   thorpej 			bus_space_write_1(sc->iot, sc->aud_ioh,
   1201  1.39.2.7     skrll 			    ICH_PCMI + ICH_LVI, (qptr - 1) & ICH_LVI_MASK);
   1202       1.1   thorpej 		}
   1203       1.1   thorpej 
   1204       1.1   thorpej 		/* int ack */
   1205  1.39.2.2     skrll 		bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMI +
   1206  1.39.2.7     skrll 		    sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
   1207  1.39.2.7     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS, ICH_PIINT);
   1208       1.1   thorpej 		ret++;
   1209       1.1   thorpej 	}
   1210       1.1   thorpej 
   1211       1.1   thorpej 	if (gsts & ICH_MIINT) {
   1212  1.39.2.7     skrll 		int sts;
   1213  1.39.2.7     skrll 
   1214  1.39.2.2     skrll 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1215  1.39.2.2     skrll 		    ICH_MICI + sc->sc_sts_reg);
   1216  1.39.2.2     skrll 		DPRINTF(ICH_DEBUG_INTR,
   1217       1.1   thorpej 		    ("auich_intr: ists=0x%x\n", sts));
   1218  1.39.2.7     skrll 
   1219       1.1   thorpej 		if (sts & ICH_FIFOE)
   1220       1.1   thorpej 			printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
   1221       1.1   thorpej 
   1222      1.37       wiz 		/* TODO mic input DMA */
   1223       1.1   thorpej 
   1224  1.39.2.7     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS, ICH_MIINT);
   1225       1.1   thorpej 	}
   1226       1.1   thorpej 
   1227       1.1   thorpej 	return ret;
   1228       1.1   thorpej }
   1229       1.1   thorpej 
   1230       1.1   thorpej int
   1231       1.1   thorpej auich_trigger_output(void *v, void *start, void *end, int blksize,
   1232       1.1   thorpej     void (*intr)(void *), void *arg, struct audio_params *param)
   1233       1.1   thorpej {
   1234       1.1   thorpej 	struct auich_softc *sc = v;
   1235       1.1   thorpej 	struct auich_dmalist *q;
   1236       1.1   thorpej 	struct auich_dma *p;
   1237       1.1   thorpej 	size_t size;
   1238  1.39.2.7     skrll 	int qptr;
   1239      1.33      kent #ifdef DIAGNOSTIC
   1240      1.33      kent 	int csts;
   1241      1.33      kent #endif
   1242       1.1   thorpej 
   1243       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
   1244       1.1   thorpej 	    ("auich_trigger_output(%p, %p, %d, %p, %p, %p)\n",
   1245       1.1   thorpej 	    start, end, blksize, intr, arg, param));
   1246       1.1   thorpej 
   1247  1.39.2.7     skrll 	sc->pcmo.intr = intr;
   1248  1.39.2.7     skrll 	sc->pcmo.arg = arg;
   1249      1.33      kent #ifdef DIAGNOSTIC
   1250      1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1251      1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1252      1.33      kent 		printf("auich_trigger_output: PCI master abort\n");
   1253      1.33      kent 	}
   1254      1.33      kent #endif
   1255       1.1   thorpej 
   1256       1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
   1257       1.1   thorpej 		;
   1258       1.1   thorpej 	if (!p) {
   1259       1.1   thorpej 		printf("auich_trigger_output: bad addr %p\n", start);
   1260       1.1   thorpej 		return (EINVAL);
   1261       1.1   thorpej 	}
   1262       1.1   thorpej 
   1263       1.1   thorpej 	size = (size_t)((caddr_t)end - (caddr_t)start);
   1264       1.1   thorpej 
   1265       1.1   thorpej 	/*
   1266       1.1   thorpej 	 * The logic behind this is:
   1267       1.1   thorpej 	 * setup one buffer to play, then LVI dump out the rest
   1268       1.1   thorpej 	 * to the scatter-gather chain.
   1269       1.1   thorpej 	 */
   1270  1.39.2.7     skrll 	sc->pcmo.start = DMAADDR(p);
   1271  1.39.2.7     skrll 	sc->pcmo.p = sc->pcmo.start;
   1272  1.39.2.7     skrll 	sc->pcmo.end = sc->pcmo.start + size;
   1273  1.39.2.7     skrll 	sc->pcmo.blksize = blksize;
   1274  1.39.2.7     skrll 
   1275  1.39.2.7     skrll 	for (qptr = 0; qptr < ICH_DMALIST_MAX; qptr++) {
   1276  1.39.2.7     skrll 		q = &sc->pcmo.dmalist[qptr];
   1277  1.39.2.7     skrll 
   1278  1.39.2.7     skrll 		q->base = sc->pcmo.p;
   1279  1.39.2.7     skrll 		q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
   1280  1.39.2.7     skrll 
   1281  1.39.2.7     skrll 		sc->pcmo.p += blksize;
   1282  1.39.2.7     skrll 		if (sc->pcmo.p >= sc->pcmo.end)
   1283  1.39.2.7     skrll 			sc->pcmo.p = sc->pcmo.start;
   1284  1.39.2.7     skrll 	}
   1285  1.39.2.7     skrll 
   1286  1.39.2.7     skrll 	sc->pcmo.qptr = qptr = 0;
   1287  1.39.2.7     skrll 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_LVI,
   1288  1.39.2.7     skrll 	    (qptr - 1) & ICH_LVI_MASK);
   1289       1.1   thorpej 
   1290       1.1   thorpej 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_BDBAR,
   1291       1.1   thorpej 	    sc->sc_cddma + ICH_PCMO_OFF(0));
   1292       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_CTRL,
   1293  1.39.2.7     skrll 	    ICH_IOCE | ICH_FEIE | ICH_RPBM);
   1294       1.1   thorpej 
   1295       1.1   thorpej 	return (0);
   1296       1.1   thorpej }
   1297       1.1   thorpej 
   1298       1.1   thorpej int
   1299       1.1   thorpej auich_trigger_input(v, start, end, blksize, intr, arg, param)
   1300       1.1   thorpej 	void *v;
   1301       1.1   thorpej 	void *start, *end;
   1302       1.1   thorpej 	int blksize;
   1303       1.1   thorpej 	void (*intr)(void *);
   1304       1.1   thorpej 	void *arg;
   1305       1.1   thorpej 	struct audio_params *param;
   1306       1.1   thorpej {
   1307       1.1   thorpej 	struct auich_softc *sc = v;
   1308       1.1   thorpej 	struct auich_dmalist *q;
   1309       1.1   thorpej 	struct auich_dma *p;
   1310       1.1   thorpej 	size_t size;
   1311  1.39.2.7     skrll 	int qptr;
   1312      1.33      kent #ifdef DIAGNOSTIC
   1313      1.33      kent 	int csts;
   1314      1.33      kent #endif
   1315       1.1   thorpej 
   1316       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
   1317       1.1   thorpej 	    ("auich_trigger_input(%p, %p, %d, %p, %p, %p)\n",
   1318       1.1   thorpej 	    start, end, blksize, intr, arg, param));
   1319       1.1   thorpej 
   1320  1.39.2.7     skrll 	sc->pcmi.intr = intr;
   1321  1.39.2.7     skrll 	sc->pcmi.arg = arg;
   1322      1.33      kent 
   1323      1.33      kent #ifdef DIAGNOSTIC
   1324      1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1325      1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1326      1.33      kent 		printf("auich_trigger_input: PCI master abort\n");
   1327      1.33      kent 	}
   1328      1.33      kent #endif
   1329       1.1   thorpej 
   1330       1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
   1331       1.1   thorpej 		;
   1332       1.1   thorpej 	if (!p) {
   1333       1.1   thorpej 		printf("auich_trigger_input: bad addr %p\n", start);
   1334       1.1   thorpej 		return (EINVAL);
   1335       1.1   thorpej 	}
   1336       1.1   thorpej 
   1337       1.1   thorpej 	size = (size_t)((caddr_t)end - (caddr_t)start);
   1338       1.1   thorpej 
   1339       1.1   thorpej 	/*
   1340       1.1   thorpej 	 * The logic behind this is:
   1341       1.1   thorpej 	 * setup one buffer to play, then LVI dump out the rest
   1342       1.1   thorpej 	 * to the scatter-gather chain.
   1343       1.1   thorpej 	 */
   1344  1.39.2.7     skrll 	sc->pcmi.start = DMAADDR(p);
   1345  1.39.2.7     skrll 	sc->pcmi.p = sc->pcmi.start;
   1346  1.39.2.7     skrll 	sc->pcmi.end = sc->pcmi.start + size;
   1347  1.39.2.7     skrll 	sc->pcmi.blksize = blksize;
   1348  1.39.2.7     skrll 
   1349  1.39.2.7     skrll 	for (qptr = 0; qptr < ICH_DMALIST_MAX; qptr++) {
   1350  1.39.2.7     skrll 		q = &sc->pcmi.dmalist[qptr];
   1351  1.39.2.7     skrll 
   1352  1.39.2.7     skrll 		q->base = sc->pcmi.p;
   1353  1.39.2.7     skrll 		q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
   1354  1.39.2.7     skrll 
   1355  1.39.2.7     skrll 		sc->pcmi.p += blksize;
   1356  1.39.2.7     skrll 		if (sc->pcmi.p >= sc->pcmi.end)
   1357  1.39.2.7     skrll 			sc->pcmi.p = sc->pcmi.start;
   1358  1.39.2.7     skrll 	}
   1359  1.39.2.7     skrll 
   1360  1.39.2.7     skrll 	sc->pcmi.qptr = qptr = 0;
   1361  1.39.2.7     skrll 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_LVI,
   1362  1.39.2.7     skrll 	    (qptr - 1) & ICH_LVI_MASK);
   1363       1.1   thorpej 
   1364       1.1   thorpej 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
   1365       1.1   thorpej 	    sc->sc_cddma + ICH_PCMI_OFF(0));
   1366       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL,
   1367  1.39.2.7     skrll 	    ICH_IOCE | ICH_FEIE | ICH_RPBM);
   1368       1.1   thorpej 
   1369       1.1   thorpej 	return (0);
   1370       1.1   thorpej }
   1371       1.1   thorpej 
   1372       1.1   thorpej int
   1373       1.1   thorpej auich_allocmem(struct auich_softc *sc, size_t size, size_t align,
   1374       1.1   thorpej     struct auich_dma *p)
   1375       1.1   thorpej {
   1376       1.1   thorpej 	int error;
   1377       1.1   thorpej 
   1378       1.1   thorpej 	p->size = size;
   1379       1.1   thorpej 	error = bus_dmamem_alloc(sc->dmat, p->size, align, 0,
   1380       1.1   thorpej 				 p->segs, sizeof(p->segs)/sizeof(p->segs[0]),
   1381       1.1   thorpej 				 &p->nsegs, BUS_DMA_NOWAIT);
   1382       1.1   thorpej 	if (error)
   1383       1.1   thorpej 		return (error);
   1384       1.1   thorpej 
   1385       1.1   thorpej 	error = bus_dmamem_map(sc->dmat, p->segs, p->nsegs, p->size,
   1386      1.34      kent 			       &p->addr, BUS_DMA_NOWAIT|sc->sc_dmamap_flags);
   1387       1.1   thorpej 	if (error)
   1388       1.1   thorpej 		goto free;
   1389       1.1   thorpej 
   1390       1.1   thorpej 	error = bus_dmamap_create(sc->dmat, p->size, 1, p->size,
   1391       1.1   thorpej 				  0, BUS_DMA_NOWAIT, &p->map);
   1392       1.1   thorpej 	if (error)
   1393       1.1   thorpej 		goto unmap;
   1394       1.1   thorpej 
   1395       1.1   thorpej 	error = bus_dmamap_load(sc->dmat, p->map, p->addr, p->size, NULL,
   1396       1.1   thorpej 				BUS_DMA_NOWAIT);
   1397       1.1   thorpej 	if (error)
   1398       1.1   thorpej 		goto destroy;
   1399       1.1   thorpej 	return (0);
   1400       1.1   thorpej 
   1401       1.1   thorpej  destroy:
   1402       1.1   thorpej 	bus_dmamap_destroy(sc->dmat, p->map);
   1403       1.1   thorpej  unmap:
   1404       1.1   thorpej 	bus_dmamem_unmap(sc->dmat, p->addr, p->size);
   1405       1.1   thorpej  free:
   1406       1.1   thorpej 	bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
   1407       1.1   thorpej 	return (error);
   1408       1.1   thorpej }
   1409       1.1   thorpej 
   1410       1.1   thorpej int
   1411       1.1   thorpej auich_freemem(struct auich_softc *sc, struct auich_dma *p)
   1412       1.1   thorpej {
   1413       1.1   thorpej 
   1414       1.1   thorpej 	bus_dmamap_unload(sc->dmat, p->map);
   1415       1.1   thorpej 	bus_dmamap_destroy(sc->dmat, p->map);
   1416       1.1   thorpej 	bus_dmamem_unmap(sc->dmat, p->addr, p->size);
   1417       1.1   thorpej 	bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
   1418       1.1   thorpej 	return (0);
   1419       1.1   thorpej }
   1420       1.1   thorpej 
   1421       1.1   thorpej int
   1422       1.1   thorpej auich_alloc_cdata(struct auich_softc *sc)
   1423       1.1   thorpej {
   1424       1.1   thorpej 	bus_dma_segment_t seg;
   1425       1.1   thorpej 	int error, rseg;
   1426       1.1   thorpej 
   1427       1.1   thorpej 	/*
   1428       1.1   thorpej 	 * Allocate the control data structure, and create and load the
   1429       1.1   thorpej 	 * DMA map for it.
   1430       1.1   thorpej 	 */
   1431       1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->dmat,
   1432       1.1   thorpej 				      sizeof(struct auich_cdata),
   1433       1.1   thorpej 				      PAGE_SIZE, 0, &seg, 1, &rseg, 0)) != 0) {
   1434       1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
   1435       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1436       1.1   thorpej 		goto fail_0;
   1437       1.1   thorpej 	}
   1438       1.1   thorpej 
   1439       1.1   thorpej 	if ((error = bus_dmamem_map(sc->dmat, &seg, rseg,
   1440       1.1   thorpej 				    sizeof(struct auich_cdata),
   1441       1.1   thorpej 				    (caddr_t *) &sc->sc_cdata,
   1442      1.34      kent 				    sc->sc_dmamap_flags)) != 0) {
   1443       1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
   1444       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1445       1.1   thorpej 		goto fail_1;
   1446       1.1   thorpej 	}
   1447       1.1   thorpej 
   1448       1.1   thorpej 	if ((error = bus_dmamap_create(sc->dmat, sizeof(struct auich_cdata), 1,
   1449       1.1   thorpej 				       sizeof(struct auich_cdata), 0, 0,
   1450       1.1   thorpej 				       &sc->sc_cddmamap)) != 0) {
   1451       1.1   thorpej 		printf("%s: unable to create control data DMA map, "
   1452       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1453       1.1   thorpej 		goto fail_2;
   1454       1.1   thorpej 	}
   1455       1.1   thorpej 
   1456       1.1   thorpej 	if ((error = bus_dmamap_load(sc->dmat, sc->sc_cddmamap,
   1457       1.1   thorpej 				     sc->sc_cdata, sizeof(struct auich_cdata),
   1458       1.1   thorpej 				     NULL, 0)) != 0) {
   1459       1.1   thorpej 		printf("%s: unable tp load control data DMA map, "
   1460       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1461       1.1   thorpej 		goto fail_3;
   1462       1.1   thorpej 	}
   1463       1.1   thorpej 
   1464  1.39.2.7     skrll 	sc->pcmo.dmalist = sc->sc_cdata->ic_dmalist_pcmo;
   1465  1.39.2.7     skrll 	sc->pcmi.dmalist = sc->sc_cdata->ic_dmalist_pcmi;
   1466  1.39.2.7     skrll 	sc->mici.dmalist = sc->sc_cdata->ic_dmalist_mici;
   1467  1.39.2.7     skrll 
   1468       1.1   thorpej 	return (0);
   1469       1.1   thorpej 
   1470       1.1   thorpej  fail_3:
   1471       1.1   thorpej 	bus_dmamap_destroy(sc->dmat, sc->sc_cddmamap);
   1472       1.1   thorpej  fail_2:
   1473       1.1   thorpej 	bus_dmamem_unmap(sc->dmat, (caddr_t) sc->sc_cdata,
   1474       1.1   thorpej 	    sizeof(struct auich_cdata));
   1475       1.1   thorpej  fail_1:
   1476       1.1   thorpej 	bus_dmamem_free(sc->dmat, &seg, rseg);
   1477       1.1   thorpej  fail_0:
   1478       1.1   thorpej 	return (error);
   1479       1.9  augustss }
   1480       1.9  augustss 
   1481       1.9  augustss void
   1482       1.9  augustss auich_powerhook(int why, void *addr)
   1483       1.9  augustss {
   1484       1.9  augustss 	struct auich_softc *sc = (struct auich_softc *)addr;
   1485       1.9  augustss 
   1486       1.9  augustss 	switch (why) {
   1487       1.9  augustss 	case PWR_SUSPEND:
   1488       1.9  augustss 	case PWR_STANDBY:
   1489       1.9  augustss 		/* Power down */
   1490       1.9  augustss 		DPRINTF(1, ("%s: power down\n", sc->sc_dev.dv_xname));
   1491       1.9  augustss 		sc->sc_suspend = why;
   1492       1.9  augustss 		break;
   1493       1.9  augustss 
   1494       1.9  augustss 	case PWR_RESUME:
   1495       1.9  augustss 		/* Wake up */
   1496       1.9  augustss 		DPRINTF(1, ("%s: power resume\n", sc->sc_dev.dv_xname));
   1497       1.9  augustss 		if (sc->sc_suspend == PWR_RESUME) {
   1498       1.9  augustss 			printf("%s: resume without suspend.\n",
   1499       1.9  augustss 			    sc->sc_dev.dv_xname);
   1500       1.9  augustss 			sc->sc_suspend = why;
   1501       1.9  augustss 			return;
   1502       1.9  augustss 		}
   1503       1.9  augustss 		sc->sc_suspend = why;
   1504       1.9  augustss 		auich_reset_codec(sc);
   1505       1.9  augustss 		DELAY(1000);
   1506       1.9  augustss 		(sc->codec_if->vtbl->restore_ports)(sc->codec_if);
   1507       1.9  augustss 		break;
   1508       1.9  augustss 
   1509       1.9  augustss 	case PWR_SOFTSUSPEND:
   1510       1.9  augustss 	case PWR_SOFTSTANDBY:
   1511       1.9  augustss 	case PWR_SOFTRESUME:
   1512       1.9  augustss 		break;
   1513       1.9  augustss 	}
   1514      1.18      kent }
   1515      1.18      kent 
   1516  1.39.2.2     skrll /*
   1517  1.39.2.2     skrll  * Calibrate card (some boards are overclocked and need scaling)
   1518  1.39.2.2     skrll  */
   1519      1.29      kent void
   1520  1.39.2.1     skrll auich_calibrate(struct auich_softc *sc)
   1521      1.18      kent {
   1522      1.18      kent 	struct timeval t1, t2;
   1523  1.39.2.1     skrll 	uint8_t ociv, nciv;
   1524  1.39.2.1     skrll 	uint64_t wait_us;
   1525  1.39.2.1     skrll 	uint32_t actual_48k_rate, bytes, ac97rate;
   1526      1.18      kent 	void *temp_buffer;
   1527      1.18      kent 	struct auich_dma *p;
   1528  1.39.2.1     skrll 	u_long rate;
   1529      1.18      kent 
   1530      1.18      kent 	/*
   1531      1.18      kent 	 * Grab audio from input for fixed interval and compare how
   1532      1.18      kent 	 * much we actually get with what we expect.  Interval needs
   1533      1.18      kent 	 * to be sufficiently short that no interrupts are
   1534      1.18      kent 	 * generated.
   1535      1.18      kent 	 */
   1536      1.18      kent 
   1537  1.39.2.1     skrll 	/* Force the codec to a known state first. */
   1538  1.39.2.1     skrll 	sc->codec_if->vtbl->set_clock(sc->codec_if, 48000);
   1539  1.39.2.1     skrll 	rate = 48000;
   1540  1.39.2.1     skrll 	sc->codec_if->vtbl->set_rate(sc->codec_if, AC97_REG_PCM_LR_ADC_RATE,
   1541  1.39.2.1     skrll 	    &rate);
   1542  1.39.2.1     skrll 
   1543      1.18      kent 	/* Setup a buffer */
   1544  1.39.2.1     skrll 	bytes = 64000;
   1545      1.18      kent 	temp_buffer = auich_allocm(sc, AUMODE_RECORD, bytes, M_DEVBUF, M_WAITOK);
   1546  1.39.2.1     skrll 
   1547      1.18      kent 	for (p = sc->sc_dmas; p && KERNADDR(p) != temp_buffer; p = p->next)
   1548      1.18      kent 		;
   1549      1.18      kent 	if (p == NULL) {
   1550      1.18      kent 		printf("auich_calibrate: bad address %p\n", temp_buffer);
   1551      1.29      kent 		return;
   1552      1.18      kent 	}
   1553  1.39.2.7     skrll 	sc->pcmi.dmalist[0].base = DMAADDR(p);
   1554  1.39.2.7     skrll 	sc->pcmi.dmalist[0].len = (bytes >> sc->sc_sample_shift);
   1555      1.18      kent 
   1556      1.18      kent 	/*
   1557      1.18      kent 	 * our data format is stereo, 16 bit so each sample is 4 bytes.
   1558      1.18      kent 	 * assuming we get 48000 samples per second, we get 192000 bytes/sec.
   1559      1.18      kent 	 * we're going to start recording with interrupts disabled and measure
   1560      1.18      kent 	 * the time taken for one block to complete.  we know the block size,
   1561      1.18      kent 	 * we know the time in microseconds, we calculate the sample rate:
   1562      1.18      kent 	 *
   1563      1.18      kent 	 * actual_rate [bps] = bytes / (time [s] * 4)
   1564      1.18      kent 	 * actual_rate [bps] = (bytes * 1000000) / (time [us] * 4)
   1565      1.18      kent 	 * actual_rate [Hz] = (bytes * 250000) / time [us]
   1566      1.18      kent 	 */
   1567      1.18      kent 
   1568      1.18      kent 	/* prepare */
   1569      1.18      kent 	ociv = bus_space_read_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CIV);
   1570      1.18      kent 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
   1571      1.18      kent 			  sc->sc_cddma + ICH_PCMI_OFF(0));
   1572      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_LVI,
   1573      1.18      kent 			  (0 - 1) & ICH_LVI_MASK);
   1574      1.18      kent 
   1575      1.18      kent 	/* start */
   1576      1.18      kent 	microtime(&t1);
   1577      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RPBM);
   1578      1.18      kent 
   1579      1.18      kent 	/* wait */
   1580  1.39.2.1     skrll 	nciv = ociv;
   1581  1.39.2.1     skrll 	do {
   1582      1.18      kent 		microtime(&t2);
   1583      1.18      kent 		if (t2.tv_sec - t1.tv_sec > 1)
   1584      1.18      kent 			break;
   1585      1.18      kent 		nciv = bus_space_read_1(sc->iot, sc->aud_ioh,
   1586      1.18      kent 					ICH_PCMI + ICH_CIV);
   1587  1.39.2.1     skrll 	} while (nciv == ociv);
   1588      1.18      kent 	microtime(&t2);
   1589      1.18      kent 
   1590      1.18      kent 	/* stop */
   1591      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, 0);
   1592      1.18      kent 
   1593      1.18      kent 	/* reset */
   1594      1.18      kent 	DELAY(100);
   1595      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RR);
   1596      1.18      kent 
   1597      1.18      kent 	/* turn time delta into us */
   1598      1.18      kent 	wait_us = ((t2.tv_sec - t1.tv_sec) * 1000000) + t2.tv_usec - t1.tv_usec;
   1599      1.18      kent 
   1600      1.18      kent 	auich_freem(sc, temp_buffer, M_DEVBUF);
   1601      1.18      kent 
   1602      1.18      kent 	if (nciv == ociv) {
   1603  1.39.2.1     skrll 		printf("%s: ac97 link rate calibration timed out after %"
   1604  1.39.2.1     skrll 		       PRIu64 " us\n", sc->sc_dev.dv_xname, wait_us);
   1605      1.29      kent 		return;
   1606      1.18      kent 	}
   1607      1.18      kent 
   1608  1.39.2.1     skrll 	actual_48k_rate = (bytes * UINT64_C(250000)) / wait_us;
   1609      1.18      kent 
   1610  1.39.2.1     skrll 	if (actual_48k_rate < 50000)
   1611      1.29      kent 		ac97rate = 48000;
   1612      1.29      kent 	else
   1613  1.39.2.1     skrll 		ac97rate = ((actual_48k_rate + 500) / 1000) * 1000;
   1614      1.18      kent 
   1615      1.29      kent 	printf("%s: measured ac97 link rate at %d Hz",
   1616      1.29      kent 	       sc->sc_dev.dv_xname, actual_48k_rate);
   1617      1.29      kent 	if (ac97rate != actual_48k_rate)
   1618      1.29      kent 		printf(", will use %d Hz", ac97rate);
   1619      1.29      kent 	printf("\n");
   1620      1.18      kent 
   1621  1.39.2.7     skrll 	sc->sc_ac97_clock = ac97rate;
   1622       1.1   thorpej }
   1623