Home | History | Annotate | Line # | Download | only in pci
auich.c revision 1.39.2.8
      1  1.39.2.8     skrll /*	$NetBSD: auich.c,v 1.39.2.8 2004/11/14 08:15:43 skrll Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*-
      4  1.39.2.7     skrll  * Copyright (c) 2000, 2004 The NetBSD Foundation, Inc.
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.39.2.7     skrll  * by Jason R. Thorpe and by Charles M. Hannum.
      9       1.1   thorpej  *
     10       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     11       1.1   thorpej  * modification, are permitted provided that the following conditions
     12       1.1   thorpej  * are met:
     13       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     14       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     15       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     18       1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     19       1.1   thorpej  *    must display the following acknowledgement:
     20       1.1   thorpej  *	This product includes software developed by the NetBSD
     21       1.1   thorpej  *	Foundation, Inc. and its contributors.
     22       1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1   thorpej  *    contributors may be used to endorse or promote products derived
     24       1.1   thorpej  *    from this software without specific prior written permission.
     25       1.1   thorpej  *
     26       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1   thorpej  */
     38       1.1   thorpej 
     39       1.1   thorpej /*
     40       1.1   thorpej  * Copyright (c) 2000 Michael Shalayeff
     41       1.1   thorpej  * All rights reserved.
     42       1.1   thorpej  *
     43       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     44       1.1   thorpej  * modification, are permitted provided that the following conditions
     45       1.1   thorpej  * are met:
     46       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     47       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     48       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     49       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     50       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     51       1.1   thorpej  * 3. The name of the author may not be used to endorse or promote products
     52       1.1   thorpej  *    derived from this software without specific prior written permission.
     53       1.1   thorpej  *
     54       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55       1.1   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56       1.1   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57       1.1   thorpej  * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
     58       1.1   thorpej  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     59       1.1   thorpej  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     60       1.1   thorpej  * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     61       1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     62       1.1   thorpej  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     63       1.1   thorpej  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     64       1.1   thorpej  * THE POSSIBILITY OF SUCH DAMAGE.
     65       1.1   thorpej  *
     66       1.1   thorpej  *	from OpenBSD: ich.c,v 1.3 2000/08/11 06:17:18 mickey Exp
     67       1.1   thorpej  */
     68       1.1   thorpej 
     69      1.18      kent /*
     70      1.18      kent  * Copyright (c) 2000 Katsurajima Naoto <raven (at) katsurajima.seya.yokohama.jp>
     71      1.18      kent  * Copyright (c) 2001 Cameron Grant <cg (at) freebsd.org>
     72      1.18      kent  * All rights reserved.
     73      1.18      kent  *
     74      1.18      kent  * Redistribution and use in source and binary forms, with or without
     75      1.18      kent  * modification, are permitted provided that the following conditions
     76      1.18      kent  * are met:
     77      1.18      kent  * 1. Redistributions of source code must retain the above copyright
     78      1.18      kent  *    notice, this list of conditions and the following disclaimer.
     79      1.18      kent  * 2. Redistributions in binary form must reproduce the above copyright
     80      1.18      kent  *    notice, this list of conditions and the following disclaimer in the
     81      1.18      kent  *    documentation and/or other materials provided with the distribution.
     82      1.18      kent  *
     83      1.18      kent  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     84      1.18      kent  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     85      1.18      kent  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     86      1.18      kent  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     87      1.18      kent  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     88      1.18      kent  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     89      1.18      kent  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     90      1.18      kent  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHERIN CONTRACT, STRICT
     91      1.18      kent  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     92      1.18      kent  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THEPOSSIBILITY OF
     93      1.18      kent  * SUCH DAMAGE.
     94      1.18      kent  *
     95      1.18      kent  * auich_calibrate() was from FreeBSD: ich.c,v 1.22 2002/06/27 22:36:01 scottl Exp
     96      1.18      kent  */
     97      1.18      kent 
     98      1.18      kent 
     99  1.39.2.2     skrll /* #define	AUICH_DEBUG */
    100       1.1   thorpej /*
    101       1.1   thorpej  * AC'97 audio found on Intel 810/820/440MX chipsets.
    102       1.1   thorpej  *	http://developer.intel.com/design/chipsets/datashts/290655.htm
    103       1.1   thorpej  *	http://developer.intel.com/design/chipsets/manuals/298028.htm
    104      1.18      kent  * ICH3:http://www.intel.com/design/chipsets/datashts/290716.htm
    105      1.18      kent  * ICH4:http://www.intel.com/design/chipsets/datashts/290744.htm
    106  1.39.2.1     skrll  * ICH5:http://www.intel.com/design/chipsets/datashts/252516.htm
    107  1.39.2.1     skrll  * AMD8111:
    108  1.39.2.1     skrll  *	http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/24674.pdf
    109  1.39.2.1     skrll  *	http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25720.pdf
    110       1.1   thorpej  *
    111       1.1   thorpej  * TODO:
    112      1.29      kent  *	- Add support for the dedicated microphone input.
    113      1.33      kent  *
    114      1.33      kent  * NOTE:
    115      1.33      kent  *      - The 440MX B-stepping at running 100MHz has a hardware erratum.
    116      1.33      kent  *        It causes PCI master abort and hangups until cold reboot.
    117      1.33      kent  *        http://www.intel.com/design/chipsets/specupdt/245051.htm
    118       1.1   thorpej  */
    119       1.5     lukem 
    120       1.5     lukem #include <sys/cdefs.h>
    121  1.39.2.8     skrll __KERNEL_RCSID(0, "$NetBSD: auich.c,v 1.39.2.8 2004/11/14 08:15:43 skrll Exp $");
    122       1.1   thorpej 
    123       1.1   thorpej #include <sys/param.h>
    124       1.1   thorpej #include <sys/systm.h>
    125       1.1   thorpej #include <sys/kernel.h>
    126       1.1   thorpej #include <sys/malloc.h>
    127       1.1   thorpej #include <sys/device.h>
    128       1.1   thorpej #include <sys/fcntl.h>
    129       1.1   thorpej #include <sys/proc.h>
    130  1.39.2.7     skrll #include <sys/sysctl.h>
    131       1.1   thorpej 
    132       1.1   thorpej #include <uvm/uvm_extern.h>	/* for PAGE_SIZE */
    133       1.1   thorpej 
    134       1.1   thorpej #include <dev/pci/pcidevs.h>
    135       1.1   thorpej #include <dev/pci/pcivar.h>
    136       1.1   thorpej #include <dev/pci/auichreg.h>
    137       1.1   thorpej 
    138       1.1   thorpej #include <sys/audioio.h>
    139       1.1   thorpej #include <dev/audio_if.h>
    140       1.1   thorpej #include <dev/mulaw.h>
    141       1.1   thorpej #include <dev/auconv.h>
    142       1.1   thorpej 
    143       1.1   thorpej #include <machine/bus.h>
    144       1.1   thorpej 
    145       1.2   thorpej #include <dev/ic/ac97reg.h>
    146       1.1   thorpej #include <dev/ic/ac97var.h>
    147       1.1   thorpej 
    148       1.1   thorpej struct auich_dma {
    149       1.1   thorpej 	bus_dmamap_t map;
    150       1.1   thorpej 	caddr_t addr;
    151       1.1   thorpej 	bus_dma_segment_t segs[1];
    152       1.1   thorpej 	int nsegs;
    153       1.1   thorpej 	size_t size;
    154       1.1   thorpej 	struct auich_dma *next;
    155       1.1   thorpej };
    156       1.1   thorpej 
    157       1.1   thorpej #define	DMAADDR(p)	((p)->map->dm_segs[0].ds_addr)
    158       1.1   thorpej #define	KERNADDR(p)	((void *)((p)->addr))
    159       1.1   thorpej 
    160       1.1   thorpej struct auich_cdata {
    161       1.1   thorpej 	struct auich_dmalist ic_dmalist_pcmo[ICH_DMALIST_MAX];
    162       1.1   thorpej 	struct auich_dmalist ic_dmalist_pcmi[ICH_DMALIST_MAX];
    163       1.1   thorpej 	struct auich_dmalist ic_dmalist_mici[ICH_DMALIST_MAX];
    164       1.1   thorpej };
    165       1.1   thorpej 
    166       1.1   thorpej #define	ICH_CDOFF(x)		offsetof(struct auich_cdata, x)
    167       1.1   thorpej #define	ICH_PCMO_OFF(x)		ICH_CDOFF(ic_dmalist_pcmo[(x)])
    168       1.1   thorpej #define	ICH_PCMI_OFF(x)		ICH_CDOFF(ic_dmalist_pcmi[(x)])
    169       1.1   thorpej #define	ICH_MICI_OFF(x)		ICH_CDOFF(ic_dmalist_mici[(x)])
    170       1.1   thorpej 
    171       1.1   thorpej struct auich_softc {
    172       1.1   thorpej 	struct device sc_dev;
    173       1.1   thorpej 	void *sc_ih;
    174       1.1   thorpej 
    175  1.39.2.7     skrll 	struct device *sc_audiodev;
    176       1.1   thorpej 	audio_device_t sc_audev;
    177       1.1   thorpej 
    178       1.1   thorpej 	bus_space_tag_t iot;
    179       1.1   thorpej 	bus_space_handle_t mix_ioh;
    180       1.1   thorpej 	bus_space_handle_t aud_ioh;
    181       1.1   thorpej 	bus_dma_tag_t dmat;
    182       1.1   thorpej 
    183       1.1   thorpej 	struct ac97_codec_if *codec_if;
    184       1.1   thorpej 	struct ac97_host_if host_if;
    185       1.1   thorpej 
    186       1.1   thorpej 	/* DMA scatter-gather lists. */
    187       1.1   thorpej 	bus_dmamap_t sc_cddmamap;
    188       1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    189       1.1   thorpej 
    190       1.1   thorpej 	struct auich_cdata *sc_cdata;
    191       1.1   thorpej 
    192  1.39.2.7     skrll 	struct auich_ring {
    193  1.39.2.7     skrll 		int qptr;
    194  1.39.2.7     skrll 		struct auich_dmalist *dmalist;
    195  1.39.2.7     skrll 
    196  1.39.2.7     skrll 		u_int32_t start, p, end;
    197  1.39.2.7     skrll 		int blksize;
    198  1.39.2.7     skrll 
    199  1.39.2.7     skrll 		void (*intr)(void *);
    200  1.39.2.7     skrll 		void *arg;
    201  1.39.2.7     skrll 	} pcmo, pcmi, mici;
    202       1.1   thorpej 
    203       1.1   thorpej 	struct auich_dma *sc_dmas;
    204       1.1   thorpej 
    205      1.33      kent #ifdef DIAGNOSTIC
    206      1.33      kent 	pci_chipset_tag_t sc_pc;
    207      1.33      kent 	pcitag_t sc_pt;
    208      1.33      kent #endif
    209      1.18      kent 	/* SiS 7012 hack */
    210  1.39.2.7     skrll 	int  sc_sample_shift;
    211      1.18      kent 	int  sc_sts_reg;
    212      1.34      kent 	/* 440MX workaround */
    213      1.34      kent 	int  sc_dmamap_flags;
    214       1.9  augustss 
    215       1.9  augustss 
    216       1.9  augustss 	/* Power Management */
    217       1.9  augustss 	void *sc_powerhook;
    218       1.9  augustss 	int sc_suspend;
    219  1.39.2.7     skrll 
    220  1.39.2.7     skrll 	/* sysctl */
    221  1.39.2.7     skrll 	struct sysctllog *sc_log;
    222  1.39.2.7     skrll 	uint32_t sc_ac97_clock;
    223  1.39.2.7     skrll 	int sc_ac97_clock_mib;
    224       1.1   thorpej };
    225       1.1   thorpej 
    226       1.1   thorpej /* Debug */
    227  1.39.2.2     skrll #ifdef AUICH_DEBUG
    228       1.1   thorpej #define	DPRINTF(l,x)	do { if (auich_debug & (l)) printf x; } while(0)
    229       1.1   thorpej int auich_debug = 0xfffe;
    230       1.1   thorpej #define	ICH_DEBUG_CODECIO	0x0001
    231       1.1   thorpej #define	ICH_DEBUG_DMA		0x0002
    232  1.39.2.2     skrll #define	ICH_DEBUG_INTR		0x0004
    233       1.1   thorpej #else
    234       1.1   thorpej #define	DPRINTF(x,y)	/* nothing */
    235       1.1   thorpej #endif
    236       1.1   thorpej 
    237       1.1   thorpej int	auich_match(struct device *, struct cfdata *, void *);
    238       1.1   thorpej void	auich_attach(struct device *, struct device *, void *);
    239       1.1   thorpej int	auich_intr(void *);
    240       1.1   thorpej 
    241      1.22   thorpej CFATTACH_DECL(auich, sizeof(struct auich_softc),
    242      1.23   thorpej     auich_match, auich_attach, NULL, NULL);
    243       1.1   thorpej 
    244       1.1   thorpej int	auich_open(void *, int);
    245       1.1   thorpej void	auich_close(void *);
    246       1.1   thorpej int	auich_query_encoding(void *, struct audio_encoding *);
    247       1.1   thorpej int	auich_set_params(void *, int, int, struct audio_params *,
    248       1.1   thorpej 	    struct audio_params *);
    249       1.1   thorpej int	auich_round_blocksize(void *, int);
    250       1.1   thorpej int	auich_halt_output(void *);
    251       1.1   thorpej int	auich_halt_input(void *);
    252       1.1   thorpej int	auich_getdev(void *, struct audio_device *);
    253       1.1   thorpej int	auich_set_port(void *, mixer_ctrl_t *);
    254       1.1   thorpej int	auich_get_port(void *, mixer_ctrl_t *);
    255       1.1   thorpej int	auich_query_devinfo(void *, mixer_devinfo_t *);
    256      1.36   thorpej void	*auich_allocm(void *, int, size_t, struct malloc_type *, int);
    257      1.36   thorpej void	auich_freem(void *, void *, struct malloc_type *);
    258       1.1   thorpej size_t	auich_round_buffersize(void *, int, size_t);
    259       1.1   thorpej paddr_t	auich_mappage(void *, void *, off_t, int);
    260       1.1   thorpej int	auich_get_props(void *);
    261       1.1   thorpej int	auich_trigger_output(void *, void *, void *, int, void (*)(void *),
    262       1.1   thorpej 	    void *, struct audio_params *);
    263       1.1   thorpej int	auich_trigger_input(void *, void *, void *, int, void (*)(void *),
    264       1.1   thorpej 	    void *, struct audio_params *);
    265       1.1   thorpej 
    266       1.1   thorpej int	auich_alloc_cdata(struct auich_softc *);
    267       1.1   thorpej 
    268       1.1   thorpej int	auich_allocmem(struct auich_softc *, size_t, size_t,
    269       1.1   thorpej 	    struct auich_dma *);
    270       1.1   thorpej int	auich_freemem(struct auich_softc *, struct auich_dma *);
    271       1.1   thorpej 
    272       1.9  augustss void	auich_powerhook(int, void *);
    273      1.31      kent int	auich_set_rate(struct auich_softc *, int, u_long);
    274  1.39.2.7     skrll static int	auich_sysctl_verify(SYSCTLFN_ARGS);
    275  1.39.2.1     skrll void	auich_finish_attach(struct device *);
    276  1.39.2.1     skrll void	auich_calibrate(struct auich_softc *);
    277      1.17  augustss 
    278       1.9  augustss 
    279  1.39.2.7     skrll const struct audio_hw_if auich_hw_if = {
    280       1.1   thorpej 	auich_open,
    281       1.1   thorpej 	auich_close,
    282       1.1   thorpej 	NULL,			/* drain */
    283       1.1   thorpej 	auich_query_encoding,
    284       1.1   thorpej 	auich_set_params,
    285       1.1   thorpej 	auich_round_blocksize,
    286       1.1   thorpej 	NULL,			/* commit_setting */
    287       1.1   thorpej 	NULL,			/* init_output */
    288       1.1   thorpej 	NULL,			/* init_input */
    289       1.1   thorpej 	NULL,			/* start_output */
    290       1.1   thorpej 	NULL,			/* start_input */
    291       1.1   thorpej 	auich_halt_output,
    292       1.1   thorpej 	auich_halt_input,
    293       1.1   thorpej 	NULL,			/* speaker_ctl */
    294       1.1   thorpej 	auich_getdev,
    295       1.1   thorpej 	NULL,			/* getfd */
    296       1.1   thorpej 	auich_set_port,
    297       1.1   thorpej 	auich_get_port,
    298       1.1   thorpej 	auich_query_devinfo,
    299       1.1   thorpej 	auich_allocm,
    300       1.1   thorpej 	auich_freem,
    301       1.1   thorpej 	auich_round_buffersize,
    302       1.1   thorpej 	auich_mappage,
    303       1.1   thorpej 	auich_get_props,
    304       1.1   thorpej 	auich_trigger_output,
    305       1.1   thorpej 	auich_trigger_input,
    306       1.4  augustss 	NULL,			/* dev_ioctl */
    307       1.1   thorpej };
    308       1.1   thorpej 
    309       1.1   thorpej int	auich_attach_codec(void *, struct ac97_codec_if *);
    310       1.1   thorpej int	auich_read_codec(void *, u_int8_t, u_int16_t *);
    311       1.1   thorpej int	auich_write_codec(void *, u_int8_t, u_int16_t);
    312  1.39.2.5     skrll int	auich_reset_codec(void *);
    313       1.1   thorpej 
    314  1.39.2.8     skrll #define PCI_ID_CODE0(v, p)	PCI_ID_CODE(PCI_VENDOR_##v, PCI_PRODUCT_##v##_##p)
    315  1.39.2.8     skrll #define PCIID_ICH		PCI_ID_CODE0(INTEL, 82801AA_ACA)
    316  1.39.2.8     skrll #define PCIID_ICH0		PCI_ID_CODE0(INTEL, 82801AB_ACA)
    317  1.39.2.8     skrll #define PCIID_ICH2		PCI_ID_CODE0(INTEL, 82801BA_ACA)
    318  1.39.2.8     skrll #define PCIID_440MX		PCI_ID_CODE0(INTEL, 82440MX_ACA)
    319  1.39.2.8     skrll #define PCIID_ICH3		PCI_ID_CODE0(INTEL, 82801CA_AC)
    320  1.39.2.8     skrll #define PCIID_ICH4		PCI_ID_CODE0(INTEL, 82801DB_AC)
    321  1.39.2.8     skrll #define PCIID_ICH5		PCI_ID_CODE0(INTEL, 82801EB_AC)
    322  1.39.2.8     skrll #define PCIID_ICH6		PCI_ID_CODE0(INTEL, 82801FB_AC)
    323  1.39.2.8     skrll #define PCIID_SIS7012		PCI_ID_CODE0(SIS, 7012_AC)
    324  1.39.2.8     skrll #define PCIID_NFORCE		PCI_ID_CODE0(NVIDIA, NFORCE_MCP_AC)
    325  1.39.2.8     skrll #define PCIID_NFORCE2		PCI_ID_CODE0(NVIDIA, NFORCE2_MCPT_AC)
    326  1.39.2.8     skrll #define PCIID_NFORCE3		PCI_ID_CODE0(NVIDIA, NFORCE3_MCPT_AC)
    327  1.39.2.8     skrll #define PCIID_NFORCE3_250	PCI_ID_CODE0(NVIDIA, NFORCE3_250_MCPT_AC)
    328  1.39.2.8     skrll #define PCIID_AMD768		PCI_ID_CODE0(AMD, PBC768_AC)
    329  1.39.2.8     skrll #define PCIID_AMD8111		PCI_ID_CODE0(AMD, PBC8111_AC)
    330  1.39.2.8     skrll 
    331       1.1   thorpej static const struct auich_devtype {
    332  1.39.2.8     skrll 	pcireg_t	id;
    333  1.39.2.8     skrll 	const char	*name;
    334  1.39.2.8     skrll 	const char	*shortname;	/* must be less than 11 characters */
    335       1.1   thorpej } auich_devices[] = {
    336  1.39.2.8     skrll 	{ PCIID_ICH,	"i82801AA (ICH) AC-97 Audio",	"ICH" },
    337  1.39.2.8     skrll 	{ PCIID_ICH0, 	"i82801AB (ICH0) AC-97 Audio",	"ICH0" },
    338  1.39.2.8     skrll 	{ PCIID_ICH2, 	"i82801BA (ICH2) AC-97 Audio",	"ICH2" },
    339  1.39.2.8     skrll 	{ PCIID_440MX, 	"i82440MX AC-97 Audio",		"440MX" },
    340  1.39.2.8     skrll 	{ PCIID_ICH3, 	"i82801CA (ICH3) AC-97 Audio",	"ICH3" },
    341  1.39.2.8     skrll 	{ PCIID_ICH4,	"i82801DB/DBM (ICH4/ICH4M) AC-97 Audio",	"ICH4" },
    342  1.39.2.8     skrll 	{ PCIID_ICH5, 	"i82801EB (ICH5) AC-97 Audio",	"ICH5" },
    343  1.39.2.8     skrll 	{ PCIID_ICH6, 	"i82801FB (ICH6) AC-97 Audio",	"ICH6" },
    344  1.39.2.8     skrll 	{ PCIID_SIS7012, "SiS 7012 AC-97 Audio",		"SiS7012" },
    345  1.39.2.8     skrll 	{ PCIID_NFORCE,	"nForce MCP AC-97 Audio",	"nForce" },
    346  1.39.2.8     skrll 	{ PCIID_NFORCE2, "nForce2 MCP-T AC-97 Audio",	"nForce2" },
    347  1.39.2.8     skrll 	{ PCIID_NFORCE3, "nForce3 MCP-T AC-97 Audio",	"nForce3" },
    348  1.39.2.8     skrll 	{ PCIID_NFORCE3_250,	"nForce3 250 MCP-T AC-97 Audio",	"nForce3" },
    349  1.39.2.8     skrll 	{ PCIID_AMD768,	"AMD768 AC-97 Audio",		"AMD768" },
    350  1.39.2.8     skrll 	{ PCIID_AMD8111,"AMD8111 AC-97 Audio",		"AMD8111" },
    351  1.39.2.8     skrll 	{ 0,		NULL,				NULL },
    352       1.1   thorpej };
    353       1.1   thorpej 
    354       1.1   thorpej static const struct auich_devtype *
    355       1.1   thorpej auich_lookup(struct pci_attach_args *pa)
    356       1.1   thorpej {
    357       1.1   thorpej 	const struct auich_devtype *d;
    358       1.1   thorpej 
    359       1.1   thorpej 	for (d = auich_devices; d->name != NULL; d++) {
    360  1.39.2.8     skrll 		if (pa->pa_id == d->id)
    361       1.1   thorpej 			return (d);
    362       1.1   thorpej 	}
    363       1.1   thorpej 
    364       1.1   thorpej 	return (NULL);
    365       1.1   thorpej }
    366       1.1   thorpej 
    367       1.1   thorpej int
    368       1.1   thorpej auich_match(struct device *parent, struct cfdata *match, void *aux)
    369       1.1   thorpej {
    370       1.1   thorpej 	struct pci_attach_args *pa = aux;
    371       1.1   thorpej 
    372       1.1   thorpej 	if (auich_lookup(pa) != NULL)
    373       1.1   thorpej 		return (1);
    374       1.1   thorpej 
    375       1.1   thorpej 	return (0);
    376       1.1   thorpej }
    377       1.1   thorpej 
    378       1.1   thorpej void
    379       1.1   thorpej auich_attach(struct device *parent, struct device *self, void *aux)
    380       1.1   thorpej {
    381       1.1   thorpej 	struct auich_softc *sc = (struct auich_softc *)self;
    382       1.1   thorpej 	struct pci_attach_args *pa = aux;
    383       1.1   thorpej 	pci_intr_handle_t ih;
    384       1.1   thorpej 	bus_size_t mix_size, aud_size;
    385  1.39.2.1     skrll 	pcireg_t v;
    386       1.1   thorpej 	const char *intrstr;
    387       1.1   thorpej 	const struct auich_devtype *d;
    388  1.39.2.7     skrll 	struct sysctlnode *node;
    389  1.39.2.7     skrll 	int err, node_mib;
    390       1.1   thorpej 
    391      1.35   thorpej 	aprint_naive(": Audio controller\n");
    392      1.35   thorpej 
    393       1.1   thorpej 	d = auich_lookup(pa);
    394       1.1   thorpej 	if (d == NULL)
    395       1.1   thorpej 		panic("auich_attach: impossible");
    396       1.1   thorpej 
    397      1.33      kent #ifdef DIAGNOSTIC
    398      1.33      kent 	sc->sc_pc = pa->pa_pc;
    399      1.33      kent 	sc->sc_pt = pa->pa_tag;
    400      1.33      kent #endif
    401      1.35   thorpej 
    402      1.35   thorpej 	aprint_normal(": %s\n", d->name);
    403       1.1   thorpej 
    404  1.39.2.8     skrll 	if (d->id == PCIID_ICH4 || d->id == PCIID_ICH5 || d->id == PCIID_ICH6) {
    405  1.39.2.1     skrll 		/*
    406  1.39.2.8     skrll 		 * Use native mode for ICH4/ICH5/ICH6
    407  1.39.2.1     skrll 		 */
    408  1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_MMBAR, PCI_MAPREG_TYPE_MEM, 0,
    409  1.39.2.1     skrll 				   &sc->iot, &sc->mix_ioh, NULL, &mix_size)) {
    410  1.39.2.1     skrll 			v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
    411  1.39.2.1     skrll 			pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
    412  1.39.2.1     skrll 				       v | ICH_CFG_IOSE);
    413  1.39.2.1     skrll 			if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO,
    414  1.39.2.1     skrll 					   0, &sc->iot, &sc->mix_ioh, NULL,
    415  1.39.2.1     skrll 					   &mix_size)) {
    416  1.39.2.1     skrll 				aprint_error("%s: can't map codec i/o space\n",
    417  1.39.2.1     skrll 					     sc->sc_dev.dv_xname);
    418  1.39.2.1     skrll 				return;
    419  1.39.2.1     skrll 			}
    420  1.39.2.1     skrll 		}
    421  1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_MBBAR, PCI_MAPREG_TYPE_MEM, 0,
    422  1.39.2.1     skrll 				   &sc->iot, &sc->aud_ioh, NULL, &aud_size)) {
    423  1.39.2.1     skrll 			v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
    424  1.39.2.1     skrll 			pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
    425  1.39.2.1     skrll 				       v | ICH_CFG_IOSE);
    426  1.39.2.1     skrll 			if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO,
    427  1.39.2.1     skrll 					   0, &sc->iot, &sc->aud_ioh, NULL,
    428  1.39.2.1     skrll 					   &aud_size)) {
    429  1.39.2.1     skrll 				aprint_error("%s: can't map device i/o space\n",
    430  1.39.2.1     skrll 					     sc->sc_dev.dv_xname);
    431  1.39.2.1     skrll 				return;
    432  1.39.2.1     skrll 			}
    433  1.39.2.1     skrll 		}
    434  1.39.2.1     skrll 	} else {
    435  1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO, 0,
    436  1.39.2.1     skrll 				   &sc->iot, &sc->mix_ioh, NULL, &mix_size)) {
    437  1.39.2.1     skrll 			aprint_error("%s: can't map codec i/o space\n",
    438  1.39.2.1     skrll 				     sc->sc_dev.dv_xname);
    439  1.39.2.1     skrll 			return;
    440  1.39.2.1     skrll 		}
    441  1.39.2.1     skrll 		if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO, 0,
    442  1.39.2.1     skrll 				   &sc->iot, &sc->aud_ioh, NULL, &aud_size)) {
    443  1.39.2.1     skrll 			aprint_error("%s: can't map device i/o space\n",
    444  1.39.2.1     skrll 				     sc->sc_dev.dv_xname);
    445  1.39.2.1     skrll 			return;
    446  1.39.2.1     skrll 		}
    447       1.1   thorpej 	}
    448       1.1   thorpej 	sc->dmat = pa->pa_dmat;
    449       1.1   thorpej 
    450       1.1   thorpej 	/* enable bus mastering */
    451  1.39.2.1     skrll 	v = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    452       1.1   thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    453  1.39.2.7     skrll 	    v | PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_BACKTOBACK_ENABLE);
    454       1.1   thorpej 
    455       1.1   thorpej 	/* Map and establish the interrupt. */
    456       1.3  sommerfe 	if (pci_intr_map(pa, &ih)) {
    457      1.35   thorpej 		aprint_error("%s: can't map interrupt\n", sc->sc_dev.dv_xname);
    458       1.1   thorpej 		return;
    459       1.1   thorpej 	}
    460       1.1   thorpej 	intrstr = pci_intr_string(pa->pa_pc, ih);
    461       1.1   thorpej 	sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_AUDIO,
    462       1.1   thorpej 	    auich_intr, sc);
    463       1.1   thorpej 	if (sc->sc_ih == NULL) {
    464      1.35   thorpej 		aprint_error("%s: can't establish interrupt",
    465      1.35   thorpej 		    sc->sc_dev.dv_xname);
    466       1.1   thorpej 		if (intrstr != NULL)
    467      1.35   thorpej 			aprint_normal(" at %s", intrstr);
    468      1.35   thorpej 		aprint_normal("\n");
    469       1.1   thorpej 		return;
    470       1.1   thorpej 	}
    471      1.35   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    472       1.1   thorpej 
    473  1.39.2.1     skrll 	snprintf(sc->sc_audev.name, MAX_AUDIO_DEV_LEN, "%s AC97", d->shortname);
    474  1.39.2.1     skrll 	snprintf(sc->sc_audev.version, MAX_AUDIO_DEV_LEN,
    475  1.39.2.1     skrll 		 "0x%02x", PCI_REVISION(pa->pa_class));
    476  1.39.2.1     skrll 	strlcpy(sc->sc_audev.config, sc->sc_dev.dv_xname, MAX_AUDIO_DEV_LEN);
    477       1.1   thorpej 
    478      1.18      kent 	/* SiS 7012 needs special handling */
    479  1.39.2.8     skrll 	if (d->id == PCIID_SIS7012) {
    480      1.18      kent 		sc->sc_sts_reg = ICH_PICB;
    481  1.39.2.7     skrll 		sc->sc_sample_shift = 0;
    482      1.18      kent 	} else {
    483      1.18      kent 		sc->sc_sts_reg = ICH_STS;
    484  1.39.2.7     skrll 		sc->sc_sample_shift = 1;
    485      1.18      kent 	}
    486      1.38      kent 
    487      1.34      kent 	/* Workaround for a 440MX B-stepping erratum */
    488      1.34      kent 	sc->sc_dmamap_flags = BUS_DMA_COHERENT;
    489  1.39.2.8     skrll 	if (d->id == PCIID_440MX) {
    490      1.34      kent 		sc->sc_dmamap_flags |= BUS_DMA_NOCACHE;
    491      1.34      kent 		printf("%s: DMA bug workaround enabled\n", sc->sc_dev.dv_xname);
    492      1.34      kent 	}
    493      1.18      kent 
    494       1.1   thorpej 	/* Set up DMA lists. */
    495  1.39.2.7     skrll 	sc->pcmo.qptr = sc->pcmi.qptr = sc->mici.qptr = 0;
    496       1.1   thorpej 	auich_alloc_cdata(sc);
    497       1.1   thorpej 
    498       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA, ("auich_attach: lists %p %p %p\n",
    499  1.39.2.7     skrll 	    sc->pcmo.dmalist, sc->pcmi.dmalist, sc->mici.dmalist));
    500       1.1   thorpej 
    501       1.1   thorpej 	sc->host_if.arg = sc;
    502       1.1   thorpej 	sc->host_if.attach = auich_attach_codec;
    503       1.1   thorpej 	sc->host_if.read = auich_read_codec;
    504       1.1   thorpej 	sc->host_if.write = auich_write_codec;
    505       1.1   thorpej 	sc->host_if.reset = auich_reset_codec;
    506       1.1   thorpej 
    507       1.1   thorpej 	if (ac97_attach(&sc->host_if) != 0)
    508       1.1   thorpej 		return;
    509       1.1   thorpej 
    510       1.9  augustss 	/* Watch for power change */
    511       1.9  augustss 	sc->sc_suspend = PWR_RESUME;
    512       1.9  augustss 	sc->sc_powerhook = powerhook_establish(auich_powerhook, sc);
    513      1.29      kent 
    514  1.39.2.1     skrll 	config_interrupts(self, auich_finish_attach);
    515  1.39.2.7     skrll 
    516  1.39.2.7     skrll 	/* sysctl setup */
    517  1.39.2.8     skrll 	if (AC97_IS_FIXED_RATE(sc->codec_if))
    518  1.39.2.7     skrll 		return;
    519  1.39.2.7     skrll 	err = sysctl_createv(&sc->sc_log, 0, NULL, NULL, 0,
    520  1.39.2.7     skrll 			     CTLTYPE_NODE, "hw", NULL, NULL, 0, NULL, 0,
    521  1.39.2.7     skrll 			     CTL_HW, CTL_EOL);
    522  1.39.2.7     skrll 	if (err != 0)
    523  1.39.2.7     skrll 		goto sysctl_err;
    524  1.39.2.7     skrll 	err = sysctl_createv(&sc->sc_log, 0, NULL, &node, 0,
    525  1.39.2.7     skrll 			     CTLTYPE_NODE, sc->sc_dev.dv_xname, NULL, NULL, 0,
    526  1.39.2.7     skrll 			     NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    527  1.39.2.7     skrll 	if (err != 0)
    528  1.39.2.7     skrll 		goto sysctl_err;
    529  1.39.2.7     skrll 	node_mib = node->sysctl_num;
    530  1.39.2.7     skrll 	/* passing the sc address instead of &sc->sc_ac97_clock */
    531  1.39.2.7     skrll 	err = sysctl_createv(&sc->sc_log, 0, NULL, &node, CTLFLAG_READWRITE,
    532  1.39.2.7     skrll 			     CTLTYPE_INT, "ac97rate",
    533  1.39.2.7     skrll 			     SYSCTL_DESCR("AC'97 codec link rate"),
    534  1.39.2.7     skrll 			     auich_sysctl_verify, 0, sc, 0,
    535  1.39.2.7     skrll 			     CTL_HW, node_mib, CTL_CREATE, CTL_EOL);
    536  1.39.2.7     skrll 	if (err != 0)
    537  1.39.2.7     skrll 		goto sysctl_err;
    538  1.39.2.7     skrll 	sc->sc_ac97_clock_mib = node->sysctl_num;
    539  1.39.2.7     skrll 
    540  1.39.2.7     skrll 	return;
    541  1.39.2.7     skrll 
    542  1.39.2.7     skrll  sysctl_err:
    543  1.39.2.7     skrll 	printf("%s: failed to add sysctl nodes. (%d)\n",
    544  1.39.2.7     skrll 	       sc->sc_dev.dv_xname, err);
    545  1.39.2.7     skrll 	return;			/* failure of sysctl is not fatal. */
    546  1.39.2.7     skrll }
    547  1.39.2.7     skrll 
    548  1.39.2.7     skrll #if 0
    549  1.39.2.7     skrll int
    550  1.39.2.7     skrll auich_detach(struct device *self, int flags)
    551  1.39.2.7     skrll {
    552  1.39.2.7     skrll 	struct auich_softc *sc;
    553  1.39.2.7     skrll 
    554  1.39.2.7     skrll 	sc = (struct auich_softc *)self;
    555  1.39.2.7     skrll 	/* sysctl */
    556  1.39.2.7     skrll 	sysctl_teardown(&sc->sc_log);
    557  1.39.2.7     skrll 	/* audio */
    558  1.39.2.7     skrll 	if (sc->sc_audiodev != NULL)
    559  1.39.2.7     skrll 		config_detach(sc->sc_audiodev, flags);
    560  1.39.2.7     skrll 	/* XXX ac97 */
    561  1.39.2.7     skrll 	/* XXX memory */
    562  1.39.2.7     skrll 	return 0;
    563  1.39.2.7     skrll }
    564  1.39.2.7     skrll #endif
    565  1.39.2.7     skrll 
    566  1.39.2.7     skrll static int
    567  1.39.2.7     skrll auich_sysctl_verify(SYSCTLFN_ARGS)
    568  1.39.2.7     skrll {
    569  1.39.2.7     skrll 	int error, tmp;
    570  1.39.2.7     skrll 	struct sysctlnode node;
    571  1.39.2.7     skrll 	struct auich_softc *sc;
    572  1.39.2.7     skrll 
    573  1.39.2.7     skrll 	node = *rnode;
    574  1.39.2.7     skrll 	sc = rnode->sysctl_data;
    575  1.39.2.7     skrll 	tmp = sc->sc_ac97_clock;
    576  1.39.2.7     skrll 	node.sysctl_data = &tmp;
    577  1.39.2.7     skrll 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
    578  1.39.2.7     skrll 	if (error || newp == NULL)
    579  1.39.2.7     skrll 		return error;
    580  1.39.2.7     skrll 
    581  1.39.2.7     skrll 	if (node.sysctl_num == sc->sc_ac97_clock_mib) {
    582  1.39.2.7     skrll 		if (tmp < 48000 || tmp > 96000)
    583  1.39.2.7     skrll 			return EINVAL;
    584  1.39.2.7     skrll 		sc->sc_ac97_clock = tmp;
    585  1.39.2.7     skrll 	}
    586  1.39.2.7     skrll 
    587  1.39.2.7     skrll 	return 0;
    588  1.39.2.1     skrll }
    589  1.39.2.1     skrll 
    590  1.39.2.1     skrll void
    591  1.39.2.1     skrll auich_finish_attach(struct device *self)
    592  1.39.2.1     skrll {
    593  1.39.2.1     skrll 	struct auich_softc *sc = (void *)self;
    594  1.39.2.1     skrll 
    595  1.39.2.8     skrll 	if (!AC97_IS_FIXED_RATE(sc->codec_if))
    596  1.39.2.1     skrll 		auich_calibrate(sc);
    597  1.39.2.1     skrll 
    598  1.39.2.7     skrll 	sc->sc_audiodev = audio_attach_mi(&auich_hw_if, sc, &sc->sc_dev);
    599       1.1   thorpej }
    600       1.1   thorpej 
    601      1.15      kent #define ICH_CODECIO_INTERVAL	10
    602       1.1   thorpej int
    603       1.1   thorpej auich_read_codec(void *v, u_int8_t reg, u_int16_t *val)
    604       1.1   thorpej {
    605       1.1   thorpej 	struct auich_softc *sc = v;
    606       1.1   thorpej 	int i;
    607      1.15      kent 	uint32_t status;
    608       1.1   thorpej 
    609       1.1   thorpej 	/* wait for an access semaphore */
    610      1.15      kent 	for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
    611      1.15      kent 	    bus_space_read_1(sc->iot, sc->aud_ioh, ICH_CAS) & 1;
    612      1.15      kent 	    DELAY(ICH_CODECIO_INTERVAL));
    613       1.1   thorpej 
    614       1.1   thorpej 	if (i > 0) {
    615       1.1   thorpej 		*val = bus_space_read_2(sc->iot, sc->mix_ioh, reg);
    616       1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    617       1.1   thorpej 		    ("auich_read_codec(%x, %x)\n", reg, *val));
    618      1.15      kent 		status = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GSTS);
    619      1.15      kent 		if (status & ICH_RCS) {
    620      1.15      kent 			bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS,
    621      1.15      kent 					  status & ~(ICH_SRI|ICH_PRI|ICH_GSCI));
    622      1.15      kent 			*val = 0xffff;
    623  1.39.2.8     skrll 			DPRINTF(ICH_DEBUG_CODECIO,
    624  1.39.2.8     skrll 			    ("%s: read_codec error\n", sc->sc_dev.dv_xname));
    625  1.39.2.8     skrll 			return -1;
    626      1.15      kent 		}
    627       1.1   thorpej 		return 0;
    628       1.1   thorpej 	} else {
    629       1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    630       1.1   thorpej 		    ("%s: read_codec timeout\n", sc->sc_dev.dv_xname));
    631       1.1   thorpej 		return -1;
    632       1.1   thorpej 	}
    633       1.1   thorpej }
    634       1.1   thorpej 
    635       1.1   thorpej int
    636       1.1   thorpej auich_write_codec(void *v, u_int8_t reg, u_int16_t val)
    637       1.1   thorpej {
    638       1.1   thorpej 	struct auich_softc *sc = v;
    639       1.1   thorpej 	int i;
    640       1.1   thorpej 
    641       1.1   thorpej 	DPRINTF(ICH_DEBUG_CODECIO, ("auich_write_codec(%x, %x)\n", reg, val));
    642       1.1   thorpej 	/* wait for an access semaphore */
    643      1.15      kent 	for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
    644      1.15      kent 	    bus_space_read_1(sc->iot, sc->aud_ioh, ICH_CAS) & 1;
    645      1.15      kent 	    DELAY(ICH_CODECIO_INTERVAL));
    646       1.1   thorpej 
    647       1.1   thorpej 	if (i > 0) {
    648       1.1   thorpej 		bus_space_write_2(sc->iot, sc->mix_ioh, reg, val);
    649       1.1   thorpej 		return 0;
    650       1.1   thorpej 	} else {
    651       1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    652       1.1   thorpej 		    ("%s: write_codec timeout\n", sc->sc_dev.dv_xname));
    653       1.1   thorpej 		return -1;
    654       1.1   thorpej 	}
    655       1.1   thorpej }
    656       1.1   thorpej 
    657       1.1   thorpej int
    658       1.1   thorpej auich_attach_codec(void *v, struct ac97_codec_if *cif)
    659       1.1   thorpej {
    660       1.1   thorpej 	struct auich_softc *sc = v;
    661       1.1   thorpej 
    662       1.1   thorpej 	sc->codec_if = cif;
    663       1.1   thorpej 	return 0;
    664       1.1   thorpej }
    665       1.1   thorpej 
    666  1.39.2.5     skrll int
    667       1.1   thorpej auich_reset_codec(void *v)
    668       1.1   thorpej {
    669       1.1   thorpej 	struct auich_softc *sc = v;
    670      1.15      kent 	int i;
    671  1.39.2.1     skrll 	uint32_t control, status;
    672       1.1   thorpej 
    673      1.18      kent 	control = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GCTRL);
    674      1.18      kent 	control &= ~(ICH_ACLSO | ICH_PCM246_MASK);
    675      1.18      kent 	control |= (control & ICH_CRESET) ? ICH_WRESET : ICH_CRESET;
    676      1.18      kent 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GCTRL, control);
    677      1.15      kent 
    678  1.39.2.1     skrll 	for (i = 500000; i >= 0; i--) {
    679  1.39.2.1     skrll 		status = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GSTS);
    680  1.39.2.1     skrll 		if (status & (ICH_PCR | ICH_SCR | ICH_S2CR))
    681  1.39.2.1     skrll 			break;
    682  1.39.2.1     skrll 		DELAY(1);
    683  1.39.2.1     skrll 	}
    684  1.39.2.1     skrll 	if (i <= 0) {
    685      1.18      kent 		printf("%s: auich_reset_codec: time out\n", sc->sc_dev.dv_xname);
    686  1.39.2.5     skrll 		return ETIMEDOUT;
    687  1.39.2.5     skrll 	}
    688  1.39.2.1     skrll #ifdef DEBUG
    689  1.39.2.5     skrll 	if (status & ICH_SCR)
    690  1.39.2.5     skrll 		printf("%s: The 2nd codec is ready.\n",
    691  1.39.2.5     skrll 		       sc->sc_dev.dv_xname);
    692  1.39.2.5     skrll 	if (status & ICH_S2CR)
    693  1.39.2.5     skrll 		printf("%s: The 3rd codec is ready.\n",
    694  1.39.2.5     skrll 		       sc->sc_dev.dv_xname);
    695  1.39.2.1     skrll #endif
    696  1.39.2.5     skrll 	return 0;
    697       1.1   thorpej }
    698       1.1   thorpej 
    699       1.1   thorpej int
    700       1.1   thorpej auich_open(void *v, int flags)
    701       1.1   thorpej {
    702       1.1   thorpej 	return 0;
    703       1.1   thorpej }
    704       1.1   thorpej 
    705       1.1   thorpej void
    706       1.1   thorpej auich_close(void *v)
    707       1.1   thorpej {
    708       1.1   thorpej }
    709       1.1   thorpej 
    710       1.1   thorpej int
    711       1.1   thorpej auich_query_encoding(void *v, struct audio_encoding *aep)
    712       1.1   thorpej {
    713  1.39.2.7     skrll 	static const struct auich_encoding {
    714  1.39.2.7     skrll 		const char *name;
    715  1.39.2.7     skrll 		int encoding, precision, flags;
    716  1.39.2.7     skrll 	} *p, auich_encoding[] = {
    717  1.39.2.7     skrll 		{AudioEulinear,    AUDIO_ENCODING_ULINEAR,
    718  1.39.2.7     skrll 					      8, AUDIO_ENCODINGFLAG_EMULATED},
    719  1.39.2.7     skrll 		{AudioEmulaw,      AUDIO_ENCODING_ULAW,
    720  1.39.2.7     skrll 					      8, AUDIO_ENCODINGFLAG_EMULATED},
    721  1.39.2.7     skrll 		{AudioEalaw,       AUDIO_ENCODING_ALAW,
    722  1.39.2.7     skrll 					      8, AUDIO_ENCODINGFLAG_EMULATED},
    723  1.39.2.7     skrll 		{AudioEslinear,    AUDIO_ENCODING_SLINEAR,
    724  1.39.2.7     skrll 					      8, AUDIO_ENCODINGFLAG_EMULATED},
    725  1.39.2.7     skrll 		{AudioEslinear_le, AUDIO_ENCODING_SLINEAR_LE,
    726  1.39.2.7     skrll 					     16, 0},
    727  1.39.2.7     skrll 		{AudioEulinear_le, AUDIO_ENCODING_ULINEAR_LE,
    728  1.39.2.7     skrll 					     16, AUDIO_ENCODINGFLAG_EMULATED},
    729  1.39.2.7     skrll 		{AudioEslinear_be, AUDIO_ENCODING_SLINEAR_BE,
    730  1.39.2.7     skrll 					     16, AUDIO_ENCODINGFLAG_EMULATED},
    731  1.39.2.7     skrll 		{AudioEulinear_be, AUDIO_ENCODING_ULINEAR_BE,
    732  1.39.2.7     skrll 					     16, AUDIO_ENCODINGFLAG_EMULATED},
    733  1.39.2.7     skrll 	};
    734       1.6     enami 
    735  1.39.2.7     skrll 	if (aep->index >= 8)
    736       1.1   thorpej 		return (EINVAL);
    737  1.39.2.7     skrll 
    738  1.39.2.7     skrll 	p = &auich_encoding[aep->index];
    739  1.39.2.7     skrll 	strcpy(aep->name, p->name);
    740  1.39.2.7     skrll 	aep->encoding = p->encoding;
    741  1.39.2.7     skrll 	aep->precision = p->precision;
    742  1.39.2.7     skrll 	aep->flags = p->flags;
    743  1.39.2.7     skrll 	return (0);
    744       1.1   thorpej }
    745       1.1   thorpej 
    746       1.1   thorpej int
    747      1.31      kent auich_set_rate(struct auich_softc *sc, int mode, u_long srate)
    748      1.17  augustss {
    749  1.39.2.1     skrll 	int ret;
    750      1.31      kent 	u_long ratetmp;
    751      1.18      kent 
    752  1.39.2.7     skrll 	sc->codec_if->vtbl->set_clock(sc->codec_if, sc->sc_ac97_clock);
    753      1.31      kent 	ratetmp = srate;
    754  1.39.2.1     skrll 	if (mode == AUMODE_RECORD)
    755  1.39.2.1     skrll 		return sc->codec_if->vtbl->set_rate(sc->codec_if,
    756  1.39.2.1     skrll 		    AC97_REG_PCM_LR_ADC_RATE, &ratetmp);
    757  1.39.2.1     skrll 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    758  1.39.2.1     skrll 	    AC97_REG_PCM_FRONT_DAC_RATE, &ratetmp);
    759  1.39.2.1     skrll 	if (ret)
    760  1.39.2.1     skrll 		return ret;
    761  1.39.2.1     skrll 	ratetmp = srate;
    762  1.39.2.1     skrll 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    763  1.39.2.1     skrll 	    AC97_REG_PCM_SURR_DAC_RATE, &ratetmp);
    764  1.39.2.1     skrll 	if (ret)
    765  1.39.2.1     skrll 		return ret;
    766  1.39.2.1     skrll 	ratetmp = srate;
    767  1.39.2.1     skrll 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    768  1.39.2.1     skrll 	    AC97_REG_PCM_LFE_DAC_RATE, &ratetmp);
    769  1.39.2.1     skrll 	return ret;
    770      1.17  augustss }
    771      1.17  augustss 
    772      1.17  augustss int
    773       1.1   thorpej auich_set_params(void *v, int setmode, int usemode, struct audio_params *play,
    774       1.1   thorpej     struct audio_params *rec)
    775       1.1   thorpej {
    776       1.1   thorpej 	struct auich_softc *sc = v;
    777       1.1   thorpej 	struct audio_params *p;
    778       1.1   thorpej 	int mode;
    779  1.39.2.1     skrll 	u_int32_t control;
    780       1.1   thorpej 
    781       1.1   thorpej 	for (mode = AUMODE_RECORD; mode != -1;
    782       1.1   thorpej 	     mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    783       1.1   thorpej 		if ((setmode & mode) == 0)
    784       1.1   thorpej 			continue;
    785       1.1   thorpej 
    786       1.1   thorpej 		p = mode == AUMODE_PLAY ? play : rec;
    787       1.1   thorpej 		if (p == NULL)
    788       1.1   thorpej 			continue;
    789       1.1   thorpej 
    790  1.39.2.7     skrll 		if (p->sample_rate <  8000 ||
    791  1.39.2.7     skrll 		    p->sample_rate > 48000)
    792       1.1   thorpej 			return (EINVAL);
    793       1.1   thorpej 
    794      1.14     tacha 		if (p->precision == 8)
    795  1.39.2.7     skrll 			p->factor = 2;
    796  1.39.2.7     skrll 		else
    797  1.39.2.7     skrll 			p->factor = 1;
    798      1.14     tacha 
    799       1.1   thorpej 		p->sw_code = NULL;
    800      1.14     tacha 		/* setup hardware formats */
    801      1.14     tacha 		p->hw_encoding = AUDIO_ENCODING_SLINEAR_LE;
    802      1.14     tacha 		p->hw_precision = 16;
    803      1.18      kent 
    804  1.39.2.1     skrll 		if (mode == AUMODE_RECORD) {
    805  1.39.2.1     skrll 			if (p->channels < 1 || p->channels > 2)
    806  1.39.2.1     skrll 				return EINVAL;
    807  1.39.2.1     skrll 		} else {
    808  1.39.2.1     skrll 			switch (p->channels) {
    809  1.39.2.1     skrll 			case 1:
    810  1.39.2.1     skrll 				break;
    811  1.39.2.1     skrll 			case 2:
    812  1.39.2.1     skrll 				break;
    813  1.39.2.1     skrll 			case 4:
    814  1.39.2.8     skrll 				if (!AC97_IS_4CH(sc->codec_if))
    815  1.39.2.1     skrll 					return EINVAL;
    816  1.39.2.1     skrll 				break;
    817  1.39.2.1     skrll 			case 6:
    818  1.39.2.8     skrll 				if (!AC97_IS_6CH(sc->codec_if))
    819  1.39.2.1     skrll 					return EINVAL;
    820  1.39.2.1     skrll 				break;
    821  1.39.2.1     skrll 			default:
    822  1.39.2.1     skrll 				return EINVAL;
    823  1.39.2.1     skrll 			}
    824  1.39.2.1     skrll 		}
    825      1.30       wiz 		/* If monaural is requested, aurateconv expands a monaural
    826      1.18      kent 		 * stream to stereo. */
    827  1.39.2.1     skrll 		if (p->channels == 1)
    828      1.13      kent 			p->hw_channels = 2;
    829      1.18      kent 
    830       1.1   thorpej 		switch (p->encoding) {
    831       1.1   thorpej 		case AUDIO_ENCODING_SLINEAR_BE:
    832      1.12      kent 			if (p->precision == 16) {
    833       1.1   thorpej 				p->sw_code = swap_bytes;
    834      1.12      kent 			} else {
    835       1.1   thorpej 				if (mode == AUMODE_PLAY)
    836       1.1   thorpej 					p->sw_code = linear8_to_linear16_le;
    837       1.1   thorpej 				else
    838       1.1   thorpej 					p->sw_code = linear16_to_linear8_le;
    839       1.1   thorpej 			}
    840       1.1   thorpej 			break;
    841       1.1   thorpej 
    842       1.1   thorpej 		case AUDIO_ENCODING_SLINEAR_LE:
    843       1.1   thorpej 			if (p->precision != 16) {
    844       1.1   thorpej 				if (mode == AUMODE_PLAY)
    845       1.1   thorpej 					p->sw_code = linear8_to_linear16_le;
    846       1.1   thorpej 				else
    847       1.1   thorpej 					p->sw_code = linear16_to_linear8_le;
    848       1.1   thorpej 			}
    849       1.1   thorpej 			break;
    850       1.1   thorpej 
    851       1.1   thorpej 		case AUDIO_ENCODING_ULINEAR_BE:
    852       1.1   thorpej 			if (p->precision == 16) {
    853       1.1   thorpej 				if (mode == AUMODE_PLAY)
    854       1.1   thorpej 					p->sw_code =
    855       1.1   thorpej 					    swap_bytes_change_sign16_le;
    856       1.1   thorpej 				else
    857       1.1   thorpej 					p->sw_code =
    858       1.1   thorpej 					    change_sign16_swap_bytes_le;
    859       1.1   thorpej 			} else {
    860      1.14     tacha 				if (mode == AUMODE_PLAY)
    861      1.14     tacha 					p->sw_code =
    862      1.14     tacha 					    ulinear8_to_slinear16_le;
    863      1.14     tacha 				else
    864      1.14     tacha 					p->sw_code =
    865      1.14     tacha 					    slinear16_to_ulinear8_le;
    866       1.1   thorpej 			}
    867       1.1   thorpej 			break;
    868       1.1   thorpej 
    869       1.1   thorpej 		case AUDIO_ENCODING_ULINEAR_LE:
    870      1.12      kent 			if (p->precision == 16) {
    871       1.1   thorpej 				p->sw_code = change_sign16_le;
    872      1.12      kent 			} else {
    873      1.14     tacha 				if (mode == AUMODE_PLAY)
    874      1.14     tacha 					p->sw_code =
    875      1.14     tacha 					    ulinear8_to_slinear16_le;
    876      1.14     tacha 				else
    877      1.14     tacha 					p->sw_code =
    878      1.14     tacha 					    slinear16_to_ulinear8_le;
    879       1.1   thorpej 			}
    880       1.1   thorpej 			break;
    881       1.1   thorpej 
    882       1.1   thorpej 		case AUDIO_ENCODING_ULAW:
    883       1.1   thorpej 			if (mode == AUMODE_PLAY) {
    884       1.1   thorpej 				p->sw_code = mulaw_to_slinear16_le;
    885       1.1   thorpej 			} else {
    886      1.12      kent 				p->sw_code = slinear16_to_mulaw_le;
    887       1.1   thorpej 			}
    888       1.1   thorpej 			break;
    889       1.1   thorpej 
    890       1.1   thorpej 		case AUDIO_ENCODING_ALAW:
    891       1.1   thorpej 			if (mode == AUMODE_PLAY) {
    892       1.1   thorpej 				p->sw_code = alaw_to_slinear16_le;
    893       1.1   thorpej 			} else {
    894      1.14     tacha 				p->sw_code = slinear16_to_alaw_le;
    895       1.1   thorpej 			}
    896       1.1   thorpej 			break;
    897       1.1   thorpej 
    898       1.1   thorpej 		default:
    899       1.1   thorpej 			return (EINVAL);
    900       1.1   thorpej 		}
    901       1.1   thorpej 
    902  1.39.2.8     skrll 		if (AC97_IS_FIXED_RATE(sc->codec_if)) {
    903      1.28      kent 			p->hw_sample_rate = AC97_SINGLE_RATE;
    904      1.27      kent 			/* If hw_sample_rate is changed, aurateconv works. */
    905      1.18      kent 		} else {
    906      1.31      kent 			if (auich_set_rate(sc, mode, p->sample_rate))
    907      1.28      kent 				return EINVAL;
    908      1.18      kent 		}
    909  1.39.2.1     skrll 		if (mode == AUMODE_PLAY) {
    910  1.39.2.1     skrll 			control = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GCTRL);
    911  1.39.2.1     skrll 			control &= ~ICH_PCM246_MASK;
    912  1.39.2.1     skrll 			if (p->channels == 4) {
    913  1.39.2.1     skrll 				control |= ICH_PCM4;
    914  1.39.2.1     skrll 			} else if (p->channels == 6) {
    915  1.39.2.1     skrll 				control |= ICH_PCM6;
    916  1.39.2.1     skrll 			}
    917  1.39.2.1     skrll 			bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GCTRL, control);
    918  1.39.2.1     skrll 		}
    919       1.1   thorpej 	}
    920       1.1   thorpej 
    921       1.1   thorpej 	return (0);
    922       1.1   thorpej }
    923       1.1   thorpej 
    924       1.1   thorpej int
    925       1.1   thorpej auich_round_blocksize(void *v, int blk)
    926       1.1   thorpej {
    927       1.1   thorpej 
    928       1.1   thorpej 	return (blk & ~0x3f);		/* keep good alignment */
    929       1.1   thorpej }
    930       1.1   thorpej 
    931       1.1   thorpej int
    932       1.1   thorpej auich_halt_output(void *v)
    933       1.1   thorpej {
    934       1.1   thorpej 	struct auich_softc *sc = v;
    935       1.1   thorpej 
    936       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA, ("%s: halt_output\n", sc->sc_dev.dv_xname));
    937       1.1   thorpej 
    938       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_CTRL, ICH_RR);
    939  1.39.2.7     skrll 	sc->pcmo.intr = NULL;
    940       1.1   thorpej 
    941       1.1   thorpej 	return (0);
    942       1.1   thorpej }
    943       1.1   thorpej 
    944       1.1   thorpej int
    945       1.1   thorpej auich_halt_input(void *v)
    946       1.1   thorpej {
    947       1.1   thorpej 	struct auich_softc *sc = v;
    948       1.1   thorpej 
    949       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
    950       1.1   thorpej 	    ("%s: halt_input\n", sc->sc_dev.dv_xname));
    951       1.1   thorpej 
    952       1.1   thorpej 	/* XXX halt both unless known otherwise */
    953       1.1   thorpej 
    954       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RR);
    955       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_MICI + ICH_CTRL, ICH_RR);
    956  1.39.2.7     skrll 	sc->pcmi.intr = NULL;
    957       1.1   thorpej 
    958       1.1   thorpej 	return (0);
    959       1.1   thorpej }
    960       1.1   thorpej 
    961       1.1   thorpej int
    962       1.1   thorpej auich_getdev(void *v, struct audio_device *adp)
    963       1.1   thorpej {
    964       1.1   thorpej 	struct auich_softc *sc = v;
    965       1.1   thorpej 
    966       1.1   thorpej 	*adp = sc->sc_audev;
    967       1.1   thorpej 	return (0);
    968       1.1   thorpej }
    969       1.1   thorpej 
    970       1.1   thorpej int
    971       1.1   thorpej auich_set_port(void *v, mixer_ctrl_t *cp)
    972       1.1   thorpej {
    973       1.1   thorpej 	struct auich_softc *sc = v;
    974       1.1   thorpej 
    975       1.1   thorpej 	return (sc->codec_if->vtbl->mixer_set_port(sc->codec_if, cp));
    976       1.1   thorpej }
    977       1.1   thorpej 
    978       1.1   thorpej int
    979       1.1   thorpej auich_get_port(void *v, mixer_ctrl_t *cp)
    980       1.1   thorpej {
    981       1.1   thorpej 	struct auich_softc *sc = v;
    982       1.1   thorpej 
    983       1.1   thorpej 	return (sc->codec_if->vtbl->mixer_get_port(sc->codec_if, cp));
    984       1.1   thorpej }
    985       1.1   thorpej 
    986       1.1   thorpej int
    987       1.1   thorpej auich_query_devinfo(void *v, mixer_devinfo_t *dp)
    988       1.1   thorpej {
    989       1.1   thorpej 	struct auich_softc *sc = v;
    990       1.1   thorpej 
    991       1.1   thorpej 	return (sc->codec_if->vtbl->query_devinfo(sc->codec_if, dp));
    992       1.1   thorpej }
    993       1.1   thorpej 
    994       1.1   thorpej void *
    995      1.36   thorpej auich_allocm(void *v, int direction, size_t size, struct malloc_type *pool,
    996      1.36   thorpej     int flags)
    997       1.1   thorpej {
    998       1.1   thorpej 	struct auich_softc *sc = v;
    999       1.1   thorpej 	struct auich_dma *p;
   1000       1.1   thorpej 	int error;
   1001       1.1   thorpej 
   1002       1.1   thorpej 	if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
   1003       1.1   thorpej 		return (NULL);
   1004       1.1   thorpej 
   1005       1.7   tsutsui 	p = malloc(sizeof(*p), pool, flags|M_ZERO);
   1006       1.1   thorpej 	if (p == NULL)
   1007       1.1   thorpej 		return (NULL);
   1008       1.1   thorpej 
   1009       1.1   thorpej 	error = auich_allocmem(sc, size, 0, p);
   1010       1.1   thorpej 	if (error) {
   1011       1.1   thorpej 		free(p, pool);
   1012       1.1   thorpej 		return (NULL);
   1013       1.1   thorpej 	}
   1014       1.1   thorpej 
   1015       1.1   thorpej 	p->next = sc->sc_dmas;
   1016       1.1   thorpej 	sc->sc_dmas = p;
   1017       1.1   thorpej 
   1018       1.1   thorpej 	return (KERNADDR(p));
   1019       1.1   thorpej }
   1020       1.1   thorpej 
   1021       1.1   thorpej void
   1022      1.36   thorpej auich_freem(void *v, void *ptr, struct malloc_type *pool)
   1023       1.1   thorpej {
   1024       1.1   thorpej 	struct auich_softc *sc = v;
   1025       1.1   thorpej 	struct auich_dma *p, **pp;
   1026       1.1   thorpej 
   1027       1.1   thorpej 	for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
   1028       1.1   thorpej 		if (KERNADDR(p) == ptr) {
   1029       1.1   thorpej 			auich_freemem(sc, p);
   1030       1.1   thorpej 			*pp = p->next;
   1031       1.1   thorpej 			free(p, pool);
   1032       1.1   thorpej 			return;
   1033       1.1   thorpej 		}
   1034       1.1   thorpej 	}
   1035       1.1   thorpej }
   1036       1.1   thorpej 
   1037       1.1   thorpej size_t
   1038       1.1   thorpej auich_round_buffersize(void *v, int direction, size_t size)
   1039       1.1   thorpej {
   1040       1.1   thorpej 
   1041       1.1   thorpej 	if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
   1042       1.1   thorpej 		size = ICH_DMALIST_MAX * ICH_DMASEG_MAX;
   1043       1.1   thorpej 
   1044       1.1   thorpej 	return size;
   1045       1.1   thorpej }
   1046       1.1   thorpej 
   1047       1.1   thorpej paddr_t
   1048       1.1   thorpej auich_mappage(void *v, void *mem, off_t off, int prot)
   1049       1.1   thorpej {
   1050       1.1   thorpej 	struct auich_softc *sc = v;
   1051       1.1   thorpej 	struct auich_dma *p;
   1052       1.1   thorpej 
   1053       1.1   thorpej 	if (off < 0)
   1054       1.1   thorpej 		return (-1);
   1055       1.1   thorpej 
   1056       1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != mem; p = p->next)
   1057       1.1   thorpej 		;
   1058       1.1   thorpej 	if (!p)
   1059       1.1   thorpej 		return (-1);
   1060       1.1   thorpej 	return (bus_dmamem_mmap(sc->dmat, p->segs, p->nsegs,
   1061       1.1   thorpej 	    off, prot, BUS_DMA_WAITOK));
   1062       1.1   thorpej }
   1063       1.1   thorpej 
   1064       1.1   thorpej int
   1065       1.1   thorpej auich_get_props(void *v)
   1066       1.1   thorpej {
   1067      1.27      kent 	struct auich_softc *sc = v;
   1068      1.27      kent 	int props;
   1069       1.1   thorpej 
   1070      1.27      kent 	props = AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
   1071      1.27      kent 	/*
   1072      1.27      kent 	 * Even if the codec is fixed-rate, set_param() succeeds for any sample
   1073      1.27      kent 	 * rate because of aurateconv.  Applications can't know what rate the
   1074      1.27      kent 	 * device can process in the case of mmap().
   1075      1.27      kent 	 */
   1076  1.39.2.8     skrll 	if (!AC97_IS_FIXED_RATE(sc->codec_if))
   1077      1.27      kent 		props |= AUDIO_PROP_MMAP;
   1078      1.27      kent 	return props;
   1079       1.1   thorpej }
   1080       1.1   thorpej 
   1081       1.1   thorpej int
   1082       1.1   thorpej auich_intr(void *v)
   1083       1.1   thorpej {
   1084       1.1   thorpej 	struct auich_softc *sc = v;
   1085  1.39.2.7     skrll 	int ret = 0, gsts;
   1086       1.1   thorpej 
   1087      1.33      kent #ifdef DIAGNOSTIC
   1088      1.33      kent 	int csts;
   1089      1.33      kent #endif
   1090      1.33      kent 
   1091      1.33      kent #ifdef DIAGNOSTIC
   1092      1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1093      1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1094      1.33      kent 		printf("auich_intr: PCI master abort\n");
   1095      1.33      kent 	}
   1096      1.33      kent #endif
   1097      1.33      kent 
   1098  1.39.2.7     skrll 	gsts = bus_space_read_4(sc->iot, sc->aud_ioh, ICH_GSTS);
   1099  1.39.2.2     skrll 	DPRINTF(ICH_DEBUG_INTR, ("auich_intr: gsts=0x%x\n", gsts));
   1100       1.1   thorpej 
   1101       1.1   thorpej 	if (gsts & ICH_POINT) {
   1102  1.39.2.7     skrll 		int sts;
   1103  1.39.2.7     skrll 
   1104  1.39.2.2     skrll 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1105  1.39.2.2     skrll 		    ICH_PCMO + sc->sc_sts_reg);
   1106  1.39.2.2     skrll 		DPRINTF(ICH_DEBUG_INTR,
   1107       1.1   thorpej 		    ("auich_intr: osts=0x%x\n", sts));
   1108       1.1   thorpej 
   1109  1.39.2.7     skrll 		if (sts & ICH_FIFOE)
   1110  1.39.2.7     skrll 			printf("%s: fifo underrun\n", sc->sc_dev.dv_xname);
   1111       1.1   thorpej 
   1112  1.39.2.7     skrll 		if (sts & ICH_BCIS) {
   1113       1.1   thorpej 			struct auich_dmalist *q;
   1114  1.39.2.7     skrll 			int blksize, qptr, i;
   1115       1.1   thorpej 
   1116  1.39.2.7     skrll 			blksize = sc->pcmo.blksize;
   1117  1.39.2.7     skrll 			qptr = sc->pcmo.qptr;
   1118  1.39.2.7     skrll 			i = bus_space_read_1(sc->iot, sc->aud_ioh,
   1119  1.39.2.7     skrll 			    ICH_PCMO + ICH_CIV);
   1120       1.1   thorpej 
   1121       1.1   thorpej 			while (qptr != i) {
   1122  1.39.2.7     skrll 				q = &sc->pcmo.dmalist[qptr];
   1123       1.1   thorpej 
   1124  1.39.2.7     skrll 				q->base = sc->pcmo.p;
   1125  1.39.2.7     skrll 				q->len = (blksize >> sc->sc_sample_shift) |
   1126  1.39.2.7     skrll 				    ICH_DMAF_IOC;
   1127  1.39.2.2     skrll 				DPRINTF(ICH_DEBUG_INTR,
   1128       1.1   thorpej 				    ("auich_intr: %p, %p = %x @ 0x%x\n",
   1129  1.39.2.7     skrll 				    &sc->pcmo.dmalist[i], q, q->len, q->base));
   1130       1.1   thorpej 
   1131  1.39.2.7     skrll 				sc->pcmo.p += blksize;
   1132  1.39.2.7     skrll 				if (sc->pcmo.p >= sc->pcmo.end)
   1133  1.39.2.7     skrll 					sc->pcmo.p = sc->pcmo.start;
   1134  1.39.2.7     skrll 
   1135  1.39.2.7     skrll 				qptr = (qptr + 1) & ICH_LVI_MASK;
   1136  1.39.2.7     skrll 				if (sc->pcmo.intr)
   1137  1.39.2.7     skrll 					sc->pcmo.intr(sc->pcmo.arg);
   1138       1.1   thorpej 			}
   1139       1.1   thorpej 
   1140  1.39.2.7     skrll 			sc->pcmo.qptr = qptr;
   1141       1.1   thorpej 			bus_space_write_1(sc->iot, sc->aud_ioh,
   1142  1.39.2.7     skrll 			    ICH_PCMO + ICH_LVI, (qptr - 1) & ICH_LVI_MASK);
   1143       1.1   thorpej 		}
   1144       1.1   thorpej 
   1145       1.1   thorpej 		/* int ack */
   1146  1.39.2.2     skrll 		bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMO +
   1147  1.39.2.7     skrll 		    sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
   1148  1.39.2.7     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS, ICH_POINT);
   1149       1.1   thorpej 		ret++;
   1150       1.1   thorpej 	}
   1151       1.1   thorpej 
   1152       1.1   thorpej 	if (gsts & ICH_PIINT) {
   1153  1.39.2.7     skrll 		int sts;
   1154  1.39.2.7     skrll 
   1155  1.39.2.2     skrll 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1156  1.39.2.2     skrll 		    ICH_PCMI + sc->sc_sts_reg);
   1157  1.39.2.2     skrll 		DPRINTF(ICH_DEBUG_INTR,
   1158       1.1   thorpej 		    ("auich_intr: ists=0x%x\n", sts));
   1159       1.1   thorpej 
   1160  1.39.2.7     skrll 		if (sts & ICH_FIFOE)
   1161  1.39.2.7     skrll 			printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
   1162       1.1   thorpej 
   1163  1.39.2.7     skrll 		if (sts & ICH_BCIS) {
   1164       1.1   thorpej 			struct auich_dmalist *q;
   1165  1.39.2.7     skrll 			int blksize, qptr, i;
   1166       1.1   thorpej 
   1167  1.39.2.7     skrll 			blksize = sc->pcmi.blksize;
   1168  1.39.2.7     skrll 			qptr = sc->pcmi.qptr;
   1169  1.39.2.7     skrll 			i = bus_space_read_1(sc->iot, sc->aud_ioh,
   1170  1.39.2.7     skrll 			    ICH_PCMI + ICH_CIV);
   1171       1.1   thorpej 
   1172       1.1   thorpej 			while (qptr != i) {
   1173  1.39.2.7     skrll 				q = &sc->pcmi.dmalist[qptr];
   1174       1.1   thorpej 
   1175  1.39.2.7     skrll 				q->base = sc->pcmi.p;
   1176  1.39.2.7     skrll 				q->len = (blksize >> sc->sc_sample_shift) |
   1177  1.39.2.7     skrll 				    ICH_DMAF_IOC;
   1178  1.39.2.2     skrll 				DPRINTF(ICH_DEBUG_INTR,
   1179       1.1   thorpej 				    ("auich_intr: %p, %p = %x @ 0x%x\n",
   1180  1.39.2.7     skrll 				    &sc->pcmi.dmalist[i], q, q->len, q->base));
   1181       1.1   thorpej 
   1182  1.39.2.7     skrll 				sc->pcmi.p += blksize;
   1183  1.39.2.7     skrll 				if (sc->pcmi.p >= sc->pcmi.end)
   1184  1.39.2.7     skrll 					sc->pcmi.p = sc->pcmi.start;
   1185  1.39.2.7     skrll 
   1186  1.39.2.7     skrll 				qptr = (qptr + 1) & ICH_LVI_MASK;
   1187  1.39.2.7     skrll 				if (sc->pcmi.intr)
   1188  1.39.2.7     skrll 					sc->pcmi.intr(sc->pcmi.arg);
   1189       1.1   thorpej 			}
   1190       1.1   thorpej 
   1191  1.39.2.7     skrll 			sc->pcmi.qptr = qptr;
   1192       1.1   thorpej 			bus_space_write_1(sc->iot, sc->aud_ioh,
   1193  1.39.2.7     skrll 			    ICH_PCMI + ICH_LVI, (qptr - 1) & ICH_LVI_MASK);
   1194       1.1   thorpej 		}
   1195       1.1   thorpej 
   1196       1.1   thorpej 		/* int ack */
   1197  1.39.2.2     skrll 		bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMI +
   1198  1.39.2.7     skrll 		    sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
   1199  1.39.2.7     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS, ICH_PIINT);
   1200       1.1   thorpej 		ret++;
   1201       1.1   thorpej 	}
   1202       1.1   thorpej 
   1203       1.1   thorpej 	if (gsts & ICH_MIINT) {
   1204  1.39.2.7     skrll 		int sts;
   1205  1.39.2.7     skrll 
   1206  1.39.2.2     skrll 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1207  1.39.2.2     skrll 		    ICH_MICI + sc->sc_sts_reg);
   1208  1.39.2.2     skrll 		DPRINTF(ICH_DEBUG_INTR,
   1209       1.1   thorpej 		    ("auich_intr: ists=0x%x\n", sts));
   1210  1.39.2.7     skrll 
   1211       1.1   thorpej 		if (sts & ICH_FIFOE)
   1212       1.1   thorpej 			printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
   1213       1.1   thorpej 
   1214      1.37       wiz 		/* TODO mic input DMA */
   1215       1.1   thorpej 
   1216  1.39.2.7     skrll 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_GSTS, ICH_MIINT);
   1217       1.1   thorpej 	}
   1218       1.1   thorpej 
   1219       1.1   thorpej 	return ret;
   1220       1.1   thorpej }
   1221       1.1   thorpej 
   1222       1.1   thorpej int
   1223       1.1   thorpej auich_trigger_output(void *v, void *start, void *end, int blksize,
   1224       1.1   thorpej     void (*intr)(void *), void *arg, struct audio_params *param)
   1225       1.1   thorpej {
   1226       1.1   thorpej 	struct auich_softc *sc = v;
   1227       1.1   thorpej 	struct auich_dmalist *q;
   1228       1.1   thorpej 	struct auich_dma *p;
   1229       1.1   thorpej 	size_t size;
   1230  1.39.2.7     skrll 	int qptr;
   1231      1.33      kent #ifdef DIAGNOSTIC
   1232      1.33      kent 	int csts;
   1233      1.33      kent #endif
   1234       1.1   thorpej 
   1235       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
   1236       1.1   thorpej 	    ("auich_trigger_output(%p, %p, %d, %p, %p, %p)\n",
   1237       1.1   thorpej 	    start, end, blksize, intr, arg, param));
   1238       1.1   thorpej 
   1239  1.39.2.7     skrll 	sc->pcmo.intr = intr;
   1240  1.39.2.7     skrll 	sc->pcmo.arg = arg;
   1241      1.33      kent #ifdef DIAGNOSTIC
   1242      1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1243      1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1244      1.33      kent 		printf("auich_trigger_output: PCI master abort\n");
   1245      1.33      kent 	}
   1246      1.33      kent #endif
   1247       1.1   thorpej 
   1248       1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
   1249       1.1   thorpej 		;
   1250       1.1   thorpej 	if (!p) {
   1251       1.1   thorpej 		printf("auich_trigger_output: bad addr %p\n", start);
   1252       1.1   thorpej 		return (EINVAL);
   1253       1.1   thorpej 	}
   1254       1.1   thorpej 
   1255       1.1   thorpej 	size = (size_t)((caddr_t)end - (caddr_t)start);
   1256       1.1   thorpej 
   1257       1.1   thorpej 	/*
   1258       1.1   thorpej 	 * The logic behind this is:
   1259       1.1   thorpej 	 * setup one buffer to play, then LVI dump out the rest
   1260       1.1   thorpej 	 * to the scatter-gather chain.
   1261       1.1   thorpej 	 */
   1262  1.39.2.7     skrll 	sc->pcmo.start = DMAADDR(p);
   1263  1.39.2.7     skrll 	sc->pcmo.p = sc->pcmo.start;
   1264  1.39.2.7     skrll 	sc->pcmo.end = sc->pcmo.start + size;
   1265  1.39.2.7     skrll 	sc->pcmo.blksize = blksize;
   1266  1.39.2.7     skrll 
   1267  1.39.2.7     skrll 	for (qptr = 0; qptr < ICH_DMALIST_MAX; qptr++) {
   1268  1.39.2.7     skrll 		q = &sc->pcmo.dmalist[qptr];
   1269  1.39.2.7     skrll 
   1270  1.39.2.7     skrll 		q->base = sc->pcmo.p;
   1271  1.39.2.7     skrll 		q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
   1272  1.39.2.7     skrll 
   1273  1.39.2.7     skrll 		sc->pcmo.p += blksize;
   1274  1.39.2.7     skrll 		if (sc->pcmo.p >= sc->pcmo.end)
   1275  1.39.2.7     skrll 			sc->pcmo.p = sc->pcmo.start;
   1276  1.39.2.7     skrll 	}
   1277  1.39.2.7     skrll 
   1278  1.39.2.7     skrll 	sc->pcmo.qptr = qptr = 0;
   1279  1.39.2.7     skrll 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_LVI,
   1280  1.39.2.7     skrll 	    (qptr - 1) & ICH_LVI_MASK);
   1281       1.1   thorpej 
   1282       1.1   thorpej 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_BDBAR,
   1283       1.1   thorpej 	    sc->sc_cddma + ICH_PCMO_OFF(0));
   1284       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_CTRL,
   1285  1.39.2.7     skrll 	    ICH_IOCE | ICH_FEIE | ICH_RPBM);
   1286       1.1   thorpej 
   1287       1.1   thorpej 	return (0);
   1288       1.1   thorpej }
   1289       1.1   thorpej 
   1290       1.1   thorpej int
   1291       1.1   thorpej auich_trigger_input(v, start, end, blksize, intr, arg, param)
   1292       1.1   thorpej 	void *v;
   1293       1.1   thorpej 	void *start, *end;
   1294       1.1   thorpej 	int blksize;
   1295       1.1   thorpej 	void (*intr)(void *);
   1296       1.1   thorpej 	void *arg;
   1297       1.1   thorpej 	struct audio_params *param;
   1298       1.1   thorpej {
   1299       1.1   thorpej 	struct auich_softc *sc = v;
   1300       1.1   thorpej 	struct auich_dmalist *q;
   1301       1.1   thorpej 	struct auich_dma *p;
   1302       1.1   thorpej 	size_t size;
   1303  1.39.2.7     skrll 	int qptr;
   1304      1.33      kent #ifdef DIAGNOSTIC
   1305      1.33      kent 	int csts;
   1306      1.33      kent #endif
   1307       1.1   thorpej 
   1308       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
   1309       1.1   thorpej 	    ("auich_trigger_input(%p, %p, %d, %p, %p, %p)\n",
   1310       1.1   thorpej 	    start, end, blksize, intr, arg, param));
   1311       1.1   thorpej 
   1312  1.39.2.7     skrll 	sc->pcmi.intr = intr;
   1313  1.39.2.7     skrll 	sc->pcmi.arg = arg;
   1314      1.33      kent 
   1315      1.33      kent #ifdef DIAGNOSTIC
   1316      1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1317      1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1318      1.33      kent 		printf("auich_trigger_input: PCI master abort\n");
   1319      1.33      kent 	}
   1320      1.33      kent #endif
   1321       1.1   thorpej 
   1322       1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
   1323       1.1   thorpej 		;
   1324       1.1   thorpej 	if (!p) {
   1325       1.1   thorpej 		printf("auich_trigger_input: bad addr %p\n", start);
   1326       1.1   thorpej 		return (EINVAL);
   1327       1.1   thorpej 	}
   1328       1.1   thorpej 
   1329       1.1   thorpej 	size = (size_t)((caddr_t)end - (caddr_t)start);
   1330       1.1   thorpej 
   1331       1.1   thorpej 	/*
   1332       1.1   thorpej 	 * The logic behind this is:
   1333       1.1   thorpej 	 * setup one buffer to play, then LVI dump out the rest
   1334       1.1   thorpej 	 * to the scatter-gather chain.
   1335       1.1   thorpej 	 */
   1336  1.39.2.7     skrll 	sc->pcmi.start = DMAADDR(p);
   1337  1.39.2.7     skrll 	sc->pcmi.p = sc->pcmi.start;
   1338  1.39.2.7     skrll 	sc->pcmi.end = sc->pcmi.start + size;
   1339  1.39.2.7     skrll 	sc->pcmi.blksize = blksize;
   1340  1.39.2.7     skrll 
   1341  1.39.2.7     skrll 	for (qptr = 0; qptr < ICH_DMALIST_MAX; qptr++) {
   1342  1.39.2.7     skrll 		q = &sc->pcmi.dmalist[qptr];
   1343  1.39.2.7     skrll 
   1344  1.39.2.7     skrll 		q->base = sc->pcmi.p;
   1345  1.39.2.7     skrll 		q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
   1346  1.39.2.7     skrll 
   1347  1.39.2.7     skrll 		sc->pcmi.p += blksize;
   1348  1.39.2.7     skrll 		if (sc->pcmi.p >= sc->pcmi.end)
   1349  1.39.2.7     skrll 			sc->pcmi.p = sc->pcmi.start;
   1350  1.39.2.7     skrll 	}
   1351  1.39.2.7     skrll 
   1352  1.39.2.7     skrll 	sc->pcmi.qptr = qptr = 0;
   1353  1.39.2.7     skrll 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_LVI,
   1354  1.39.2.7     skrll 	    (qptr - 1) & ICH_LVI_MASK);
   1355       1.1   thorpej 
   1356       1.1   thorpej 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
   1357       1.1   thorpej 	    sc->sc_cddma + ICH_PCMI_OFF(0));
   1358       1.1   thorpej 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL,
   1359  1.39.2.7     skrll 	    ICH_IOCE | ICH_FEIE | ICH_RPBM);
   1360       1.1   thorpej 
   1361       1.1   thorpej 	return (0);
   1362       1.1   thorpej }
   1363       1.1   thorpej 
   1364       1.1   thorpej int
   1365       1.1   thorpej auich_allocmem(struct auich_softc *sc, size_t size, size_t align,
   1366       1.1   thorpej     struct auich_dma *p)
   1367       1.1   thorpej {
   1368       1.1   thorpej 	int error;
   1369       1.1   thorpej 
   1370       1.1   thorpej 	p->size = size;
   1371       1.1   thorpej 	error = bus_dmamem_alloc(sc->dmat, p->size, align, 0,
   1372       1.1   thorpej 				 p->segs, sizeof(p->segs)/sizeof(p->segs[0]),
   1373       1.1   thorpej 				 &p->nsegs, BUS_DMA_NOWAIT);
   1374       1.1   thorpej 	if (error)
   1375       1.1   thorpej 		return (error);
   1376       1.1   thorpej 
   1377       1.1   thorpej 	error = bus_dmamem_map(sc->dmat, p->segs, p->nsegs, p->size,
   1378      1.34      kent 			       &p->addr, BUS_DMA_NOWAIT|sc->sc_dmamap_flags);
   1379       1.1   thorpej 	if (error)
   1380       1.1   thorpej 		goto free;
   1381       1.1   thorpej 
   1382       1.1   thorpej 	error = bus_dmamap_create(sc->dmat, p->size, 1, p->size,
   1383       1.1   thorpej 				  0, BUS_DMA_NOWAIT, &p->map);
   1384       1.1   thorpej 	if (error)
   1385       1.1   thorpej 		goto unmap;
   1386       1.1   thorpej 
   1387       1.1   thorpej 	error = bus_dmamap_load(sc->dmat, p->map, p->addr, p->size, NULL,
   1388       1.1   thorpej 				BUS_DMA_NOWAIT);
   1389       1.1   thorpej 	if (error)
   1390       1.1   thorpej 		goto destroy;
   1391       1.1   thorpej 	return (0);
   1392       1.1   thorpej 
   1393       1.1   thorpej  destroy:
   1394       1.1   thorpej 	bus_dmamap_destroy(sc->dmat, p->map);
   1395       1.1   thorpej  unmap:
   1396       1.1   thorpej 	bus_dmamem_unmap(sc->dmat, p->addr, p->size);
   1397       1.1   thorpej  free:
   1398       1.1   thorpej 	bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
   1399       1.1   thorpej 	return (error);
   1400       1.1   thorpej }
   1401       1.1   thorpej 
   1402       1.1   thorpej int
   1403       1.1   thorpej auich_freemem(struct auich_softc *sc, struct auich_dma *p)
   1404       1.1   thorpej {
   1405       1.1   thorpej 
   1406       1.1   thorpej 	bus_dmamap_unload(sc->dmat, p->map);
   1407       1.1   thorpej 	bus_dmamap_destroy(sc->dmat, p->map);
   1408       1.1   thorpej 	bus_dmamem_unmap(sc->dmat, p->addr, p->size);
   1409       1.1   thorpej 	bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
   1410       1.1   thorpej 	return (0);
   1411       1.1   thorpej }
   1412       1.1   thorpej 
   1413       1.1   thorpej int
   1414       1.1   thorpej auich_alloc_cdata(struct auich_softc *sc)
   1415       1.1   thorpej {
   1416       1.1   thorpej 	bus_dma_segment_t seg;
   1417       1.1   thorpej 	int error, rseg;
   1418       1.1   thorpej 
   1419       1.1   thorpej 	/*
   1420       1.1   thorpej 	 * Allocate the control data structure, and create and load the
   1421       1.1   thorpej 	 * DMA map for it.
   1422       1.1   thorpej 	 */
   1423       1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->dmat,
   1424       1.1   thorpej 				      sizeof(struct auich_cdata),
   1425       1.1   thorpej 				      PAGE_SIZE, 0, &seg, 1, &rseg, 0)) != 0) {
   1426       1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
   1427       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1428       1.1   thorpej 		goto fail_0;
   1429       1.1   thorpej 	}
   1430       1.1   thorpej 
   1431       1.1   thorpej 	if ((error = bus_dmamem_map(sc->dmat, &seg, rseg,
   1432       1.1   thorpej 				    sizeof(struct auich_cdata),
   1433       1.1   thorpej 				    (caddr_t *) &sc->sc_cdata,
   1434      1.34      kent 				    sc->sc_dmamap_flags)) != 0) {
   1435       1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
   1436       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1437       1.1   thorpej 		goto fail_1;
   1438       1.1   thorpej 	}
   1439       1.1   thorpej 
   1440       1.1   thorpej 	if ((error = bus_dmamap_create(sc->dmat, sizeof(struct auich_cdata), 1,
   1441       1.1   thorpej 				       sizeof(struct auich_cdata), 0, 0,
   1442       1.1   thorpej 				       &sc->sc_cddmamap)) != 0) {
   1443       1.1   thorpej 		printf("%s: unable to create control data DMA map, "
   1444       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1445       1.1   thorpej 		goto fail_2;
   1446       1.1   thorpej 	}
   1447       1.1   thorpej 
   1448       1.1   thorpej 	if ((error = bus_dmamap_load(sc->dmat, sc->sc_cddmamap,
   1449       1.1   thorpej 				     sc->sc_cdata, sizeof(struct auich_cdata),
   1450       1.1   thorpej 				     NULL, 0)) != 0) {
   1451       1.1   thorpej 		printf("%s: unable tp load control data DMA map, "
   1452       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1453       1.1   thorpej 		goto fail_3;
   1454       1.1   thorpej 	}
   1455       1.1   thorpej 
   1456  1.39.2.7     skrll 	sc->pcmo.dmalist = sc->sc_cdata->ic_dmalist_pcmo;
   1457  1.39.2.7     skrll 	sc->pcmi.dmalist = sc->sc_cdata->ic_dmalist_pcmi;
   1458  1.39.2.7     skrll 	sc->mici.dmalist = sc->sc_cdata->ic_dmalist_mici;
   1459  1.39.2.7     skrll 
   1460       1.1   thorpej 	return (0);
   1461       1.1   thorpej 
   1462       1.1   thorpej  fail_3:
   1463       1.1   thorpej 	bus_dmamap_destroy(sc->dmat, sc->sc_cddmamap);
   1464       1.1   thorpej  fail_2:
   1465       1.1   thorpej 	bus_dmamem_unmap(sc->dmat, (caddr_t) sc->sc_cdata,
   1466       1.1   thorpej 	    sizeof(struct auich_cdata));
   1467       1.1   thorpej  fail_1:
   1468       1.1   thorpej 	bus_dmamem_free(sc->dmat, &seg, rseg);
   1469       1.1   thorpej  fail_0:
   1470       1.1   thorpej 	return (error);
   1471       1.9  augustss }
   1472       1.9  augustss 
   1473       1.9  augustss void
   1474       1.9  augustss auich_powerhook(int why, void *addr)
   1475       1.9  augustss {
   1476       1.9  augustss 	struct auich_softc *sc = (struct auich_softc *)addr;
   1477       1.9  augustss 
   1478       1.9  augustss 	switch (why) {
   1479       1.9  augustss 	case PWR_SUSPEND:
   1480       1.9  augustss 	case PWR_STANDBY:
   1481       1.9  augustss 		/* Power down */
   1482       1.9  augustss 		DPRINTF(1, ("%s: power down\n", sc->sc_dev.dv_xname));
   1483       1.9  augustss 		sc->sc_suspend = why;
   1484       1.9  augustss 		break;
   1485       1.9  augustss 
   1486       1.9  augustss 	case PWR_RESUME:
   1487       1.9  augustss 		/* Wake up */
   1488       1.9  augustss 		DPRINTF(1, ("%s: power resume\n", sc->sc_dev.dv_xname));
   1489       1.9  augustss 		if (sc->sc_suspend == PWR_RESUME) {
   1490       1.9  augustss 			printf("%s: resume without suspend.\n",
   1491       1.9  augustss 			    sc->sc_dev.dv_xname);
   1492       1.9  augustss 			sc->sc_suspend = why;
   1493       1.9  augustss 			return;
   1494       1.9  augustss 		}
   1495       1.9  augustss 		sc->sc_suspend = why;
   1496       1.9  augustss 		auich_reset_codec(sc);
   1497       1.9  augustss 		DELAY(1000);
   1498       1.9  augustss 		(sc->codec_if->vtbl->restore_ports)(sc->codec_if);
   1499       1.9  augustss 		break;
   1500       1.9  augustss 
   1501       1.9  augustss 	case PWR_SOFTSUSPEND:
   1502       1.9  augustss 	case PWR_SOFTSTANDBY:
   1503       1.9  augustss 	case PWR_SOFTRESUME:
   1504       1.9  augustss 		break;
   1505       1.9  augustss 	}
   1506      1.18      kent }
   1507      1.18      kent 
   1508  1.39.2.2     skrll /*
   1509  1.39.2.2     skrll  * Calibrate card (some boards are overclocked and need scaling)
   1510  1.39.2.2     skrll  */
   1511      1.29      kent void
   1512  1.39.2.1     skrll auich_calibrate(struct auich_softc *sc)
   1513      1.18      kent {
   1514      1.18      kent 	struct timeval t1, t2;
   1515  1.39.2.1     skrll 	uint8_t ociv, nciv;
   1516  1.39.2.1     skrll 	uint64_t wait_us;
   1517  1.39.2.1     skrll 	uint32_t actual_48k_rate, bytes, ac97rate;
   1518      1.18      kent 	void *temp_buffer;
   1519      1.18      kent 	struct auich_dma *p;
   1520  1.39.2.1     skrll 	u_long rate;
   1521      1.18      kent 
   1522      1.18      kent 	/*
   1523      1.18      kent 	 * Grab audio from input for fixed interval and compare how
   1524      1.18      kent 	 * much we actually get with what we expect.  Interval needs
   1525      1.18      kent 	 * to be sufficiently short that no interrupts are
   1526      1.18      kent 	 * generated.
   1527      1.18      kent 	 */
   1528      1.18      kent 
   1529  1.39.2.1     skrll 	/* Force the codec to a known state first. */
   1530  1.39.2.1     skrll 	sc->codec_if->vtbl->set_clock(sc->codec_if, 48000);
   1531  1.39.2.8     skrll 	rate = sc->sc_ac97_clock = 48000;
   1532  1.39.2.1     skrll 	sc->codec_if->vtbl->set_rate(sc->codec_if, AC97_REG_PCM_LR_ADC_RATE,
   1533  1.39.2.1     skrll 	    &rate);
   1534  1.39.2.1     skrll 
   1535      1.18      kent 	/* Setup a buffer */
   1536  1.39.2.1     skrll 	bytes = 64000;
   1537      1.18      kent 	temp_buffer = auich_allocm(sc, AUMODE_RECORD, bytes, M_DEVBUF, M_WAITOK);
   1538  1.39.2.1     skrll 
   1539      1.18      kent 	for (p = sc->sc_dmas; p && KERNADDR(p) != temp_buffer; p = p->next)
   1540      1.18      kent 		;
   1541      1.18      kent 	if (p == NULL) {
   1542      1.18      kent 		printf("auich_calibrate: bad address %p\n", temp_buffer);
   1543      1.29      kent 		return;
   1544      1.18      kent 	}
   1545  1.39.2.7     skrll 	sc->pcmi.dmalist[0].base = DMAADDR(p);
   1546  1.39.2.7     skrll 	sc->pcmi.dmalist[0].len = (bytes >> sc->sc_sample_shift);
   1547      1.18      kent 
   1548      1.18      kent 	/*
   1549      1.18      kent 	 * our data format is stereo, 16 bit so each sample is 4 bytes.
   1550      1.18      kent 	 * assuming we get 48000 samples per second, we get 192000 bytes/sec.
   1551      1.18      kent 	 * we're going to start recording with interrupts disabled and measure
   1552      1.18      kent 	 * the time taken for one block to complete.  we know the block size,
   1553      1.18      kent 	 * we know the time in microseconds, we calculate the sample rate:
   1554      1.18      kent 	 *
   1555      1.18      kent 	 * actual_rate [bps] = bytes / (time [s] * 4)
   1556      1.18      kent 	 * actual_rate [bps] = (bytes * 1000000) / (time [us] * 4)
   1557      1.18      kent 	 * actual_rate [Hz] = (bytes * 250000) / time [us]
   1558      1.18      kent 	 */
   1559      1.18      kent 
   1560      1.18      kent 	/* prepare */
   1561      1.18      kent 	ociv = bus_space_read_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CIV);
   1562      1.18      kent 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
   1563      1.18      kent 			  sc->sc_cddma + ICH_PCMI_OFF(0));
   1564      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_LVI,
   1565      1.18      kent 			  (0 - 1) & ICH_LVI_MASK);
   1566      1.18      kent 
   1567      1.18      kent 	/* start */
   1568      1.18      kent 	microtime(&t1);
   1569      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RPBM);
   1570      1.18      kent 
   1571      1.18      kent 	/* wait */
   1572  1.39.2.1     skrll 	nciv = ociv;
   1573  1.39.2.1     skrll 	do {
   1574      1.18      kent 		microtime(&t2);
   1575      1.18      kent 		if (t2.tv_sec - t1.tv_sec > 1)
   1576      1.18      kent 			break;
   1577      1.18      kent 		nciv = bus_space_read_1(sc->iot, sc->aud_ioh,
   1578      1.18      kent 					ICH_PCMI + ICH_CIV);
   1579  1.39.2.1     skrll 	} while (nciv == ociv);
   1580      1.18      kent 	microtime(&t2);
   1581      1.18      kent 
   1582      1.18      kent 	/* stop */
   1583      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, 0);
   1584      1.18      kent 
   1585      1.18      kent 	/* reset */
   1586      1.18      kent 	DELAY(100);
   1587      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RR);
   1588      1.18      kent 
   1589      1.18      kent 	/* turn time delta into us */
   1590      1.18      kent 	wait_us = ((t2.tv_sec - t1.tv_sec) * 1000000) + t2.tv_usec - t1.tv_usec;
   1591      1.18      kent 
   1592      1.18      kent 	auich_freem(sc, temp_buffer, M_DEVBUF);
   1593      1.18      kent 
   1594      1.18      kent 	if (nciv == ociv) {
   1595  1.39.2.1     skrll 		printf("%s: ac97 link rate calibration timed out after %"
   1596  1.39.2.1     skrll 		       PRIu64 " us\n", sc->sc_dev.dv_xname, wait_us);
   1597      1.29      kent 		return;
   1598      1.18      kent 	}
   1599      1.18      kent 
   1600  1.39.2.1     skrll 	actual_48k_rate = (bytes * UINT64_C(250000)) / wait_us;
   1601      1.18      kent 
   1602  1.39.2.1     skrll 	if (actual_48k_rate < 50000)
   1603      1.29      kent 		ac97rate = 48000;
   1604      1.29      kent 	else
   1605  1.39.2.1     skrll 		ac97rate = ((actual_48k_rate + 500) / 1000) * 1000;
   1606      1.18      kent 
   1607      1.29      kent 	printf("%s: measured ac97 link rate at %d Hz",
   1608      1.29      kent 	       sc->sc_dev.dv_xname, actual_48k_rate);
   1609      1.29      kent 	if (ac97rate != actual_48k_rate)
   1610      1.29      kent 		printf(", will use %d Hz", ac97rate);
   1611      1.29      kent 	printf("\n");
   1612      1.18      kent 
   1613  1.39.2.7     skrll 	sc->sc_ac97_clock = ac97rate;
   1614       1.1   thorpej }
   1615