Home | History | Annotate | Line # | Download | only in pci
auich.c revision 1.85.2.1
      1  1.85.2.1      kent /*	$NetBSD: auich.c,v 1.85.2.1 2005/04/29 11:29:05 kent Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*-
      4  1.85.2.1      kent  * Copyright (c) 2000, 2004, 2005 The NetBSD Foundation, Inc.
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8      1.72   mycroft  * by Jason R. Thorpe and by Charles M. Hannum.
      9       1.1   thorpej  *
     10       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     11       1.1   thorpej  * modification, are permitted provided that the following conditions
     12       1.1   thorpej  * are met:
     13       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     14       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     15       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     18       1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     19       1.1   thorpej  *    must display the following acknowledgement:
     20       1.1   thorpej  *	This product includes software developed by the NetBSD
     21       1.1   thorpej  *	Foundation, Inc. and its contributors.
     22       1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1   thorpej  *    contributors may be used to endorse or promote products derived
     24       1.1   thorpej  *    from this software without specific prior written permission.
     25       1.1   thorpej  *
     26       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1   thorpej  */
     38       1.1   thorpej 
     39       1.1   thorpej /*
     40       1.1   thorpej  * Copyright (c) 2000 Michael Shalayeff
     41       1.1   thorpej  * All rights reserved.
     42       1.1   thorpej  *
     43       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     44       1.1   thorpej  * modification, are permitted provided that the following conditions
     45       1.1   thorpej  * are met:
     46       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     47       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     48       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     49       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     50       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     51       1.1   thorpej  * 3. The name of the author may not be used to endorse or promote products
     52       1.1   thorpej  *    derived from this software without specific prior written permission.
     53       1.1   thorpej  *
     54       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55       1.1   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56       1.1   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57       1.1   thorpej  * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
     58       1.1   thorpej  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     59       1.1   thorpej  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     60       1.1   thorpej  * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     61       1.1   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     62       1.1   thorpej  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     63       1.1   thorpej  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     64       1.1   thorpej  * THE POSSIBILITY OF SUCH DAMAGE.
     65       1.1   thorpej  *
     66       1.1   thorpej  *	from OpenBSD: ich.c,v 1.3 2000/08/11 06:17:18 mickey Exp
     67       1.1   thorpej  */
     68       1.1   thorpej 
     69      1.18      kent /*
     70      1.18      kent  * Copyright (c) 2000 Katsurajima Naoto <raven (at) katsurajima.seya.yokohama.jp>
     71      1.18      kent  * Copyright (c) 2001 Cameron Grant <cg (at) freebsd.org>
     72      1.18      kent  * All rights reserved.
     73      1.18      kent  *
     74      1.18      kent  * Redistribution and use in source and binary forms, with or without
     75      1.18      kent  * modification, are permitted provided that the following conditions
     76      1.18      kent  * are met:
     77      1.18      kent  * 1. Redistributions of source code must retain the above copyright
     78      1.18      kent  *    notice, this list of conditions and the following disclaimer.
     79      1.18      kent  * 2. Redistributions in binary form must reproduce the above copyright
     80      1.18      kent  *    notice, this list of conditions and the following disclaimer in the
     81      1.18      kent  *    documentation and/or other materials provided with the distribution.
     82      1.18      kent  *
     83      1.18      kent  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     84      1.18      kent  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     85      1.18      kent  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     86      1.18      kent  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     87      1.18      kent  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     88      1.18      kent  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     89      1.18      kent  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     90      1.18      kent  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHERIN CONTRACT, STRICT
     91      1.18      kent  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     92      1.18      kent  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THEPOSSIBILITY OF
     93      1.18      kent  * SUCH DAMAGE.
     94      1.18      kent  *
     95  1.85.2.1      kent  * auich_calibrate() was from FreeBSD: ich.c,v 1.22 2002/06/27 22:36:01 scottl Exp
     96      1.18      kent  */
     97      1.18      kent 
     98      1.18      kent 
     99      1.61     soren /* #define	AUICH_DEBUG */
    100       1.1   thorpej /*
    101       1.1   thorpej  * AC'97 audio found on Intel 810/820/440MX chipsets.
    102       1.1   thorpej  *	http://developer.intel.com/design/chipsets/datashts/290655.htm
    103       1.1   thorpej  *	http://developer.intel.com/design/chipsets/manuals/298028.htm
    104      1.18      kent  * ICH3:http://www.intel.com/design/chipsets/datashts/290716.htm
    105      1.18      kent  * ICH4:http://www.intel.com/design/chipsets/datashts/290744.htm
    106      1.41      kent  * ICH5:http://www.intel.com/design/chipsets/datashts/252516.htm
    107      1.52      kent  * AMD8111:
    108      1.52      kent  *	http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/24674.pdf
    109      1.52      kent  *	http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25720.pdf
    110       1.1   thorpej  *
    111       1.1   thorpej  * TODO:
    112      1.29      kent  *	- Add support for the dedicated microphone input.
    113      1.33      kent  *
    114      1.33      kent  * NOTE:
    115      1.33      kent  *      - The 440MX B-stepping at running 100MHz has a hardware erratum.
    116      1.33      kent  *        It causes PCI master abort and hangups until cold reboot.
    117      1.33      kent  *        http://www.intel.com/design/chipsets/specupdt/245051.htm
    118       1.1   thorpej  */
    119       1.5     lukem 
    120       1.5     lukem #include <sys/cdefs.h>
    121  1.85.2.1      kent __KERNEL_RCSID(0, "$NetBSD: auich.c,v 1.85.2.1 2005/04/29 11:29:05 kent Exp $");
    122       1.1   thorpej 
    123       1.1   thorpej #include <sys/param.h>
    124       1.1   thorpej #include <sys/systm.h>
    125       1.1   thorpej #include <sys/kernel.h>
    126       1.1   thorpej #include <sys/malloc.h>
    127       1.1   thorpej #include <sys/device.h>
    128       1.1   thorpej #include <sys/fcntl.h>
    129       1.1   thorpej #include <sys/proc.h>
    130      1.64      kent #include <sys/sysctl.h>
    131       1.1   thorpej 
    132       1.1   thorpej #include <uvm/uvm_extern.h>	/* for PAGE_SIZE */
    133       1.1   thorpej 
    134       1.1   thorpej #include <dev/pci/pcidevs.h>
    135       1.1   thorpej #include <dev/pci/pcivar.h>
    136       1.1   thorpej #include <dev/pci/auichreg.h>
    137       1.1   thorpej 
    138       1.1   thorpej #include <sys/audioio.h>
    139       1.1   thorpej #include <dev/audio_if.h>
    140       1.1   thorpej #include <dev/mulaw.h>
    141       1.1   thorpej #include <dev/auconv.h>
    142       1.1   thorpej 
    143       1.1   thorpej #include <machine/bus.h>
    144       1.1   thorpej 
    145       1.2   thorpej #include <dev/ic/ac97reg.h>
    146       1.1   thorpej #include <dev/ic/ac97var.h>
    147       1.1   thorpej 
    148       1.1   thorpej struct auich_dma {
    149       1.1   thorpej 	bus_dmamap_t map;
    150       1.1   thorpej 	caddr_t addr;
    151       1.1   thorpej 	bus_dma_segment_t segs[1];
    152       1.1   thorpej 	int nsegs;
    153       1.1   thorpej 	size_t size;
    154       1.1   thorpej 	struct auich_dma *next;
    155       1.1   thorpej };
    156       1.1   thorpej 
    157       1.1   thorpej #define	DMAADDR(p)	((p)->map->dm_segs[0].ds_addr)
    158       1.1   thorpej #define	KERNADDR(p)	((void *)((p)->addr))
    159       1.1   thorpej 
    160       1.1   thorpej struct auich_cdata {
    161       1.1   thorpej 	struct auich_dmalist ic_dmalist_pcmo[ICH_DMALIST_MAX];
    162       1.1   thorpej 	struct auich_dmalist ic_dmalist_pcmi[ICH_DMALIST_MAX];
    163       1.1   thorpej 	struct auich_dmalist ic_dmalist_mici[ICH_DMALIST_MAX];
    164       1.1   thorpej };
    165       1.1   thorpej 
    166       1.1   thorpej #define	ICH_CDOFF(x)		offsetof(struct auich_cdata, x)
    167       1.1   thorpej #define	ICH_PCMO_OFF(x)		ICH_CDOFF(ic_dmalist_pcmo[(x)])
    168       1.1   thorpej #define	ICH_PCMI_OFF(x)		ICH_CDOFF(ic_dmalist_pcmi[(x)])
    169       1.1   thorpej #define	ICH_MICI_OFF(x)		ICH_CDOFF(ic_dmalist_mici[(x)])
    170       1.1   thorpej 
    171       1.1   thorpej struct auich_softc {
    172       1.1   thorpej 	struct device sc_dev;
    173       1.1   thorpej 	void *sc_ih;
    174       1.1   thorpej 
    175      1.64      kent 	struct device *sc_audiodev;
    176       1.1   thorpej 	audio_device_t sc_audev;
    177       1.1   thorpej 
    178      1.82      kent 	pci_chipset_tag_t sc_pc;
    179      1.82      kent 	pcitag_t sc_pt;
    180       1.1   thorpej 	bus_space_tag_t iot;
    181       1.1   thorpej 	bus_space_handle_t mix_ioh;
    182      1.82      kent 	bus_size_t mix_size;
    183       1.1   thorpej 	bus_space_handle_t aud_ioh;
    184      1.82      kent 	bus_size_t aud_size;
    185       1.1   thorpej 	bus_dma_tag_t dmat;
    186       1.1   thorpej 
    187       1.1   thorpej 	struct ac97_codec_if *codec_if;
    188       1.1   thorpej 	struct ac97_host_if host_if;
    189  1.85.2.1      kent 	int sc_codecnum;
    190  1.85.2.1      kent 	int sc_codectype;
    191       1.1   thorpej 
    192       1.1   thorpej 	/* DMA scatter-gather lists. */
    193       1.1   thorpej 	bus_dmamap_t sc_cddmamap;
    194       1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    195       1.1   thorpej 
    196       1.1   thorpej 	struct auich_cdata *sc_cdata;
    197       1.1   thorpej 
    198      1.73   mycroft 	struct auich_ring {
    199      1.73   mycroft 		int qptr;
    200      1.73   mycroft 		struct auich_dmalist *dmalist;
    201      1.73   mycroft 
    202      1.85      kent 		uint32_t start, p, end;
    203      1.73   mycroft 		int blksize;
    204      1.73   mycroft 
    205      1.73   mycroft 		void (*intr)(void *);
    206      1.73   mycroft 		void *arg;
    207      1.73   mycroft 	} pcmo, pcmi, mici;
    208       1.1   thorpej 
    209       1.1   thorpej 	struct auich_dma *sc_dmas;
    210       1.1   thorpej 
    211      1.18      kent 	/* SiS 7012 hack */
    212      1.70   mycroft 	int  sc_sample_shift;
    213      1.18      kent 	int  sc_sts_reg;
    214      1.34      kent 	/* 440MX workaround */
    215      1.34      kent 	int  sc_dmamap_flags;
    216       1.9  augustss 
    217       1.9  augustss 	/* Power Management */
    218       1.9  augustss 	void *sc_powerhook;
    219       1.9  augustss 	int sc_suspend;
    220  1.85.2.1      kent 	struct pci_conf_state sc_pciconf;
    221      1.64      kent 
    222      1.64      kent 	/* sysctl */
    223      1.64      kent 	struct sysctllog *sc_log;
    224      1.64      kent 	uint32_t sc_ac97_clock;
    225      1.64      kent 	int sc_ac97_clock_mib;
    226      1.80      kent 
    227  1.85.2.1      kent 	int	sc_modem_offset;
    228  1.85.2.1      kent 
    229  1.85.2.1      kent #define AUICH_AUDIO_NFORMATS	3
    230  1.85.2.1      kent #define AUICH_MODEM_NFORMATS	1
    231  1.85.2.1      kent 	struct audio_format sc_audio_formats[AUICH_AUDIO_NFORMATS];
    232  1.85.2.1      kent 	struct audio_format sc_modem_formats[AUICH_MODEM_NFORMATS];
    233      1.80      kent 	struct audio_encoding_set *sc_encodings;
    234       1.1   thorpej };
    235       1.1   thorpej 
    236       1.1   thorpej /* Debug */
    237      1.61     soren #ifdef AUICH_DEBUG
    238       1.1   thorpej #define	DPRINTF(l,x)	do { if (auich_debug & (l)) printf x; } while(0)
    239       1.1   thorpej int auich_debug = 0xfffe;
    240       1.1   thorpej #define	ICH_DEBUG_CODECIO	0x0001
    241       1.1   thorpej #define	ICH_DEBUG_DMA		0x0002
    242      1.61     soren #define	ICH_DEBUG_INTR		0x0004
    243       1.1   thorpej #else
    244       1.1   thorpej #define	DPRINTF(x,y)	/* nothing */
    245       1.1   thorpej #endif
    246       1.1   thorpej 
    247      1.81      kent static int	auich_match(struct device *, struct cfdata *, void *);
    248      1.81      kent static void	auich_attach(struct device *, struct device *, void *);
    249      1.82      kent static int	auich_detach(struct device *, int);
    250      1.82      kent static int	auich_activate(struct device *, enum devact);
    251      1.81      kent static int	auich_intr(void *);
    252       1.1   thorpej 
    253      1.22   thorpej CFATTACH_DECL(auich, sizeof(struct auich_softc),
    254      1.82      kent     auich_match, auich_attach, auich_detach, auich_activate);
    255       1.1   thorpej 
    256      1.81      kent static int	auich_query_encoding(void *, struct audio_encoding *);
    257      1.84      kent static int	auich_set_params(void *, int, int, audio_params_t *,
    258      1.84      kent 		    audio_params_t *, stream_filter_list_t *,
    259      1.84      kent 		    stream_filter_list_t *);
    260      1.84      kent static int	auich_round_blocksize(void *, int, int, const audio_params_t *);
    261  1.85.2.1      kent static void	auich_halt_pipe(struct auich_softc *, int);
    262      1.81      kent static int	auich_halt_output(void *);
    263      1.81      kent static int	auich_halt_input(void *);
    264      1.81      kent static int	auich_getdev(void *, struct audio_device *);
    265      1.81      kent static int	auich_set_port(void *, mixer_ctrl_t *);
    266      1.81      kent static int	auich_get_port(void *, mixer_ctrl_t *);
    267      1.81      kent static int	auich_query_devinfo(void *, mixer_devinfo_t *);
    268      1.81      kent static void	*auich_allocm(void *, int, size_t, struct malloc_type *, int);
    269      1.81      kent static void	auich_freem(void *, void *, struct malloc_type *);
    270      1.81      kent static size_t	auich_round_buffersize(void *, int, size_t);
    271      1.81      kent static paddr_t	auich_mappage(void *, void *, off_t, int);
    272      1.81      kent static int	auich_get_props(void *);
    273  1.85.2.1      kent static void	auich_trigger_pipe(struct auich_softc *, int, struct auich_ring *);
    274  1.85.2.1      kent static void	auich_intr_pipe(struct auich_softc *, int, struct auich_ring *);
    275      1.81      kent static int	auich_trigger_output(void *, void *, void *, int,
    276      1.84      kent 		    void (*)(void *), void *, const audio_params_t *);
    277      1.81      kent static int	auich_trigger_input(void *, void *, void *, int,
    278      1.84      kent 		    void (*)(void *), void *, const audio_params_t *);
    279      1.81      kent 
    280      1.81      kent static int	auich_alloc_cdata(struct auich_softc *);
    281      1.81      kent 
    282      1.81      kent static int	auich_allocmem(struct auich_softc *, size_t, size_t,
    283      1.81      kent 		    struct auich_dma *);
    284      1.81      kent static int	auich_freemem(struct auich_softc *, struct auich_dma *);
    285       1.1   thorpej 
    286      1.81      kent static void	auich_powerhook(int, void *);
    287      1.81      kent static int	auich_set_rate(struct auich_softc *, int, u_long);
    288      1.64      kent static int	auich_sysctl_verify(SYSCTLFN_ARGS);
    289      1.81      kent static void	auich_finish_attach(struct device *);
    290      1.81      kent static void	auich_calibrate(struct auich_softc *);
    291  1.85.2.1      kent static void	auich_clear_cas(struct auich_softc *);
    292      1.17  augustss 
    293      1.81      kent static int	auich_attach_codec(void *, struct ac97_codec_if *);
    294      1.85      kent static int	auich_read_codec(void *, uint8_t, uint16_t *);
    295      1.85      kent static int	auich_write_codec(void *, uint8_t, uint16_t);
    296      1.81      kent static int	auich_reset_codec(void *);
    297       1.9  augustss 
    298      1.65      yamt const struct audio_hw_if auich_hw_if = {
    299      1.84      kent 	NULL,			/* open */
    300      1.84      kent 	NULL,			/* close */
    301       1.1   thorpej 	NULL,			/* drain */
    302       1.1   thorpej 	auich_query_encoding,
    303       1.1   thorpej 	auich_set_params,
    304       1.1   thorpej 	auich_round_blocksize,
    305       1.1   thorpej 	NULL,			/* commit_setting */
    306       1.1   thorpej 	NULL,			/* init_output */
    307       1.1   thorpej 	NULL,			/* init_input */
    308       1.1   thorpej 	NULL,			/* start_output */
    309       1.1   thorpej 	NULL,			/* start_input */
    310       1.1   thorpej 	auich_halt_output,
    311       1.1   thorpej 	auich_halt_input,
    312       1.1   thorpej 	NULL,			/* speaker_ctl */
    313       1.1   thorpej 	auich_getdev,
    314       1.1   thorpej 	NULL,			/* getfd */
    315       1.1   thorpej 	auich_set_port,
    316       1.1   thorpej 	auich_get_port,
    317       1.1   thorpej 	auich_query_devinfo,
    318       1.1   thorpej 	auich_allocm,
    319       1.1   thorpej 	auich_freem,
    320       1.1   thorpej 	auich_round_buffersize,
    321       1.1   thorpej 	auich_mappage,
    322       1.1   thorpej 	auich_get_props,
    323       1.1   thorpej 	auich_trigger_output,
    324       1.1   thorpej 	auich_trigger_input,
    325       1.4  augustss 	NULL,			/* dev_ioctl */
    326       1.1   thorpej };
    327       1.1   thorpej 
    328  1.85.2.1      kent #define AUICH_FORMATS_1CH	0
    329      1.80      kent #define AUICH_FORMATS_4CH	1
    330      1.80      kent #define AUICH_FORMATS_6CH	2
    331  1.85.2.1      kent static const struct audio_format auich_audio_formats[AUICH_AUDIO_NFORMATS] = {
    332      1.80      kent 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
    333      1.80      kent 	 2, AUFMT_STEREO, 0, {8000, 48000}},
    334      1.80      kent 	{NULL, AUMODE_PLAY, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
    335      1.80      kent 	 4, AUFMT_SURROUND4, 0, {8000, 48000}},
    336      1.80      kent 	{NULL, AUMODE_PLAY, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
    337      1.80      kent 	 6, AUFMT_DOLBY_5_1, 0, {8000, 48000}},
    338      1.80      kent };
    339      1.80      kent 
    340  1.85.2.1      kent static const struct audio_format auich_modem_formats[AUICH_MODEM_NFORMATS] = {
    341  1.85.2.1      kent 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
    342  1.85.2.1      kent 	 1, AUFMT_MONAURAL, 0, {8000, 16000}},
    343  1.85.2.1      kent };
    344  1.85.2.1      kent 
    345      1.79      kent #define PCI_ID_CODE0(v, p)	PCI_ID_CODE(PCI_VENDOR_##v, PCI_PRODUCT_##v##_##p)
    346      1.79      kent #define PCIID_ICH		PCI_ID_CODE0(INTEL, 82801AA_ACA)
    347      1.79      kent #define PCIID_ICH0		PCI_ID_CODE0(INTEL, 82801AB_ACA)
    348      1.79      kent #define PCIID_ICH2		PCI_ID_CODE0(INTEL, 82801BA_ACA)
    349      1.79      kent #define PCIID_440MX		PCI_ID_CODE0(INTEL, 82440MX_ACA)
    350      1.79      kent #define PCIID_ICH3		PCI_ID_CODE0(INTEL, 82801CA_AC)
    351      1.79      kent #define PCIID_ICH4		PCI_ID_CODE0(INTEL, 82801DB_AC)
    352      1.79      kent #define PCIID_ICH5		PCI_ID_CODE0(INTEL, 82801EB_AC)
    353      1.79      kent #define PCIID_ICH6		PCI_ID_CODE0(INTEL, 82801FB_AC)
    354      1.79      kent #define PCIID_SIS7012		PCI_ID_CODE0(SIS, 7012_AC)
    355      1.79      kent #define PCIID_NFORCE		PCI_ID_CODE0(NVIDIA, NFORCE_MCP_AC)
    356      1.79      kent #define PCIID_NFORCE2		PCI_ID_CODE0(NVIDIA, NFORCE2_MCPT_AC)
    357  1.85.2.1      kent #define PCIID_NFORCE2_400	PCI_ID_CODE0(NVIDIA, NFORCE2_400_MCPT_AC)
    358      1.79      kent #define PCIID_NFORCE3		PCI_ID_CODE0(NVIDIA, NFORCE3_MCPT_AC)
    359      1.79      kent #define PCIID_NFORCE3_250	PCI_ID_CODE0(NVIDIA, NFORCE3_250_MCPT_AC)
    360  1.85.2.1      kent #define PCIID_NFORCE4		PCI_ID_CODE0(NVIDIA, NFORCE4_AC)
    361      1.79      kent #define PCIID_AMD768		PCI_ID_CODE0(AMD, PBC768_AC)
    362      1.79      kent #define PCIID_AMD8111		PCI_ID_CODE0(AMD, PBC8111_AC)
    363      1.79      kent 
    364  1.85.2.1      kent #define	PCIID_ICH3MODEM		PCI_ID_CODE0(INTEL, 82801CA_MOD)
    365  1.85.2.1      kent #define PCIID_ICH4MODEM		PCI_ID_CODE0(INTEL, 82801DB_MOD)
    366  1.85.2.1      kent 
    367  1.85.2.1      kent struct auich_devtype {
    368      1.79      kent 	pcireg_t	id;
    369      1.79      kent 	const char	*name;
    370      1.79      kent 	const char	*shortname;	/* must be less than 11 characters */
    371  1.85.2.1      kent };
    372  1.85.2.1      kent 
    373  1.85.2.1      kent static const struct auich_devtype auich_audio_devices[] = {
    374      1.79      kent 	{ PCIID_ICH,	"i82801AA (ICH) AC-97 Audio",	"ICH" },
    375      1.80      kent 	{ PCIID_ICH0,	"i82801AB (ICH0) AC-97 Audio",	"ICH0" },
    376      1.80      kent 	{ PCIID_ICH2,	"i82801BA (ICH2) AC-97 Audio",	"ICH2" },
    377      1.80      kent 	{ PCIID_440MX,	"i82440MX AC-97 Audio",		"440MX" },
    378      1.80      kent 	{ PCIID_ICH3,	"i82801CA (ICH3) AC-97 Audio",	"ICH3" },
    379      1.80      kent 	{ PCIID_ICH4,	"i82801DB/DBM (ICH4/ICH4M) AC-97 Audio", "ICH4" },
    380      1.80      kent 	{ PCIID_ICH5,	"i82801EB (ICH5) AC-97 Audio",	"ICH5" },
    381      1.80      kent 	{ PCIID_ICH6,	"i82801FB (ICH6) AC-97 Audio",	"ICH6" },
    382      1.80      kent 	{ PCIID_SIS7012, "SiS 7012 AC-97 Audio",	"SiS7012" },
    383      1.79      kent 	{ PCIID_NFORCE,	"nForce MCP AC-97 Audio",	"nForce" },
    384      1.79      kent 	{ PCIID_NFORCE2, "nForce2 MCP-T AC-97 Audio",	"nForce2" },
    385  1.85.2.1      kent 	{ PCIID_NFORCE2_400, "nForce2 400 MCP-T AC-97 Audio",	"nForce2" },
    386      1.79      kent 	{ PCIID_NFORCE3, "nForce3 MCP-T AC-97 Audio",	"nForce3" },
    387      1.80      kent 	{ PCIID_NFORCE3_250, "nForce3 250 MCP-T AC-97 Audio", "nForce3" },
    388  1.85.2.1      kent 	{ PCIID_NFORCE4, "nForce4 AC-97 Audio",		"nForce4" },
    389      1.79      kent 	{ PCIID_AMD768,	"AMD768 AC-97 Audio",		"AMD768" },
    390      1.79      kent 	{ PCIID_AMD8111,"AMD8111 AC-97 Audio",		"AMD8111" },
    391      1.79      kent 	{ 0,		NULL,				NULL },
    392       1.1   thorpej };
    393       1.1   thorpej 
    394  1.85.2.1      kent static const struct auich_devtype auich_modem_devices[] = {
    395  1.85.2.1      kent #ifdef AUICH_ATTACH_MODEM
    396  1.85.2.1      kent 	{ PCIID_ICH3MODEM, "i82801CA (ICH3) AC-97 Modem", "ICH3MODEM" },
    397  1.85.2.1      kent 	{ PCIID_ICH4MODEM, "i82801DB (ICH4) AC-97 Modem", "ICH4MODEM" },
    398  1.85.2.1      kent #endif
    399  1.85.2.1      kent 	{ 0,		NULL,				NULL },
    400  1.85.2.1      kent };
    401  1.85.2.1      kent 
    402       1.1   thorpej static const struct auich_devtype *
    403  1.85.2.1      kent auich_lookup(struct pci_attach_args *pa, const struct auich_devtype *auich_devices)
    404       1.1   thorpej {
    405       1.1   thorpej 	const struct auich_devtype *d;
    406       1.1   thorpej 
    407       1.1   thorpej 	for (d = auich_devices; d->name != NULL; d++) {
    408      1.79      kent 		if (pa->pa_id == d->id)
    409      1.85      kent 			return d;
    410       1.1   thorpej 	}
    411       1.1   thorpej 
    412      1.85      kent 	return NULL;
    413       1.1   thorpej }
    414       1.1   thorpej 
    415      1.81      kent static int
    416       1.1   thorpej auich_match(struct device *parent, struct cfdata *match, void *aux)
    417       1.1   thorpej {
    418      1.85      kent 	struct pci_attach_args *pa;
    419       1.1   thorpej 
    420      1.85      kent 	pa = aux;
    421  1.85.2.1      kent 	if (auich_lookup(pa, auich_audio_devices) != NULL)
    422  1.85.2.1      kent 		return 1;
    423  1.85.2.1      kent 	if (auich_lookup(pa, auich_modem_devices) != NULL)
    424      1.85      kent 		return 1;
    425       1.1   thorpej 
    426      1.85      kent 	return 0;
    427       1.1   thorpej }
    428       1.1   thorpej 
    429      1.81      kent static void
    430       1.1   thorpej auich_attach(struct device *parent, struct device *self, void *aux)
    431       1.1   thorpej {
    432      1.85      kent 	struct auich_softc *sc;
    433      1.85      kent 	struct pci_attach_args *pa;
    434       1.1   thorpej 	pci_intr_handle_t ih;
    435      1.52      kent 	pcireg_t v;
    436       1.1   thorpej 	const char *intrstr;
    437       1.1   thorpej 	const struct auich_devtype *d;
    438  1.85.2.1      kent 	struct sysctlnode *node, *node_ac97clock;
    439      1.80      kent 	int err, node_mib, i;
    440       1.1   thorpej 
    441      1.85      kent 	sc = (struct auich_softc *)self;
    442      1.85      kent 	pa = aux;
    443      1.35   thorpej 
    444  1.85.2.1      kent 	if ((d = auich_lookup(pa, auich_modem_devices)) != NULL) {
    445  1.85.2.1      kent 		sc->sc_modem_offset = 0x10;
    446  1.85.2.1      kent 		sc->sc_codectype = AC97_CODEC_TYPE_MODEM;
    447  1.85.2.1      kent 	} else if ((d = auich_lookup(pa, auich_audio_devices)) != NULL) {
    448  1.85.2.1      kent 		sc->sc_modem_offset = 0;
    449  1.85.2.1      kent 		sc->sc_codectype = AC97_CODEC_TYPE_AUDIO;
    450  1.85.2.1      kent 	} else
    451       1.1   thorpej 		panic("auich_attach: impossible");
    452       1.1   thorpej 
    453  1.85.2.1      kent 	if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
    454  1.85.2.1      kent 		aprint_naive(": Audio controller\n");
    455  1.85.2.1      kent 	else
    456  1.85.2.1      kent 		aprint_naive(": Modem controller\n");
    457  1.85.2.1      kent 
    458      1.33      kent 	sc->sc_pc = pa->pa_pc;
    459      1.33      kent 	sc->sc_pt = pa->pa_tag;
    460      1.35   thorpej 
    461      1.35   thorpej 	aprint_normal(": %s\n", d->name);
    462       1.1   thorpej 
    463  1.85.2.1      kent 	if (d->id == PCIID_ICH4 || d->id == PCIID_ICH5 || d->id == PCIID_ICH6
    464  1.85.2.1      kent 	    || d->id == PCIID_ICH4MODEM) {
    465      1.55      kent 		/*
    466      1.78      cube 		 * Use native mode for ICH4/ICH5/ICH6
    467      1.55      kent 		 */
    468      1.55      kent 		if (pci_mapreg_map(pa, ICH_MMBAR, PCI_MAPREG_TYPE_MEM, 0,
    469      1.82      kent 				   &sc->iot, &sc->mix_ioh, NULL, &sc->mix_size)) {
    470      1.56      kent 			v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
    471      1.56      kent 			pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
    472      1.56      kent 				       v | ICH_CFG_IOSE);
    473      1.56      kent 			if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO,
    474      1.56      kent 					   0, &sc->iot, &sc->mix_ioh, NULL,
    475      1.82      kent 					   &sc->mix_size)) {
    476      1.58      kent 				aprint_error("%s: can't map codec i/o space\n",
    477      1.56      kent 					     sc->sc_dev.dv_xname);
    478      1.56      kent 				return;
    479      1.56      kent 			}
    480      1.55      kent 		}
    481      1.55      kent 		if (pci_mapreg_map(pa, ICH_MBBAR, PCI_MAPREG_TYPE_MEM, 0,
    482      1.82      kent 				   &sc->iot, &sc->aud_ioh, NULL, &sc->aud_size)) {
    483      1.56      kent 			v = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_CFG);
    484      1.56      kent 			pci_conf_write(pa->pa_pc, pa->pa_tag, ICH_CFG,
    485      1.56      kent 				       v | ICH_CFG_IOSE);
    486      1.56      kent 			if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO,
    487      1.56      kent 					   0, &sc->iot, &sc->aud_ioh, NULL,
    488      1.82      kent 					   &sc->aud_size)) {
    489      1.58      kent 				aprint_error("%s: can't map device i/o space\n",
    490      1.56      kent 					     sc->sc_dev.dv_xname);
    491      1.56      kent 				return;
    492      1.56      kent 			}
    493      1.55      kent 		}
    494      1.55      kent 	} else {
    495      1.55      kent 		if (pci_mapreg_map(pa, ICH_NAMBAR, PCI_MAPREG_TYPE_IO, 0,
    496      1.82      kent 				   &sc->iot, &sc->mix_ioh, NULL, &sc->mix_size)) {
    497      1.55      kent 			aprint_error("%s: can't map codec i/o space\n",
    498      1.55      kent 				     sc->sc_dev.dv_xname);
    499      1.55      kent 			return;
    500      1.55      kent 		}
    501      1.55      kent 		if (pci_mapreg_map(pa, ICH_NABMBAR, PCI_MAPREG_TYPE_IO, 0,
    502      1.82      kent 				   &sc->iot, &sc->aud_ioh, NULL, &sc->aud_size)) {
    503      1.55      kent 			aprint_error("%s: can't map device i/o space\n",
    504      1.55      kent 				     sc->sc_dev.dv_xname);
    505      1.55      kent 			return;
    506      1.55      kent 		}
    507       1.1   thorpej 	}
    508       1.1   thorpej 	sc->dmat = pa->pa_dmat;
    509       1.1   thorpej 
    510       1.1   thorpej 	/* enable bus mastering */
    511      1.52      kent 	v = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    512       1.1   thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    513      1.66   mycroft 	    v | PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_BACKTOBACK_ENABLE);
    514       1.1   thorpej 
    515       1.1   thorpej 	/* Map and establish the interrupt. */
    516       1.3  sommerfe 	if (pci_intr_map(pa, &ih)) {
    517      1.35   thorpej 		aprint_error("%s: can't map interrupt\n", sc->sc_dev.dv_xname);
    518       1.1   thorpej 		return;
    519       1.1   thorpej 	}
    520       1.1   thorpej 	intrstr = pci_intr_string(pa->pa_pc, ih);
    521       1.1   thorpej 	sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_AUDIO,
    522       1.1   thorpej 	    auich_intr, sc);
    523       1.1   thorpej 	if (sc->sc_ih == NULL) {
    524      1.35   thorpej 		aprint_error("%s: can't establish interrupt",
    525      1.35   thorpej 		    sc->sc_dev.dv_xname);
    526       1.1   thorpej 		if (intrstr != NULL)
    527      1.35   thorpej 			aprint_normal(" at %s", intrstr);
    528      1.35   thorpej 		aprint_normal("\n");
    529       1.1   thorpej 		return;
    530       1.1   thorpej 	}
    531      1.35   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    532       1.1   thorpej 
    533      1.48      kent 	snprintf(sc->sc_audev.name, MAX_AUDIO_DEV_LEN, "%s AC97", d->shortname);
    534      1.48      kent 	snprintf(sc->sc_audev.version, MAX_AUDIO_DEV_LEN,
    535      1.48      kent 		 "0x%02x", PCI_REVISION(pa->pa_class));
    536      1.48      kent 	strlcpy(sc->sc_audev.config, sc->sc_dev.dv_xname, MAX_AUDIO_DEV_LEN);
    537       1.1   thorpej 
    538      1.18      kent 	/* SiS 7012 needs special handling */
    539      1.79      kent 	if (d->id == PCIID_SIS7012) {
    540      1.18      kent 		sc->sc_sts_reg = ICH_PICB;
    541      1.70   mycroft 		sc->sc_sample_shift = 0;
    542      1.83      cube 		/* Un-mute output. From Linux. */
    543      1.83      cube 		bus_space_write_4(sc->iot, sc->aud_ioh, ICH_SIS_NV_CTL,
    544      1.83      cube 		    bus_space_read_4(sc->iot, sc->aud_ioh, ICH_SIS_NV_CTL) |
    545      1.83      cube 		    ICH_SIS_CTL_UNMUTE);
    546      1.18      kent 	} else {
    547      1.18      kent 		sc->sc_sts_reg = ICH_STS;
    548      1.70   mycroft 		sc->sc_sample_shift = 1;
    549      1.18      kent 	}
    550      1.38      kent 
    551      1.34      kent 	/* Workaround for a 440MX B-stepping erratum */
    552      1.34      kent 	sc->sc_dmamap_flags = BUS_DMA_COHERENT;
    553      1.79      kent 	if (d->id == PCIID_440MX) {
    554      1.34      kent 		sc->sc_dmamap_flags |= BUS_DMA_NOCACHE;
    555      1.34      kent 		printf("%s: DMA bug workaround enabled\n", sc->sc_dev.dv_xname);
    556      1.34      kent 	}
    557      1.18      kent 
    558       1.1   thorpej 	/* Set up DMA lists. */
    559      1.73   mycroft 	sc->pcmo.qptr = sc->pcmi.qptr = sc->mici.qptr = 0;
    560       1.1   thorpej 	auich_alloc_cdata(sc);
    561       1.1   thorpej 
    562       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA, ("auich_attach: lists %p %p %p\n",
    563      1.73   mycroft 	    sc->pcmo.dmalist, sc->pcmi.dmalist, sc->mici.dmalist));
    564       1.1   thorpej 
    565  1.85.2.1      kent 	/* Modem codecs are always the secondary codec on ICH */
    566  1.85.2.1      kent 	sc->sc_codecnum = sc->sc_codectype == AC97_CODEC_TYPE_MODEM ? 1 : 0;
    567  1.85.2.1      kent 
    568       1.1   thorpej 	sc->host_if.arg = sc;
    569       1.1   thorpej 	sc->host_if.attach = auich_attach_codec;
    570       1.1   thorpej 	sc->host_if.read = auich_read_codec;
    571       1.1   thorpej 	sc->host_if.write = auich_write_codec;
    572       1.1   thorpej 	sc->host_if.reset = auich_reset_codec;
    573       1.1   thorpej 
    574  1.85.2.1      kent 	if (ac97_attach_type(&sc->host_if, self, sc->sc_codectype) != 0)
    575       1.1   thorpej 		return;
    576       1.1   thorpej 
    577      1.80      kent 	/* setup audio_format */
    578  1.85.2.1      kent 	if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
    579  1.85.2.1      kent 		memcpy(sc->sc_audio_formats, auich_audio_formats, sizeof(auich_audio_formats));
    580  1.85.2.1      kent 		if (!AC97_IS_4CH(sc->codec_if))
    581  1.85.2.1      kent 			AUFMT_INVALIDATE(&sc->sc_audio_formats[AUICH_FORMATS_4CH]);
    582  1.85.2.1      kent 		if (!AC97_IS_6CH(sc->codec_if))
    583  1.85.2.1      kent 			AUFMT_INVALIDATE(&sc->sc_audio_formats[AUICH_FORMATS_6CH]);
    584  1.85.2.1      kent 		if (AC97_IS_FIXED_RATE(sc->codec_if)) {
    585  1.85.2.1      kent 			for (i = 0; i < AUICH_AUDIO_NFORMATS; i++) {
    586  1.85.2.1      kent 				sc->sc_audio_formats[i].frequency_type = 1;
    587  1.85.2.1      kent 				sc->sc_audio_formats[i].frequency[0] = 48000;
    588  1.85.2.1      kent 			}
    589      1.80      kent 		}
    590  1.85.2.1      kent 		if (0 != auconv_create_encodings(sc->sc_audio_formats, AUICH_AUDIO_NFORMATS,
    591  1.85.2.1      kent 						 &sc->sc_encodings))
    592  1.85.2.1      kent 			return;
    593  1.85.2.1      kent 	} else {
    594  1.85.2.1      kent 		memcpy(sc->sc_modem_formats, auich_modem_formats, sizeof(auich_modem_formats));
    595  1.85.2.1      kent 		if (0 != auconv_create_encodings(sc->sc_modem_formats, AUICH_MODEM_NFORMATS,
    596  1.85.2.1      kent 						 &sc->sc_encodings))
    597  1.85.2.1      kent 			return;
    598      1.80      kent 	}
    599      1.80      kent 
    600      1.80      kent 
    601       1.9  augustss 	/* Watch for power change */
    602       1.9  augustss 	sc->sc_suspend = PWR_RESUME;
    603       1.9  augustss 	sc->sc_powerhook = powerhook_establish(auich_powerhook, sc);
    604      1.29      kent 
    605      1.42   mycroft 	config_interrupts(self, auich_finish_attach);
    606      1.64      kent 
    607      1.64      kent 	/* sysctl setup */
    608  1.85.2.1      kent 	if (AC97_IS_FIXED_RATE(sc->codec_if) &&
    609  1.85.2.1      kent 	    sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
    610      1.64      kent 		return;
    611  1.85.2.1      kent 
    612      1.64      kent 	err = sysctl_createv(&sc->sc_log, 0, NULL, NULL, 0,
    613      1.64      kent 			     CTLTYPE_NODE, "hw", NULL, NULL, 0, NULL, 0,
    614      1.64      kent 			     CTL_HW, CTL_EOL);
    615      1.64      kent 	if (err != 0)
    616      1.64      kent 		goto sysctl_err;
    617      1.64      kent 	err = sysctl_createv(&sc->sc_log, 0, NULL, &node, 0,
    618      1.64      kent 			     CTLTYPE_NODE, sc->sc_dev.dv_xname, NULL, NULL, 0,
    619      1.64      kent 			     NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    620      1.64      kent 	if (err != 0)
    621      1.64      kent 		goto sysctl_err;
    622      1.64      kent 	node_mib = node->sysctl_num;
    623  1.85.2.1      kent 
    624  1.85.2.1      kent 	if (!AC97_IS_FIXED_RATE(sc->codec_if)) {
    625  1.85.2.1      kent 		/* passing the sc address instead of &sc->sc_ac97_clock */
    626  1.85.2.1      kent 		err = sysctl_createv(&sc->sc_log, 0, NULL, &node_ac97clock,
    627  1.85.2.1      kent 				     CTLFLAG_READWRITE,
    628  1.85.2.1      kent 				     CTLTYPE_INT, "ac97rate",
    629  1.85.2.1      kent 				     SYSCTL_DESCR("AC'97 codec link rate"),
    630  1.85.2.1      kent 				     auich_sysctl_verify, 0, sc, 0,
    631  1.85.2.1      kent 				     CTL_HW, node_mib, CTL_CREATE, CTL_EOL);
    632  1.85.2.1      kent 		if (err != 0)
    633  1.85.2.1      kent 			goto sysctl_err;
    634  1.85.2.1      kent 		sc->sc_ac97_clock_mib = node_ac97clock->sysctl_num;
    635  1.85.2.1      kent 	}
    636      1.64      kent 
    637      1.64      kent 	return;
    638      1.64      kent 
    639      1.64      kent  sysctl_err:
    640      1.64      kent 	printf("%s: failed to add sysctl nodes. (%d)\n",
    641      1.64      kent 	       sc->sc_dev.dv_xname, err);
    642      1.64      kent 	return;			/* failure of sysctl is not fatal. */
    643      1.64      kent }
    644      1.64      kent 
    645      1.82      kent static int
    646      1.82      kent auich_activate(struct device *self, enum devact act)
    647      1.82      kent {
    648      1.82      kent 	struct auich_softc *sc;
    649      1.82      kent 	int ret;
    650      1.82      kent 
    651      1.82      kent 	sc = (struct auich_softc *)self;
    652      1.82      kent 	ret = 0;
    653      1.82      kent 	switch (act) {
    654      1.82      kent 	case DVACT_ACTIVATE:
    655      1.82      kent 		return EOPNOTSUPP;
    656      1.82      kent 	case DVACT_DEACTIVATE:
    657      1.82      kent 		if (sc->sc_audiodev != NULL)
    658      1.82      kent 			ret = config_deactivate(sc->sc_audiodev);
    659      1.82      kent 		return ret;
    660      1.82      kent 	}
    661      1.82      kent 	return EOPNOTSUPP;
    662      1.82      kent }
    663      1.82      kent 
    664      1.81      kent static int
    665      1.64      kent auich_detach(struct device *self, int flags)
    666      1.64      kent {
    667      1.64      kent 	struct auich_softc *sc;
    668      1.64      kent 
    669      1.64      kent 	sc = (struct auich_softc *)self;
    670      1.82      kent 
    671      1.64      kent 	/* audio */
    672      1.64      kent 	if (sc->sc_audiodev != NULL)
    673      1.64      kent 		config_detach(sc->sc_audiodev, flags);
    674      1.82      kent 
    675      1.82      kent 	/* sysctl */
    676      1.82      kent 	sysctl_teardown(&sc->sc_log);
    677      1.82      kent 
    678      1.82      kent 	/* audio_encoding_set */
    679      1.82      kent 	auconv_delete_encodings(sc->sc_encodings);
    680      1.82      kent 
    681      1.82      kent 	/* ac97 */
    682      1.82      kent 	if (sc->codec_if != NULL)
    683      1.82      kent 		sc->codec_if->vtbl->detach(sc->codec_if);
    684      1.82      kent 
    685      1.82      kent 	/* PCI */
    686      1.82      kent 	if (sc->sc_ih != NULL)
    687      1.82      kent 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
    688      1.82      kent 	if (sc->mix_size != 0)
    689      1.82      kent 		bus_space_unmap(sc->iot, sc->mix_ioh, sc->mix_size);
    690      1.82      kent 	if (sc->aud_size != 0)
    691      1.82      kent 		bus_space_unmap(sc->iot, sc->aud_ioh, sc->aud_size);
    692      1.64      kent 	return 0;
    693      1.64      kent }
    694      1.64      kent 
    695      1.64      kent static int
    696      1.64      kent auich_sysctl_verify(SYSCTLFN_ARGS)
    697      1.64      kent {
    698      1.64      kent 	int error, tmp;
    699      1.64      kent 	struct sysctlnode node;
    700      1.64      kent 	struct auich_softc *sc;
    701      1.64      kent 
    702      1.64      kent 	node = *rnode;
    703      1.64      kent 	sc = rnode->sysctl_data;
    704      1.64      kent 	if (node.sysctl_num == sc->sc_ac97_clock_mib) {
    705  1.85.2.1      kent 		tmp = sc->sc_ac97_clock;
    706  1.85.2.1      kent 		node.sysctl_data = &tmp;
    707  1.85.2.1      kent 		error = sysctl_lookup(SYSCTLFN_CALL(&node));
    708  1.85.2.1      kent 		if (error || newp == NULL)
    709  1.85.2.1      kent 			return error;
    710  1.85.2.1      kent 
    711      1.64      kent 		if (tmp < 48000 || tmp > 96000)
    712      1.64      kent 			return EINVAL;
    713      1.64      kent 		sc->sc_ac97_clock = tmp;
    714      1.64      kent 	}
    715      1.64      kent 
    716      1.64      kent 	return 0;
    717      1.42   mycroft }
    718      1.42   mycroft 
    719      1.81      kent static void
    720      1.42   mycroft auich_finish_attach(struct device *self)
    721      1.42   mycroft {
    722      1.85      kent 	struct auich_softc *sc;
    723      1.42   mycroft 
    724      1.85      kent 	sc = (void *)self;
    725      1.75      kent 	if (!AC97_IS_FIXED_RATE(sc->codec_if))
    726      1.42   mycroft 		auich_calibrate(sc);
    727      1.42   mycroft 
    728      1.64      kent 	sc->sc_audiodev = audio_attach_mi(&auich_hw_if, sc, &sc->sc_dev);
    729       1.1   thorpej }
    730       1.1   thorpej 
    731      1.15      kent #define ICH_CODECIO_INTERVAL	10
    732      1.81      kent static int
    733      1.85      kent auich_read_codec(void *v, uint8_t reg, uint16_t *val)
    734       1.1   thorpej {
    735      1.85      kent 	struct auich_softc *sc;
    736       1.1   thorpej 	int i;
    737      1.15      kent 	uint32_t status;
    738       1.1   thorpej 
    739      1.85      kent 	sc = v;
    740       1.1   thorpej 	/* wait for an access semaphore */
    741      1.15      kent 	for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
    742  1.85.2.1      kent 	    bus_space_read_1(sc->iot, sc->aud_ioh,
    743  1.85.2.1      kent 		ICH_CAS + sc->sc_modem_offset) & 1;
    744      1.15      kent 	    DELAY(ICH_CODECIO_INTERVAL));
    745       1.1   thorpej 
    746       1.1   thorpej 	if (i > 0) {
    747  1.85.2.1      kent 		*val = bus_space_read_2(sc->iot, sc->mix_ioh,
    748  1.85.2.1      kent 		    reg + (sc->sc_codecnum * ICH_CODEC_OFFSET));
    749       1.1   thorpej 		DPRINTF(ICH_DEBUG_CODECIO,
    750       1.1   thorpej 		    ("auich_read_codec(%x, %x)\n", reg, *val));
    751  1.85.2.1      kent 		status = bus_space_read_4(sc->iot, sc->aud_ioh,
    752  1.85.2.1      kent 		    ICH_GSTS + sc->sc_modem_offset);
    753      1.15      kent 		if (status & ICH_RCS) {
    754  1.85.2.1      kent 			bus_space_write_4(sc->iot, sc->aud_ioh,
    755  1.85.2.1      kent 					  ICH_GSTS + sc->sc_modem_offset,
    756      1.15      kent 					  status & ~(ICH_SRI|ICH_PRI|ICH_GSCI));
    757      1.15      kent 			*val = 0xffff;
    758      1.77      cube 			DPRINTF(ICH_DEBUG_CODECIO,
    759      1.77      cube 			    ("%s: read_codec error\n", sc->sc_dev.dv_xname));
    760  1.85.2.1      kent 			if (reg == AC97_REG_GPIO_STATUS)
    761  1.85.2.1      kent 				auich_clear_cas(sc);
    762      1.77      cube 			return -1;
    763      1.15      kent 		}
    764  1.85.2.1      kent 		if (reg == AC97_REG_GPIO_STATUS)
    765  1.85.2.1      kent 			auich_clear_cas(sc);
    766       1.1   thorpej 		return 0;
    767       1.1   thorpej 	} else {
    768  1.85.2.1      kent 		aprint_normal("%s: read_codec timeout\n", sc->sc_dev.dv_xname);
    769  1.85.2.1      kent 		if (reg == AC97_REG_GPIO_STATUS)
    770  1.85.2.1      kent 			auich_clear_cas(sc);
    771       1.1   thorpej 		return -1;
    772       1.1   thorpej 	}
    773       1.1   thorpej }
    774       1.1   thorpej 
    775      1.81      kent static int
    776      1.85      kent auich_write_codec(void *v, uint8_t reg, uint16_t val)
    777       1.1   thorpej {
    778      1.85      kent 	struct auich_softc *sc;
    779       1.1   thorpej 	int i;
    780       1.1   thorpej 
    781       1.1   thorpej 	DPRINTF(ICH_DEBUG_CODECIO, ("auich_write_codec(%x, %x)\n", reg, val));
    782      1.85      kent 	sc = v;
    783       1.1   thorpej 	/* wait for an access semaphore */
    784      1.15      kent 	for (i = ICH_SEMATIMO / ICH_CODECIO_INTERVAL; i-- &&
    785  1.85.2.1      kent 	    bus_space_read_1(sc->iot, sc->aud_ioh,
    786  1.85.2.1      kent 		ICH_CAS + sc->sc_modem_offset) & 1;
    787      1.15      kent 	    DELAY(ICH_CODECIO_INTERVAL));
    788       1.1   thorpej 
    789       1.1   thorpej 	if (i > 0) {
    790  1.85.2.1      kent 		bus_space_write_2(sc->iot, sc->mix_ioh,
    791  1.85.2.1      kent 		    reg + (sc->sc_codecnum * ICH_CODEC_OFFSET), val);
    792       1.1   thorpej 		return 0;
    793       1.1   thorpej 	} else {
    794  1.85.2.1      kent 		aprint_normal("%s: write_codec timeout\n", sc->sc_dev.dv_xname);
    795       1.1   thorpej 		return -1;
    796       1.1   thorpej 	}
    797       1.1   thorpej }
    798       1.1   thorpej 
    799      1.81      kent static int
    800       1.1   thorpej auich_attach_codec(void *v, struct ac97_codec_if *cif)
    801       1.1   thorpej {
    802      1.85      kent 	struct auich_softc *sc;
    803       1.1   thorpej 
    804      1.85      kent 	sc = v;
    805       1.1   thorpej 	sc->codec_if = cif;
    806  1.85.2.1      kent 
    807       1.1   thorpej 	return 0;
    808       1.1   thorpej }
    809       1.1   thorpej 
    810      1.81      kent static int
    811       1.1   thorpej auich_reset_codec(void *v)
    812       1.1   thorpej {
    813      1.85      kent 	struct auich_softc *sc;
    814      1.15      kent 	int i;
    815      1.47      kent 	uint32_t control, status;
    816       1.1   thorpej 
    817      1.85      kent 	sc = v;
    818  1.85.2.1      kent 	control = bus_space_read_4(sc->iot, sc->aud_ioh,
    819  1.85.2.1      kent 	    ICH_GCTRL + sc->sc_modem_offset);
    820  1.85.2.1      kent 	if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
    821  1.85.2.1      kent 		control &= ~(ICH_ACLSO | ICH_PCM246_MASK);
    822  1.85.2.1      kent 	} else {
    823  1.85.2.1      kent 		control &= ~ICH_ACLSO;
    824  1.85.2.1      kent 		control |= ICH_GIE;
    825  1.85.2.1      kent 	}
    826      1.18      kent 	control |= (control & ICH_CRESET) ? ICH_WRESET : ICH_CRESET;
    827  1.85.2.1      kent 	bus_space_write_4(sc->iot, sc->aud_ioh,
    828  1.85.2.1      kent 	    ICH_GCTRL + sc->sc_modem_offset, control);
    829      1.15      kent 
    830      1.47      kent 	for (i = 500000; i >= 0; i--) {
    831  1.85.2.1      kent 		status = bus_space_read_4(sc->iot, sc->aud_ioh,
    832  1.85.2.1      kent 		    ICH_GSTS + sc->sc_modem_offset);
    833      1.49      kent 		if (status & (ICH_PCR | ICH_SCR | ICH_S2CR))
    834      1.47      kent 			break;
    835      1.47      kent 		DELAY(1);
    836      1.47      kent 	}
    837      1.47      kent 	if (i <= 0) {
    838      1.49      kent 		printf("%s: auich_reset_codec: time out\n", sc->sc_dev.dv_xname);
    839      1.62      kent 		return ETIMEDOUT;
    840      1.62      kent 	}
    841      1.57     soren #ifdef DEBUG
    842      1.62      kent 	if (status & ICH_SCR)
    843      1.62      kent 		printf("%s: The 2nd codec is ready.\n",
    844      1.62      kent 		       sc->sc_dev.dv_xname);
    845      1.62      kent 	if (status & ICH_S2CR)
    846      1.62      kent 		printf("%s: The 3rd codec is ready.\n",
    847      1.62      kent 		       sc->sc_dev.dv_xname);
    848      1.57     soren #endif
    849      1.62      kent 	return 0;
    850       1.1   thorpej }
    851       1.1   thorpej 
    852      1.81      kent static int
    853       1.1   thorpej auich_query_encoding(void *v, struct audio_encoding *aep)
    854       1.1   thorpej {
    855      1.80      kent 	struct auich_softc *sc;
    856       1.6     enami 
    857      1.80      kent 	sc = (struct auich_softc *)v;
    858      1.80      kent 	return auconv_query_encoding(sc->sc_encodings, aep);
    859       1.1   thorpej }
    860       1.1   thorpej 
    861      1.81      kent static int
    862      1.31      kent auich_set_rate(struct auich_softc *sc, int mode, u_long srate)
    863      1.17  augustss {
    864      1.41      kent 	int ret;
    865      1.84      kent 	u_int ratetmp;
    866      1.18      kent 
    867      1.64      kent 	sc->codec_if->vtbl->set_clock(sc->codec_if, sc->sc_ac97_clock);
    868      1.31      kent 	ratetmp = srate;
    869      1.41      kent 	if (mode == AUMODE_RECORD)
    870      1.41      kent 		return sc->codec_if->vtbl->set_rate(sc->codec_if,
    871      1.41      kent 		    AC97_REG_PCM_LR_ADC_RATE, &ratetmp);
    872      1.41      kent 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    873      1.41      kent 	    AC97_REG_PCM_FRONT_DAC_RATE, &ratetmp);
    874      1.41      kent 	if (ret)
    875      1.41      kent 		return ret;
    876      1.41      kent 	ratetmp = srate;
    877      1.41      kent 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    878      1.41      kent 	    AC97_REG_PCM_SURR_DAC_RATE, &ratetmp);
    879      1.41      kent 	if (ret)
    880      1.41      kent 		return ret;
    881      1.41      kent 	ratetmp = srate;
    882      1.41      kent 	ret = sc->codec_if->vtbl->set_rate(sc->codec_if,
    883      1.41      kent 	    AC97_REG_PCM_LFE_DAC_RATE, &ratetmp);
    884      1.41      kent 	return ret;
    885      1.17  augustss }
    886      1.17  augustss 
    887      1.81      kent static int
    888      1.84      kent auich_set_params(void *v, int setmode, int usemode, audio_params_t *play,
    889      1.84      kent     audio_params_t *rec, stream_filter_list_t *pfil, stream_filter_list_t *rfil)
    890       1.1   thorpej {
    891      1.85      kent 	struct auich_softc *sc;
    892      1.84      kent 	audio_params_t *p;
    893      1.84      kent 	stream_filter_list_t *fil;
    894      1.80      kent 	int mode, index;
    895      1.84      kent 	uint32_t control;
    896       1.1   thorpej 
    897      1.85      kent 	sc = v;
    898       1.1   thorpej 	for (mode = AUMODE_RECORD; mode != -1;
    899       1.1   thorpej 	     mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    900       1.1   thorpej 		if ((setmode & mode) == 0)
    901       1.1   thorpej 			continue;
    902       1.1   thorpej 
    903       1.1   thorpej 		p = mode == AUMODE_PLAY ? play : rec;
    904      1.84      kent 		fil = mode == AUMODE_PLAY ? pfil : rfil;
    905       1.1   thorpej 		if (p == NULL)
    906       1.1   thorpej 			continue;
    907       1.1   thorpej 
    908  1.85.2.1      kent 		if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
    909  1.85.2.1      kent 			if (p->sample_rate <  8000 ||
    910  1.85.2.1      kent 			    p->sample_rate > 48000)
    911  1.85.2.1      kent 				return EINVAL;
    912  1.85.2.1      kent 
    913  1.85.2.1      kent 			index = auconv_set_converter(sc->sc_audio_formats, AUICH_AUDIO_NFORMATS,
    914  1.85.2.1      kent 						     mode, p, TRUE, fil);
    915  1.85.2.1      kent 		} else {
    916  1.85.2.1      kent 			if (p->sample_rate != 8000 && p->sample_rate != 16000)
    917  1.85.2.1      kent 				return EINVAL;
    918  1.85.2.1      kent 			index = auconv_set_converter(sc->sc_modem_formats, AUICH_MODEM_NFORMATS,
    919  1.85.2.1      kent 						     mode, p, TRUE, fil);
    920  1.85.2.1      kent 		}
    921      1.80      kent 		if (index < 0)
    922      1.80      kent 			return EINVAL;
    923      1.84      kent 		if (fil->req_size > 0)
    924      1.84      kent 			p = &fil->filters[0].param;
    925      1.84      kent 		/* p represents HW encoding */
    926  1.85.2.1      kent 		if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
    927  1.85.2.1      kent 			if (sc->sc_audio_formats[index].frequency_type != 1
    928  1.85.2.1      kent 			    && auich_set_rate(sc, mode, p->sample_rate))
    929  1.85.2.1      kent 				return EINVAL;
    930  1.85.2.1      kent 		} else {
    931  1.85.2.1      kent 			if (sc->sc_modem_formats[index].frequency_type != 1
    932  1.85.2.1      kent 			    && auich_set_rate(sc, mode, p->sample_rate))
    933  1.85.2.1      kent 				return EINVAL;
    934  1.85.2.1      kent 			auich_write_codec(sc, AC97_REG_LINE1_RATE,
    935  1.85.2.1      kent 					  p->sample_rate);
    936  1.85.2.1      kent 			auich_write_codec(sc, AC97_REG_LINE1_LEVEL, 0);
    937  1.85.2.1      kent 		}
    938  1.85.2.1      kent 		if (mode == AUMODE_PLAY &&
    939  1.85.2.1      kent 		    sc->sc_codectype == AC97_CODEC_TYPE_AUDIO) {
    940  1.85.2.1      kent 			control = bus_space_read_4(sc->iot, sc->aud_ioh,
    941  1.85.2.1      kent 			    ICH_GCTRL + sc->sc_modem_offset);
    942  1.85.2.1      kent 				control &= ~ICH_PCM246_MASK;
    943      1.84      kent 			if (p->channels == 4) {
    944      1.41      kent 				control |= ICH_PCM4;
    945      1.84      kent 			} else if (p->channels == 6) {
    946      1.41      kent 				control |= ICH_PCM6;
    947      1.41      kent 			}
    948  1.85.2.1      kent 			bus_space_write_4(sc->iot, sc->aud_ioh,
    949  1.85.2.1      kent 			    ICH_GCTRL + sc->sc_modem_offset, control);
    950      1.18      kent 		}
    951       1.1   thorpej 	}
    952       1.1   thorpej 
    953      1.85      kent 	return 0;
    954       1.1   thorpej }
    955       1.1   thorpej 
    956      1.81      kent static int
    957      1.84      kent auich_round_blocksize(void *v, int blk, int mode, const audio_params_t *param)
    958       1.1   thorpej {
    959       1.1   thorpej 
    960      1.85      kent 	return blk & ~0x3f;		/* keep good alignment */
    961       1.1   thorpej }
    962       1.1   thorpej 
    963  1.85.2.1      kent static void
    964  1.85.2.1      kent auich_halt_pipe(struct auich_softc *sc, int pipe)
    965  1.85.2.1      kent {
    966  1.85.2.1      kent 	int i;
    967  1.85.2.1      kent 	uint32_t status;
    968  1.85.2.1      kent 
    969  1.85.2.1      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_CTRL, 0);
    970  1.85.2.1      kent 	for (i = 0; i < 100; i++) {
    971  1.85.2.1      kent 		status = bus_space_read_4(sc->iot, sc->aud_ioh, pipe + ICH_STS);
    972  1.85.2.1      kent 		if (status & ICH_DCH)
    973  1.85.2.1      kent 			break;
    974  1.85.2.1      kent 		DELAY(1);
    975  1.85.2.1      kent 	}
    976  1.85.2.1      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_CTRL, ICH_RR);
    977  1.85.2.1      kent 
    978  1.85.2.1      kent #if 1
    979  1.85.2.1      kent 	if (i > 0)
    980  1.85.2.1      kent 		printf("auich_halt_pipe: halt took %d cycles\n", i);
    981  1.85.2.1      kent #endif
    982  1.85.2.1      kent }
    983  1.85.2.1      kent 
    984      1.81      kent static int
    985       1.1   thorpej auich_halt_output(void *v)
    986       1.1   thorpej {
    987      1.85      kent 	struct auich_softc *sc;
    988       1.1   thorpej 
    989      1.85      kent 	sc = v;
    990       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA, ("%s: halt_output\n", sc->sc_dev.dv_xname));
    991       1.1   thorpej 
    992  1.85.2.1      kent 	auich_halt_pipe(sc, ICH_PCMO);
    993      1.73   mycroft 	sc->pcmo.intr = NULL;
    994       1.1   thorpej 
    995      1.85      kent 	return 0;
    996       1.1   thorpej }
    997       1.1   thorpej 
    998      1.81      kent static int
    999       1.1   thorpej auich_halt_input(void *v)
   1000       1.1   thorpej {
   1001      1.85      kent 	struct auich_softc *sc;
   1002       1.1   thorpej 
   1003      1.85      kent 	sc = v;
   1004  1.85.2.1      kent 	DPRINTF(ICH_DEBUG_DMA, ("%s: halt_input\n", sc->sc_dev.dv_xname));
   1005       1.1   thorpej 
   1006  1.85.2.1      kent 	auich_halt_pipe(sc, ICH_PCMI);
   1007      1.73   mycroft 	sc->pcmi.intr = NULL;
   1008       1.1   thorpej 
   1009      1.85      kent 	return 0;
   1010       1.1   thorpej }
   1011       1.1   thorpej 
   1012      1.81      kent static int
   1013       1.1   thorpej auich_getdev(void *v, struct audio_device *adp)
   1014       1.1   thorpej {
   1015      1.85      kent 	struct auich_softc *sc;
   1016       1.1   thorpej 
   1017      1.85      kent 	sc = v;
   1018       1.1   thorpej 	*adp = sc->sc_audev;
   1019      1.85      kent 	return 0;
   1020       1.1   thorpej }
   1021       1.1   thorpej 
   1022      1.81      kent static int
   1023       1.1   thorpej auich_set_port(void *v, mixer_ctrl_t *cp)
   1024       1.1   thorpej {
   1025      1.85      kent 	struct auich_softc *sc;
   1026       1.1   thorpej 
   1027      1.85      kent 	sc = v;
   1028      1.85      kent 	return sc->codec_if->vtbl->mixer_set_port(sc->codec_if, cp);
   1029       1.1   thorpej }
   1030       1.1   thorpej 
   1031      1.81      kent static int
   1032       1.1   thorpej auich_get_port(void *v, mixer_ctrl_t *cp)
   1033       1.1   thorpej {
   1034      1.85      kent 	struct auich_softc *sc;
   1035       1.1   thorpej 
   1036      1.85      kent 	sc = v;
   1037      1.85      kent 	return sc->codec_if->vtbl->mixer_get_port(sc->codec_if, cp);
   1038       1.1   thorpej }
   1039       1.1   thorpej 
   1040      1.81      kent static int
   1041       1.1   thorpej auich_query_devinfo(void *v, mixer_devinfo_t *dp)
   1042       1.1   thorpej {
   1043      1.85      kent 	struct auich_softc *sc;
   1044       1.1   thorpej 
   1045      1.85      kent 	sc = v;
   1046      1.85      kent 	return sc->codec_if->vtbl->query_devinfo(sc->codec_if, dp);
   1047       1.1   thorpej }
   1048       1.1   thorpej 
   1049      1.81      kent static void *
   1050      1.36   thorpej auich_allocm(void *v, int direction, size_t size, struct malloc_type *pool,
   1051      1.36   thorpej     int flags)
   1052       1.1   thorpej {
   1053      1.85      kent 	struct auich_softc *sc;
   1054       1.1   thorpej 	struct auich_dma *p;
   1055       1.1   thorpej 	int error;
   1056       1.1   thorpej 
   1057       1.1   thorpej 	if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
   1058      1.85      kent 		return NULL;
   1059       1.1   thorpej 
   1060       1.7   tsutsui 	p = malloc(sizeof(*p), pool, flags|M_ZERO);
   1061       1.1   thorpej 	if (p == NULL)
   1062      1.85      kent 		return NULL;
   1063       1.1   thorpej 
   1064      1.85      kent 	sc = v;
   1065       1.1   thorpej 	error = auich_allocmem(sc, size, 0, p);
   1066       1.1   thorpej 	if (error) {
   1067       1.1   thorpej 		free(p, pool);
   1068      1.85      kent 		return NULL;
   1069       1.1   thorpej 	}
   1070       1.1   thorpej 
   1071       1.1   thorpej 	p->next = sc->sc_dmas;
   1072       1.1   thorpej 	sc->sc_dmas = p;
   1073       1.1   thorpej 
   1074      1.85      kent 	return KERNADDR(p);
   1075       1.1   thorpej }
   1076       1.1   thorpej 
   1077      1.81      kent static void
   1078      1.36   thorpej auich_freem(void *v, void *ptr, struct malloc_type *pool)
   1079       1.1   thorpej {
   1080      1.85      kent 	struct auich_softc *sc;
   1081       1.1   thorpej 	struct auich_dma *p, **pp;
   1082       1.1   thorpej 
   1083      1.85      kent 	sc = v;
   1084       1.1   thorpej 	for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
   1085       1.1   thorpej 		if (KERNADDR(p) == ptr) {
   1086       1.1   thorpej 			auich_freemem(sc, p);
   1087       1.1   thorpej 			*pp = p->next;
   1088       1.1   thorpej 			free(p, pool);
   1089       1.1   thorpej 			return;
   1090       1.1   thorpej 		}
   1091       1.1   thorpej 	}
   1092       1.1   thorpej }
   1093       1.1   thorpej 
   1094      1.81      kent static size_t
   1095       1.1   thorpej auich_round_buffersize(void *v, int direction, size_t size)
   1096       1.1   thorpej {
   1097       1.1   thorpej 
   1098       1.1   thorpej 	if (size > (ICH_DMALIST_MAX * ICH_DMASEG_MAX))
   1099       1.1   thorpej 		size = ICH_DMALIST_MAX * ICH_DMASEG_MAX;
   1100       1.1   thorpej 
   1101       1.1   thorpej 	return size;
   1102       1.1   thorpej }
   1103       1.1   thorpej 
   1104      1.81      kent static paddr_t
   1105       1.1   thorpej auich_mappage(void *v, void *mem, off_t off, int prot)
   1106       1.1   thorpej {
   1107      1.85      kent 	struct auich_softc *sc;
   1108       1.1   thorpej 	struct auich_dma *p;
   1109       1.1   thorpej 
   1110       1.1   thorpej 	if (off < 0)
   1111      1.85      kent 		return -1;
   1112      1.85      kent 	sc = v;
   1113       1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != mem; p = p->next)
   1114      1.85      kent 		continue;
   1115       1.1   thorpej 	if (!p)
   1116      1.85      kent 		return -1;
   1117      1.85      kent 	return bus_dmamem_mmap(sc->dmat, p->segs, p->nsegs,
   1118      1.85      kent 	    off, prot, BUS_DMA_WAITOK);
   1119       1.1   thorpej }
   1120       1.1   thorpej 
   1121      1.81      kent static int
   1122       1.1   thorpej auich_get_props(void *v)
   1123       1.1   thorpej {
   1124      1.85      kent 	struct auich_softc *sc;
   1125      1.27      kent 	int props;
   1126       1.1   thorpej 
   1127      1.27      kent 	props = AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
   1128      1.85      kent 	sc = v;
   1129      1.27      kent 	/*
   1130      1.27      kent 	 * Even if the codec is fixed-rate, set_param() succeeds for any sample
   1131      1.27      kent 	 * rate because of aurateconv.  Applications can't know what rate the
   1132      1.27      kent 	 * device can process in the case of mmap().
   1133      1.27      kent 	 */
   1134  1.85.2.1      kent 	if (!AC97_IS_FIXED_RATE(sc->codec_if) ||
   1135  1.85.2.1      kent 	    sc->sc_codectype == AC97_CODEC_TYPE_MODEM)
   1136      1.27      kent 		props |= AUDIO_PROP_MMAP;
   1137      1.27      kent 	return props;
   1138       1.1   thorpej }
   1139       1.1   thorpej 
   1140      1.81      kent static int
   1141       1.1   thorpej auich_intr(void *v)
   1142       1.1   thorpej {
   1143      1.85      kent 	struct auich_softc *sc;
   1144      1.85      kent 	int ret, gsts;
   1145      1.33      kent #ifdef DIAGNOSTIC
   1146      1.33      kent 	int csts;
   1147      1.33      kent #endif
   1148      1.33      kent 
   1149      1.85      kent 	sc = v;
   1150      1.85      kent 	ret = 0;
   1151      1.33      kent #ifdef DIAGNOSTIC
   1152      1.33      kent 	csts = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
   1153      1.33      kent 	if (csts & PCI_STATUS_MASTER_ABORT) {
   1154      1.33      kent 		printf("auich_intr: PCI master abort\n");
   1155      1.33      kent 	}
   1156      1.33      kent #endif
   1157      1.33      kent 
   1158  1.85.2.1      kent 	gsts = bus_space_read_4(sc->iot, sc->aud_ioh,
   1159  1.85.2.1      kent 	    ICH_GSTS + sc->sc_modem_offset);
   1160      1.61     soren 	DPRINTF(ICH_DEBUG_INTR, ("auich_intr: gsts=0x%x\n", gsts));
   1161       1.1   thorpej 
   1162  1.85.2.1      kent 	if ((sc->sc_codectype == AC97_CODEC_TYPE_AUDIO && gsts & ICH_POINT) ||
   1163  1.85.2.1      kent 	    (sc->sc_codectype == AC97_CODEC_TYPE_MODEM && gsts & ICH_MOINT)) {
   1164      1.73   mycroft 		int sts;
   1165      1.73   mycroft 
   1166      1.61     soren 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1167      1.61     soren 		    ICH_PCMO + sc->sc_sts_reg);
   1168      1.61     soren 		DPRINTF(ICH_DEBUG_INTR,
   1169       1.1   thorpej 		    ("auich_intr: osts=0x%x\n", sts));
   1170       1.1   thorpej 
   1171      1.73   mycroft 		if (sts & ICH_FIFOE)
   1172      1.73   mycroft 			printf("%s: fifo underrun\n", sc->sc_dev.dv_xname);
   1173       1.1   thorpej 
   1174  1.85.2.1      kent 		if (sts & ICH_BCIS)
   1175  1.85.2.1      kent 			auich_intr_pipe(sc, ICH_PCMO, &sc->pcmo);
   1176       1.1   thorpej 
   1177       1.1   thorpej 		/* int ack */
   1178      1.61     soren 		bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMO +
   1179      1.73   mycroft 		    sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
   1180  1.85.2.1      kent 		if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
   1181  1.85.2.1      kent 			bus_space_write_4(sc->iot, sc->aud_ioh,
   1182  1.85.2.1      kent 			    ICH_GSTS + sc->sc_modem_offset, ICH_POINT);
   1183  1.85.2.1      kent 		else
   1184  1.85.2.1      kent 			bus_space_write_4(sc->iot, sc->aud_ioh,
   1185  1.85.2.1      kent 			    ICH_GSTS + sc->sc_modem_offset, ICH_MOINT);
   1186       1.1   thorpej 		ret++;
   1187       1.1   thorpej 	}
   1188       1.1   thorpej 
   1189  1.85.2.1      kent 	if ((sc->sc_codectype == AC97_CODEC_TYPE_AUDIO && gsts & ICH_PIINT) ||
   1190  1.85.2.1      kent 	    (sc->sc_codectype == AC97_CODEC_TYPE_MODEM && gsts & ICH_MIINT)) {
   1191      1.73   mycroft 		int sts;
   1192      1.73   mycroft 
   1193      1.61     soren 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1194      1.61     soren 		    ICH_PCMI + sc->sc_sts_reg);
   1195      1.61     soren 		DPRINTF(ICH_DEBUG_INTR,
   1196       1.1   thorpej 		    ("auich_intr: ists=0x%x\n", sts));
   1197       1.1   thorpej 
   1198      1.73   mycroft 		if (sts & ICH_FIFOE)
   1199      1.73   mycroft 			printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
   1200       1.1   thorpej 
   1201  1.85.2.1      kent 		if (sts & ICH_BCIS)
   1202  1.85.2.1      kent 			auich_intr_pipe(sc, ICH_PCMI, &sc->pcmi);
   1203       1.1   thorpej 
   1204       1.1   thorpej 		/* int ack */
   1205      1.61     soren 		bus_space_write_2(sc->iot, sc->aud_ioh, ICH_PCMI +
   1206      1.73   mycroft 		    sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
   1207  1.85.2.1      kent 		if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO)
   1208  1.85.2.1      kent 			bus_space_write_4(sc->iot, sc->aud_ioh,
   1209  1.85.2.1      kent 			    ICH_GSTS + sc->sc_modem_offset, ICH_PIINT);
   1210  1.85.2.1      kent 		else
   1211  1.85.2.1      kent 			bus_space_write_4(sc->iot, sc->aud_ioh,
   1212  1.85.2.1      kent 			    ICH_GSTS + sc->sc_modem_offset, ICH_MIINT);
   1213       1.1   thorpej 		ret++;
   1214       1.1   thorpej 	}
   1215       1.1   thorpej 
   1216  1.85.2.1      kent 	if (sc->sc_codectype == AC97_CODEC_TYPE_AUDIO && gsts & ICH_MINT) {
   1217      1.73   mycroft 		int sts;
   1218      1.73   mycroft 
   1219      1.61     soren 		sts = bus_space_read_2(sc->iot, sc->aud_ioh,
   1220      1.61     soren 		    ICH_MICI + sc->sc_sts_reg);
   1221      1.61     soren 		DPRINTF(ICH_DEBUG_INTR,
   1222       1.1   thorpej 		    ("auich_intr: ists=0x%x\n", sts));
   1223      1.73   mycroft 
   1224       1.1   thorpej 		if (sts & ICH_FIFOE)
   1225       1.1   thorpej 			printf("%s: fifo overrun\n", sc->sc_dev.dv_xname);
   1226       1.1   thorpej 
   1227  1.85.2.1      kent 		if (sts & ICH_BCIS)
   1228  1.85.2.1      kent 			auich_intr_pipe(sc, ICH_MICI, &sc->mici);
   1229       1.1   thorpej 
   1230  1.85.2.1      kent 		/* int ack */
   1231  1.85.2.1      kent 		bus_space_write_2(sc->iot, sc->aud_ioh, ICH_MICI +
   1232  1.85.2.1      kent 		    sc->sc_sts_reg, sts & (ICH_BCIS | ICH_FIFOE));
   1233  1.85.2.1      kent 		bus_space_write_4(sc->iot, sc->aud_ioh,
   1234  1.85.2.1      kent 		    ICH_GSTS + sc->sc_modem_offset, ICH_MINT);
   1235  1.85.2.1      kent 		ret++;
   1236       1.1   thorpej 	}
   1237       1.1   thorpej 
   1238  1.85.2.1      kent #ifdef AUICH_MODEM_DEBUG
   1239  1.85.2.1      kent 	if (sc->sc_codectype == AC97_CODEC_TYPE_MODEM && gsts & ICH_GSCI) {
   1240  1.85.2.1      kent 		printf("%s: gsts=0x%x\n", sc->sc_dev.dv_xname, gsts);
   1241  1.85.2.1      kent 		/* int ack */
   1242  1.85.2.1      kent 		bus_space_write_4(sc->iot, sc->aud_ioh,
   1243  1.85.2.1      kent 		    ICH_GSTS + sc->sc_modem_offset, ICH_GSCI);
   1244  1.85.2.1      kent 		ret++;
   1245  1.85.2.1      kent 	}
   1246  1.85.2.1      kent #endif
   1247  1.85.2.1      kent 
   1248       1.1   thorpej 	return ret;
   1249       1.1   thorpej }
   1250       1.1   thorpej 
   1251  1.85.2.1      kent static void
   1252  1.85.2.1      kent auich_trigger_pipe(struct auich_softc *sc, int pipe, struct auich_ring *ring)
   1253  1.85.2.1      kent {
   1254  1.85.2.1      kent 	int blksize, qptr;
   1255  1.85.2.1      kent 	struct auich_dmalist *q;
   1256  1.85.2.1      kent 
   1257  1.85.2.1      kent 	blksize = ring->blksize;
   1258  1.85.2.1      kent 
   1259  1.85.2.1      kent 	for (qptr = 0; qptr < ICH_DMALIST_MAX; qptr++) {
   1260  1.85.2.1      kent 		q = &ring->dmalist[qptr];
   1261  1.85.2.1      kent 		q->base = ring->p;
   1262  1.85.2.1      kent 		q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
   1263  1.85.2.1      kent 
   1264  1.85.2.1      kent 		ring->p += blksize;
   1265  1.85.2.1      kent 		if (ring->p >= ring->end)
   1266  1.85.2.1      kent 			ring->p = ring->start;
   1267  1.85.2.1      kent 	}
   1268  1.85.2.1      kent 	ring->qptr = 0;
   1269  1.85.2.1      kent 
   1270  1.85.2.1      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_LVI,
   1271  1.85.2.1      kent 	    (qptr - 1) & ICH_LVI_MASK);
   1272  1.85.2.1      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_CTRL,
   1273  1.85.2.1      kent 	    ICH_IOCE | ICH_FEIE | ICH_RPBM);
   1274  1.85.2.1      kent }
   1275  1.85.2.1      kent 
   1276  1.85.2.1      kent static void
   1277  1.85.2.1      kent auich_intr_pipe(struct auich_softc *sc, int pipe, struct auich_ring *ring)
   1278  1.85.2.1      kent {
   1279  1.85.2.1      kent 	int blksize, qptr, nqptr;
   1280  1.85.2.1      kent 	struct auich_dmalist *q;
   1281  1.85.2.1      kent 
   1282  1.85.2.1      kent 	blksize = ring->blksize;
   1283  1.85.2.1      kent 	qptr = ring->qptr;
   1284  1.85.2.1      kent 	nqptr = bus_space_read_1(sc->iot, sc->aud_ioh, pipe + ICH_CIV);
   1285  1.85.2.1      kent 
   1286  1.85.2.1      kent 	while (qptr != nqptr) {
   1287  1.85.2.1      kent 		q = &ring->dmalist[qptr];
   1288  1.85.2.1      kent 		q->base = ring->p;
   1289  1.85.2.1      kent 		q->len = (blksize >> sc->sc_sample_shift) | ICH_DMAF_IOC;
   1290  1.85.2.1      kent 
   1291  1.85.2.1      kent 		DPRINTF(ICH_DEBUG_INTR,
   1292  1.85.2.1      kent 		    ("auich_intr: %p, %p = %x @ 0x%x\n",
   1293  1.85.2.1      kent 		    &ring->dmalist[qptr], q, q->len, q->base));
   1294  1.85.2.1      kent 
   1295  1.85.2.1      kent 		ring->p += blksize;
   1296  1.85.2.1      kent 		if (ring->p >= ring->end)
   1297  1.85.2.1      kent 			ring->p = ring->start;
   1298  1.85.2.1      kent 
   1299  1.85.2.1      kent 		qptr = (qptr + 1) & ICH_LVI_MASK;
   1300  1.85.2.1      kent 		if (ring->intr)
   1301  1.85.2.1      kent 			ring->intr(ring->arg);
   1302  1.85.2.1      kent 	}
   1303  1.85.2.1      kent 	ring->qptr = qptr;
   1304  1.85.2.1      kent 
   1305  1.85.2.1      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, pipe + ICH_LVI,
   1306  1.85.2.1      kent 	    (qptr - 1) & ICH_LVI_MASK);
   1307  1.85.2.1      kent }
   1308  1.85.2.1      kent 
   1309      1.81      kent static int
   1310       1.1   thorpej auich_trigger_output(void *v, void *start, void *end, int blksize,
   1311      1.84      kent     void (*intr)(void *), void *arg, const audio_params_t *param)
   1312       1.1   thorpej {
   1313      1.85      kent 	struct auich_softc *sc;
   1314       1.1   thorpej 	struct auich_dma *p;
   1315       1.1   thorpej 	size_t size;
   1316       1.1   thorpej 
   1317       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
   1318       1.1   thorpej 	    ("auich_trigger_output(%p, %p, %d, %p, %p, %p)\n",
   1319       1.1   thorpej 	    start, end, blksize, intr, arg, param));
   1320      1.85      kent 	sc = v;
   1321       1.1   thorpej 
   1322       1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
   1323      1.85      kent 		continue;
   1324       1.1   thorpej 	if (!p) {
   1325       1.1   thorpej 		printf("auich_trigger_output: bad addr %p\n", start);
   1326      1.85      kent 		return EINVAL;
   1327       1.1   thorpej 	}
   1328       1.1   thorpej 
   1329       1.1   thorpej 	size = (size_t)((caddr_t)end - (caddr_t)start);
   1330       1.1   thorpej 
   1331  1.85.2.1      kent 	sc->pcmo.intr = intr;
   1332  1.85.2.1      kent 	sc->pcmo.arg = arg;
   1333      1.73   mycroft 	sc->pcmo.start = DMAADDR(p);
   1334      1.73   mycroft 	sc->pcmo.p = sc->pcmo.start;
   1335      1.73   mycroft 	sc->pcmo.end = sc->pcmo.start + size;
   1336      1.73   mycroft 	sc->pcmo.blksize = blksize;
   1337       1.1   thorpej 
   1338       1.1   thorpej 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMO + ICH_BDBAR,
   1339       1.1   thorpej 	    sc->sc_cddma + ICH_PCMO_OFF(0));
   1340  1.85.2.1      kent 	auich_trigger_pipe(sc, ICH_PCMO, &sc->pcmo);
   1341       1.1   thorpej 
   1342      1.85      kent 	return 0;
   1343       1.1   thorpej }
   1344       1.1   thorpej 
   1345      1.81      kent static int
   1346      1.84      kent auich_trigger_input(void *v, void *start, void *end, int blksize,
   1347      1.85      kent     void (*intr)(void *), void *arg, const audio_params_t *param)
   1348       1.1   thorpej {
   1349      1.85      kent 	struct auich_softc *sc;
   1350       1.1   thorpej 	struct auich_dma *p;
   1351       1.1   thorpej 	size_t size;
   1352       1.1   thorpej 
   1353       1.1   thorpej 	DPRINTF(ICH_DEBUG_DMA,
   1354       1.1   thorpej 	    ("auich_trigger_input(%p, %p, %d, %p, %p, %p)\n",
   1355       1.1   thorpej 	    start, end, blksize, intr, arg, param));
   1356      1.85      kent 	sc = v;
   1357       1.1   thorpej 
   1358       1.1   thorpej 	for (p = sc->sc_dmas; p && KERNADDR(p) != start; p = p->next)
   1359      1.85      kent 		continue;
   1360       1.1   thorpej 	if (!p) {
   1361       1.1   thorpej 		printf("auich_trigger_input: bad addr %p\n", start);
   1362      1.85      kent 		return EINVAL;
   1363       1.1   thorpej 	}
   1364       1.1   thorpej 
   1365       1.1   thorpej 	size = (size_t)((caddr_t)end - (caddr_t)start);
   1366       1.1   thorpej 
   1367  1.85.2.1      kent 	sc->pcmi.intr = intr;
   1368  1.85.2.1      kent 	sc->pcmi.arg = arg;
   1369      1.73   mycroft 	sc->pcmi.start = DMAADDR(p);
   1370      1.73   mycroft 	sc->pcmi.p = sc->pcmi.start;
   1371      1.73   mycroft 	sc->pcmi.end = sc->pcmi.start + size;
   1372      1.73   mycroft 	sc->pcmi.blksize = blksize;
   1373       1.1   thorpej 
   1374       1.1   thorpej 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
   1375       1.1   thorpej 	    sc->sc_cddma + ICH_PCMI_OFF(0));
   1376  1.85.2.1      kent 	auich_trigger_pipe(sc, ICH_PCMI, &sc->pcmi);
   1377       1.1   thorpej 
   1378      1.85      kent 	return 0;
   1379       1.1   thorpej }
   1380       1.1   thorpej 
   1381      1.81      kent static int
   1382       1.1   thorpej auich_allocmem(struct auich_softc *sc, size_t size, size_t align,
   1383       1.1   thorpej     struct auich_dma *p)
   1384       1.1   thorpej {
   1385       1.1   thorpej 	int error;
   1386       1.1   thorpej 
   1387       1.1   thorpej 	p->size = size;
   1388       1.1   thorpej 	error = bus_dmamem_alloc(sc->dmat, p->size, align, 0,
   1389       1.1   thorpej 				 p->segs, sizeof(p->segs)/sizeof(p->segs[0]),
   1390       1.1   thorpej 				 &p->nsegs, BUS_DMA_NOWAIT);
   1391       1.1   thorpej 	if (error)
   1392      1.85      kent 		return error;
   1393       1.1   thorpej 
   1394       1.1   thorpej 	error = bus_dmamem_map(sc->dmat, p->segs, p->nsegs, p->size,
   1395      1.34      kent 			       &p->addr, BUS_DMA_NOWAIT|sc->sc_dmamap_flags);
   1396       1.1   thorpej 	if (error)
   1397       1.1   thorpej 		goto free;
   1398       1.1   thorpej 
   1399       1.1   thorpej 	error = bus_dmamap_create(sc->dmat, p->size, 1, p->size,
   1400       1.1   thorpej 				  0, BUS_DMA_NOWAIT, &p->map);
   1401       1.1   thorpej 	if (error)
   1402       1.1   thorpej 		goto unmap;
   1403       1.1   thorpej 
   1404       1.1   thorpej 	error = bus_dmamap_load(sc->dmat, p->map, p->addr, p->size, NULL,
   1405       1.1   thorpej 				BUS_DMA_NOWAIT);
   1406       1.1   thorpej 	if (error)
   1407       1.1   thorpej 		goto destroy;
   1408      1.85      kent 	return 0;
   1409       1.1   thorpej 
   1410       1.1   thorpej  destroy:
   1411       1.1   thorpej 	bus_dmamap_destroy(sc->dmat, p->map);
   1412       1.1   thorpej  unmap:
   1413       1.1   thorpej 	bus_dmamem_unmap(sc->dmat, p->addr, p->size);
   1414       1.1   thorpej  free:
   1415       1.1   thorpej 	bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
   1416      1.85      kent 	return error;
   1417       1.1   thorpej }
   1418       1.1   thorpej 
   1419      1.81      kent static int
   1420       1.1   thorpej auich_freemem(struct auich_softc *sc, struct auich_dma *p)
   1421       1.1   thorpej {
   1422       1.1   thorpej 
   1423       1.1   thorpej 	bus_dmamap_unload(sc->dmat, p->map);
   1424       1.1   thorpej 	bus_dmamap_destroy(sc->dmat, p->map);
   1425       1.1   thorpej 	bus_dmamem_unmap(sc->dmat, p->addr, p->size);
   1426       1.1   thorpej 	bus_dmamem_free(sc->dmat, p->segs, p->nsegs);
   1427      1.85      kent 	return 0;
   1428       1.1   thorpej }
   1429       1.1   thorpej 
   1430      1.81      kent static int
   1431       1.1   thorpej auich_alloc_cdata(struct auich_softc *sc)
   1432       1.1   thorpej {
   1433       1.1   thorpej 	bus_dma_segment_t seg;
   1434       1.1   thorpej 	int error, rseg;
   1435       1.1   thorpej 
   1436       1.1   thorpej 	/*
   1437       1.1   thorpej 	 * Allocate the control data structure, and create and load the
   1438       1.1   thorpej 	 * DMA map for it.
   1439       1.1   thorpej 	 */
   1440       1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->dmat,
   1441       1.1   thorpej 				      sizeof(struct auich_cdata),
   1442       1.1   thorpej 				      PAGE_SIZE, 0, &seg, 1, &rseg, 0)) != 0) {
   1443       1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
   1444       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1445       1.1   thorpej 		goto fail_0;
   1446       1.1   thorpej 	}
   1447       1.1   thorpej 
   1448       1.1   thorpej 	if ((error = bus_dmamem_map(sc->dmat, &seg, rseg,
   1449       1.1   thorpej 				    sizeof(struct auich_cdata),
   1450       1.1   thorpej 				    (caddr_t *) &sc->sc_cdata,
   1451      1.34      kent 				    sc->sc_dmamap_flags)) != 0) {
   1452       1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
   1453       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1454       1.1   thorpej 		goto fail_1;
   1455       1.1   thorpej 	}
   1456       1.1   thorpej 
   1457       1.1   thorpej 	if ((error = bus_dmamap_create(sc->dmat, sizeof(struct auich_cdata), 1,
   1458       1.1   thorpej 				       sizeof(struct auich_cdata), 0, 0,
   1459       1.1   thorpej 				       &sc->sc_cddmamap)) != 0) {
   1460       1.1   thorpej 		printf("%s: unable to create control data DMA map, "
   1461       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1462       1.1   thorpej 		goto fail_2;
   1463       1.1   thorpej 	}
   1464       1.1   thorpej 
   1465       1.1   thorpej 	if ((error = bus_dmamap_load(sc->dmat, sc->sc_cddmamap,
   1466       1.1   thorpej 				     sc->sc_cdata, sizeof(struct auich_cdata),
   1467       1.1   thorpej 				     NULL, 0)) != 0) {
   1468       1.1   thorpej 		printf("%s: unable tp load control data DMA map, "
   1469       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1470       1.1   thorpej 		goto fail_3;
   1471       1.1   thorpej 	}
   1472       1.1   thorpej 
   1473      1.73   mycroft 	sc->pcmo.dmalist = sc->sc_cdata->ic_dmalist_pcmo;
   1474      1.73   mycroft 	sc->pcmi.dmalist = sc->sc_cdata->ic_dmalist_pcmi;
   1475      1.73   mycroft 	sc->mici.dmalist = sc->sc_cdata->ic_dmalist_mici;
   1476      1.73   mycroft 
   1477      1.85      kent 	return 0;
   1478       1.1   thorpej 
   1479       1.1   thorpej  fail_3:
   1480       1.1   thorpej 	bus_dmamap_destroy(sc->dmat, sc->sc_cddmamap);
   1481       1.1   thorpej  fail_2:
   1482       1.1   thorpej 	bus_dmamem_unmap(sc->dmat, (caddr_t) sc->sc_cdata,
   1483       1.1   thorpej 	    sizeof(struct auich_cdata));
   1484       1.1   thorpej  fail_1:
   1485       1.1   thorpej 	bus_dmamem_free(sc->dmat, &seg, rseg);
   1486       1.1   thorpej  fail_0:
   1487      1.85      kent 	return error;
   1488       1.9  augustss }
   1489       1.9  augustss 
   1490      1.81      kent static void
   1491       1.9  augustss auich_powerhook(int why, void *addr)
   1492       1.9  augustss {
   1493      1.85      kent 	struct auich_softc *sc;
   1494       1.9  augustss 
   1495      1.85      kent 	sc = (struct auich_softc *)addr;
   1496       1.9  augustss 	switch (why) {
   1497       1.9  augustss 	case PWR_SUSPEND:
   1498       1.9  augustss 	case PWR_STANDBY:
   1499       1.9  augustss 		/* Power down */
   1500       1.9  augustss 		DPRINTF(1, ("%s: power down\n", sc->sc_dev.dv_xname));
   1501       1.9  augustss 		sc->sc_suspend = why;
   1502  1.85.2.1      kent 		pci_conf_capture(sc->sc_pc, sc->sc_pt, &sc->sc_pciconf);
   1503       1.9  augustss 		break;
   1504       1.9  augustss 
   1505       1.9  augustss 	case PWR_RESUME:
   1506       1.9  augustss 		/* Wake up */
   1507       1.9  augustss 		DPRINTF(1, ("%s: power resume\n", sc->sc_dev.dv_xname));
   1508       1.9  augustss 		if (sc->sc_suspend == PWR_RESUME) {
   1509       1.9  augustss 			printf("%s: resume without suspend.\n",
   1510       1.9  augustss 			    sc->sc_dev.dv_xname);
   1511       1.9  augustss 			sc->sc_suspend = why;
   1512       1.9  augustss 			return;
   1513       1.9  augustss 		}
   1514  1.85.2.1      kent 		pci_conf_restore(sc->sc_pc, sc->sc_pt, &sc->sc_pciconf);
   1515       1.9  augustss 		sc->sc_suspend = why;
   1516       1.9  augustss 		auich_reset_codec(sc);
   1517       1.9  augustss 		DELAY(1000);
   1518       1.9  augustss 		(sc->codec_if->vtbl->restore_ports)(sc->codec_if);
   1519       1.9  augustss 		break;
   1520       1.9  augustss 
   1521       1.9  augustss 	case PWR_SOFTSUSPEND:
   1522       1.9  augustss 	case PWR_SOFTSTANDBY:
   1523       1.9  augustss 	case PWR_SOFTRESUME:
   1524       1.9  augustss 		break;
   1525       1.9  augustss 	}
   1526      1.18      kent }
   1527      1.18      kent 
   1528      1.61     soren /*
   1529      1.61     soren  * Calibrate card (some boards are overclocked and need scaling)
   1530      1.61     soren  */
   1531      1.81      kent static void
   1532      1.42   mycroft auich_calibrate(struct auich_softc *sc)
   1533      1.18      kent {
   1534      1.18      kent 	struct timeval t1, t2;
   1535      1.53      kent 	uint8_t ociv, nciv;
   1536      1.53      kent 	uint64_t wait_us;
   1537      1.53      kent 	uint32_t actual_48k_rate, bytes, ac97rate;
   1538      1.18      kent 	void *temp_buffer;
   1539      1.18      kent 	struct auich_dma *p;
   1540      1.84      kent 	u_int rate;
   1541      1.18      kent 
   1542      1.18      kent 	/*
   1543      1.18      kent 	 * Grab audio from input for fixed interval and compare how
   1544      1.18      kent 	 * much we actually get with what we expect.  Interval needs
   1545      1.18      kent 	 * to be sufficiently short that no interrupts are
   1546      1.18      kent 	 * generated.
   1547      1.18      kent 	 */
   1548      1.18      kent 
   1549      1.54   mycroft 	/* Force the codec to a known state first. */
   1550      1.54   mycroft 	sc->codec_if->vtbl->set_clock(sc->codec_if, 48000);
   1551      1.76      cube 	rate = sc->sc_ac97_clock = 48000;
   1552      1.54   mycroft 	sc->codec_if->vtbl->set_rate(sc->codec_if, AC97_REG_PCM_LR_ADC_RATE,
   1553      1.54   mycroft 	    &rate);
   1554      1.54   mycroft 
   1555      1.18      kent 	/* Setup a buffer */
   1556      1.53      kent 	bytes = 64000;
   1557      1.18      kent 	temp_buffer = auich_allocm(sc, AUMODE_RECORD, bytes, M_DEVBUF, M_WAITOK);
   1558      1.54   mycroft 
   1559      1.18      kent 	for (p = sc->sc_dmas; p && KERNADDR(p) != temp_buffer; p = p->next)
   1560      1.85      kent 		continue;
   1561      1.18      kent 	if (p == NULL) {
   1562      1.18      kent 		printf("auich_calibrate: bad address %p\n", temp_buffer);
   1563      1.29      kent 		return;
   1564      1.18      kent 	}
   1565      1.73   mycroft 	sc->pcmi.dmalist[0].base = DMAADDR(p);
   1566      1.73   mycroft 	sc->pcmi.dmalist[0].len = (bytes >> sc->sc_sample_shift);
   1567      1.18      kent 
   1568      1.18      kent 	/*
   1569      1.18      kent 	 * our data format is stereo, 16 bit so each sample is 4 bytes.
   1570      1.18      kent 	 * assuming we get 48000 samples per second, we get 192000 bytes/sec.
   1571      1.18      kent 	 * we're going to start recording with interrupts disabled and measure
   1572      1.18      kent 	 * the time taken for one block to complete.  we know the block size,
   1573      1.18      kent 	 * we know the time in microseconds, we calculate the sample rate:
   1574      1.18      kent 	 *
   1575      1.18      kent 	 * actual_rate [bps] = bytes / (time [s] * 4)
   1576      1.18      kent 	 * actual_rate [bps] = (bytes * 1000000) / (time [us] * 4)
   1577      1.18      kent 	 * actual_rate [Hz] = (bytes * 250000) / time [us]
   1578      1.18      kent 	 */
   1579      1.18      kent 
   1580      1.18      kent 	/* prepare */
   1581      1.18      kent 	ociv = bus_space_read_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CIV);
   1582      1.18      kent 	bus_space_write_4(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_BDBAR,
   1583      1.18      kent 			  sc->sc_cddma + ICH_PCMI_OFF(0));
   1584      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_LVI,
   1585      1.18      kent 			  (0 - 1) & ICH_LVI_MASK);
   1586      1.18      kent 
   1587      1.18      kent 	/* start */
   1588      1.18      kent 	microtime(&t1);
   1589      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RPBM);
   1590      1.18      kent 
   1591      1.18      kent 	/* wait */
   1592      1.51   mycroft 	nciv = ociv;
   1593      1.42   mycroft 	do {
   1594      1.18      kent 		microtime(&t2);
   1595      1.18      kent 		if (t2.tv_sec - t1.tv_sec > 1)
   1596      1.18      kent 			break;
   1597      1.18      kent 		nciv = bus_space_read_1(sc->iot, sc->aud_ioh,
   1598      1.18      kent 					ICH_PCMI + ICH_CIV);
   1599      1.42   mycroft 	} while (nciv == ociv);
   1600      1.53      kent 	microtime(&t2);
   1601      1.18      kent 
   1602      1.18      kent 	/* stop */
   1603      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, 0);
   1604      1.18      kent 
   1605      1.18      kent 	/* reset */
   1606      1.18      kent 	DELAY(100);
   1607      1.18      kent 	bus_space_write_1(sc->iot, sc->aud_ioh, ICH_PCMI + ICH_CTRL, ICH_RR);
   1608      1.18      kent 
   1609      1.18      kent 	/* turn time delta into us */
   1610      1.18      kent 	wait_us = ((t2.tv_sec - t1.tv_sec) * 1000000) + t2.tv_usec - t1.tv_usec;
   1611      1.18      kent 
   1612      1.18      kent 	auich_freem(sc, temp_buffer, M_DEVBUF);
   1613      1.18      kent 
   1614      1.18      kent 	if (nciv == ociv) {
   1615      1.53      kent 		printf("%s: ac97 link rate calibration timed out after %"
   1616      1.53      kent 		       PRIu64 " us\n", sc->sc_dev.dv_xname, wait_us);
   1617      1.29      kent 		return;
   1618      1.18      kent 	}
   1619      1.18      kent 
   1620      1.53      kent 	actual_48k_rate = (bytes * UINT64_C(250000)) / wait_us;
   1621      1.18      kent 
   1622      1.53      kent 	if (actual_48k_rate < 50000)
   1623      1.29      kent 		ac97rate = 48000;
   1624      1.29      kent 	else
   1625      1.53      kent 		ac97rate = ((actual_48k_rate + 500) / 1000) * 1000;
   1626      1.18      kent 
   1627      1.29      kent 	printf("%s: measured ac97 link rate at %d Hz",
   1628      1.29      kent 	       sc->sc_dev.dv_xname, actual_48k_rate);
   1629      1.29      kent 	if (ac97rate != actual_48k_rate)
   1630      1.29      kent 		printf(", will use %d Hz", ac97rate);
   1631      1.29      kent 	printf("\n");
   1632      1.18      kent 
   1633      1.64      kent 	sc->sc_ac97_clock = ac97rate;
   1634       1.1   thorpej }
   1635  1.85.2.1      kent 
   1636  1.85.2.1      kent static void
   1637  1.85.2.1      kent auich_clear_cas(struct auich_softc *sc)
   1638  1.85.2.1      kent {
   1639  1.85.2.1      kent 	/* Clear the codec access semaphore */
   1640  1.85.2.1      kent 	(void)bus_space_read_2(sc->iot, sc->mix_ioh,
   1641  1.85.2.1      kent 	    AC97_REG_RESET * (sc->sc_codecnum * ICH_CODEC_OFFSET));
   1642  1.85.2.1      kent 
   1643  1.85.2.1      kent 	return;
   1644  1.85.2.1      kent }
   1645