auixpreg.h revision 1.1 1 1.1 reinoud /* $NetBSD: auixpreg.h,v 1.1 2005/01/12 00:05:43 reinoud Exp $ */
2 1.1 reinoud
3 1.1 reinoud /*
4 1.1 reinoud * Copyright (c) 2004 Reinoud Zandijk <reinoud (at) netbsd.org>
5 1.1 reinoud * All rights reserved.
6 1.1 reinoud *
7 1.1 reinoud * Redistribution and use in source and binary forms, with or without
8 1.1 reinoud * modification, are permitted provided that the following conditions
9 1.1 reinoud * are met:
10 1.1 reinoud * 1. Redistributions of source code must retain the above copyright
11 1.1 reinoud * notice, this list of conditions and the following disclaimer.
12 1.1 reinoud * 2. The name of the author may not be used to endorse or promote products
13 1.1 reinoud * derived from this software without specific prior written permission.
14 1.1 reinoud * 3. All advertising materials mentioning features or use of this software
15 1.1 reinoud * must display the following acknowledgement:
16 1.1 reinoud * This product includes software developed by the NetBSD
17 1.1 reinoud * Foundation, Inc. and its contributors.
18 1.1 reinoud * 4. Neither the name of The NetBSD Foundation nor the names of its
19 1.1 reinoud * contributors may be used to endorse or promote products derived
20 1.1 reinoud * from this software without specific prior written permission.
21 1.1 reinoud *
22 1.1 reinoud * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 reinoud * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 reinoud * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 reinoud * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 reinoud * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
27 1.1 reinoud * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
28 1.1 reinoud * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
29 1.1 reinoud * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
30 1.1 reinoud * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 reinoud * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 reinoud * SUCH DAMAGE.
33 1.1 reinoud */
34 1.1 reinoud
35 1.1 reinoud /*
36 1.1 reinoud * NetBSD audio driver for ATI IXP-{150,200,...} audio driver hardware.
37 1.1 reinoud *
38 1.1 reinoud * Thanks are due to Takashi Iwai for the constants.
39 1.1 reinoud */
40 1.1 reinoud
41 1.1 reinoud
42 1.1 reinoud #define ATI_IXP_CODECS 3
43 1.1 reinoud
44 1.1 reinoud
45 1.1 reinoud typedef struct atiixp_dma_desc {
46 1.1 reinoud uint32_t addr; /* DMA buffer address */
47 1.1 reinoud uint16_t status; /* status bits; function unknown */
48 1.1 reinoud uint16_t size; /* size of this DMA packet in dwords */
49 1.1 reinoud uint32_t next; /* phys pointer to next packet descriptor */
50 1.1 reinoud } __packed atiixp_dma_desc_t;
51 1.1 reinoud
52 1.1 reinoud
53 1.1 reinoud #define ATI_REG_ISR 0x00 /* interrupt source */
54 1.1 reinoud #define ATI_REG_ISR_IN_XRUN (1U<<0)
55 1.1 reinoud #define ATI_REG_ISR_IN_STATUS (1U<<1)
56 1.1 reinoud #define ATI_REG_ISR_OUT_XRUN (1U<<2)
57 1.1 reinoud #define ATI_REG_ISR_OUT_STATUS (1U<<3)
58 1.1 reinoud #define ATI_REG_ISR_SPDF_XRUN (1U<<4)
59 1.1 reinoud #define ATI_REG_ISR_SPDF_STATUS (1U<<5)
60 1.1 reinoud #define ATI_REG_ISR_PHYS_INTR (1U<<8)
61 1.1 reinoud #define ATI_REG_ISR_PHYS_MISMATCH (1U<<9)
62 1.1 reinoud #define ATI_REG_ISR_CODEC0_NOT_READY (1U<<10)
63 1.1 reinoud #define ATI_REG_ISR_CODEC1_NOT_READY (1U<<11)
64 1.1 reinoud #define ATI_REG_ISR_CODEC2_NOT_READY (1U<<12)
65 1.1 reinoud #define ATI_REG_ISR_NEW_FRAME (1U<<13)
66 1.1 reinoud
67 1.1 reinoud #define ATI_REG_IER 0x04 /* interrupt enable */
68 1.1 reinoud #define ATI_REG_IER_IN_XRUN_EN (1U<<0)
69 1.1 reinoud #define ATI_REG_IER_IO_STATUS_EN (1U<<1)
70 1.1 reinoud #define ATI_REG_IER_OUT_XRUN_EN (1U<<2)
71 1.1 reinoud #define ATI_REG_IER_OUT_XRUN_COND (1U<<3)
72 1.1 reinoud #define ATI_REG_IER_SPDF_XRUN_EN (1U<<4)
73 1.1 reinoud #define ATI_REG_IER_SPDF_STATUS_EN (1U<<5)
74 1.1 reinoud #define ATI_REG_IER_PHYS_INTR_EN (1U<<8)
75 1.1 reinoud #define ATI_REG_IER_PHYS_MISMATCH_EN (1U<<9)
76 1.1 reinoud #define ATI_REG_IER_CODEC0_INTR_EN (1U<<10)
77 1.1 reinoud #define ATI_REG_IER_CODEC1_INTR_EN (1U<<11)
78 1.1 reinoud #define ATI_REG_IER_CODEC2_INTR_EN (1U<<12)
79 1.1 reinoud #define ATI_REG_IER_NEW_FRAME_EN (1U<<13) /* (RO) */
80 1.1 reinoud #define ATI_REG_IER_SET_BUS_BUSY (1U<<14) /* (WO) audio is running */
81 1.1 reinoud
82 1.1 reinoud #define ATI_REG_CMD 0x08 /* command */
83 1.1 reinoud #define ATI_REG_CMD_POWERDOWN (1U<<0)
84 1.1 reinoud #define ATI_REG_CMD_RECEIVE_EN (1U<<1)
85 1.1 reinoud #define ATI_REG_CMD_SEND_EN (1U<<2)
86 1.1 reinoud #define ATI_REG_CMD_STATUS_MEM (1U<<3)
87 1.1 reinoud #define ATI_REG_CMD_SPDF_OUT_EN (1U<<4)
88 1.1 reinoud #define ATI_REG_CMD_SPDF_STATUS_MEM (1U<<5)
89 1.1 reinoud #define ATI_REG_CMD_SPDF_THRESHOLD (3U<<6)
90 1.1 reinoud #define ATI_REG_CMD_SPDF_THRESHOLD_SHIFT 6
91 1.1 reinoud #define ATI_REG_CMD_IN_DMA_EN (1U<<8)
92 1.1 reinoud #define ATI_REG_CMD_OUT_DMA_EN (1U<<9)
93 1.1 reinoud #define ATI_REG_CMD_SPDF_DMA_EN (1U<<10)
94 1.1 reinoud #define ATI_REG_CMD_SPDF_OUT_STOPPED (1U<<11)
95 1.1 reinoud #define ATI_REG_CMD_SPDF_CONFIG_MASK (7U<<12)
96 1.1 reinoud #define ATI_REG_CMD_SPDF_CONFIG_34 (1U<<12)
97 1.1 reinoud #define ATI_REG_CMD_SPDF_CONFIG_78 (2U<<12)
98 1.1 reinoud #define ATI_REG_CMD_SPDF_CONFIG_69 (3U<<12)
99 1.1 reinoud #define ATI_REG_CMD_SPDF_CONFIG_01 (4U<<12)
100 1.1 reinoud #define ATI_REG_CMD_INTERLEAVE_SPDF (1U<<16)
101 1.1 reinoud #define ATI_REG_CMD_AUDIO_PRESENT (1U<<20)
102 1.1 reinoud #define ATI_REG_CMD_INTERLEAVE_IN (1U<<21)
103 1.1 reinoud #define ATI_REG_CMD_INTERLEAVE_OUT (1U<<22)
104 1.1 reinoud #define ATI_REG_CMD_LOOPBACK_EN (1U<<23)
105 1.1 reinoud #define ATI_REG_CMD_PACKED_DIS (1U<<24)
106 1.1 reinoud #define ATI_REG_CMD_BURST_EN (1U<<25)
107 1.1 reinoud #define ATI_REG_CMD_PANIC_EN (1U<<26)
108 1.1 reinoud #define ATI_REG_CMD_MODEM_PRESENT (1U<<27)
109 1.1 reinoud #define ATI_REG_CMD_ACLINK_ACTIVE (1U<<28)
110 1.1 reinoud #define ATI_REG_CMD_AC_SOFT_RESET (1U<<29)
111 1.1 reinoud #define ATI_REG_CMD_AC_SYNC (1U<<30)
112 1.1 reinoud #define ATI_REG_CMD_AC_RESET (1U<<31)
113 1.1 reinoud
114 1.1 reinoud #define ATI_REG_PHYS_OUT_ADDR 0x0c
115 1.1 reinoud #define ATI_REG_PHYS_OUT_CODEC_MASK (3U<<0)
116 1.1 reinoud #define ATI_REG_PHYS_OUT_RW (1U<<2)
117 1.1 reinoud #define ATI_REG_PHYS_OUT_ADDR_EN (1U<<8)
118 1.1 reinoud #define ATI_REG_PHYS_OUT_ADDR_SHIFT 9
119 1.1 reinoud #define ATI_REG_PHYS_OUT_DATA_SHIFT 16
120 1.1 reinoud
121 1.1 reinoud #define ATI_REG_PHYS_IN_ADDR 0x10
122 1.1 reinoud #define ATI_REG_PHYS_IN_READ_FLAG (1U<<8)
123 1.1 reinoud #define ATI_REG_PHYS_IN_ADDR_SHIFT 9
124 1.1 reinoud #define ATI_REG_PHYS_IN_DATA_SHIFT 16
125 1.1 reinoud
126 1.1 reinoud #define ATI_REG_SLOTREQ 0x14
127 1.1 reinoud
128 1.1 reinoud #define ATI_REG_COUNTER 0x18
129 1.1 reinoud #define ATI_REG_COUNTER_SLOT (3U<<0) /* slot # */
130 1.1 reinoud #define ATI_REG_COUNTER_BITCLOCK (31U<<8)
131 1.1 reinoud
132 1.1 reinoud #define ATI_REG_IN_FIFO_THRESHOLD 0x1c
133 1.1 reinoud
134 1.1 reinoud #define ATI_REG_IN_DMA_LINKPTR 0x20
135 1.1 reinoud #define ATI_REG_IN_DMA_DT_START 0x24 /* RO */
136 1.1 reinoud #define ATI_REG_IN_DMA_DT_NEXT 0x28 /* RO */
137 1.1 reinoud #define ATI_REG_IN_DMA_DT_CUR 0x2c /* RO */
138 1.1 reinoud #define ATI_REG_IN_DMA_DT_SIZE 0x30
139 1.1 reinoud
140 1.1 reinoud #define ATI_REG_OUT_DMA_SLOT 0x34
141 1.1 reinoud #define ATI_REG_OUT_DMA_SLOT_BIT(x) (1U << ((x) - 3))
142 1.1 reinoud #define ATI_REG_OUT_DMA_SLOT_MASK 0x1ff
143 1.1 reinoud #define ATI_REG_OUT_DMA_THRESHOLD_MASK 0xf800
144 1.1 reinoud #define ATI_REG_OUT_DMA_THRESHOLD_SHIFT 11
145 1.1 reinoud
146 1.1 reinoud #define ATI_REG_OUT_DMA_LINKPTR 0x38
147 1.1 reinoud #define ATI_REG_OUT_DMA_DT_START 0x3c /* RO */
148 1.1 reinoud #define ATI_REG_OUT_DMA_DT_NEXT 0x40 /* RO */
149 1.1 reinoud #define ATI_REG_OUT_DMA_DT_CUR 0x44 /* RO */
150 1.1 reinoud #define ATI_REG_OUT_DMA_DT_SIZE 0x48
151 1.1 reinoud
152 1.1 reinoud #define ATI_REG_SPDF_CMD 0x4c
153 1.1 reinoud #define ATI_REG_SPDF_CMD_LFSR (1U<<4)
154 1.1 reinoud #define ATI_REG_SPDF_CMD_SINGLE_CH (1U<<5)
155 1.1 reinoud #define ATI_REG_SPDF_CMD_LFSR_ACC (0xff<<8) /* RO */
156 1.1 reinoud
157 1.1 reinoud #define ATI_REG_SPDF_DMA_LINKPTR 0x50
158 1.1 reinoud #define ATI_REG_SPDF_DMA_DT_START 0x54 /* RO */
159 1.1 reinoud #define ATI_REG_SPDF_DMA_DT_NEXT 0x58 /* RO */
160 1.1 reinoud #define ATI_REG_SPDF_DMA_DT_CUR 0x5c /* RO */
161 1.1 reinoud #define ATI_REG_SPDF_DMA_DT_SIZE 0x60
162 1.1 reinoud
163 1.1 reinoud #define ATI_REG_MODEM_MIRROR 0x7c
164 1.1 reinoud #define ATI_REG_AUDIO_MIRROR 0x80
165 1.1 reinoud
166 1.1 reinoud #define ATI_REG_6CH_REORDER 0x84 /* reorder slots for 6ch */
167 1.1 reinoud #define ATI_REG_6CH_REORDER_EN (1U<<0) /* 3,4,7,8,6,9 -> 3,4,6,9,7,8 */
168 1.1 reinoud
169 1.1 reinoud #define ATI_REG_FIFO_FLUSH 0x88
170 1.1 reinoud #define ATI_REG_FIFO_OUT_FLUSH (1U<<0)
171 1.1 reinoud #define ATI_REG_FIFO_IN_FLUSH (1U<<1)
172 1.1 reinoud
173 1.1 reinoud /* LINKPTR */
174 1.1 reinoud #define ATI_REG_LINKPTR_EN (1U<<0)
175 1.1 reinoud
176 1.1 reinoud /* [INT|OUT|SPDIF]_DMA_DT_SIZE */
177 1.1 reinoud #define ATI_REG_DMA_DT_SIZE (0xffffU<<0)
178 1.1 reinoud #define ATI_REG_DMA_FIFO_USED (0x1fU<<16)
179 1.1 reinoud #define ATI_REG_DMA_FIFO_FREE (0x1fU<<21)
180 1.1 reinoud #define ATI_REG_DMA_STATE (7U<<26)
181 1.1 reinoud
182 1.1 reinoud
183 1.1 reinoud
184